VirtualBox

source: vbox/trunk/include/VBox/dis-armv8.h@ 106381

Last change on this file since 106381 was 106004, checked in by vboxsync, 3 months ago

Disassembler/ArmV8: Updates and start on floating point and SIMD instructions, bugref:10394

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 4.4 KB
Line 
1/** @file
2 * DIS - The VirtualBox Disassembler.
3 */
4
5/*
6 * Copyright (C) 2023-2024 Oracle and/or its affiliates.
7 *
8 * This file is part of VirtualBox base platform packages, as
9 * available from https://www.virtualbox.org.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation, in version 3 of the
14 * License.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, see <https://www.gnu.org/licenses>.
23 *
24 * The contents of this file may alternatively be used under the terms
25 * of the Common Development and Distribution License Version 1.0
26 * (CDDL), a copy of it is provided in the "COPYING.CDDL" file included
27 * in the VirtualBox distribution, in which case the provisions of the
28 * CDDL are applicable instead of those of the GPL.
29 *
30 * You may elect to license modified versions of this file under the
31 * terms and conditions of either the GPL or the CDDL or both.
32 *
33 * SPDX-License-Identifier: GPL-3.0-only OR CDDL-1.0
34 */
35
36#ifndef VBOX_INCLUDED_dis_armv8_h
37#define VBOX_INCLUDED_dis_armv8_h
38#ifndef RT_WITHOUT_PRAGMA_ONCE
39# pragma once
40#endif
41
42#include <VBox/types.h>
43#include <VBox/disopcode-armv8.h>
44#include <iprt/assert.h>
45
46
47RT_C_DECLS_BEGIN
48
49/** @addtogroup grp_dis VBox Disassembler
50 * @{ */
51
52typedef enum DISOPPARAMARMV8REGTYPE
53{
54 kDisOpParamArmV8RegType_Gpr_32Bit = 0,
55 kDisOpParamArmV8RegType_Gpr_64Bit,
56 kDisOpParamArmV8RegType_FpReg_Single,
57 kDisOpParamArmV8RegType_FpReg_Double,
58 kDisOpParamArmV8RegType_FpReg_Half,
59 kDisOpParamArmV8RegType_Simd_Scalar_64Bit,
60 kDisOpParamArmV8RegType_Simd_Scalar_128Bit,
61 kDisOpParamArmV8RegType_Simd_Vector
62} DISOPPARAMARMV8REGTYPE;
63
64/**
65 * Register definition
66 */
67typedef struct
68{
69 /** The register type (DISOPPARAMARMV8REGTYPE). */
70 uint8_t enmRegType;
71 /** The register ID. */
72 uint8_t idReg;
73} DISOPPARAMARMV8REG;
74AssertCompileSize(DISOPPARAMARMV8REG, sizeof(uint16_t));
75/** Pointer to a disassembler GPR. */
76typedef DISOPPARAMARMV8REG *PDISOPPARAMARMV8REG;
77/** Pointer to a const disasssembler GPR. */
78typedef const DISOPPARAMARMV8REG *PCDISOPPARAMARMV8REG;
79
80
81/**
82 * Opcode parameter (operand) details.
83 */
84typedef struct
85{
86 /** Parameter type (Actually DISARMV8OPPARM). */
87 uint8_t enmType;
88 /** Any extension applied (DISARMV8OPPARMEXTEND). */
89 uint8_t enmExtend;
90 /** The operand. */
91 union
92 {
93 /** General register index (DISGREG_XXX), applicable if DISUSE_REG_GEN32
94 * or DISUSE_REG_GEN64 is set in fUse. */
95 DISOPPARAMARMV8REG Reg;
96 /** IPRT System register encoding. */
97 uint16_t idSysReg;
98 /** Conditional parameter - DISARMV8INSTRCOND */
99 uint8_t enmCond;
100 /** PState field (for MSR) - DISARMV8INSTRPSTATE. */
101 uint8_t enmPState;
102 } Op;
103 /** Register holding the offset. Applicable if DISUSE_INDEX is set in fUse. */
104 DISOPPARAMARMV8REG GprIndex;
105 /** Parameter size. */
106 uint8_t cb;
107 union
108 {
109 /** Offset from the base register. */
110 int16_t offBase;
111 /** Amount of bits to extend. */
112 uint8_t cExtend;
113 } u;
114} DIS_OP_PARAM_ARMV8_T;
115AssertCompile(sizeof(DIS_OP_PARAM_ARMV8_T) <= 16);
116/** Pointer to opcode parameter. */
117typedef DIS_OP_PARAM_ARMV8_T *PDIS_OP_PARAM_ARMV8_T;
118/** Pointer to opcode parameter. */
119typedef const DIS_OP_PARAM_ARMV8_T *PCDIS_OP_PARAM_ARMV8_T;
120
121
122/**
123 * The armv8 specific disassembler state and result.
124 */
125typedef struct
126{
127 /** Condition flag for the instruction - kArmv8InstrCond_Al if not conditional instruction. */
128 DISARMV8INSTRCOND enmCond;
129 /** Floating point type for floating point instructions. */
130 DISARMV8INSTRFPTYPE enmFpType;
131 /** Operand size (for loads/stores primarily). */
132 uint8_t cbOperand;
133} DIS_STATE_ARMV8_T;
134AssertCompile(sizeof(DIS_STATE_ARMV8_T) <= 32);
135
136
137/** @} */
138
139RT_C_DECLS_END
140
141#endif /* !VBOX_INCLUDED_dis_armv8_h */
142
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette