VirtualBox

source: vbox/trunk/include/VBox/vmm/hm_vmx.h@ 93336

Last change on this file since 93336 was 93336, checked in by vboxsync, 3 years ago

VMM: Nested VMX: bugref:10092 Use a separate CR0-fixed-0 define for unrestricted-guest mode (for upcoming changes).

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 230.0 KB
Line 
1/** @file
2 * HM - VMX Structures and Definitions. (VMM)
3 */
4
5/*
6 * Copyright (C) 2006-2022 Oracle Corporation
7 *
8 * This file is part of VirtualBox Open Source Edition (OSE), as
9 * available from http://www.virtualbox.org. This file is free software;
10 * you can redistribute it and/or modify it under the terms of the GNU
11 * General Public License (GPL) as published by the Free Software
12 * Foundation, in version 2 as it comes in the "COPYING" file of the
13 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
14 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
15 *
16 * The contents of this file may alternatively be used under the terms
17 * of the Common Development and Distribution License Version 1.0
18 * (CDDL) only, as it comes in the "COPYING.CDDL" file of the
19 * VirtualBox OSE distribution, in which case the provisions of the
20 * CDDL are applicable instead of those of the GPL.
21 *
22 * You may elect to license modified versions of this file under the
23 * terms and conditions of either the GPL or the CDDL or both.
24 */
25
26#ifndef VBOX_INCLUDED_vmm_hm_vmx_h
27#define VBOX_INCLUDED_vmm_hm_vmx_h
28#ifndef RT_WITHOUT_PRAGMA_ONCE
29# pragma once
30#endif
31
32#include <VBox/types.h>
33#include <iprt/x86.h>
34#include <iprt/assertcompile.h>
35
36
37/** @defgroup grp_hm_vmx VMX Types and Definitions
38 * @ingroup grp_hm
39 * @{
40 */
41
42/** @name Host-state MSR lazy-restoration flags.
43 * @{
44 */
45/** The host MSRs have been saved. */
46#define VMX_LAZY_MSRS_SAVED_HOST RT_BIT(0)
47/** The guest MSRs are loaded and in effect. */
48#define VMX_LAZY_MSRS_LOADED_GUEST RT_BIT(1)
49/** @} */
50
51/** @name VMX HM-error codes for VERR_HM_UNSUPPORTED_CPU_FEATURE_COMBO.
52 * UFC = Unsupported Feature Combination.
53 * @{
54 */
55/** Unsupported pin-based VM-execution controls combo. */
56#define VMX_UFC_CTRL_PIN_EXEC 1
57/** Unsupported processor-based VM-execution controls combo. */
58#define VMX_UFC_CTRL_PROC_EXEC 2
59/** Unsupported move debug register VM-exit combo. */
60#define VMX_UFC_CTRL_PROC_MOV_DRX_EXIT 3
61/** Unsupported VM-entry controls combo. */
62#define VMX_UFC_CTRL_ENTRY 4
63/** Unsupported VM-exit controls combo. */
64#define VMX_UFC_CTRL_EXIT 5
65/** MSR storage capacity of the VMCS autoload/store area is not sufficient
66 * for storing host MSRs. */
67#define VMX_UFC_INSUFFICIENT_HOST_MSR_STORAGE 6
68/** MSR storage capacity of the VMCS autoload/store area is not sufficient
69 * for storing guest MSRs. */
70#define VMX_UFC_INSUFFICIENT_GUEST_MSR_STORAGE 7
71/** Invalid VMCS size. */
72#define VMX_UFC_INVALID_VMCS_SIZE 8
73/** Unsupported secondary processor-based VM-execution controls combo. */
74#define VMX_UFC_CTRL_PROC_EXEC2 9
75/** Invalid unrestricted-guest execution controls combo. */
76#define VMX_UFC_INVALID_UX_COMBO 10
77/** EPT flush type not supported. */
78#define VMX_UFC_EPT_FLUSH_TYPE_UNSUPPORTED 11
79/** EPT paging structure memory type is not write-back. */
80#define VMX_UFC_EPT_MEM_TYPE_NOT_WB 12
81/** EPT requires INVEPT instr. support but it's not available. */
82#define VMX_UFC_EPT_INVEPT_UNAVAILABLE 13
83/** EPT requires page-walk length of 4. */
84#define VMX_UFC_EPT_PAGE_WALK_LENGTH_UNSUPPORTED 14
85/** VMX VMWRITE all feature exposed to the guest but not supported on host. */
86#define VMX_UFC_GST_HOST_VMWRITE_ALL 15
87/** LBR stack size cannot be determined for the current CPU. */
88#define VMX_UFC_LBR_STACK_SIZE_UNKNOWN 16
89/** LBR stack size of the CPU exceeds our buffer size. */
90#define VMX_UFC_LBR_STACK_SIZE_OVERFLOW 17
91/** @} */
92
93/** @name VMX HM-error codes for VERR_VMX_VMCS_FIELD_CACHE_INVALID.
94 * VCI = VMCS-field Cache Invalid.
95 * @{
96 */
97/** Cache of VM-entry controls invalid. */
98#define VMX_VCI_CTRL_ENTRY 300
99/** Cache of VM-exit controls invalid. */
100#define VMX_VCI_CTRL_EXIT 301
101/** Cache of pin-based VM-execution controls invalid. */
102#define VMX_VCI_CTRL_PIN_EXEC 302
103/** Cache of processor-based VM-execution controls invalid. */
104#define VMX_VCI_CTRL_PROC_EXEC 303
105/** Cache of secondary processor-based VM-execution controls invalid. */
106#define VMX_VCI_CTRL_PROC_EXEC2 304
107/** Cache of exception bitmap invalid. */
108#define VMX_VCI_CTRL_XCPT_BITMAP 305
109/** Cache of TSC offset invalid. */
110#define VMX_VCI_CTRL_TSC_OFFSET 306
111/** Cache of tertiary processor-based VM-execution controls invalid. */
112#define VMX_VCI_CTRL_PROC_EXEC3 307
113/** @} */
114
115/** @name VMX HM-error codes for VERR_VMX_INVALID_GUEST_STATE.
116 * IGS = Invalid Guest State.
117 * @{
118 */
119/** An error occurred while checking invalid-guest-state. */
120#define VMX_IGS_ERROR 500
121/** The invalid guest-state checks did not find any reason why. */
122#define VMX_IGS_REASON_NOT_FOUND 501
123/** CR0 fixed1 bits invalid. */
124#define VMX_IGS_CR0_FIXED1 502
125/** CR0 fixed0 bits invalid. */
126#define VMX_IGS_CR0_FIXED0 503
127/** CR0.PE and CR0.PE invalid VT-x/host combination. */
128#define VMX_IGS_CR0_PG_PE_COMBO 504
129/** CR4 fixed1 bits invalid. */
130#define VMX_IGS_CR4_FIXED1 505
131/** CR4 fixed0 bits invalid. */
132#define VMX_IGS_CR4_FIXED0 506
133/** Reserved bits in VMCS' DEBUGCTL MSR field not set to 0 when
134 * VMX_VMCS_CTRL_ENTRY_LOAD_DEBUG is used. */
135#define VMX_IGS_DEBUGCTL_MSR_RESERVED 507
136/** CR0.PG not set for long-mode when not using unrestricted guest. */
137#define VMX_IGS_CR0_PG_LONGMODE 508
138/** CR4.PAE not set for long-mode guest when not using unrestricted guest. */
139#define VMX_IGS_CR4_PAE_LONGMODE 509
140/** CR4.PCIDE set for 32-bit guest. */
141#define VMX_IGS_CR4_PCIDE 510
142/** VMCS' DR7 reserved bits not set to 0. */
143#define VMX_IGS_DR7_RESERVED 511
144/** VMCS' PERF_GLOBAL MSR reserved bits not set to 0. */
145#define VMX_IGS_PERF_GLOBAL_MSR_RESERVED 512
146/** VMCS' EFER MSR reserved bits not set to 0. */
147#define VMX_IGS_EFER_MSR_RESERVED 513
148/** VMCS' EFER MSR.LMA does not match the IA32e mode guest control. */
149#define VMX_IGS_EFER_LMA_GUEST_MODE_MISMATCH 514
150/** VMCS' EFER MSR.LMA does not match EFER.LME of the guest when using paging
151 * without unrestricted guest. */
152#define VMX_IGS_EFER_LMA_LME_MISMATCH 515
153/** CS.Attr.P bit invalid. */
154#define VMX_IGS_CS_ATTR_P_INVALID 516
155/** CS.Attr reserved bits not set to 0. */
156#define VMX_IGS_CS_ATTR_RESERVED 517
157/** CS.Attr.G bit invalid. */
158#define VMX_IGS_CS_ATTR_G_INVALID 518
159/** CS is unusable. */
160#define VMX_IGS_CS_ATTR_UNUSABLE 519
161/** CS and SS DPL unequal. */
162#define VMX_IGS_CS_SS_ATTR_DPL_UNEQUAL 520
163/** CS and SS DPL mismatch. */
164#define VMX_IGS_CS_SS_ATTR_DPL_MISMATCH 521
165/** CS Attr.Type invalid. */
166#define VMX_IGS_CS_ATTR_TYPE_INVALID 522
167/** CS and SS RPL unequal. */
168#define VMX_IGS_SS_CS_RPL_UNEQUAL 523
169/** SS.Attr.DPL and SS RPL unequal. */
170#define VMX_IGS_SS_ATTR_DPL_RPL_UNEQUAL 524
171/** SS.Attr.DPL invalid for segment type. */
172#define VMX_IGS_SS_ATTR_DPL_INVALID 525
173/** SS.Attr.Type invalid. */
174#define VMX_IGS_SS_ATTR_TYPE_INVALID 526
175/** SS.Attr.P bit invalid. */
176#define VMX_IGS_SS_ATTR_P_INVALID 527
177/** SS.Attr reserved bits not set to 0. */
178#define VMX_IGS_SS_ATTR_RESERVED 528
179/** SS.Attr.G bit invalid. */
180#define VMX_IGS_SS_ATTR_G_INVALID 529
181/** DS.Attr.A bit invalid. */
182#define VMX_IGS_DS_ATTR_A_INVALID 530
183/** DS.Attr.P bit invalid. */
184#define VMX_IGS_DS_ATTR_P_INVALID 531
185/** DS.Attr.DPL and DS RPL unequal. */
186#define VMX_IGS_DS_ATTR_DPL_RPL_UNEQUAL 532
187/** DS.Attr reserved bits not set to 0. */
188#define VMX_IGS_DS_ATTR_RESERVED 533
189/** DS.Attr.G bit invalid. */
190#define VMX_IGS_DS_ATTR_G_INVALID 534
191/** DS.Attr.Type invalid. */
192#define VMX_IGS_DS_ATTR_TYPE_INVALID 535
193/** ES.Attr.A bit invalid. */
194#define VMX_IGS_ES_ATTR_A_INVALID 536
195/** ES.Attr.P bit invalid. */
196#define VMX_IGS_ES_ATTR_P_INVALID 537
197/** ES.Attr.DPL and DS RPL unequal. */
198#define VMX_IGS_ES_ATTR_DPL_RPL_UNEQUAL 538
199/** ES.Attr reserved bits not set to 0. */
200#define VMX_IGS_ES_ATTR_RESERVED 539
201/** ES.Attr.G bit invalid. */
202#define VMX_IGS_ES_ATTR_G_INVALID 540
203/** ES.Attr.Type invalid. */
204#define VMX_IGS_ES_ATTR_TYPE_INVALID 541
205/** FS.Attr.A bit invalid. */
206#define VMX_IGS_FS_ATTR_A_INVALID 542
207/** FS.Attr.P bit invalid. */
208#define VMX_IGS_FS_ATTR_P_INVALID 543
209/** FS.Attr.DPL and DS RPL unequal. */
210#define VMX_IGS_FS_ATTR_DPL_RPL_UNEQUAL 544
211/** FS.Attr reserved bits not set to 0. */
212#define VMX_IGS_FS_ATTR_RESERVED 545
213/** FS.Attr.G bit invalid. */
214#define VMX_IGS_FS_ATTR_G_INVALID 546
215/** FS.Attr.Type invalid. */
216#define VMX_IGS_FS_ATTR_TYPE_INVALID 547
217/** GS.Attr.A bit invalid. */
218#define VMX_IGS_GS_ATTR_A_INVALID 548
219/** GS.Attr.P bit invalid. */
220#define VMX_IGS_GS_ATTR_P_INVALID 549
221/** GS.Attr.DPL and DS RPL unequal. */
222#define VMX_IGS_GS_ATTR_DPL_RPL_UNEQUAL 550
223/** GS.Attr reserved bits not set to 0. */
224#define VMX_IGS_GS_ATTR_RESERVED 551
225/** GS.Attr.G bit invalid. */
226#define VMX_IGS_GS_ATTR_G_INVALID 552
227/** GS.Attr.Type invalid. */
228#define VMX_IGS_GS_ATTR_TYPE_INVALID 553
229/** V86 mode CS.Base invalid. */
230#define VMX_IGS_V86_CS_BASE_INVALID 554
231/** V86 mode CS.Limit invalid. */
232#define VMX_IGS_V86_CS_LIMIT_INVALID 555
233/** V86 mode CS.Attr invalid. */
234#define VMX_IGS_V86_CS_ATTR_INVALID 556
235/** V86 mode SS.Base invalid. */
236#define VMX_IGS_V86_SS_BASE_INVALID 557
237/** V86 mode SS.Limit invalid. */
238#define VMX_IGS_V86_SS_LIMIT_INVALID 558
239/** V86 mode SS.Attr invalid. */
240#define VMX_IGS_V86_SS_ATTR_INVALID 559
241/** V86 mode DS.Base invalid. */
242#define VMX_IGS_V86_DS_BASE_INVALID 560
243/** V86 mode DS.Limit invalid. */
244#define VMX_IGS_V86_DS_LIMIT_INVALID 561
245/** V86 mode DS.Attr invalid. */
246#define VMX_IGS_V86_DS_ATTR_INVALID 562
247/** V86 mode ES.Base invalid. */
248#define VMX_IGS_V86_ES_BASE_INVALID 563
249/** V86 mode ES.Limit invalid. */
250#define VMX_IGS_V86_ES_LIMIT_INVALID 564
251/** V86 mode ES.Attr invalid. */
252#define VMX_IGS_V86_ES_ATTR_INVALID 565
253/** V86 mode FS.Base invalid. */
254#define VMX_IGS_V86_FS_BASE_INVALID 566
255/** V86 mode FS.Limit invalid. */
256#define VMX_IGS_V86_FS_LIMIT_INVALID 567
257/** V86 mode FS.Attr invalid. */
258#define VMX_IGS_V86_FS_ATTR_INVALID 568
259/** V86 mode GS.Base invalid. */
260#define VMX_IGS_V86_GS_BASE_INVALID 569
261/** V86 mode GS.Limit invalid. */
262#define VMX_IGS_V86_GS_LIMIT_INVALID 570
263/** V86 mode GS.Attr invalid. */
264#define VMX_IGS_V86_GS_ATTR_INVALID 571
265/** Longmode CS.Base invalid. */
266#define VMX_IGS_LONGMODE_CS_BASE_INVALID 572
267/** Longmode SS.Base invalid. */
268#define VMX_IGS_LONGMODE_SS_BASE_INVALID 573
269/** Longmode DS.Base invalid. */
270#define VMX_IGS_LONGMODE_DS_BASE_INVALID 574
271/** Longmode ES.Base invalid. */
272#define VMX_IGS_LONGMODE_ES_BASE_INVALID 575
273/** SYSENTER ESP is not canonical. */
274#define VMX_IGS_SYSENTER_ESP_NOT_CANONICAL 576
275/** SYSENTER EIP is not canonical. */
276#define VMX_IGS_SYSENTER_EIP_NOT_CANONICAL 577
277/** PAT MSR invalid. */
278#define VMX_IGS_PAT_MSR_INVALID 578
279/** PAT MSR reserved bits not set to 0. */
280#define VMX_IGS_PAT_MSR_RESERVED 579
281/** GDTR.Base is not canonical. */
282#define VMX_IGS_GDTR_BASE_NOT_CANONICAL 580
283/** IDTR.Base is not canonical. */
284#define VMX_IGS_IDTR_BASE_NOT_CANONICAL 581
285/** GDTR.Limit invalid. */
286#define VMX_IGS_GDTR_LIMIT_INVALID 582
287/** IDTR.Limit invalid. */
288#define VMX_IGS_IDTR_LIMIT_INVALID 583
289/** Longmode RIP is invalid. */
290#define VMX_IGS_LONGMODE_RIP_INVALID 584
291/** RFLAGS reserved bits not set to 0. */
292#define VMX_IGS_RFLAGS_RESERVED 585
293/** RFLAGS RA1 reserved bits not set to 1. */
294#define VMX_IGS_RFLAGS_RESERVED1 586
295/** RFLAGS.VM (V86 mode) invalid. */
296#define VMX_IGS_RFLAGS_VM_INVALID 587
297/** RFLAGS.IF invalid. */
298#define VMX_IGS_RFLAGS_IF_INVALID 588
299/** Activity state invalid. */
300#define VMX_IGS_ACTIVITY_STATE_INVALID 589
301/** Activity state HLT invalid when SS.Attr.DPL is not zero. */
302#define VMX_IGS_ACTIVITY_STATE_HLT_INVALID 590
303/** Activity state ACTIVE invalid when block-by-STI or MOV SS. */
304#define VMX_IGS_ACTIVITY_STATE_ACTIVE_INVALID 591
305/** Activity state SIPI WAIT invalid. */
306#define VMX_IGS_ACTIVITY_STATE_SIPI_WAIT_INVALID 592
307/** Interruptibility state reserved bits not set to 0. */
308#define VMX_IGS_INTERRUPTIBILITY_STATE_RESERVED 593
309/** Interruptibility state cannot be block-by-STI -and- MOV SS. */
310#define VMX_IGS_INTERRUPTIBILITY_STATE_STI_MOVSS_INVALID 594
311/** Interruptibility state block-by-STI invalid for EFLAGS. */
312#define VMX_IGS_INTERRUPTIBILITY_STATE_STI_EFL_INVALID 595
313/** Interruptibility state invalid while trying to deliver external
314 * interrupt. */
315#define VMX_IGS_INTERRUPTIBILITY_STATE_EXT_INT_INVALID 596
316/** Interruptibility state block-by-MOVSS invalid while trying to deliver an
317 * NMI. */
318#define VMX_IGS_INTERRUPTIBILITY_STATE_MOVSS_INVALID 597
319/** Interruptibility state block-by-SMI invalid when CPU is not in SMM. */
320#define VMX_IGS_INTERRUPTIBILITY_STATE_SMI_INVALID 598
321/** Interruptibility state block-by-SMI invalid when trying to enter SMM. */
322#define VMX_IGS_INTERRUPTIBILITY_STATE_SMI_SMM_INVALID 599
323/** Interruptibility state block-by-STI (maybe) invalid when trying to
324 * deliver an NMI. */
325#define VMX_IGS_INTERRUPTIBILITY_STATE_STI_INVALID 600
326/** Interruptibility state block-by-NMI invalid when virtual-NMIs control is
327 * active. */
328#define VMX_IGS_INTERRUPTIBILITY_STATE_NMI_INVALID 601
329/** Pending debug exceptions reserved bits not set to 0. */
330#define VMX_IGS_PENDING_DEBUG_RESERVED 602
331/** Longmode pending debug exceptions reserved bits not set to 0. */
332#define VMX_IGS_LONGMODE_PENDING_DEBUG_RESERVED 603
333/** Pending debug exceptions.BS bit is not set when it should be. */
334#define VMX_IGS_PENDING_DEBUG_XCPT_BS_NOT_SET 604
335/** Pending debug exceptions.BS bit is not clear when it should be. */
336#define VMX_IGS_PENDING_DEBUG_XCPT_BS_NOT_CLEAR 605
337/** VMCS link pointer reserved bits not set to 0. */
338#define VMX_IGS_VMCS_LINK_PTR_RESERVED 606
339/** TR cannot index into LDT, TI bit MBZ. */
340#define VMX_IGS_TR_TI_INVALID 607
341/** LDTR cannot index into LDT. TI bit MBZ. */
342#define VMX_IGS_LDTR_TI_INVALID 608
343/** TR.Base is not canonical. */
344#define VMX_IGS_TR_BASE_NOT_CANONICAL 609
345/** FS.Base is not canonical. */
346#define VMX_IGS_FS_BASE_NOT_CANONICAL 610
347/** GS.Base is not canonical. */
348#define VMX_IGS_GS_BASE_NOT_CANONICAL 611
349/** LDTR.Base is not canonical. */
350#define VMX_IGS_LDTR_BASE_NOT_CANONICAL 612
351/** TR is unusable. */
352#define VMX_IGS_TR_ATTR_UNUSABLE 613
353/** TR.Attr.S bit invalid. */
354#define VMX_IGS_TR_ATTR_S_INVALID 614
355/** TR is not present. */
356#define VMX_IGS_TR_ATTR_P_INVALID 615
357/** TR.Attr reserved bits not set to 0. */
358#define VMX_IGS_TR_ATTR_RESERVED 616
359/** TR.Attr.G bit invalid. */
360#define VMX_IGS_TR_ATTR_G_INVALID 617
361/** Longmode TR.Attr.Type invalid. */
362#define VMX_IGS_LONGMODE_TR_ATTR_TYPE_INVALID 618
363/** TR.Attr.Type invalid. */
364#define VMX_IGS_TR_ATTR_TYPE_INVALID 619
365/** CS.Attr.S invalid. */
366#define VMX_IGS_CS_ATTR_S_INVALID 620
367/** CS.Attr.DPL invalid. */
368#define VMX_IGS_CS_ATTR_DPL_INVALID 621
369/** PAE PDPTE reserved bits not set to 0. */
370#define VMX_IGS_PAE_PDPTE_RESERVED 623
371/** VMCS link pointer does not point to a shadow VMCS. */
372#define VMX_IGS_VMCS_LINK_PTR_NOT_SHADOW 624
373/** VMCS link pointer to a shadow VMCS with invalid VMCS revision identifer. */
374#define VMX_IGS_VMCS_LINK_PTR_SHADOW_VMCS_ID_INVALID 625
375/** @} */
376
377/** @name VMX VMCS-Read cache indices.
378 * @{
379 */
380#define VMX_VMCS_GUEST_ES_BASE_CACHE_IDX 0
381#define VMX_VMCS_GUEST_CS_BASE_CACHE_IDX 1
382#define VMX_VMCS_GUEST_SS_BASE_CACHE_IDX 2
383#define VMX_VMCS_GUEST_DS_BASE_CACHE_IDX 3
384#define VMX_VMCS_GUEST_FS_BASE_CACHE_IDX 4
385#define VMX_VMCS_GUEST_GS_BASE_CACHE_IDX 5
386#define VMX_VMCS_GUEST_LDTR_BASE_CACHE_IDX 6
387#define VMX_VMCS_GUEST_TR_BASE_CACHE_IDX 7
388#define VMX_VMCS_GUEST_GDTR_BASE_CACHE_IDX 8
389#define VMX_VMCS_GUEST_IDTR_BASE_CACHE_IDX 9
390#define VMX_VMCS_GUEST_RSP_CACHE_IDX 10
391#define VMX_VMCS_GUEST_RIP_CACHE_IDX 11
392#define VMX_VMCS_GUEST_SYSENTER_ESP_CACHE_IDX 12
393#define VMX_VMCS_GUEST_SYSENTER_EIP_CACHE_IDX 13
394#define VMX_VMCS_RO_EXIT_QUALIFICATION_CACHE_IDX 14
395#define VMX_VMCS_RO_GUEST_LINEAR_ADDR_CACHE_IDX 15
396#define VMX_VMCS_MAX_CACHE_IDX (VMX_VMCS_RO_GUEST_LINEAR_ADDR_CACHE_IDX + 1)
397#define VMX_VMCS_GUEST_CR3_CACHE_IDX 16
398#define VMX_VMCS_MAX_NESTED_PAGING_CACHE_IDX (VMX_VMCS_GUEST_CR3_CACHE_IDX + 1)
399/** @} */
400
401/** @name VMX Extended Page Tables (EPT) Common Bits
402 * @{ */
403/** Bit 0 - Readable (we often think of it as present). */
404#define EPT_E_BIT_READ 0
405#define EPT_E_READ RT_BIT_64(EPT_E_BIT_READ) /**< @see EPT_E_BIT_READ */
406/** Bit 1 - Writable. */
407#define EPT_E_BIT_WRITE 1
408#define EPT_E_WRITE RT_BIT_64(EPT_E_BIT_WRITE) /**< @see EPT_E_BIT_WRITE */
409/** Bit 2 - Executable.
410 * @note This controls supervisor instruction fetching if mode-based
411 * execution control is enabled. */
412#define EPT_E_BIT_EXECUTE 2
413#define EPT_E_EXECUTE RT_BIT_64(EPT_E_BIT_EXECUTE) /**< @see EPT_E_BIT_EXECUTE */
414/** Bits 3-5 - Memory type mask (leaf only, MBZ).
415 * The memory type is only applicable for leaf entries and MBZ for
416 * non-leaf (causes miconfiguration exit). */
417#define EPT_E_MEMTYPE_MASK UINT64_C(0x0038)
418/** Bits 3-5 - Memory type shifted mask. */
419#define EPT_E_MEMTYPE_SMASK UINT64_C(0x0007)
420/** Bits 3-5 - Memory type shift count. */
421#define EPT_E_MEMTYPE_SHIFT 3
422/** Bits 3-5 - Memory type: UC. */
423#define EPT_E_MEMTYPE_UC (UINT64_C(0) << EPT_E_MEMTYPE_SHIFT)
424/** Bits 3-5 - Memory type: WC. */
425#define EPT_E_MEMTYPE_WC (UINT64_C(1) << EPT_E_MEMTYPE_SHIFT)
426/** Bits 3-5 - Memory type: Invalid (2). */
427#define EPT_E_MEMTYPE_INVALID_2 (UINT64_C(2) << EPT_E_MEMTYPE_SHIFT)
428/** Bits 3-5 - Memory type: Invalid (3). */
429#define EPT_E_MEMTYPE_INVALID_3 (UINT64_C(3) << EPT_E_MEMTYPE_SHIFT)
430/** Bits 3-5 - Memory type: WT. */
431#define EPT_E_MEMTYPE_WT (UINT64_C(4) << EPT_E_MEMTYPE_SHIFT)
432/** Bits 3-5 - Memory type: WP. */
433#define EPT_E_MEMTYPE_WP (UINT64_C(5) << EPT_E_MEMTYPE_SHIFT)
434/** Bits 3-5 - Memory type: WB. */
435#define EPT_E_MEMTYPE_WB (UINT64_C(6) << EPT_E_MEMTYPE_SHIFT)
436/** Bits 3-5 - Memory type: Invalid (7). */
437#define EPT_E_MEMTYPE_INVALID_7 (UINT64_C(7) << EPT_E_MEMTYPE_SHIFT)
438
439/** Bit 6 - Ignore page attribute table (leaf, MBZ). */
440#define EPT_E_BIT_IGNORE_PAT 6
441#define EPT_E_IGNORE_PAT RT_BIT_64(EPT_E_BIT_IGNORE_PAT) /**< @see EPT_E_BIT_IGNORE_PAT */
442/** Bit 7 - Leaf entry (MBZ in PML4, ignored in PT). */
443#define EPT_E_BIT_LEAF 7
444#define EPT_E_LEAF RT_BIT_64(EPT_E_BIT_LEAF) /**< @see EPT_E_BIT_LEAF */
445/** Bit 8 - Accessed (all levels).
446 * @note Ignored and not written when EPTP bit 6 is 0. */
447#define EPT_E_BIT_ACCESSED 8
448#define EPT_E_ACCESSED RT_BIT_64(EPT_E_BIT_ACCESSED) /**< @see EPT_E_BIT_ACCESSED */
449/** Bit 9 - Dirty (leaf only).
450 * @note Ignored and not written when EPTP bit 6 is 0. */
451#define EPT_E_BIT_DIRTY 9
452#define EPT_E_DIRTY RT_BIT_64(EPT_E_BIT_DIRTY) /**< @see EPT_E_BIT_DIRTY */
453/** Bit 10 - Executable for usermode.
454 * @note This ignored if mode-based execution control is disabled. */
455#define EPT_E_BIT_USER_EXECUTE 10
456#define EPT_E_USER_EXECUTE RT_BIT_64(EPT_E_BIT_USER_EXECUTE) /**< @see EPT_E_BIT_USER_EXECUTE */
457
458/* 11 is always ignored (at time of writing) */
459
460/** Bits 12-51 - Physical Page number of the next level. */
461#define EPT_E_PG_MASK UINT64_C(0x000ffffffffff000)
462
463/** Bit 60 - Supervisor shadow stack (leaf only, ignored).
464 * @note Ignored if EPT bit 7 is 0. */
465#define EPT_E_BIT_SHADOW_STACK 60
466#define EPT_E_SHADOW_STACK RT_BIT_64(EPT_E_BIT_SHADOW_STACK) /**< @see EPT_E_BIT_SHADOW_STACK*/
467
468/* Bit 61, 62 are always ignored at time of writing. */
469
470/** Bit 63 - Suppress \#VE (leaf only, ignored).
471 * @note Ignored if EPT violation to \#VE conversion is disabled. */
472#define EPT_E_BIT_SUPPRESS_VE 63
473#define EPT_E_SUPPRESS_VE RT_BIT_64(EPT_E_BIT_SUPPRESS_VE) /**< @see EPT_E_BIT_SUPPRESS_VE*/
474/** @} */
475
476
477/**@name Bit fields for common EPT attributes.
478 @{ */
479/** Read access. */
480#define VMX_BF_EPT_PT_READ_SHIFT 0
481#define VMX_BF_EPT_PT_READ_MASK UINT64_C(0x0000000000000001)
482/** Write access. */
483#define VMX_BF_EPT_PT_WRITE_SHIFT 1
484#define VMX_BF_EPT_PT_WRITE_MASK UINT64_C(0x0000000000000002)
485/** Execute access or execute access for supervisor-mode linear-addresses. */
486#define VMX_BF_EPT_PT_EXECUTE_SHIFT 2
487#define VMX_BF_EPT_PT_EXECUTE_MASK UINT64_C(0x0000000000000004)
488/** EPT memory type. */
489#define VMX_BF_EPT_PT_MEMTYPE_SHIFT 3
490#define VMX_BF_EPT_PT_MEMTYPE_MASK UINT64_C(0x0000000000000038)
491/** Ignore PAT. */
492#define VMX_BF_EPT_PT_IGNORE_PAT_SHIFT 6
493#define VMX_BF_EPT_PT_IGNORE_PAT_MASK UINT64_C(0x0000000000000040)
494/** Ignored (bit 7). */
495#define VMX_BF_EPT_PT_IGN_7_SHIFT 7
496#define VMX_BF_EPT_PT_IGN_7_MASK UINT64_C(0x0000000000000080)
497/** Accessed flag. */
498#define VMX_BF_EPT_PT_ACCESSED_SHIFT 8
499#define VMX_BF_EPT_PT_ACCESSED_MASK UINT64_C(0x0000000000000100)
500/** Dirty flag. */
501#define VMX_BF_EPT_PT_DIRTY_SHIFT 9
502#define VMX_BF_EPT_PT_DIRTY_MASK UINT64_C(0x0000000000000200)
503/** Execute access for user-mode linear addresses. */
504#define VMX_BF_EPT_PT_EXECUTE_USER_SHIFT 10
505#define VMX_BF_EPT_PT_EXECUTE_USER_MASK UINT64_C(0x0000000000000400)
506/** Ignored (bit 59:11). */
507#define VMX_BF_EPT_PT_IGN_59_11_SHIFT 11
508#define VMX_BF_EPT_PT_IGN_59_11_MASK UINT64_C(0x0ffffffffffff800)
509/** Supervisor shadow stack. */
510#define VMX_BF_EPT_PT_SUPER_SHW_STACK_SHIFT 60
511#define VMX_BF_EPT_PT_SUPER_SHW_STACK_MASK UINT64_C(0x1000000000000000)
512/** Ignored (bits 62:61). */
513#define VMX_BF_EPT_PT_IGN_62_61_SHIFT 61
514#define VMX_BF_EPT_PT_IGN_62_61_MASK UINT64_C(0x6000000000000000)
515/** Suppress \#VE. */
516#define VMX_BF_EPT_PT_SUPPRESS_VE_SHIFT 63
517#define VMX_BF_EPT_PT_SUPPRESS_VE_MASK UINT64_C(0x8000000000000000)
518RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_EPT_PT_, UINT64_C(0), UINT64_MAX,
519 (READ, WRITE, EXECUTE, MEMTYPE, IGNORE_PAT, IGN_7, ACCESSED, DIRTY, EXECUTE_USER, IGN_59_11,
520 SUPER_SHW_STACK, IGN_62_61, SUPPRESS_VE));
521/** @} */
522
523
524/** @name VMX Extended Page Tables (EPT) Structures
525 * @{
526 */
527
528/**
529 * Number of page table entries in the EPT. (PDPTE/PDE/PTE)
530 */
531#define EPT_PG_ENTRIES X86_PG_PAE_ENTRIES
532
533/**
534 * EPT Page Directory Pointer Entry. Bit view.
535 * In accordance with the VT-x spec.
536 *
537 * @todo uint64_t isn't safe for bitfields (gcc pedantic warnings, and IIRC,
538 * this did cause trouble with one compiler/version).
539 */
540typedef struct EPTPML4EBITS
541{
542 /** Present bit. */
543 RT_GCC_EXTENSION uint64_t u1Present : 1;
544 /** Writable bit. */
545 RT_GCC_EXTENSION uint64_t u1Write : 1;
546 /** Executable bit. */
547 RT_GCC_EXTENSION uint64_t u1Execute : 1;
548 /** Reserved (must be 0). */
549 RT_GCC_EXTENSION uint64_t u5Reserved : 5;
550 /** Available for software. */
551 RT_GCC_EXTENSION uint64_t u4Available : 4;
552 /** Physical address of the next level (PD). Restricted by maximum physical address width of the cpu. */
553 RT_GCC_EXTENSION uint64_t u40PhysAddr : 40;
554 /** Available for software. */
555 RT_GCC_EXTENSION uint64_t u12Available : 12;
556} EPTPML4EBITS;
557AssertCompileSize(EPTPML4EBITS, 8);
558
559/** Bits 12-51 - - EPT - Physical Page number of the next level. */
560#define EPT_PML4E_PG_MASK X86_PML4E_PG_MASK
561/** The page shift to get the PML4 index. */
562#define EPT_PML4_SHIFT X86_PML4_SHIFT
563/** The PML4 index mask (apply to a shifted page address). */
564#define EPT_PML4_MASK X86_PML4_MASK
565/** Bits - - EPT - PML4 MBZ mask. */
566#define EPT_PML4E_MBZ_MASK UINT64_C(0x00000000000000f8)
567/** Mask of all possible EPT PML4E attribute bits. */
568#define EPT_PML4E_ATTR_MASK (EPT_E_READ | EPT_E_WRITE | EPT_E_EXECUTE | EPT_E_ACCESSED | EPT_E_USER_EXECUTE)
569
570/**
571 * EPT PML4E.
572 * In accordance with the VT-x spec.
573 */
574typedef union EPTPML4E
575{
576#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
577 /** Normal view. */
578 EPTPML4EBITS n;
579#endif
580 /** Unsigned integer view. */
581 X86PGPAEUINT u;
582 /** 64 bit unsigned integer view. */
583 uint64_t au64[1];
584 /** 32 bit unsigned integer view. */
585 uint32_t au32[2];
586} EPTPML4E;
587AssertCompileSize(EPTPML4E, 8);
588/** Pointer to a PML4 table entry. */
589typedef EPTPML4E *PEPTPML4E;
590/** Pointer to a const PML4 table entry. */
591typedef const EPTPML4E *PCEPTPML4E;
592
593/**
594 * EPT PML4 Table.
595 * In accordance with the VT-x spec.
596 */
597typedef struct EPTPML4
598{
599 EPTPML4E a[EPT_PG_ENTRIES];
600} EPTPML4;
601AssertCompileSize(EPTPML4, 0x1000);
602/** Pointer to an EPT PML4 Table. */
603typedef EPTPML4 *PEPTPML4;
604/** Pointer to a const EPT PML4 Table. */
605typedef const EPTPML4 *PCEPTPML4;
606
607
608/**
609 * EPT Page Directory Pointer Entry. Bit view.
610 * In accordance with the VT-x spec.
611 */
612typedef struct EPTPDPTEBITS
613{
614 /** Present bit. */
615 RT_GCC_EXTENSION uint64_t u1Present : 1;
616 /** Writable bit. */
617 RT_GCC_EXTENSION uint64_t u1Write : 1;
618 /** Executable bit. */
619 RT_GCC_EXTENSION uint64_t u1Execute : 1;
620 /** Reserved (must be 0). */
621 RT_GCC_EXTENSION uint64_t u5Reserved : 5;
622 /** Available for software. */
623 RT_GCC_EXTENSION uint64_t u4Available : 4;
624 /** Physical address of the next level (PD). Restricted by maximum physical address width of the cpu. */
625 RT_GCC_EXTENSION uint64_t u40PhysAddr : 40;
626 /** Available for software. */
627 RT_GCC_EXTENSION uint64_t u12Available : 12;
628} EPTPDPTEBITS;
629AssertCompileSize(EPTPDPTEBITS, 8);
630
631/** Bit 7 - - EPT - PDPTE maps a 1GB page. */
632#define EPT_PDPTE1G_SIZE_MASK RT_BIT_64(7)
633/** Bits 12-51 - - EPT - Physical Page number of the next level. */
634#define EPT_PDPTE_PG_MASK X86_PDPE_PG_MASK
635/** Bits 12-51 - - EPT - Physical Page number of the next level. */
636#define EPT_PDPTE1G_PG_MASK X86_PDPE_PG_MASK
637
638/** The page shift to get the PDPT index. */
639#define EPT_PDPT_SHIFT X86_PDPT_SHIFT
640/** The PDPT index mask (apply to a shifted page address). */
641#define EPT_PDPT_MASK X86_PDPT_MASK_AMD64
642/** Bits 3-7 - - EPT - PDPTE MBZ Mask. */
643#define EPT_PDPTE_MBZ_MASK UINT64_C(0x00000000000000f8)
644/** Bits 12-29 - - EPT - 1GB PDPTE MBZ Mask. */
645#define EPT_PDPTE1G_MBZ_MASK UINT64_C(0x000000003ffff000)
646/** Mask of all possible EPT PDPTE (1GB) attribute bits. */
647#define EPT_PDPTE1G_ATTR_MASK ( EPT_E_READ | EPT_E_WRITE | EPT_E_EXECUTE | EPT_E_MEMTYPE_MASK | EPT_E_IGNORE_PAT \
648 | EPT_E_ACCESSED | EPT_E_DIRTY | EPT_E_USER_EXECUTE)
649/** Mask of all possible EPT PDPTE attribute bits. */
650#define EPT_PDPTE_ATTR_MASK (EPT_E_READ | EPT_E_WRITE | EPT_E_EXECUTE | EPT_E_ACCESSED | EPT_E_USER_EXECUTE)
651/** */
652
653/**
654 * EPT Page Directory Pointer.
655 * In accordance with the VT-x spec.
656 */
657typedef union EPTPDPTE
658{
659#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
660 /** Normal view. */
661 EPTPDPTEBITS n;
662#endif
663 /** Unsigned integer view. */
664 X86PGPAEUINT u;
665 /** 64 bit unsigned integer view. */
666 uint64_t au64[1];
667 /** 32 bit unsigned integer view. */
668 uint32_t au32[2];
669} EPTPDPTE;
670AssertCompileSize(EPTPDPTE, 8);
671/** Pointer to an EPT Page Directory Pointer Entry. */
672typedef EPTPDPTE *PEPTPDPTE;
673/** Pointer to a const EPT Page Directory Pointer Entry. */
674typedef const EPTPDPTE *PCEPTPDPTE;
675
676/**
677 * EPT Page Directory Pointer Table.
678 * In accordance with the VT-x spec.
679 */
680typedef struct EPTPDPT
681{
682 EPTPDPTE a[EPT_PG_ENTRIES];
683} EPTPDPT;
684AssertCompileSize(EPTPDPT, 0x1000);
685/** Pointer to an EPT Page Directory Pointer Table. */
686typedef EPTPDPT *PEPTPDPT;
687/** Pointer to a const EPT Page Directory Pointer Table. */
688typedef const EPTPDPT *PCEPTPDPT;
689
690
691/**
692 * EPT Page Directory Table Entry. Bit view.
693 * In accordance with the VT-x spec.
694 */
695typedef struct EPTPDEBITS
696{
697 /** Present bit. */
698 RT_GCC_EXTENSION uint64_t u1Present : 1;
699 /** Writable bit. */
700 RT_GCC_EXTENSION uint64_t u1Write : 1;
701 /** Executable bit. */
702 RT_GCC_EXTENSION uint64_t u1Execute : 1;
703 /** Reserved (must be 0). */
704 RT_GCC_EXTENSION uint64_t u4Reserved : 4;
705 /** Big page (must be 0 here). */
706 RT_GCC_EXTENSION uint64_t u1Size : 1;
707 /** Available for software. */
708 RT_GCC_EXTENSION uint64_t u4Available : 4;
709 /** Physical address of page table. Restricted by maximum physical address width of the cpu. */
710 RT_GCC_EXTENSION uint64_t u40PhysAddr : 40;
711 /** Available for software. */
712 RT_GCC_EXTENSION uint64_t u12Available : 12;
713} EPTPDEBITS;
714AssertCompileSize(EPTPDEBITS, 8);
715
716/** Bits 12-51 - - EPT - Physical Page number of the next level. */
717#define EPT_PDE_PG_MASK X86_PDE_PAE_PG_MASK
718/** The page shift to get the PD index. */
719#define EPT_PD_SHIFT X86_PD_PAE_SHIFT
720/** The PD index mask (apply to a shifted page address). */
721#define EPT_PD_MASK X86_PD_PAE_MASK
722/** Bits 3-7 - EPT - PDE MBZ Mask. */
723#define EPT_PDE_MBZ_MASK UINT64_C(0x00000000000000f8)
724/** Mask of all possible EPT PDE (2M) attribute bits. */
725#define EPT_PDE2M_ATTR_MASK ( EPT_E_READ | EPT_E_WRITE | EPT_E_EXECUTE | EPT_E_MEMTYPE_MASK | EPT_E_IGNORE_PAT \
726 | EPT_E_ACCESSED | EPT_E_DIRTY | EPT_E_USER_EXECUTE)
727/** Mask of all possible EPT PDE attribute bits. */
728#define EPT_PDE_ATTR_MASK (EPT_E_READ | EPT_E_WRITE | EPT_E_EXECUTE | EPT_E_ACCESSED | EPT_E_USER_EXECUTE)
729
730
731/**
732 * EPT 2MB Page Directory Table Entry. Bit view.
733 * In accordance with the VT-x spec.
734 */
735typedef struct EPTPDE2MBITS
736{
737 /** Present bit. */
738 RT_GCC_EXTENSION uint64_t u1Present : 1;
739 /** Writable bit. */
740 RT_GCC_EXTENSION uint64_t u1Write : 1;
741 /** Executable bit. */
742 RT_GCC_EXTENSION uint64_t u1Execute : 1;
743 /** EPT Table Memory Type. MBZ for non-leaf nodes. */
744 RT_GCC_EXTENSION uint64_t u3EMT : 3;
745 /** Ignore PAT memory type */
746 RT_GCC_EXTENSION uint64_t u1IgnorePAT : 1;
747 /** Big page (must be 1 here). */
748 RT_GCC_EXTENSION uint64_t u1Size : 1;
749 /** Available for software. */
750 RT_GCC_EXTENSION uint64_t u4Available : 4;
751 /** Reserved (must be 0). */
752 RT_GCC_EXTENSION uint64_t u9Reserved : 9;
753 /** Physical address of the 2MB page. Restricted by maximum physical address width of the cpu. */
754 RT_GCC_EXTENSION uint64_t u31PhysAddr : 31;
755 /** Available for software. */
756 RT_GCC_EXTENSION uint64_t u12Available : 12;
757} EPTPDE2MBITS;
758AssertCompileSize(EPTPDE2MBITS, 8);
759
760/** Bits 21-51 - - EPT - Physical Page number of the next level. */
761#define EPT_PDE2M_PG_MASK X86_PDE2M_PAE_PG_MASK
762/** Bits 20-12 - - EPT - PDE 2M MBZ Mask. */
763#define EPT_PDE2M_MBZ_MASK UINT64_C(0x00000000001ff000)
764
765
766/**
767 * EPT Page Directory Table Entry.
768 * In accordance with the VT-x spec.
769 */
770typedef union EPTPDE
771{
772#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
773 /** Normal view. */
774 EPTPDEBITS n;
775 /** 2MB view (big). */
776 EPTPDE2MBITS b;
777#endif
778 /** Unsigned integer view. */
779 X86PGPAEUINT u;
780 /** 64 bit unsigned integer view. */
781 uint64_t au64[1];
782 /** 32 bit unsigned integer view. */
783 uint32_t au32[2];
784} EPTPDE;
785AssertCompileSize(EPTPDE, 8);
786/** Pointer to an EPT Page Directory Table Entry. */
787typedef EPTPDE *PEPTPDE;
788/** Pointer to a const EPT Page Directory Table Entry. */
789typedef const EPTPDE *PCEPTPDE;
790
791/**
792 * EPT Page Directory Table.
793 * In accordance with the VT-x spec.
794 */
795typedef struct EPTPD
796{
797 EPTPDE a[EPT_PG_ENTRIES];
798} EPTPD;
799AssertCompileSize(EPTPD, 0x1000);
800/** Pointer to an EPT Page Directory Table. */
801typedef EPTPD *PEPTPD;
802/** Pointer to a const EPT Page Directory Table. */
803typedef const EPTPD *PCEPTPD;
804
805/**
806 * EPT Page Table Entry. Bit view.
807 * In accordance with the VT-x spec.
808 */
809typedef struct EPTPTEBITS
810{
811 /** 0 - Present bit.
812 * @remarks This is a convenience "misnomer". The bit actually indicates read access
813 * and the CPU will consider an entry with any of the first three bits set
814 * as present. Since all our valid entries will have this bit set, it can
815 * be used as a present indicator and allow some code sharing. */
816 RT_GCC_EXTENSION uint64_t u1Present : 1;
817 /** 1 - Writable bit. */
818 RT_GCC_EXTENSION uint64_t u1Write : 1;
819 /** 2 - Executable bit. */
820 RT_GCC_EXTENSION uint64_t u1Execute : 1;
821 /** 5:3 - EPT Memory Type. MBZ for non-leaf nodes. */
822 RT_GCC_EXTENSION uint64_t u3EMT : 3;
823 /** 6 - Ignore PAT memory type */
824 RT_GCC_EXTENSION uint64_t u1IgnorePAT : 1;
825 /** 11:7 - Available for software. */
826 RT_GCC_EXTENSION uint64_t u5Available : 5;
827 /** 51:12 - Physical address of page. Restricted by maximum physical
828 * address width of the cpu. */
829 RT_GCC_EXTENSION uint64_t u40PhysAddr : 40;
830 /** 63:52 - Available for software. */
831 RT_GCC_EXTENSION uint64_t u12Available : 12;
832} EPTPTEBITS;
833AssertCompileSize(EPTPTEBITS, 8);
834
835/** Bits 12-51 - - EPT - Physical Page number of the next level. */
836#define EPT_PTE_PG_MASK X86_PTE_PAE_PG_MASK
837/** The page shift to get the EPT PTE index. */
838#define EPT_PT_SHIFT X86_PT_PAE_SHIFT
839/** The EPT PT index mask (apply to a shifted page address). */
840#define EPT_PT_MASK X86_PT_PAE_MASK
841/** No bits - - EPT - PTE MBZ bits. */
842#define EPT_PTE_MBZ_MASK UINT64_C(0x0000000000000000)
843/** Mask of all possible EPT PTE attribute bits. */
844#define EPT_PTE_ATTR_MASK ( EPT_E_READ | EPT_E_WRITE | EPT_E_EXECUTE | EPT_E_MEMTYPE_MASK | EPT_E_IGNORE_PAT \
845 | EPT_E_ACCESSED | EPT_E_USER_EXECUTE)
846
847
848/**
849 * EPT Page Table Entry.
850 * In accordance with the VT-x spec.
851 */
852typedef union EPTPTE
853{
854#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
855 /** Normal view. */
856 EPTPTEBITS n;
857#endif
858 /** Unsigned integer view. */
859 X86PGPAEUINT u;
860 /** 64 bit unsigned integer view. */
861 uint64_t au64[1];
862 /** 32 bit unsigned integer view. */
863 uint32_t au32[2];
864} EPTPTE;
865AssertCompileSize(EPTPTE, 8);
866/** Pointer to an EPT Page Directory Table Entry. */
867typedef EPTPTE *PEPTPTE;
868/** Pointer to a const EPT Page Directory Table Entry. */
869typedef const EPTPTE *PCEPTPTE;
870
871/**
872 * EPT Page Table.
873 * In accordance with the VT-x spec.
874 */
875typedef struct EPTPT
876{
877 EPTPTE a[EPT_PG_ENTRIES];
878} EPTPT;
879AssertCompileSize(EPTPT, 0x1000);
880/** Pointer to an extended page table. */
881typedef EPTPT *PEPTPT;
882/** Pointer to a const extended table. */
883typedef const EPTPT *PCEPTPT;
884
885/** EPTP page mask for the EPT PML4 table. */
886#define EPT_EPTP_PG_MASK X86_CR3_AMD64_PAGE_MASK
887/** @} */
888
889/**
890 * VMX VPID flush types.
891 * Valid enum members are in accordance with the VT-x spec.
892 */
893typedef enum
894{
895 /** Invalidate a specific page. */
896 VMXTLBFLUSHVPID_INDIV_ADDR = 0,
897 /** Invalidate one context (specific VPID). */
898 VMXTLBFLUSHVPID_SINGLE_CONTEXT = 1,
899 /** Invalidate all contexts (all VPIDs). */
900 VMXTLBFLUSHVPID_ALL_CONTEXTS = 2,
901 /** Invalidate a single VPID context retaining global mappings. */
902 VMXTLBFLUSHVPID_SINGLE_CONTEXT_RETAIN_GLOBALS = 3,
903 /** Unsupported by VirtualBox. */
904 VMXTLBFLUSHVPID_NOT_SUPPORTED = 0xbad0,
905 /** Unsupported by CPU. */
906 VMXTLBFLUSHVPID_NONE = 0xbad1
907} VMXTLBFLUSHVPID;
908AssertCompileSize(VMXTLBFLUSHVPID, 4);
909/** Mask of all valid INVVPID flush types. */
910#define VMX_INVVPID_VALID_MASK ( VMXTLBFLUSHVPID_INDIV_ADDR \
911 | VMXTLBFLUSHVPID_SINGLE_CONTEXT \
912 | VMXTLBFLUSHVPID_ALL_CONTEXTS \
913 | VMXTLBFLUSHVPID_SINGLE_CONTEXT_RETAIN_GLOBALS)
914
915/**
916 * VMX EPT flush types.
917 * @note Valid enums values are in accordance with the VT-x spec.
918 */
919typedef enum
920{
921 /** Invalidate one context (specific EPT). */
922 VMXTLBFLUSHEPT_SINGLE_CONTEXT = 1,
923 /* Invalidate all contexts (all EPTs) */
924 VMXTLBFLUSHEPT_ALL_CONTEXTS = 2,
925 /** Unsupported by VirtualBox. */
926 VMXTLBFLUSHEPT_NOT_SUPPORTED = 0xbad0,
927 /** Unsupported by CPU. */
928 VMXTLBFLUSHEPT_NONE = 0xbad1
929} VMXTLBFLUSHEPT;
930AssertCompileSize(VMXTLBFLUSHEPT, 4);
931/** Mask of all valid INVEPT flush types. */
932#define VMX_INVEPT_VALID_MASK ( VMXTLBFLUSHEPT_SINGLE_CONTEXT \
933 | VMXTLBFLUSHEPT_ALL_CONTEXTS)
934
935/**
936 * VMX Posted Interrupt Descriptor.
937 * In accordance with the VT-x spec.
938 */
939typedef struct VMXPOSTEDINTRDESC
940{
941 uint32_t aVectorBitmap[8];
942 uint32_t fOutstandingNotification : 1;
943 uint32_t uReserved0 : 31;
944 uint8_t au8Reserved0[28];
945} VMXPOSTEDINTRDESC;
946AssertCompileMemberSize(VMXPOSTEDINTRDESC, aVectorBitmap, 32);
947AssertCompileSize(VMXPOSTEDINTRDESC, 64);
948/** Pointer to a posted interrupt descriptor. */
949typedef VMXPOSTEDINTRDESC *PVMXPOSTEDINTRDESC;
950/** Pointer to a const posted interrupt descriptor. */
951typedef const VMXPOSTEDINTRDESC *PCVMXPOSTEDINTRDESC;
952
953/**
954 * VMX VMCS revision identifier.
955 * In accordance with the VT-x spec.
956 */
957typedef union
958{
959 struct
960 {
961 /** Revision identifier. */
962 uint32_t u31RevisionId : 31;
963 /** Whether this is a shadow VMCS. */
964 uint32_t fIsShadowVmcs : 1;
965 } n;
966 /* The unsigned integer view. */
967 uint32_t u;
968} VMXVMCSREVID;
969AssertCompileSize(VMXVMCSREVID, 4);
970/** Pointer to the VMXVMCSREVID union. */
971typedef VMXVMCSREVID *PVMXVMCSREVID;
972/** Pointer to a const VMXVMCSREVID union. */
973typedef const VMXVMCSREVID *PCVMXVMCSREVID;
974
975/**
976 * VMX VM-exit instruction information.
977 * In accordance with the VT-x spec.
978 */
979typedef union
980{
981 /** Plain unsigned int representation. */
982 uint32_t u;
983
984 /** INS and OUTS information. */
985 struct
986 {
987 uint32_t u7Reserved0 : 7;
988 /** The address size; 0=16-bit, 1=32-bit, 2=64-bit, rest undefined. */
989 uint32_t u3AddrSize : 3;
990 uint32_t u5Reserved1 : 5;
991 /** The segment register (X86_SREG_XXX). */
992 uint32_t iSegReg : 3;
993 uint32_t uReserved2 : 14;
994 } StrIo;
995
996 /** INVEPT, INVPCID, INVVPID information. */
997 struct
998 {
999 /** Scaling; 0=no scaling, 1=scale-by-2, 2=scale-by-4, 3=scale-by-8. */
1000 uint32_t u2Scaling : 2;
1001 uint32_t u5Undef0 : 5;
1002 /** The address size; 0=16-bit, 1=32-bit, 2=64-bit, rest undefined. */
1003 uint32_t u3AddrSize : 3;
1004 /** Cleared to 0. */
1005 uint32_t u1Cleared0 : 1;
1006 uint32_t u4Undef0 : 4;
1007 /** The segment register (X86_SREG_XXX). */
1008 uint32_t iSegReg : 3;
1009 /** The index register (X86_GREG_XXX). */
1010 uint32_t iIdxReg : 4;
1011 /** Set if index register is invalid. */
1012 uint32_t fIdxRegInvalid : 1;
1013 /** The base register (X86_GREG_XXX). */
1014 uint32_t iBaseReg : 4;
1015 /** Set if base register is invalid. */
1016 uint32_t fBaseRegInvalid : 1;
1017 /** Register 2 (X86_GREG_XXX). */
1018 uint32_t iReg2 : 4;
1019 } Inv;
1020
1021 /** VMCLEAR, VMPTRLD, VMPTRST, VMXON, XRSTORS, XSAVES information. */
1022 struct
1023 {
1024 /** Scaling; 0=no scaling, 1=scale-by-2, 2=scale-by-4, 3=scale-by-8. */
1025 uint32_t u2Scaling : 2;
1026 uint32_t u5Reserved0 : 5;
1027 /** The address size; 0=16-bit, 1=32-bit, 2=64-bit, rest undefined. */
1028 uint32_t u3AddrSize : 3;
1029 /** Cleared to 0. */
1030 uint32_t u1Cleared0 : 1;
1031 uint32_t u4Reserved0 : 4;
1032 /** The segment register (X86_SREG_XXX). */
1033 uint32_t iSegReg : 3;
1034 /** The index register (X86_GREG_XXX). */
1035 uint32_t iIdxReg : 4;
1036 /** Set if index register is invalid. */
1037 uint32_t fIdxRegInvalid : 1;
1038 /** The base register (X86_GREG_XXX). */
1039 uint32_t iBaseReg : 4;
1040 /** Set if base register is invalid. */
1041 uint32_t fBaseRegInvalid : 1;
1042 /** Register 2 (X86_GREG_XXX). */
1043 uint32_t iReg2 : 4;
1044 } VmxXsave;
1045
1046 /** LIDT, LGDT, SIDT, SGDT information. */
1047 struct
1048 {
1049 /** Scaling; 0=no scaling, 1=scale-by-2, 2=scale-by-4, 3=scale-by-8. */
1050 uint32_t u2Scaling : 2;
1051 uint32_t u5Undef0 : 5;
1052 /** The address size; 0=16-bit, 1=32-bit, 2=64-bit, rest undefined. */
1053 uint32_t u3AddrSize : 3;
1054 /** Always cleared to 0. */
1055 uint32_t u1Cleared0 : 1;
1056 /** Operand size; 0=16-bit, 1=32-bit, undefined for 64-bit. */
1057 uint32_t uOperandSize : 1;
1058 uint32_t u3Undef0 : 3;
1059 /** The segment register (X86_SREG_XXX). */
1060 uint32_t iSegReg : 3;
1061 /** The index register (X86_GREG_XXX). */
1062 uint32_t iIdxReg : 4;
1063 /** Set if index register is invalid. */
1064 uint32_t fIdxRegInvalid : 1;
1065 /** The base register (X86_GREG_XXX). */
1066 uint32_t iBaseReg : 4;
1067 /** Set if base register is invalid. */
1068 uint32_t fBaseRegInvalid : 1;
1069 /** Instruction identity (VMX_INSTR_ID_XXX). */
1070 uint32_t u2InstrId : 2;
1071 uint32_t u2Undef0 : 2;
1072 } GdtIdt;
1073
1074 /** LLDT, LTR, SLDT, STR information. */
1075 struct
1076 {
1077 /** Scaling; 0=no scaling, 1=scale-by-2, 2=scale-by-4, 3=scale-by-8. */
1078 uint32_t u2Scaling : 2;
1079 uint32_t u1Undef0 : 1;
1080 /** Register 1 (X86_GREG_XXX). */
1081 uint32_t iReg1 : 4;
1082 /** The address size; 0=16-bit, 1=32-bit, 2=64-bit, rest undefined. */
1083 uint32_t u3AddrSize : 3;
1084 /** Memory/Register - Always cleared to 0 to indicate memory operand. */
1085 uint32_t fIsRegOperand : 1;
1086 uint32_t u4Undef0 : 4;
1087 /** The segment register (X86_SREG_XXX). */
1088 uint32_t iSegReg : 3;
1089 /** The index register (X86_GREG_XXX). */
1090 uint32_t iIdxReg : 4;
1091 /** Set if index register is invalid. */
1092 uint32_t fIdxRegInvalid : 1;
1093 /** The base register (X86_GREG_XXX). */
1094 uint32_t iBaseReg : 4;
1095 /** Set if base register is invalid. */
1096 uint32_t fBaseRegInvalid : 1;
1097 /** Instruction identity (VMX_INSTR_ID_XXX). */
1098 uint32_t u2InstrId : 2;
1099 uint32_t u2Undef0 : 2;
1100 } LdtTr;
1101
1102 /** RDRAND, RDSEED information. */
1103 struct
1104 {
1105 /** Scaling; 0=no scaling, 1=scale-by-2, 2=scale-by-4, 3=scale-by-8. */
1106 uint32_t u2Undef0 : 2;
1107 /** Destination register (X86_GREG_XXX). */
1108 uint32_t iReg1 : 4;
1109 uint32_t u4Undef0 : 4;
1110 /** Operand size; 0=16-bit, 1=32-bit, 2=64-bit, 3=unused. */
1111 uint32_t u2OperandSize : 2;
1112 uint32_t u19Def0 : 20;
1113 } RdrandRdseed;
1114
1115 /** VMREAD, VMWRITE information. */
1116 struct
1117 {
1118 /** Scaling; 0=no scaling, 1=scale-by-2, 2=scale-by-4, 3=scale-by-8. */
1119 uint32_t u2Scaling : 2;
1120 uint32_t u1Undef0 : 1;
1121 /** Register 1 (X86_GREG_XXX). */
1122 uint32_t iReg1 : 4;
1123 /** The address size; 0=16-bit, 1=32-bit, 2=64-bit, rest undefined. */
1124 uint32_t u3AddrSize : 3;
1125 /** Memory or register operand. */
1126 uint32_t fIsRegOperand : 1;
1127 /** Operand size; 0=16-bit, 1=32-bit, 2=64-bit, 3=unused. */
1128 uint32_t u4Undef0 : 4;
1129 /** The segment register (X86_SREG_XXX). */
1130 uint32_t iSegReg : 3;
1131 /** The index register (X86_GREG_XXX). */
1132 uint32_t iIdxReg : 4;
1133 /** Set if index register is invalid. */
1134 uint32_t fIdxRegInvalid : 1;
1135 /** The base register (X86_GREG_XXX). */
1136 uint32_t iBaseReg : 4;
1137 /** Set if base register is invalid. */
1138 uint32_t fBaseRegInvalid : 1;
1139 /** Register 2 (X86_GREG_XXX). */
1140 uint32_t iReg2 : 4;
1141 } VmreadVmwrite;
1142
1143 struct
1144 {
1145 uint32_t u2Undef0 : 3;
1146 /** First XMM register operand. */
1147 uint32_t u4XmmReg1 : 4;
1148 uint32_t u23Undef1 : 21;
1149 /** Second XMM register operand. */
1150 uint32_t u4XmmReg2 : 4;
1151 } LoadIwkey;
1152
1153 /** This is a combination field of all instruction information. Note! Not all field
1154 * combinations are valid (e.g., iReg1 is undefined for memory operands) and
1155 * specialized fields are overwritten by their generic counterparts (e.g. no
1156 * instruction identity field). */
1157 struct
1158 {
1159 /** Scaling; 0=no scaling, 1=scale-by-2, 2=scale-by-4, 3=scale-by-8. */
1160 uint32_t u2Scaling : 2;
1161 uint32_t u1Undef0 : 1;
1162 /** Register 1 (X86_GREG_XXX). */
1163 uint32_t iReg1 : 4;
1164 /** The address size; 0=16-bit, 1=32-bit, 2=64-bit, rest undefined. */
1165 uint32_t u3AddrSize : 3;
1166 /** Memory/Register - Always cleared to 0 to indicate memory operand. */
1167 uint32_t fIsRegOperand : 1;
1168 /** Operand size; 0=16-bit, 1=32-bit, 2=64-bit, 3=unused. */
1169 uint32_t uOperandSize : 2;
1170 uint32_t u2Undef0 : 2;
1171 /** The segment register (X86_SREG_XXX). */
1172 uint32_t iSegReg : 3;
1173 /** The index register (X86_GREG_XXX). */
1174 uint32_t iIdxReg : 4;
1175 /** Set if index register is invalid. */
1176 uint32_t fIdxRegInvalid : 1;
1177 /** The base register (X86_GREG_XXX). */
1178 uint32_t iBaseReg : 4;
1179 /** Set if base register is invalid. */
1180 uint32_t fBaseRegInvalid : 1;
1181 /** Register 2 (X86_GREG_XXX) or instruction identity. */
1182 uint32_t iReg2 : 4;
1183 } All;
1184} VMXEXITINSTRINFO;
1185AssertCompileSize(VMXEXITINSTRINFO, 4);
1186/** Pointer to a VMX VM-exit instruction info. struct. */
1187typedef VMXEXITINSTRINFO *PVMXEXITINSTRINFO;
1188/** Pointer to a const VMX VM-exit instruction info. struct. */
1189typedef const VMXEXITINSTRINFO *PCVMXEXITINSTRINFO;
1190
1191
1192/** @name VM-entry failure reported in Exit qualification.
1193 * See Intel spec. 26.7 "VM-entry failures during or after loading guest-state".
1194 * @{
1195 */
1196/** No errors during VM-entry. */
1197#define VMX_ENTRY_FAIL_QUAL_NO_ERROR (0)
1198/** Not used. */
1199#define VMX_ENTRY_FAIL_QUAL_NOT_USED (1)
1200/** Error while loading PDPTEs. */
1201#define VMX_ENTRY_FAIL_QUAL_PDPTE (2)
1202/** NMI injection when blocking-by-STI is set. */
1203#define VMX_ENTRY_FAIL_QUAL_NMI_INJECT (3)
1204/** Invalid VMCS link pointer. */
1205#define VMX_ENTRY_FAIL_QUAL_VMCS_LINK_PTR (4)
1206/** @} */
1207
1208
1209/** @name VMXMSRPM_XXX - VMX MSR-bitmap permissions.
1210 * These are -not- specified by Intel but used internally by VirtualBox.
1211 * @{ */
1212/** Guest software reads of this MSR must not cause a VM-exit. */
1213#define VMXMSRPM_ALLOW_RD RT_BIT(0)
1214/** Guest software reads of this MSR must cause a VM-exit. */
1215#define VMXMSRPM_EXIT_RD RT_BIT(1)
1216/** Guest software writes to this MSR must not cause a VM-exit. */
1217#define VMXMSRPM_ALLOW_WR RT_BIT(2)
1218/** Guest software writes to this MSR must cause a VM-exit. */
1219#define VMXMSRPM_EXIT_WR RT_BIT(3)
1220/** Guest software reads or writes of this MSR must not cause a VM-exit. */
1221#define VMXMSRPM_ALLOW_RD_WR (VMXMSRPM_ALLOW_RD | VMXMSRPM_ALLOW_WR)
1222/** Guest software reads or writes of this MSR must cause a VM-exit. */
1223#define VMXMSRPM_EXIT_RD_WR (VMXMSRPM_EXIT_RD | VMXMSRPM_EXIT_WR)
1224/** Mask of valid MSR read permissions. */
1225#define VMXMSRPM_RD_MASK (VMXMSRPM_ALLOW_RD | VMXMSRPM_EXIT_RD)
1226/** Mask of valid MSR write permissions. */
1227#define VMXMSRPM_WR_MASK (VMXMSRPM_ALLOW_WR | VMXMSRPM_EXIT_WR)
1228/** Mask of valid MSR permissions. */
1229#define VMXMSRPM_MASK (VMXMSRPM_RD_MASK | VMXMSRPM_WR_MASK)
1230/** */
1231/** Gets whether the MSR permission is valid or not. */
1232#define VMXMSRPM_IS_FLAG_VALID(a_Msrpm) ( (a_Msrpm) != 0 \
1233 && ((a_Msrpm) & ~VMXMSRPM_MASK) == 0 \
1234 && ((a_Msrpm) & VMXMSRPM_RD_MASK) != VMXMSRPM_RD_MASK \
1235 && ((a_Msrpm) & VMXMSRPM_WR_MASK) != VMXMSRPM_WR_MASK)
1236/** @} */
1237
1238/**
1239 * VMX MSR autoload/store slot.
1240 * In accordance with the VT-x spec.
1241 */
1242typedef struct VMXAUTOMSR
1243{
1244 /** The MSR Id. */
1245 uint32_t u32Msr;
1246 /** Reserved (MBZ). */
1247 uint32_t u32Reserved;
1248 /** The MSR value. */
1249 uint64_t u64Value;
1250} VMXAUTOMSR;
1251AssertCompileSize(VMXAUTOMSR, 16);
1252/** Pointer to an MSR load/store element. */
1253typedef VMXAUTOMSR *PVMXAUTOMSR;
1254/** Pointer to a const MSR load/store element. */
1255typedef const VMXAUTOMSR *PCVMXAUTOMSR;
1256
1257/** VMX auto load-store MSR (VMXAUTOMSR) offset mask. */
1258#define VMX_AUTOMSR_OFFSET_MASK 0xf
1259
1260/**
1261 * VMX tagged-TLB flush types.
1262 */
1263typedef enum
1264{
1265 VMXTLBFLUSHTYPE_EPT,
1266 VMXTLBFLUSHTYPE_VPID,
1267 VMXTLBFLUSHTYPE_EPT_VPID,
1268 VMXTLBFLUSHTYPE_NONE
1269} VMXTLBFLUSHTYPE;
1270/** Pointer to a VMXTLBFLUSHTYPE enum. */
1271typedef VMXTLBFLUSHTYPE *PVMXTLBFLUSHTYPE;
1272/** Pointer to a const VMXTLBFLUSHTYPE enum. */
1273typedef const VMXTLBFLUSHTYPE *PCVMXTLBFLUSHTYPE;
1274
1275/**
1276 * VMX controls MSR.
1277 * In accordance with the VT-x spec.
1278 */
1279typedef union
1280{
1281 struct
1282 {
1283 /** Bits set here -must- be set in the corresponding VM-execution controls. */
1284 uint32_t allowed0;
1285 /** Bits cleared here -must- be cleared in the corresponding VM-execution
1286 * controls. */
1287 uint32_t allowed1;
1288 } n;
1289 uint64_t u;
1290} VMXCTLSMSR;
1291AssertCompileSize(VMXCTLSMSR, 8);
1292/** Pointer to a VMXCTLSMSR union. */
1293typedef VMXCTLSMSR *PVMXCTLSMSR;
1294/** Pointer to a const VMXCTLSMSR union. */
1295typedef const VMXCTLSMSR *PCVMXCTLSMSR;
1296
1297/**
1298 * VMX MSRs.
1299 */
1300typedef struct VMXMSRS
1301{
1302 /** Basic information. */
1303 uint64_t u64Basic;
1304 /** Pin-based VM-execution controls. */
1305 VMXCTLSMSR PinCtls;
1306 /** Processor-based VM-execution controls. */
1307 VMXCTLSMSR ProcCtls;
1308 /** Secondary processor-based VM-execution controls. */
1309 VMXCTLSMSR ProcCtls2;
1310 /** VM-exit controls. */
1311 VMXCTLSMSR ExitCtls;
1312 /** VM-entry controls. */
1313 VMXCTLSMSR EntryCtls;
1314 /** True pin-based VM-execution controls. */
1315 VMXCTLSMSR TruePinCtls;
1316 /** True processor-based VM-execution controls. */
1317 VMXCTLSMSR TrueProcCtls;
1318 /** True VM-entry controls. */
1319 VMXCTLSMSR TrueEntryCtls;
1320 /** True VM-exit controls. */
1321 VMXCTLSMSR TrueExitCtls;
1322 /** Miscellaneous data. */
1323 uint64_t u64Misc;
1324 /** CR0 fixed-0 - bits set here must be set in VMX operation. */
1325 uint64_t u64Cr0Fixed0;
1326 /** CR0 fixed-1 - bits clear here must be clear in VMX operation. */
1327 uint64_t u64Cr0Fixed1;
1328 /** CR4 fixed-0 - bits set here must be set in VMX operation. */
1329 uint64_t u64Cr4Fixed0;
1330 /** CR4 fixed-1 - bits clear here must be clear in VMX operation. */
1331 uint64_t u64Cr4Fixed1;
1332 /** VMCS enumeration. */
1333 uint64_t u64VmcsEnum;
1334 /** VM Functions. */
1335 uint64_t u64VmFunc;
1336 /** EPT, VPID capabilities. */
1337 uint64_t u64EptVpidCaps;
1338 /** Tertiary processor-based VM-execution controls. */
1339 uint64_t u64ProcCtls3;
1340 /** Reserved for future. */
1341 uint64_t a_u64Reserved[9];
1342} VMXMSRS;
1343AssertCompileSizeAlignment(VMXMSRS, 8);
1344AssertCompileSize(VMXMSRS, 224);
1345/** Pointer to a VMXMSRS struct. */
1346typedef VMXMSRS *PVMXMSRS;
1347/** Pointer to a const VMXMSRS struct. */
1348typedef const VMXMSRS *PCVMXMSRS;
1349
1350
1351/**
1352 * LBR MSRs.
1353 */
1354typedef struct LBRMSRS
1355{
1356 /** List of LastBranch-From-IP MSRs. */
1357 uint64_t au64BranchFromIpMsr[32];
1358 /** List of LastBranch-To-IP MSRs. */
1359 uint64_t au64BranchToIpMsr[32];
1360 /** The MSR containing the index to the most recent branch record. */
1361 uint64_t uBranchTosMsr;
1362} LBRMSRS;
1363AssertCompileSizeAlignment(LBRMSRS, 8);
1364/** Pointer to a VMXMSRS struct. */
1365typedef LBRMSRS *PLBRMSRS;
1366/** Pointer to a const VMXMSRS struct. */
1367typedef const LBRMSRS *PCLBRMSRS;
1368
1369
1370/** @name VMX Basic Exit Reasons.
1371 * In accordance with the VT-x spec.
1372 * Update g_aVMExitHandlers if new VM-exit reasons are added.
1373 * @{
1374 */
1375/** Invalid exit code */
1376#define VMX_EXIT_INVALID (-1)
1377/** Exception or non-maskable interrupt (NMI). */
1378#define VMX_EXIT_XCPT_OR_NMI 0
1379/** External interrupt. */
1380#define VMX_EXIT_EXT_INT 1
1381/** Triple fault. */
1382#define VMX_EXIT_TRIPLE_FAULT 2
1383/** INIT signal. */
1384#define VMX_EXIT_INIT_SIGNAL 3
1385/** Start-up IPI (SIPI). */
1386#define VMX_EXIT_SIPI 4
1387/** I/O system-management interrupt (SMI). */
1388#define VMX_EXIT_IO_SMI 5
1389/** Other SMI. */
1390#define VMX_EXIT_SMI 6
1391/** Interrupt window exiting. */
1392#define VMX_EXIT_INT_WINDOW 7
1393/** NMI window exiting. */
1394#define VMX_EXIT_NMI_WINDOW 8
1395/** Task switch. */
1396#define VMX_EXIT_TASK_SWITCH 9
1397/** CPUID. */
1398#define VMX_EXIT_CPUID 10
1399/** GETSEC. */
1400#define VMX_EXIT_GETSEC 11
1401/** HLT. */
1402#define VMX_EXIT_HLT 12
1403/** INVD. */
1404#define VMX_EXIT_INVD 13
1405/** INVLPG. */
1406#define VMX_EXIT_INVLPG 14
1407/** RDPMC. */
1408#define VMX_EXIT_RDPMC 15
1409/** RDTSC. */
1410#define VMX_EXIT_RDTSC 16
1411/** RSM in SMM. */
1412#define VMX_EXIT_RSM 17
1413/** VMCALL. */
1414#define VMX_EXIT_VMCALL 18
1415/** VMCLEAR. */
1416#define VMX_EXIT_VMCLEAR 19
1417/** VMLAUNCH. */
1418#define VMX_EXIT_VMLAUNCH 20
1419/** VMPTRLD. */
1420#define VMX_EXIT_VMPTRLD 21
1421/** VMPTRST. */
1422#define VMX_EXIT_VMPTRST 22
1423/** VMREAD. */
1424#define VMX_EXIT_VMREAD 23
1425/** VMRESUME. */
1426#define VMX_EXIT_VMRESUME 24
1427/** VMWRITE. */
1428#define VMX_EXIT_VMWRITE 25
1429/** VMXOFF. */
1430#define VMX_EXIT_VMXOFF 26
1431/** VMXON. */
1432#define VMX_EXIT_VMXON 27
1433/** Control-register accesses. */
1434#define VMX_EXIT_MOV_CRX 28
1435/** Debug-register accesses. */
1436#define VMX_EXIT_MOV_DRX 29
1437/** I/O instruction. */
1438#define VMX_EXIT_IO_INSTR 30
1439/** RDMSR. */
1440#define VMX_EXIT_RDMSR 31
1441/** WRMSR. */
1442#define VMX_EXIT_WRMSR 32
1443/** VM-entry failure due to invalid guest state. */
1444#define VMX_EXIT_ERR_INVALID_GUEST_STATE 33
1445/** VM-entry failure due to MSR loading. */
1446#define VMX_EXIT_ERR_MSR_LOAD 34
1447/** MWAIT. */
1448#define VMX_EXIT_MWAIT 36
1449/** VM-exit due to monitor trap flag. */
1450#define VMX_EXIT_MTF 37
1451/** MONITOR. */
1452#define VMX_EXIT_MONITOR 39
1453/** PAUSE. */
1454#define VMX_EXIT_PAUSE 40
1455/** VM-entry failure due to machine-check. */
1456#define VMX_EXIT_ERR_MACHINE_CHECK 41
1457/** TPR below threshold. Guest software executed MOV to CR8. */
1458#define VMX_EXIT_TPR_BELOW_THRESHOLD 43
1459/** VM-exit due to guest accessing physical address in the APIC-access page. */
1460#define VMX_EXIT_APIC_ACCESS 44
1461/** VM-exit due to EOI virtualization. */
1462#define VMX_EXIT_VIRTUALIZED_EOI 45
1463/** Access to GDTR/IDTR using LGDT, LIDT, SGDT or SIDT. */
1464#define VMX_EXIT_GDTR_IDTR_ACCESS 46
1465/** Access to LDTR/TR due to LLDT, LTR, SLDT, or STR. */
1466#define VMX_EXIT_LDTR_TR_ACCESS 47
1467/** EPT violation. */
1468#define VMX_EXIT_EPT_VIOLATION 48
1469/** EPT misconfiguration. */
1470#define VMX_EXIT_EPT_MISCONFIG 49
1471/** INVEPT. */
1472#define VMX_EXIT_INVEPT 50
1473/** RDTSCP. */
1474#define VMX_EXIT_RDTSCP 51
1475/** VMX-preemption timer expired. */
1476#define VMX_EXIT_PREEMPT_TIMER 52
1477/** INVVPID. */
1478#define VMX_EXIT_INVVPID 53
1479/** WBINVD. */
1480#define VMX_EXIT_WBINVD 54
1481/** XSETBV. */
1482#define VMX_EXIT_XSETBV 55
1483/** Guest completed write to virtual-APIC. */
1484#define VMX_EXIT_APIC_WRITE 56
1485/** RDRAND. */
1486#define VMX_EXIT_RDRAND 57
1487/** INVPCID. */
1488#define VMX_EXIT_INVPCID 58
1489/** VMFUNC. */
1490#define VMX_EXIT_VMFUNC 59
1491/** ENCLS. */
1492#define VMX_EXIT_ENCLS 60
1493/** RDSEED. */
1494#define VMX_EXIT_RDSEED 61
1495/** Page-modification log full. */
1496#define VMX_EXIT_PML_FULL 62
1497/** XSAVES. */
1498#define VMX_EXIT_XSAVES 63
1499/** XRSTORS. */
1500#define VMX_EXIT_XRSTORS 64
1501/** SPP-related event (SPP miss or misconfiguration). */
1502#define VMX_EXIT_SPP_EVENT 66
1503/* UMWAIT. */
1504#define VMX_EXIT_UMWAIT 67
1505/** TPAUSE. */
1506#define VMX_EXIT_TPAUSE 68
1507/** LOADIWKEY. */
1508#define VMX_EXIT_LOADIWKEY 69
1509/** The maximum VM-exit value (inclusive). */
1510#define VMX_EXIT_MAX (VMX_EXIT_LOADIWKEY)
1511/** @} */
1512
1513
1514/** @name VM Instruction Errors.
1515 * In accordance with the VT-x spec.
1516 * See Intel spec. "30.4 VM Instruction Error Numbers"
1517 * @{
1518 */
1519typedef enum
1520{
1521 /** VMCALL executed in VMX root operation. */
1522 VMXINSTRERR_VMCALL_VMXROOTMODE = 1,
1523 /** VMCLEAR with invalid physical address. */
1524 VMXINSTRERR_VMCLEAR_INVALID_PHYSADDR = 2,
1525 /** VMCLEAR with VMXON pointer. */
1526 VMXINSTRERR_VMCLEAR_VMXON_PTR = 3,
1527 /** VMLAUNCH with non-clear VMCS. */
1528 VMXINSTRERR_VMLAUNCH_NON_CLEAR_VMCS = 4,
1529 /** VMRESUME with non-launched VMCS. */
1530 VMXINSTRERR_VMRESUME_NON_LAUNCHED_VMCS = 5,
1531 /** VMRESUME after VMXOFF (VMXOFF and VMXON between VMLAUNCH and VMRESUME). */
1532 VMXINSTRERR_VMRESUME_AFTER_VMXOFF = 6,
1533 /** VM-entry with invalid control field(s). */
1534 VMXINSTRERR_VMENTRY_INVALID_CTLS = 7,
1535 /** VM-entry with invalid host-state field(s). */
1536 VMXINSTRERR_VMENTRY_INVALID_HOST_STATE = 8,
1537 /** VMPTRLD with invalid physical address. */
1538 VMXINSTRERR_VMPTRLD_INVALID_PHYSADDR = 9,
1539 /** VMPTRLD with VMXON pointer. */
1540 VMXINSTRERR_VMPTRLD_VMXON_PTR = 10,
1541 /** VMPTRLD with incorrect VMCS revision identifier. */
1542 VMXINSTRERR_VMPTRLD_INCORRECT_VMCS_REV = 11,
1543 /** VMREAD from unsupported VMCS component. */
1544 VMXINSTRERR_VMREAD_INVALID_COMPONENT = 12,
1545 /** VMWRITE to unsupported VMCS component. */
1546 VMXINSTRERR_VMWRITE_INVALID_COMPONENT = 12,
1547 /** VMWRITE to read-only VMCS component. */
1548 VMXINSTRERR_VMWRITE_RO_COMPONENT = 13,
1549 /** VMXON executed in VMX root operation. */
1550 VMXINSTRERR_VMXON_IN_VMXROOTMODE = 15,
1551 /** VM-entry with invalid executive-VMCS pointer. */
1552 VMXINSTRERR_VMENTRY_EXEC_VMCS_INVALID_PTR = 16,
1553 /** VM-entry with non-launched executive VMCS. */
1554 VMXINSTRERR_VMENTRY_EXEC_VMCS_NON_LAUNCHED = 17,
1555 /** VM-entry with executive-VMCS pointer not VMXON pointer. */
1556 VMXINSTRERR_VMENTRY_EXEC_VMCS_PTR = 18,
1557 /** VMCALL with non-clear VMCS. */
1558 VMXINSTRERR_VMCALL_NON_CLEAR_VMCS = 19,
1559 /** VMCALL with invalid VM-exit control fields. */
1560 VMXINSTRERR_VMCALL_INVALID_EXITCTLS = 20,
1561 /** VMCALL with incorrect MSEG revision identifier. */
1562 VMXINSTRERR_VMCALL_INVALID_MSEG_ID = 22,
1563 /** VMXOFF under dual-monitor treatment of SMIs and SMM. */
1564 VMXINSTRERR_VMXOFF_DUAL_MON = 23,
1565 /** VMCALL with invalid SMM-monitor features. */
1566 VMXINSTRERR_VMCALL_INVALID_SMMCTLS = 24,
1567 /** VM-entry with invalid VM-execution control fields in executive VMCS. */
1568 VMXINSTRERR_VMENTRY_EXEC_VMCS_INVALID_CTLS = 25,
1569 /** VM-entry with events blocked by MOV SS. */
1570 VMXINSTRERR_VMENTRY_BLOCK_MOVSS = 26,
1571 /** Invalid operand to INVEPT/INVVPID. */
1572 VMXINSTRERR_INVEPT_INVVPID_INVALID_OPERAND = 28
1573} VMXINSTRERR;
1574/** @} */
1575
1576
1577/** @name VMX abort reasons.
1578 * In accordance with the VT-x spec.
1579 * See Intel spec. "27.7 VMX Aborts".
1580 * Update HMGetVmxAbortDesc() if new reasons are added.
1581 * @{
1582 */
1583typedef enum
1584{
1585 /** None - don't use this / uninitialized value. */
1586 VMXABORT_NONE = 0,
1587 /** VMX abort caused during saving of guest MSRs. */
1588 VMXABORT_SAVE_GUEST_MSRS = 1,
1589 /** VMX abort caused during host PDPTE checks. */
1590 VMXBOART_HOST_PDPTE = 2,
1591 /** VMX abort caused due to current VMCS being corrupted. */
1592 VMXABORT_CURRENT_VMCS_CORRUPT = 3,
1593 /** VMX abort caused during loading of host MSRs. */
1594 VMXABORT_LOAD_HOST_MSR = 4,
1595 /** VMX abort caused due to a machine-check exception during VM-exit. */
1596 VMXABORT_MACHINE_CHECK_XCPT = 5,
1597 /** VMX abort caused due to invalid return from long mode. */
1598 VMXABORT_HOST_NOT_IN_LONG_MODE = 6,
1599 /* Type size hack. */
1600 VMXABORT_32BIT_HACK = 0x7fffffff
1601} VMXABORT;
1602AssertCompileSize(VMXABORT, 4);
1603/** @} */
1604
1605
1606/** @name VMX MSR - Basic VMX information.
1607 * @{
1608 */
1609/** VMCS (and related regions) memory type - Uncacheable. */
1610#define VMX_BASIC_MEM_TYPE_UC 0
1611/** VMCS (and related regions) memory type - Write back. */
1612#define VMX_BASIC_MEM_TYPE_WB 6
1613/** Width of physical addresses used for VMCS and associated memory regions
1614 * (1=32-bit, 0=processor's physical address width). */
1615#define VMX_BASIC_PHYSADDR_WIDTH_32BIT RT_BIT_64(48)
1616
1617/** Bit fields for MSR_IA32_VMX_BASIC. */
1618/** VMCS revision identifier used by the processor. */
1619#define VMX_BF_BASIC_VMCS_ID_SHIFT 0
1620#define VMX_BF_BASIC_VMCS_ID_MASK UINT64_C(0x000000007fffffff)
1621/** Bit 31 is reserved and RAZ. */
1622#define VMX_BF_BASIC_RSVD_32_SHIFT 31
1623#define VMX_BF_BASIC_RSVD_32_MASK UINT64_C(0x0000000080000000)
1624/** VMCS size in bytes. */
1625#define VMX_BF_BASIC_VMCS_SIZE_SHIFT 32
1626#define VMX_BF_BASIC_VMCS_SIZE_MASK UINT64_C(0x00001fff00000000)
1627/** Bits 45:47 are reserved. */
1628#define VMX_BF_BASIC_RSVD_45_47_SHIFT 45
1629#define VMX_BF_BASIC_RSVD_45_47_MASK UINT64_C(0x0000e00000000000)
1630/** Width of physical addresses used for the VMCS and associated memory regions
1631 * (always 0 on CPUs that support Intel 64 architecture). */
1632#define VMX_BF_BASIC_PHYSADDR_WIDTH_SHIFT 48
1633#define VMX_BF_BASIC_PHYSADDR_WIDTH_MASK UINT64_C(0x0001000000000000)
1634/** Dual-monitor treatment of SMI and SMM supported. */
1635#define VMX_BF_BASIC_DUAL_MON_SHIFT 49
1636#define VMX_BF_BASIC_DUAL_MON_MASK UINT64_C(0x0002000000000000)
1637/** Memory type that must be used for the VMCS and associated memory regions. */
1638#define VMX_BF_BASIC_VMCS_MEM_TYPE_SHIFT 50
1639#define VMX_BF_BASIC_VMCS_MEM_TYPE_MASK UINT64_C(0x003c000000000000)
1640/** VM-exit instruction information for INS/OUTS. */
1641#define VMX_BF_BASIC_VMCS_INS_OUTS_SHIFT 54
1642#define VMX_BF_BASIC_VMCS_INS_OUTS_MASK UINT64_C(0x0040000000000000)
1643/** Whether 'true' VMX controls MSRs are supported for handling of default1 class
1644 * bits in VMX control MSRs. */
1645#define VMX_BF_BASIC_TRUE_CTLS_SHIFT 55
1646#define VMX_BF_BASIC_TRUE_CTLS_MASK UINT64_C(0x0080000000000000)
1647/** Whether VM-entry can delivery error code for all hardware exception vectors. */
1648#define VMX_BF_BASIC_XCPT_ERRCODE_SHIFT 56
1649#define VMX_BF_BASIC_XCPT_ERRCODE_MASK UINT64_C(0x0100000000000000)
1650/** Bits 57:63 are reserved and RAZ. */
1651#define VMX_BF_BASIC_RSVD_56_63_SHIFT 57
1652#define VMX_BF_BASIC_RSVD_56_63_MASK UINT64_C(0xfe00000000000000)
1653RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_BASIC_, UINT64_C(0), UINT64_MAX,
1654 (VMCS_ID, RSVD_32, VMCS_SIZE, RSVD_45_47, PHYSADDR_WIDTH, DUAL_MON, VMCS_MEM_TYPE,
1655 VMCS_INS_OUTS, TRUE_CTLS, XCPT_ERRCODE, RSVD_56_63));
1656/** @} */
1657
1658
1659/** @name VMX MSR - Miscellaneous data.
1660 * @{
1661 */
1662/** Whether VM-exit stores EFER.LMA into the "IA32e mode guest" field. */
1663#define VMX_MISC_EXIT_SAVE_EFER_LMA RT_BIT(5)
1664/** Whether Intel PT is supported in VMX operation. */
1665#define VMX_MISC_INTEL_PT RT_BIT(14)
1666/** Whether VMWRITE to any valid VMCS field incl. read-only fields, otherwise
1667 * VMWRITE cannot modify read-only VM-exit information fields. */
1668#define VMX_MISC_VMWRITE_ALL RT_BIT(29)
1669/** Whether VM-entry can inject software interrupts, INT1 (ICEBP) with 0-length
1670 * instructions. */
1671#define VMX_MISC_ENTRY_INJECT_SOFT_INT RT_BIT(30)
1672/** Maximum number of MSRs in the auto-load/store MSR areas, (n+1) * 512. */
1673#define VMX_MISC_MAX_MSRS(a_MiscMsr) (512 * (RT_BF_GET((a_MiscMsr), VMX_BF_MISC_MAX_MSRS) + 1))
1674/** Maximum CR3-target count supported by the CPU. */
1675#define VMX_MISC_CR3_TARGET_COUNT(a_MiscMsr) (((a) >> 16) & 0xff)
1676
1677/** Bit fields for MSR_IA32_VMX_MISC. */
1678/** Relationship between the preemption timer and tsc. */
1679#define VMX_BF_MISC_PREEMPT_TIMER_TSC_SHIFT 0
1680#define VMX_BF_MISC_PREEMPT_TIMER_TSC_MASK UINT64_C(0x000000000000001f)
1681/** Whether VM-exit stores EFER.LMA into the "IA32e mode guest" field. */
1682#define VMX_BF_MISC_EXIT_SAVE_EFER_LMA_SHIFT 5
1683#define VMX_BF_MISC_EXIT_SAVE_EFER_LMA_MASK UINT64_C(0x0000000000000020)
1684/** Activity states supported by the implementation. */
1685#define VMX_BF_MISC_ACTIVITY_STATES_SHIFT 6
1686#define VMX_BF_MISC_ACTIVITY_STATES_MASK UINT64_C(0x00000000000001c0)
1687/** Bits 9:13 is reserved and RAZ. */
1688#define VMX_BF_MISC_RSVD_9_13_SHIFT 9
1689#define VMX_BF_MISC_RSVD_9_13_MASK UINT64_C(0x0000000000003e00)
1690/** Whether Intel PT (Processor Trace) can be used in VMX operation. */
1691#define VMX_BF_MISC_INTEL_PT_SHIFT 14
1692#define VMX_BF_MISC_INTEL_PT_MASK UINT64_C(0x0000000000004000)
1693/** Whether RDMSR can be used to read IA32_SMBASE MSR in SMM. */
1694#define VMX_BF_MISC_SMM_READ_SMBASE_MSR_SHIFT 15
1695#define VMX_BF_MISC_SMM_READ_SMBASE_MSR_MASK UINT64_C(0x0000000000008000)
1696/** Number of CR3 target values supported by the processor. (0-256) */
1697#define VMX_BF_MISC_CR3_TARGET_SHIFT 16
1698#define VMX_BF_MISC_CR3_TARGET_MASK UINT64_C(0x0000000001ff0000)
1699/** Maximum number of MSRs in the VMCS. */
1700#define VMX_BF_MISC_MAX_MSRS_SHIFT 25
1701#define VMX_BF_MISC_MAX_MSRS_MASK UINT64_C(0x000000000e000000)
1702/** Whether IA32_SMM_MONITOR_CTL MSR can be modified to allow VMXOFF to block
1703 * SMIs. */
1704#define VMX_BF_MISC_VMXOFF_BLOCK_SMI_SHIFT 28
1705#define VMX_BF_MISC_VMXOFF_BLOCK_SMI_MASK UINT64_C(0x0000000010000000)
1706/** Whether VMWRITE to any valid VMCS field incl. read-only fields, otherwise
1707 * VMWRITE cannot modify read-only VM-exit information fields. */
1708#define VMX_BF_MISC_VMWRITE_ALL_SHIFT 29
1709#define VMX_BF_MISC_VMWRITE_ALL_MASK UINT64_C(0x0000000020000000)
1710/** Whether VM-entry can inject software interrupts, INT1 (ICEBP) with 0-length
1711 * instructions. */
1712#define VMX_BF_MISC_ENTRY_INJECT_SOFT_INT_SHIFT 30
1713#define VMX_BF_MISC_ENTRY_INJECT_SOFT_INT_MASK UINT64_C(0x0000000040000000)
1714/** Bit 31 is reserved and RAZ. */
1715#define VMX_BF_MISC_RSVD_31_SHIFT 31
1716#define VMX_BF_MISC_RSVD_31_MASK UINT64_C(0x0000000080000000)
1717/** 32-bit MSEG revision ID used by the processor. */
1718#define VMX_BF_MISC_MSEG_ID_SHIFT 32
1719#define VMX_BF_MISC_MSEG_ID_MASK UINT64_C(0xffffffff00000000)
1720RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_MISC_, UINT64_C(0), UINT64_MAX,
1721 (PREEMPT_TIMER_TSC, EXIT_SAVE_EFER_LMA, ACTIVITY_STATES, RSVD_9_13, INTEL_PT, SMM_READ_SMBASE_MSR,
1722 CR3_TARGET, MAX_MSRS, VMXOFF_BLOCK_SMI, VMWRITE_ALL, ENTRY_INJECT_SOFT_INT, RSVD_31, MSEG_ID));
1723/** @} */
1724
1725/** @name VMX MSR - VMCS enumeration.
1726 * Bit fields for MSR_IA32_VMX_VMCS_ENUM.
1727 * @{
1728 */
1729/** Bit 0 is reserved and RAZ. */
1730#define VMX_BF_VMCS_ENUM_RSVD_0_SHIFT 0
1731#define VMX_BF_VMCS_ENUM_RSVD_0_MASK UINT64_C(0x0000000000000001)
1732/** Highest index value used in VMCS field encoding. */
1733#define VMX_BF_VMCS_ENUM_HIGHEST_IDX_SHIFT 1
1734#define VMX_BF_VMCS_ENUM_HIGHEST_IDX_MASK UINT64_C(0x00000000000003fe)
1735/** Bit 10:63 is reserved and RAZ. */
1736#define VMX_BF_VMCS_ENUM_RSVD_10_63_SHIFT 10
1737#define VMX_BF_VMCS_ENUM_RSVD_10_63_MASK UINT64_C(0xfffffffffffffc00)
1738RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_VMCS_ENUM_, UINT64_C(0), UINT64_MAX,
1739 (RSVD_0, HIGHEST_IDX, RSVD_10_63));
1740/** @} */
1741
1742
1743/** @name VMX MSR - VM Functions.
1744 * Bit fields for MSR_IA32_VMX_VMFUNC.
1745 * @{
1746 */
1747/** EPTP-switching function changes the value of the EPTP to one chosen from the EPTP list. */
1748#define VMX_BF_VMFUNC_EPTP_SWITCHING_SHIFT 0
1749#define VMX_BF_VMFUNC_EPTP_SWITCHING_MASK UINT64_C(0x0000000000000001)
1750/** Bits 1:63 are reserved and RAZ. */
1751#define VMX_BF_VMFUNC_RSVD_1_63_SHIFT 1
1752#define VMX_BF_VMFUNC_RSVD_1_63_MASK UINT64_C(0xfffffffffffffffe)
1753RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_VMFUNC_, UINT64_C(0), UINT64_MAX,
1754 (EPTP_SWITCHING, RSVD_1_63));
1755/** @} */
1756
1757
1758/** @name VMX MSR - EPT/VPID capabilities.
1759 * @{
1760 */
1761/** Supports execute-only translations by EPT. */
1762#define MSR_IA32_VMX_EPT_VPID_CAP_RWX_X_ONLY RT_BIT_64(0)
1763/** Supports page-walk length of 4. */
1764#define MSR_IA32_VMX_EPT_VPID_CAP_PAGE_WALK_LENGTH_4 RT_BIT_64(6)
1765/** Supports page-walk length of 5. */
1766#define MSR_IA32_VMX_EPT_VPID_CAP_PAGE_WALK_LENGTH_5 RT_BIT_64(7)
1767/** Supports EPT paging-structure memory type to be uncacheable. */
1768#define MSR_IA32_VMX_EPT_VPID_CAP_MEMTYPE_UC RT_BIT_64(8)
1769/** Supports EPT paging structure memory type to be write-back. */
1770#define MSR_IA32_VMX_EPT_VPID_CAP_MEMTYPE_WB RT_BIT_64(14)
1771/** Supports EPT PDE to map a 2 MB page. */
1772#define MSR_IA32_VMX_EPT_VPID_CAP_PDE_2M RT_BIT_64(16)
1773/** Supports EPT PDPTE to map a 1 GB page. */
1774#define MSR_IA32_VMX_EPT_VPID_CAP_PDPTE_1G RT_BIT_64(17)
1775/** Supports INVEPT instruction. */
1776#define MSR_IA32_VMX_EPT_VPID_CAP_INVEPT RT_BIT_64(20)
1777/** Supports accessed and dirty flags for EPT. */
1778#define MSR_IA32_VMX_EPT_VPID_CAP_ACCESS_DIRTY RT_BIT_64(21)
1779/** Supports advanced VM-exit info. for EPT violations. */
1780#define MSR_IA32_VMX_EPT_VPID_CAP_ADVEXITINFO_EPT_VIOLATION RT_BIT_64(22)
1781/** Supports supervisor shadow-stack control. */
1782#define MSR_IA32_VMX_EPT_VPID_CAP_SUPER_SHW_STACK RT_BIT_64(23)
1783/** Supports single-context INVEPT type. */
1784#define MSR_IA32_VMX_EPT_VPID_CAP_INVEPT_SINGLE_CONTEXT RT_BIT_64(25)
1785/** Supports all-context INVEPT type. */
1786#define MSR_IA32_VMX_EPT_VPID_CAP_INVEPT_ALL_CONTEXTS RT_BIT_64(26)
1787/** Supports INVVPID instruction. */
1788#define MSR_IA32_VMX_EPT_VPID_CAP_INVVPID RT_BIT_64(32)
1789/** Supports individual-address INVVPID type. */
1790#define MSR_IA32_VMX_EPT_VPID_CAP_INVVPID_INDIV_ADDR RT_BIT_64(40)
1791/** Supports single-context INVVPID type. */
1792#define MSR_IA32_VMX_EPT_VPID_CAP_INVVPID_SINGLE_CONTEXT RT_BIT_64(41)
1793/** Supports all-context INVVPID type. */
1794#define MSR_IA32_VMX_EPT_VPID_CAP_INVVPID_ALL_CONTEXTS RT_BIT_64(42)
1795/** Supports singe-context-retaining-globals INVVPID type. */
1796#define MSR_IA32_VMX_EPT_VPID_CAP_INVVPID_SINGLE_CONTEXT_RETAIN_GLOBALS RT_BIT_64(43)
1797
1798/** Bit fields for MSR_IA32_VMX_EPT_VPID_CAP. */
1799#define VMX_BF_EPT_VPID_CAP_EXEC_ONLY_SHIFT 0
1800#define VMX_BF_EPT_VPID_CAP_EXEC_ONLY_MASK UINT64_C(0x0000000000000001)
1801#define VMX_BF_EPT_VPID_CAP_RSVD_1_5_SHIFT 1
1802#define VMX_BF_EPT_VPID_CAP_RSVD_1_5_MASK UINT64_C(0x000000000000003e)
1803#define VMX_BF_EPT_VPID_CAP_PAGE_WALK_LENGTH_4_SHIFT 6
1804#define VMX_BF_EPT_VPID_CAP_PAGE_WALK_LENGTH_4_MASK UINT64_C(0x0000000000000040)
1805#define VMX_BF_EPT_VPID_CAP_RSVD_7_SHIFT 7
1806#define VMX_BF_EPT_VPID_CAP_RSVD_7_MASK UINT64_C(0x0000000000000080)
1807#define VMX_BF_EPT_VPID_CAP_MEMTYPE_UC_SHIFT 8
1808#define VMX_BF_EPT_VPID_CAP_MEMTYPE_UC_MASK UINT64_C(0x0000000000000100)
1809#define VMX_BF_EPT_VPID_CAP_RSVD_9_13_SHIFT 9
1810#define VMX_BF_EPT_VPID_CAP_RSVD_9_13_MASK UINT64_C(0x0000000000003e00)
1811#define VMX_BF_EPT_VPID_CAP_MEMTYPE_WB_SHIFT 14
1812#define VMX_BF_EPT_VPID_CAP_MEMTYPE_WB_MASK UINT64_C(0x0000000000004000)
1813#define VMX_BF_EPT_VPID_CAP_RSVD_15_SHIFT 15
1814#define VMX_BF_EPT_VPID_CAP_RSVD_15_MASK UINT64_C(0x0000000000008000)
1815#define VMX_BF_EPT_VPID_CAP_PDE_2M_SHIFT 16
1816#define VMX_BF_EPT_VPID_CAP_PDE_2M_MASK UINT64_C(0x0000000000010000)
1817#define VMX_BF_EPT_VPID_CAP_PDPTE_1G_SHIFT 17
1818#define VMX_BF_EPT_VPID_CAP_PDPTE_1G_MASK UINT64_C(0x0000000000020000)
1819#define VMX_BF_EPT_VPID_CAP_RSVD_18_19_SHIFT 18
1820#define VMX_BF_EPT_VPID_CAP_RSVD_18_19_MASK UINT64_C(0x00000000000c0000)
1821#define VMX_BF_EPT_VPID_CAP_INVEPT_SHIFT 20
1822#define VMX_BF_EPT_VPID_CAP_INVEPT_MASK UINT64_C(0x0000000000100000)
1823#define VMX_BF_EPT_VPID_CAP_ACCESS_DIRTY_SHIFT 21
1824#define VMX_BF_EPT_VPID_CAP_ACCESS_DIRTY_MASK UINT64_C(0x0000000000200000)
1825#define VMX_BF_EPT_VPID_CAP_ADVEXITINFO_EPT_VIOLATION_SHIFT 22
1826#define VMX_BF_EPT_VPID_CAP_ADVEXITINFO_EPT_VIOLATION_MASK UINT64_C(0x0000000000400000)
1827#define VMX_BF_EPT_VPID_CAP_SUPER_SHW_STACK_SHIFT 23
1828#define VMX_BF_EPT_VPID_CAP_SUPER_SHW_STACK_MASK UINT64_C(0x0000000000800000)
1829#define VMX_BF_EPT_VPID_CAP_RSVD_24_SHIFT 24
1830#define VMX_BF_EPT_VPID_CAP_RSVD_24_MASK UINT64_C(0x0000000001000000)
1831#define VMX_BF_EPT_VPID_CAP_INVEPT_SINGLE_CTX_SHIFT 25
1832#define VMX_BF_EPT_VPID_CAP_INVEPT_SINGLE_CTX_MASK UINT64_C(0x0000000002000000)
1833#define VMX_BF_EPT_VPID_CAP_INVEPT_ALL_CTX_SHIFT 26
1834#define VMX_BF_EPT_VPID_CAP_INVEPT_ALL_CTX_MASK UINT64_C(0x0000000004000000)
1835#define VMX_BF_EPT_VPID_CAP_RSVD_27_31_SHIFT 27
1836#define VMX_BF_EPT_VPID_CAP_RSVD_27_31_MASK UINT64_C(0x00000000f8000000)
1837#define VMX_BF_EPT_VPID_CAP_INVVPID_SHIFT 32
1838#define VMX_BF_EPT_VPID_CAP_INVVPID_MASK UINT64_C(0x0000000100000000)
1839#define VMX_BF_EPT_VPID_CAP_RSVD_33_39_SHIFT 33
1840#define VMX_BF_EPT_VPID_CAP_RSVD_33_39_MASK UINT64_C(0x000000fe00000000)
1841#define VMX_BF_EPT_VPID_CAP_INVVPID_INDIV_ADDR_SHIFT 40
1842#define VMX_BF_EPT_VPID_CAP_INVVPID_INDIV_ADDR_MASK UINT64_C(0x0000010000000000)
1843#define VMX_BF_EPT_VPID_CAP_INVVPID_SINGLE_CTX_SHIFT 41
1844#define VMX_BF_EPT_VPID_CAP_INVVPID_SINGLE_CTX_MASK UINT64_C(0x0000020000000000)
1845#define VMX_BF_EPT_VPID_CAP_INVVPID_ALL_CTX_SHIFT 42
1846#define VMX_BF_EPT_VPID_CAP_INVVPID_ALL_CTX_MASK UINT64_C(0x0000040000000000)
1847#define VMX_BF_EPT_VPID_CAP_INVVPID_SINGLE_CTX_RETAIN_GLOBALS_SHIFT 43
1848#define VMX_BF_EPT_VPID_CAP_INVVPID_SINGLE_CTX_RETAIN_GLOBALS_MASK UINT64_C(0x0000080000000000)
1849#define VMX_BF_EPT_VPID_CAP_RSVD_44_63_SHIFT 44
1850#define VMX_BF_EPT_VPID_CAP_RSVD_44_63_MASK UINT64_C(0xfffff00000000000)
1851RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_EPT_VPID_CAP_, UINT64_C(0), UINT64_MAX,
1852 (EXEC_ONLY, RSVD_1_5, PAGE_WALK_LENGTH_4, RSVD_7, MEMTYPE_UC, RSVD_9_13, MEMTYPE_WB, RSVD_15, PDE_2M,
1853 PDPTE_1G, RSVD_18_19, INVEPT, ACCESS_DIRTY, ADVEXITINFO_EPT_VIOLATION, SUPER_SHW_STACK, RSVD_24,
1854 INVEPT_SINGLE_CTX, INVEPT_ALL_CTX, RSVD_27_31, INVVPID, RSVD_33_39, INVVPID_INDIV_ADDR,
1855 INVVPID_SINGLE_CTX, INVVPID_ALL_CTX, INVVPID_SINGLE_CTX_RETAIN_GLOBALS, RSVD_44_63));
1856/** @} */
1857
1858
1859/** @name Extended Page Table Pointer (EPTP)
1860 * In accordance with the VT-x spec.
1861 * See Intel spec. 23.6.11 "Extended-Page-Table Pointer (EPTP)".
1862 * @{
1863 */
1864/** EPTP memory type: Uncachable. */
1865#define VMX_EPTP_MEMTYPE_UC 0
1866/** EPTP memory type: Write Back. */
1867#define VMX_EPTP_MEMTYPE_WB 6
1868/** Page-walk length for PML4 (4-level paging). */
1869#define VMX_EPTP_PAGE_WALK_LENGTH_4 3
1870
1871/** Bit fields for EPTP. */
1872#define VMX_BF_EPTP_MEMTYPE_SHIFT 0
1873#define VMX_BF_EPTP_MEMTYPE_MASK UINT64_C(0x0000000000000007)
1874#define VMX_BF_EPTP_PAGE_WALK_LENGTH_SHIFT 3
1875#define VMX_BF_EPTP_PAGE_WALK_LENGTH_MASK UINT64_C(0x0000000000000038)
1876#define VMX_BF_EPTP_ACCESS_DIRTY_SHIFT 6
1877#define VMX_BF_EPTP_ACCESS_DIRTY_MASK UINT64_C(0x0000000000000040)
1878#define VMX_BF_EPTP_SUPER_SHW_STACK_SHIFT 7
1879#define VMX_BF_EPTP_SUPER_SHW_STACK_MASK UINT64_C(0x0000000000000080)
1880#define VMX_BF_EPTP_RSVD_8_11_SHIFT 8
1881#define VMX_BF_EPTP_RSVD_8_11_MASK UINT64_C(0x0000000000000f00)
1882#define VMX_BF_EPTP_PML4_TABLE_ADDR_SHIFT 12
1883#define VMX_BF_EPTP_PML4_TABLE_ADDR_MASK UINT64_C(0xfffffffffffff000)
1884RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_EPTP_, UINT64_C(0), UINT64_MAX,
1885 (MEMTYPE, PAGE_WALK_LENGTH, ACCESS_DIRTY, SUPER_SHW_STACK, RSVD_8_11, PML4_TABLE_ADDR));
1886
1887/* Mask of valid EPTP bits sans physically non-addressable bits. */
1888#define VMX_EPTP_VALID_MASK ( VMX_BF_EPTP_MEMTYPE_MASK \
1889 | VMX_BF_EPTP_PAGE_WALK_LENGTH_MASK \
1890 | VMX_BF_EPTP_ACCESS_DIRTY_MASK \
1891 | VMX_BF_EPTP_SUPER_SHW_STACK_MASK \
1892 | VMX_BF_EPTP_PML4_TABLE_ADDR_MASK)
1893/** @} */
1894
1895
1896/** @name VMCS fields and encoding.
1897 *
1898 * When adding a new field:
1899 * - Always add it to g_aVmcsFields.
1900 * - Consider if it needs to be added to VMXVVMCS.
1901 * @{
1902 */
1903/** 16-bit control fields. */
1904#define VMX_VMCS16_VPID 0x0000
1905#define VMX_VMCS16_POSTED_INT_NOTIFY_VECTOR 0x0002
1906#define VMX_VMCS16_EPTP_INDEX 0x0004
1907
1908/** 16-bit guest-state fields. */
1909#define VMX_VMCS16_GUEST_ES_SEL 0x0800
1910#define VMX_VMCS16_GUEST_CS_SEL 0x0802
1911#define VMX_VMCS16_GUEST_SS_SEL 0x0804
1912#define VMX_VMCS16_GUEST_DS_SEL 0x0806
1913#define VMX_VMCS16_GUEST_FS_SEL 0x0808
1914#define VMX_VMCS16_GUEST_GS_SEL 0x080a
1915#define VMX_VMCS16_GUEST_LDTR_SEL 0x080c
1916#define VMX_VMCS16_GUEST_TR_SEL 0x080e
1917#define VMX_VMCS16_GUEST_INTR_STATUS 0x0810
1918#define VMX_VMCS16_GUEST_PML_INDEX 0x0812
1919
1920/** 16-bits host-state fields. */
1921#define VMX_VMCS16_HOST_ES_SEL 0x0c00
1922#define VMX_VMCS16_HOST_CS_SEL 0x0c02
1923#define VMX_VMCS16_HOST_SS_SEL 0x0c04
1924#define VMX_VMCS16_HOST_DS_SEL 0x0c06
1925#define VMX_VMCS16_HOST_FS_SEL 0x0c08
1926#define VMX_VMCS16_HOST_GS_SEL 0x0c0a
1927#define VMX_VMCS16_HOST_TR_SEL 0x0c0c
1928
1929/** 64-bit control fields. */
1930#define VMX_VMCS64_CTRL_IO_BITMAP_A_FULL 0x2000
1931#define VMX_VMCS64_CTRL_IO_BITMAP_A_HIGH 0x2001
1932#define VMX_VMCS64_CTRL_IO_BITMAP_B_FULL 0x2002
1933#define VMX_VMCS64_CTRL_IO_BITMAP_B_HIGH 0x2003
1934#define VMX_VMCS64_CTRL_MSR_BITMAP_FULL 0x2004
1935#define VMX_VMCS64_CTRL_MSR_BITMAP_HIGH 0x2005
1936#define VMX_VMCS64_CTRL_EXIT_MSR_STORE_FULL 0x2006
1937#define VMX_VMCS64_CTRL_EXIT_MSR_STORE_HIGH 0x2007
1938#define VMX_VMCS64_CTRL_EXIT_MSR_LOAD_FULL 0x2008
1939#define VMX_VMCS64_CTRL_EXIT_MSR_LOAD_HIGH 0x2009
1940#define VMX_VMCS64_CTRL_ENTRY_MSR_LOAD_FULL 0x200a
1941#define VMX_VMCS64_CTRL_ENTRY_MSR_LOAD_HIGH 0x200b
1942#define VMX_VMCS64_CTRL_EXEC_VMCS_PTR_FULL 0x200c
1943#define VMX_VMCS64_CTRL_EXEC_VMCS_PTR_HIGH 0x200d
1944#define VMX_VMCS64_CTRL_EXEC_PML_ADDR_FULL 0x200e
1945#define VMX_VMCS64_CTRL_EXEC_PML_ADDR_HIGH 0x200f
1946#define VMX_VMCS64_CTRL_TSC_OFFSET_FULL 0x2010
1947#define VMX_VMCS64_CTRL_TSC_OFFSET_HIGH 0x2011
1948#define VMX_VMCS64_CTRL_VIRT_APIC_PAGEADDR_FULL 0x2012
1949#define VMX_VMCS64_CTRL_VIRT_APIC_PAGEADDR_HIGH 0x2013
1950#define VMX_VMCS64_CTRL_APIC_ACCESSADDR_FULL 0x2014
1951#define VMX_VMCS64_CTRL_APIC_ACCESSADDR_HIGH 0x2015
1952#define VMX_VMCS64_CTRL_POSTED_INTR_DESC_FULL 0x2016
1953#define VMX_VMCS64_CTRL_POSTED_INTR_DESC_HIGH 0x2017
1954#define VMX_VMCS64_CTRL_VMFUNC_CTRLS_FULL 0x2018
1955#define VMX_VMCS64_CTRL_VMFUNC_CTRLS_HIGH 0x2019
1956#define VMX_VMCS64_CTRL_EPTP_FULL 0x201a
1957#define VMX_VMCS64_CTRL_EPTP_HIGH 0x201b
1958#define VMX_VMCS64_CTRL_EOI_BITMAP_0_FULL 0x201c
1959#define VMX_VMCS64_CTRL_EOI_BITMAP_0_HIGH 0x201d
1960#define VMX_VMCS64_CTRL_EOI_BITMAP_1_FULL 0x201e
1961#define VMX_VMCS64_CTRL_EOI_BITMAP_1_HIGH 0x201f
1962#define VMX_VMCS64_CTRL_EOI_BITMAP_2_FULL 0x2020
1963#define VMX_VMCS64_CTRL_EOI_BITMAP_2_HIGH 0x2021
1964#define VMX_VMCS64_CTRL_EOI_BITMAP_3_FULL 0x2022
1965#define VMX_VMCS64_CTRL_EOI_BITMAP_3_HIGH 0x2023
1966#define VMX_VMCS64_CTRL_EPTP_LIST_FULL 0x2024
1967#define VMX_VMCS64_CTRL_EPTP_LIST_HIGH 0x2025
1968#define VMX_VMCS64_CTRL_VMREAD_BITMAP_FULL 0x2026
1969#define VMX_VMCS64_CTRL_VMREAD_BITMAP_HIGH 0x2027
1970#define VMX_VMCS64_CTRL_VMWRITE_BITMAP_FULL 0x2028
1971#define VMX_VMCS64_CTRL_VMWRITE_BITMAP_HIGH 0x2029
1972#define VMX_VMCS64_CTRL_VE_XCPT_INFO_ADDR_FULL 0x202a
1973#define VMX_VMCS64_CTRL_VE_XCPT_INFO_ADDR_HIGH 0x202b
1974#define VMX_VMCS64_CTRL_XSS_EXITING_BITMAP_FULL 0x202c
1975#define VMX_VMCS64_CTRL_XSS_EXITING_BITMAP_HIGH 0x202d
1976#define VMX_VMCS64_CTRL_ENCLS_EXITING_BITMAP_FULL 0x202e
1977#define VMX_VMCS64_CTRL_ENCLS_EXITING_BITMAP_HIGH 0x202f
1978#define VMX_VMCS64_CTRL_SPPTP_FULL 0x2030
1979#define VMX_VMCS64_CTRL_SPPTP_HIGH 0x2031
1980#define VMX_VMCS64_CTRL_TSC_MULTIPLIER_FULL 0x2032
1981#define VMX_VMCS64_CTRL_TSC_MULTIPLIER_HIGH 0x2033
1982#define VMX_VMCS64_CTRL_PROC_EXEC3_FULL 0x2034
1983#define VMX_VMCS64_CTRL_PROC_EXEC3_HIGH 0x2035
1984#define VMX_VMCS64_CTRL_ENCLV_EXITING_BITMAP_FULL 0x2036
1985#define VMX_VMCS64_CTRL_ENCLV_EXITING_BITMAP_HIGH 0x2037
1986
1987/** 64-bit read-only data fields. */
1988#define VMX_VMCS64_RO_GUEST_PHYS_ADDR_FULL 0x2400
1989#define VMX_VMCS64_RO_GUEST_PHYS_ADDR_HIGH 0x2401
1990
1991/** 64-bit guest-state fields. */
1992#define VMX_VMCS64_GUEST_VMCS_LINK_PTR_FULL 0x2800
1993#define VMX_VMCS64_GUEST_VMCS_LINK_PTR_HIGH 0x2801
1994#define VMX_VMCS64_GUEST_DEBUGCTL_FULL 0x2802
1995#define VMX_VMCS64_GUEST_DEBUGCTL_HIGH 0x2803
1996#define VMX_VMCS64_GUEST_PAT_FULL 0x2804
1997#define VMX_VMCS64_GUEST_PAT_HIGH 0x2805
1998#define VMX_VMCS64_GUEST_EFER_FULL 0x2806
1999#define VMX_VMCS64_GUEST_EFER_HIGH 0x2807
2000#define VMX_VMCS64_GUEST_PERF_GLOBAL_CTRL_FULL 0x2808
2001#define VMX_VMCS64_GUEST_PERF_GLOBAL_CTRL_HIGH 0x2809
2002#define VMX_VMCS64_GUEST_PDPTE0_FULL 0x280a
2003#define VMX_VMCS64_GUEST_PDPTE0_HIGH 0x280b
2004#define VMX_VMCS64_GUEST_PDPTE1_FULL 0x280c
2005#define VMX_VMCS64_GUEST_PDPTE1_HIGH 0x280d
2006#define VMX_VMCS64_GUEST_PDPTE2_FULL 0x280e
2007#define VMX_VMCS64_GUEST_PDPTE2_HIGH 0x280f
2008#define VMX_VMCS64_GUEST_PDPTE3_FULL 0x2810
2009#define VMX_VMCS64_GUEST_PDPTE3_HIGH 0x2811
2010#define VMX_VMCS64_GUEST_BNDCFGS_FULL 0x2812
2011#define VMX_VMCS64_GUEST_BNDCFGS_HIGH 0x2813
2012#define VMX_VMCS64_GUEST_RTIT_CTL_FULL 0x2814
2013#define VMX_VMCS64_GUEST_RTIT_CTL_HIGH 0x2815
2014#define VMX_VMCS64_GUEST_PKRS_FULL 0x2818
2015#define VMX_VMCS64_GUEST_PKRS_HIGH 0x2819
2016
2017/** 64-bit host-state fields. */
2018#define VMX_VMCS64_HOST_PAT_FULL 0x2c00
2019#define VMX_VMCS64_HOST_PAT_HIGH 0x2c01
2020#define VMX_VMCS64_HOST_EFER_FULL 0x2c02
2021#define VMX_VMCS64_HOST_EFER_HIGH 0x2c03
2022#define VMX_VMCS64_HOST_PERF_GLOBAL_CTRL_FULL 0x2c04
2023#define VMX_VMCS64_HOST_PERF_GLOBAL_CTRL_HIGH 0x2c05
2024#define VMX_VMCS64_HOST_PKRS_FULL 0x2c06
2025#define VMX_VMCS64_HOST_PKRS_HIGH 0x2c07
2026
2027/** 32-bit control fields. */
2028#define VMX_VMCS32_CTRL_PIN_EXEC 0x4000
2029#define VMX_VMCS32_CTRL_PROC_EXEC 0x4002
2030#define VMX_VMCS32_CTRL_EXCEPTION_BITMAP 0x4004
2031#define VMX_VMCS32_CTRL_PAGEFAULT_ERROR_MASK 0x4006
2032#define VMX_VMCS32_CTRL_PAGEFAULT_ERROR_MATCH 0x4008
2033#define VMX_VMCS32_CTRL_CR3_TARGET_COUNT 0x400a
2034#define VMX_VMCS32_CTRL_EXIT 0x400c
2035#define VMX_VMCS32_CTRL_EXIT_MSR_STORE_COUNT 0x400e
2036#define VMX_VMCS32_CTRL_EXIT_MSR_LOAD_COUNT 0x4010
2037#define VMX_VMCS32_CTRL_ENTRY 0x4012
2038#define VMX_VMCS32_CTRL_ENTRY_MSR_LOAD_COUNT 0x4014
2039#define VMX_VMCS32_CTRL_ENTRY_INTERRUPTION_INFO 0x4016
2040#define VMX_VMCS32_CTRL_ENTRY_EXCEPTION_ERRCODE 0x4018
2041#define VMX_VMCS32_CTRL_ENTRY_INSTR_LENGTH 0x401a
2042#define VMX_VMCS32_CTRL_TPR_THRESHOLD 0x401c
2043#define VMX_VMCS32_CTRL_PROC_EXEC2 0x401e
2044#define VMX_VMCS32_CTRL_PLE_GAP 0x4020
2045#define VMX_VMCS32_CTRL_PLE_WINDOW 0x4022
2046
2047/** 32-bits read-only fields. */
2048#define VMX_VMCS32_RO_VM_INSTR_ERROR 0x4400
2049#define VMX_VMCS32_RO_EXIT_REASON 0x4402
2050#define VMX_VMCS32_RO_EXIT_INTERRUPTION_INFO 0x4404
2051#define VMX_VMCS32_RO_EXIT_INTERRUPTION_ERROR_CODE 0x4406
2052#define VMX_VMCS32_RO_IDT_VECTORING_INFO 0x4408
2053#define VMX_VMCS32_RO_IDT_VECTORING_ERROR_CODE 0x440a
2054#define VMX_VMCS32_RO_EXIT_INSTR_LENGTH 0x440c
2055#define VMX_VMCS32_RO_EXIT_INSTR_INFO 0x440e
2056
2057/** 32-bit guest-state fields. */
2058#define VMX_VMCS32_GUEST_ES_LIMIT 0x4800
2059#define VMX_VMCS32_GUEST_CS_LIMIT 0x4802
2060#define VMX_VMCS32_GUEST_SS_LIMIT 0x4804
2061#define VMX_VMCS32_GUEST_DS_LIMIT 0x4806
2062#define VMX_VMCS32_GUEST_FS_LIMIT 0x4808
2063#define VMX_VMCS32_GUEST_GS_LIMIT 0x480a
2064#define VMX_VMCS32_GUEST_LDTR_LIMIT 0x480c
2065#define VMX_VMCS32_GUEST_TR_LIMIT 0x480e
2066#define VMX_VMCS32_GUEST_GDTR_LIMIT 0x4810
2067#define VMX_VMCS32_GUEST_IDTR_LIMIT 0x4812
2068#define VMX_VMCS32_GUEST_ES_ACCESS_RIGHTS 0x4814
2069#define VMX_VMCS32_GUEST_CS_ACCESS_RIGHTS 0x4816
2070#define VMX_VMCS32_GUEST_SS_ACCESS_RIGHTS 0x4818
2071#define VMX_VMCS32_GUEST_DS_ACCESS_RIGHTS 0x481a
2072#define VMX_VMCS32_GUEST_FS_ACCESS_RIGHTS 0x481c
2073#define VMX_VMCS32_GUEST_GS_ACCESS_RIGHTS 0x481e
2074#define VMX_VMCS32_GUEST_LDTR_ACCESS_RIGHTS 0x4820
2075#define VMX_VMCS32_GUEST_TR_ACCESS_RIGHTS 0x4822
2076#define VMX_VMCS32_GUEST_INT_STATE 0x4824
2077#define VMX_VMCS32_GUEST_ACTIVITY_STATE 0x4826
2078#define VMX_VMCS32_GUEST_SMBASE 0x4828
2079#define VMX_VMCS32_GUEST_SYSENTER_CS 0x482a
2080#define VMX_VMCS32_PREEMPT_TIMER_VALUE 0x482e
2081
2082/** 32-bit host-state fields. */
2083#define VMX_VMCS32_HOST_SYSENTER_CS 0x4C00
2084
2085/** Natural-width control fields. */
2086#define VMX_VMCS_CTRL_CR0_MASK 0x6000
2087#define VMX_VMCS_CTRL_CR4_MASK 0x6002
2088#define VMX_VMCS_CTRL_CR0_READ_SHADOW 0x6004
2089#define VMX_VMCS_CTRL_CR4_READ_SHADOW 0x6006
2090#define VMX_VMCS_CTRL_CR3_TARGET_VAL0 0x6008
2091#define VMX_VMCS_CTRL_CR3_TARGET_VAL1 0x600a
2092#define VMX_VMCS_CTRL_CR3_TARGET_VAL2 0x600c
2093#define VMX_VMCS_CTRL_CR3_TARGET_VAL3 0x600e
2094
2095/** Natural-width read-only data fields. */
2096#define VMX_VMCS_RO_EXIT_QUALIFICATION 0x6400
2097#define VMX_VMCS_RO_IO_RCX 0x6402
2098#define VMX_VMCS_RO_IO_RSI 0x6404
2099#define VMX_VMCS_RO_IO_RDI 0x6406
2100#define VMX_VMCS_RO_IO_RIP 0x6408
2101#define VMX_VMCS_RO_GUEST_LINEAR_ADDR 0x640a
2102
2103/** Natural-width guest-state fields. */
2104#define VMX_VMCS_GUEST_CR0 0x6800
2105#define VMX_VMCS_GUEST_CR3 0x6802
2106#define VMX_VMCS_GUEST_CR4 0x6804
2107#define VMX_VMCS_GUEST_ES_BASE 0x6806
2108#define VMX_VMCS_GUEST_CS_BASE 0x6808
2109#define VMX_VMCS_GUEST_SS_BASE 0x680a
2110#define VMX_VMCS_GUEST_DS_BASE 0x680c
2111#define VMX_VMCS_GUEST_FS_BASE 0x680e
2112#define VMX_VMCS_GUEST_GS_BASE 0x6810
2113#define VMX_VMCS_GUEST_LDTR_BASE 0x6812
2114#define VMX_VMCS_GUEST_TR_BASE 0x6814
2115#define VMX_VMCS_GUEST_GDTR_BASE 0x6816
2116#define VMX_VMCS_GUEST_IDTR_BASE 0x6818
2117#define VMX_VMCS_GUEST_DR7 0x681a
2118#define VMX_VMCS_GUEST_RSP 0x681c
2119#define VMX_VMCS_GUEST_RIP 0x681e
2120#define VMX_VMCS_GUEST_RFLAGS 0x6820
2121#define VMX_VMCS_GUEST_PENDING_DEBUG_XCPTS 0x6822
2122#define VMX_VMCS_GUEST_SYSENTER_ESP 0x6824
2123#define VMX_VMCS_GUEST_SYSENTER_EIP 0x6826
2124#define VMX_VMCS_GUEST_S_CET 0x6828
2125#define VMX_VMCS_GUEST_SSP 0x682a
2126#define VMX_VMCS_GUEST_INTR_SSP_TABLE_ADDR 0x682c
2127
2128/** Natural-width host-state fields. */
2129#define VMX_VMCS_HOST_CR0 0x6c00
2130#define VMX_VMCS_HOST_CR3 0x6c02
2131#define VMX_VMCS_HOST_CR4 0x6c04
2132#define VMX_VMCS_HOST_FS_BASE 0x6c06
2133#define VMX_VMCS_HOST_GS_BASE 0x6c08
2134#define VMX_VMCS_HOST_TR_BASE 0x6c0a
2135#define VMX_VMCS_HOST_GDTR_BASE 0x6c0c
2136#define VMX_VMCS_HOST_IDTR_BASE 0x6c0e
2137#define VMX_VMCS_HOST_SYSENTER_ESP 0x6c10
2138#define VMX_VMCS_HOST_SYSENTER_EIP 0x6c12
2139#define VMX_VMCS_HOST_RSP 0x6c14
2140#define VMX_VMCS_HOST_RIP 0x6c16
2141#define VMX_VMCS_HOST_S_CET 0x6c18
2142#define VMX_VMCS_HOST_SSP 0x6c1a
2143#define VMX_VMCS_HOST_INTR_SSP_TABLE_ADDR 0x6c1c
2144
2145#define VMX_VMCS16_GUEST_SEG_SEL(a_iSegReg) (VMX_VMCS16_GUEST_ES_SEL + (a_iSegReg) * 2)
2146#define VMX_VMCS_GUEST_SEG_BASE(a_iSegReg) (VMX_VMCS_GUEST_ES_BASE + (a_iSegReg) * 2)
2147#define VMX_VMCS32_GUEST_SEG_LIMIT(a_iSegReg) (VMX_VMCS32_GUEST_ES_LIMIT + (a_iSegReg) * 2)
2148#define VMX_VMCS32_GUEST_SEG_ACCESS_RIGHTS(a_iSegReg) (VMX_VMCS32_GUEST_ES_ACCESS_RIGHTS + (a_iSegReg) * 2)
2149
2150/**
2151 * VMCS field.
2152 * In accordance with the VT-x spec.
2153 */
2154typedef union
2155{
2156 struct
2157 {
2158 /** The access type; 0=full, 1=high of 64-bit fields. */
2159 uint32_t fAccessType : 1;
2160 /** The index. */
2161 uint32_t u8Index : 8;
2162 /** The type; 0=control, 1=VM-exit info, 2=guest-state, 3=host-state. */
2163 uint32_t u2Type : 2;
2164 /** Reserved (MBZ). */
2165 uint32_t u1Reserved0 : 1;
2166 /** The width; 0=16-bit, 1=64-bit, 2=32-bit, 3=natural-width. */
2167 uint32_t u2Width : 2;
2168 /** Reserved (MBZ). */
2169 uint32_t u18Reserved0 : 18;
2170 } n;
2171
2172 /* The unsigned integer view. */
2173 uint32_t u;
2174} VMXVMCSFIELD;
2175AssertCompileSize(VMXVMCSFIELD, 4);
2176/** Pointer to a VMCS field. */
2177typedef VMXVMCSFIELD *PVMXVMCSFIELD;
2178/** Pointer to a const VMCS field. */
2179typedef const VMXVMCSFIELD *PCVMXVMCSFIELD;
2180
2181/** VMCS field: Mask of reserved bits (bits 63:15 MBZ), bit 12 is not included! */
2182#define VMX_VMCSFIELD_RSVD_MASK UINT64_C(0xffffffffffff8000)
2183
2184/** Bits fields for a VMCS field. */
2185#define VMX_BF_VMCSFIELD_ACCESS_TYPE_SHIFT 0
2186#define VMX_BF_VMCSFIELD_ACCESS_TYPE_MASK UINT32_C(0x00000001)
2187#define VMX_BF_VMCSFIELD_INDEX_SHIFT 1
2188#define VMX_BF_VMCSFIELD_INDEX_MASK UINT32_C(0x000003fe)
2189#define VMX_BF_VMCSFIELD_TYPE_SHIFT 10
2190#define VMX_BF_VMCSFIELD_TYPE_MASK UINT32_C(0x00000c00)
2191#define VMX_BF_VMCSFIELD_RSVD_12_SHIFT 12
2192#define VMX_BF_VMCSFIELD_RSVD_12_MASK UINT32_C(0x00001000)
2193#define VMX_BF_VMCSFIELD_WIDTH_SHIFT 13
2194#define VMX_BF_VMCSFIELD_WIDTH_MASK UINT32_C(0x00006000)
2195#define VMX_BF_VMCSFIELD_RSVD_15_31_SHIFT 15
2196#define VMX_BF_VMCSFIELD_RSVD_15_31_MASK UINT32_C(0xffff8000)
2197RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_VMCSFIELD_, UINT32_C(0), UINT32_MAX,
2198 (ACCESS_TYPE, INDEX, TYPE, RSVD_12, WIDTH, RSVD_15_31));
2199
2200/**
2201 * VMCS field encoding: Access type.
2202 * In accordance with the VT-x spec.
2203 */
2204typedef enum
2205{
2206 VMXVMCSFIELDACCESS_FULL = 0,
2207 VMXVMCSFIELDACCESS_HIGH
2208} VMXVMCSFIELDACCESS;
2209AssertCompileSize(VMXVMCSFIELDACCESS, 4);
2210/** VMCS field encoding type: Full. */
2211#define VMX_VMCSFIELD_ACCESS_FULL 0
2212/** VMCS field encoding type: High. */
2213#define VMX_VMCSFIELD_ACCESS_HIGH 1
2214
2215/**
2216 * VMCS field encoding: Type.
2217 * In accordance with the VT-x spec.
2218 */
2219typedef enum
2220{
2221 VMXVMCSFIELDTYPE_CONTROL = 0,
2222 VMXVMCSFIELDTYPE_VMEXIT_INFO,
2223 VMXVMCSFIELDTYPE_GUEST_STATE,
2224 VMXVMCSFIELDTYPE_HOST_STATE
2225} VMXVMCSFIELDTYPE;
2226AssertCompileSize(VMXVMCSFIELDTYPE, 4);
2227/** VMCS field encoding type: Control. */
2228#define VMX_VMCSFIELD_TYPE_CONTROL 0
2229/** VMCS field encoding type: VM-exit information / read-only fields. */
2230#define VMX_VMCSFIELD_TYPE_VMEXIT_INFO 1
2231/** VMCS field encoding type: Guest-state. */
2232#define VMX_VMCSFIELD_TYPE_GUEST_STATE 2
2233/** VMCS field encoding type: Host-state. */
2234#define VMX_VMCSFIELD_TYPE_HOST_STATE 3
2235
2236/**
2237 * VMCS field encoding: Width.
2238 * In accordance with the VT-x spec.
2239 */
2240typedef enum
2241{
2242 VMXVMCSFIELDWIDTH_16BIT = 0,
2243 VMXVMCSFIELDWIDTH_64BIT,
2244 VMXVMCSFIELDWIDTH_32BIT,
2245 VMXVMCSFIELDWIDTH_NATURAL
2246} VMXVMCSFIELDWIDTH;
2247AssertCompileSize(VMXVMCSFIELDWIDTH, 4);
2248/** VMCS field encoding width: 16-bit. */
2249#define VMX_VMCSFIELD_WIDTH_16BIT 0
2250/** VMCS field encoding width: 64-bit. */
2251#define VMX_VMCSFIELD_WIDTH_64BIT 1
2252/** VMCS field encoding width: 32-bit. */
2253#define VMX_VMCSFIELD_WIDTH_32BIT 2
2254/** VMCS field encoding width: Natural width. */
2255#define VMX_VMCSFIELD_WIDTH_NATURAL 3
2256/** @} */
2257
2258
2259/** @name VM-entry instruction length.
2260 * @{ */
2261/** The maximum valid value for VM-entry instruction length while injecting a
2262 * software interrupt, software exception or privileged software exception. */
2263#define VMX_ENTRY_INSTR_LEN_MAX 15
2264/** @} */
2265
2266
2267/** @name VM-entry register masks.
2268 * @{ */
2269/** CR0 bits ignored on VM-entry while loading guest CR0 (ET, CD, NW, bits 6:15,
2270 * bit 17 and bits 19:28). */
2271#define VMX_ENTRY_GUEST_CR0_IGNORE_MASK UINT64_C(0x7ffaffd0)
2272/** DR7 bits set here are always cleared on VM-entry while loading guest DR7 (bit
2273 * 12, bits 14:15). */
2274#define VMX_ENTRY_GUEST_DR7_MBZ_MASK UINT64_C(0xd000)
2275/** DR7 bits set here are always set on VM-entry while loading guest DR7 (bit
2276 * 10). */
2277#define VMX_ENTRY_GUEST_DR7_MB1_MASK UINT64_C(0x400)
2278/** @} */
2279
2280
2281/** @name VM-exit register masks.
2282 * @{ */
2283/** CR0 bits ignored on VM-exit while loading host CR0 (ET, CD, NW, bits 6:15,
2284 * bit 17, bits 19:28 and bits 32:63). */
2285#define VMX_EXIT_HOST_CR0_IGNORE_MASK UINT64_C(0xffffffff7ffaffd0)
2286/** @} */
2287
2288
2289/** @name Pin-based VM-execution controls.
2290 * @{
2291 */
2292/** External interrupt exiting. */
2293#define VMX_PIN_CTLS_EXT_INT_EXIT RT_BIT(0)
2294/** NMI exiting. */
2295#define VMX_PIN_CTLS_NMI_EXIT RT_BIT(3)
2296/** Virtual NMIs. */
2297#define VMX_PIN_CTLS_VIRT_NMI RT_BIT(5)
2298/** Activate VMX preemption timer. */
2299#define VMX_PIN_CTLS_PREEMPT_TIMER RT_BIT(6)
2300/** Process interrupts with the posted-interrupt notification vector. */
2301#define VMX_PIN_CTLS_POSTED_INT RT_BIT(7)
2302/** Default1 class when true capability MSRs are not supported. */
2303#define VMX_PIN_CTLS_DEFAULT1 UINT32_C(0x00000016)
2304
2305/** Bit fields for MSR_IA32_VMX_PINBASED_CTLS and Pin-based VM-execution
2306 * controls field in the VMCS. */
2307#define VMX_BF_PIN_CTLS_EXT_INT_EXIT_SHIFT 0
2308#define VMX_BF_PIN_CTLS_EXT_INT_EXIT_MASK UINT32_C(0x00000001)
2309#define VMX_BF_PIN_CTLS_RSVD_1_2_SHIFT 1
2310#define VMX_BF_PIN_CTLS_RSVD_1_2_MASK UINT32_C(0x00000006)
2311#define VMX_BF_PIN_CTLS_NMI_EXIT_SHIFT 3
2312#define VMX_BF_PIN_CTLS_NMI_EXIT_MASK UINT32_C(0x00000008)
2313#define VMX_BF_PIN_CTLS_RSVD_4_SHIFT 4
2314#define VMX_BF_PIN_CTLS_RSVD_4_MASK UINT32_C(0x00000010)
2315#define VMX_BF_PIN_CTLS_VIRT_NMI_SHIFT 5
2316#define VMX_BF_PIN_CTLS_VIRT_NMI_MASK UINT32_C(0x00000020)
2317#define VMX_BF_PIN_CTLS_PREEMPT_TIMER_SHIFT 6
2318#define VMX_BF_PIN_CTLS_PREEMPT_TIMER_MASK UINT32_C(0x00000040)
2319#define VMX_BF_PIN_CTLS_POSTED_INT_SHIFT 7
2320#define VMX_BF_PIN_CTLS_POSTED_INT_MASK UINT32_C(0x00000080)
2321#define VMX_BF_PIN_CTLS_RSVD_8_31_SHIFT 8
2322#define VMX_BF_PIN_CTLS_RSVD_8_31_MASK UINT32_C(0xffffff00)
2323RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_PIN_CTLS_, UINT32_C(0), UINT32_MAX,
2324 (EXT_INT_EXIT, RSVD_1_2, NMI_EXIT, RSVD_4, VIRT_NMI, PREEMPT_TIMER, POSTED_INT, RSVD_8_31));
2325/** @} */
2326
2327
2328/** @name Processor-based VM-execution controls.
2329 * @{
2330 */
2331/** VM-exit as soon as RFLAGS.IF=1 and no blocking is active. */
2332#define VMX_PROC_CTLS_INT_WINDOW_EXIT RT_BIT(2)
2333/** Use timestamp counter offset. */
2334#define VMX_PROC_CTLS_USE_TSC_OFFSETTING RT_BIT(3)
2335/** VM-exit when executing the HLT instruction. */
2336#define VMX_PROC_CTLS_HLT_EXIT RT_BIT(7)
2337/** VM-exit when executing the INVLPG instruction. */
2338#define VMX_PROC_CTLS_INVLPG_EXIT RT_BIT(9)
2339/** VM-exit when executing the MWAIT instruction. */
2340#define VMX_PROC_CTLS_MWAIT_EXIT RT_BIT(10)
2341/** VM-exit when executing the RDPMC instruction. */
2342#define VMX_PROC_CTLS_RDPMC_EXIT RT_BIT(11)
2343/** VM-exit when executing the RDTSC/RDTSCP instruction. */
2344#define VMX_PROC_CTLS_RDTSC_EXIT RT_BIT(12)
2345/** VM-exit when executing the MOV to CR3 instruction. (forced to 1 on the
2346 * 'first' VT-x capable CPUs; this actually includes the newest Nehalem CPUs) */
2347#define VMX_PROC_CTLS_CR3_LOAD_EXIT RT_BIT(15)
2348/** VM-exit when executing the MOV from CR3 instruction. (forced to 1 on the
2349 * 'first' VT-x capable CPUs; this actually includes the newest Nehalem CPUs) */
2350#define VMX_PROC_CTLS_CR3_STORE_EXIT RT_BIT(16)
2351/** Whether the secondary processor based VM-execution controls are used. */
2352#define VMX_PROC_CTLS_USE_TERTIARY_CTLS RT_BIT(17)
2353/** VM-exit on CR8 loads. */
2354#define VMX_PROC_CTLS_CR8_LOAD_EXIT RT_BIT(19)
2355/** VM-exit on CR8 stores. */
2356#define VMX_PROC_CTLS_CR8_STORE_EXIT RT_BIT(20)
2357/** Use TPR shadow. */
2358#define VMX_PROC_CTLS_USE_TPR_SHADOW RT_BIT(21)
2359/** VM-exit when virtual NMI blocking is disabled. */
2360#define VMX_PROC_CTLS_NMI_WINDOW_EXIT RT_BIT(22)
2361/** VM-exit when executing a MOV DRx instruction. */
2362#define VMX_PROC_CTLS_MOV_DR_EXIT RT_BIT(23)
2363/** VM-exit when executing IO instructions. */
2364#define VMX_PROC_CTLS_UNCOND_IO_EXIT RT_BIT(24)
2365/** Use IO bitmaps. */
2366#define VMX_PROC_CTLS_USE_IO_BITMAPS RT_BIT(25)
2367/** Monitor trap flag. */
2368#define VMX_PROC_CTLS_MONITOR_TRAP_FLAG RT_BIT(27)
2369/** Use MSR bitmaps. */
2370#define VMX_PROC_CTLS_USE_MSR_BITMAPS RT_BIT(28)
2371/** VM-exit when executing the MONITOR instruction. */
2372#define VMX_PROC_CTLS_MONITOR_EXIT RT_BIT(29)
2373/** VM-exit when executing the PAUSE instruction. */
2374#define VMX_PROC_CTLS_PAUSE_EXIT RT_BIT(30)
2375/** Whether the secondary processor based VM-execution controls are used. */
2376#define VMX_PROC_CTLS_USE_SECONDARY_CTLS RT_BIT(31)
2377/** Default1 class when true-capability MSRs are not supported. */
2378#define VMX_PROC_CTLS_DEFAULT1 UINT32_C(0x0401e172)
2379
2380/** Bit fields for MSR_IA32_VMX_PROCBASED_CTLS and Processor-based VM-execution
2381 * controls field in the VMCS. */
2382#define VMX_BF_PROC_CTLS_RSVD_0_1_SHIFT 0
2383#define VMX_BF_PROC_CTLS_RSVD_0_1_MASK UINT32_C(0x00000003)
2384#define VMX_BF_PROC_CTLS_INT_WINDOW_EXIT_SHIFT 2
2385#define VMX_BF_PROC_CTLS_INT_WINDOW_EXIT_MASK UINT32_C(0x00000004)
2386#define VMX_BF_PROC_CTLS_USE_TSC_OFFSETTING_SHIFT 3
2387#define VMX_BF_PROC_CTLS_USE_TSC_OFFSETTING_MASK UINT32_C(0x00000008)
2388#define VMX_BF_PROC_CTLS_RSVD_4_6_SHIFT 4
2389#define VMX_BF_PROC_CTLS_RSVD_4_6_MASK UINT32_C(0x00000070)
2390#define VMX_BF_PROC_CTLS_HLT_EXIT_SHIFT 7
2391#define VMX_BF_PROC_CTLS_HLT_EXIT_MASK UINT32_C(0x00000080)
2392#define VMX_BF_PROC_CTLS_RSVD_8_SHIFT 8
2393#define VMX_BF_PROC_CTLS_RSVD_8_MASK UINT32_C(0x00000100)
2394#define VMX_BF_PROC_CTLS_INVLPG_EXIT_SHIFT 9
2395#define VMX_BF_PROC_CTLS_INVLPG_EXIT_MASK UINT32_C(0x00000200)
2396#define VMX_BF_PROC_CTLS_MWAIT_EXIT_SHIFT 10
2397#define VMX_BF_PROC_CTLS_MWAIT_EXIT_MASK UINT32_C(0x00000400)
2398#define VMX_BF_PROC_CTLS_RDPMC_EXIT_SHIFT 11
2399#define VMX_BF_PROC_CTLS_RDPMC_EXIT_MASK UINT32_C(0x00000800)
2400#define VMX_BF_PROC_CTLS_RDTSC_EXIT_SHIFT 12
2401#define VMX_BF_PROC_CTLS_RDTSC_EXIT_MASK UINT32_C(0x00001000)
2402#define VMX_BF_PROC_CTLS_RSVD_13_14_SHIFT 13
2403#define VMX_BF_PROC_CTLS_RSVD_13_14_MASK UINT32_C(0x00006000)
2404#define VMX_BF_PROC_CTLS_CR3_LOAD_EXIT_SHIFT 15
2405#define VMX_BF_PROC_CTLS_CR3_LOAD_EXIT_MASK UINT32_C(0x00008000)
2406#define VMX_BF_PROC_CTLS_CR3_STORE_EXIT_SHIFT 16
2407#define VMX_BF_PROC_CTLS_CR3_STORE_EXIT_MASK UINT32_C(0x00010000)
2408#define VMX_BF_PROC_CTLS_USE_TERTIARY_CTLS_SHIFT 17
2409#define VMX_BF_PROC_CTLS_USE_TERTIARY_CTLS_MASK UINT32_C(0x00020000)
2410#define VMX_BF_PROC_CTLS_RSVD_18_SHIFT 18
2411#define VMX_BF_PROC_CTLS_RSVD_18_MASK UINT32_C(0x00040000)
2412#define VMX_BF_PROC_CTLS_CR8_LOAD_EXIT_SHIFT 19
2413#define VMX_BF_PROC_CTLS_CR8_LOAD_EXIT_MASK UINT32_C(0x00080000)
2414#define VMX_BF_PROC_CTLS_CR8_STORE_EXIT_SHIFT 20
2415#define VMX_BF_PROC_CTLS_CR8_STORE_EXIT_MASK UINT32_C(0x00100000)
2416#define VMX_BF_PROC_CTLS_USE_TPR_SHADOW_SHIFT 21
2417#define VMX_BF_PROC_CTLS_USE_TPR_SHADOW_MASK UINT32_C(0x00200000)
2418#define VMX_BF_PROC_CTLS_NMI_WINDOW_EXIT_SHIFT 22
2419#define VMX_BF_PROC_CTLS_NMI_WINDOW_EXIT_MASK UINT32_C(0x00400000)
2420#define VMX_BF_PROC_CTLS_MOV_DR_EXIT_SHIFT 23
2421#define VMX_BF_PROC_CTLS_MOV_DR_EXIT_MASK UINT32_C(0x00800000)
2422#define VMX_BF_PROC_CTLS_UNCOND_IO_EXIT_SHIFT 24
2423#define VMX_BF_PROC_CTLS_UNCOND_IO_EXIT_MASK UINT32_C(0x01000000)
2424#define VMX_BF_PROC_CTLS_USE_IO_BITMAPS_SHIFT 25
2425#define VMX_BF_PROC_CTLS_USE_IO_BITMAPS_MASK UINT32_C(0x02000000)
2426#define VMX_BF_PROC_CTLS_RSVD_26_SHIFT 26
2427#define VMX_BF_PROC_CTLS_RSVD_26_MASK UINT32_C(0x4000000)
2428#define VMX_BF_PROC_CTLS_MONITOR_TRAP_FLAG_SHIFT 27
2429#define VMX_BF_PROC_CTLS_MONITOR_TRAP_FLAG_MASK UINT32_C(0x08000000)
2430#define VMX_BF_PROC_CTLS_USE_MSR_BITMAPS_SHIFT 28
2431#define VMX_BF_PROC_CTLS_USE_MSR_BITMAPS_MASK UINT32_C(0x10000000)
2432#define VMX_BF_PROC_CTLS_MONITOR_EXIT_SHIFT 29
2433#define VMX_BF_PROC_CTLS_MONITOR_EXIT_MASK UINT32_C(0x20000000)
2434#define VMX_BF_PROC_CTLS_PAUSE_EXIT_SHIFT 30
2435#define VMX_BF_PROC_CTLS_PAUSE_EXIT_MASK UINT32_C(0x40000000)
2436#define VMX_BF_PROC_CTLS_USE_SECONDARY_CTLS_SHIFT 31
2437#define VMX_BF_PROC_CTLS_USE_SECONDARY_CTLS_MASK UINT32_C(0x80000000)
2438RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_PROC_CTLS_, UINT32_C(0), UINT32_MAX,
2439 (RSVD_0_1, INT_WINDOW_EXIT, USE_TSC_OFFSETTING, RSVD_4_6, HLT_EXIT, RSVD_8, INVLPG_EXIT,
2440 MWAIT_EXIT, RDPMC_EXIT, RDTSC_EXIT, RSVD_13_14, CR3_LOAD_EXIT, CR3_STORE_EXIT, USE_TERTIARY_CTLS,
2441 RSVD_18, CR8_LOAD_EXIT, CR8_STORE_EXIT, USE_TPR_SHADOW, NMI_WINDOW_EXIT, MOV_DR_EXIT, UNCOND_IO_EXIT,
2442 USE_IO_BITMAPS, RSVD_26, MONITOR_TRAP_FLAG, USE_MSR_BITMAPS, MONITOR_EXIT, PAUSE_EXIT,
2443 USE_SECONDARY_CTLS));
2444/** @} */
2445
2446
2447/** @name Secondary Processor-based VM-execution controls.
2448 * @{
2449 */
2450/** Virtualize APIC accesses. */
2451#define VMX_PROC_CTLS2_VIRT_APIC_ACCESS RT_BIT(0)
2452/** EPT supported/enabled. */
2453#define VMX_PROC_CTLS2_EPT RT_BIT(1)
2454/** Descriptor table instructions cause VM-exits. */
2455#define VMX_PROC_CTLS2_DESC_TABLE_EXIT RT_BIT(2)
2456/** RDTSCP supported/enabled. */
2457#define VMX_PROC_CTLS2_RDTSCP RT_BIT(3)
2458/** Virtualize x2APIC mode. */
2459#define VMX_PROC_CTLS2_VIRT_X2APIC_MODE RT_BIT(4)
2460/** VPID supported/enabled. */
2461#define VMX_PROC_CTLS2_VPID RT_BIT(5)
2462/** VM-exit when executing the WBINVD instruction. */
2463#define VMX_PROC_CTLS2_WBINVD_EXIT RT_BIT(6)
2464/** Unrestricted guest execution. */
2465#define VMX_PROC_CTLS2_UNRESTRICTED_GUEST RT_BIT(7)
2466/** APIC register virtualization. */
2467#define VMX_PROC_CTLS2_APIC_REG_VIRT RT_BIT(8)
2468/** Virtual-interrupt delivery. */
2469#define VMX_PROC_CTLS2_VIRT_INT_DELIVERY RT_BIT(9)
2470/** A specified number of pause loops cause a VM-exit. */
2471#define VMX_PROC_CTLS2_PAUSE_LOOP_EXIT RT_BIT(10)
2472/** VM-exit when executing RDRAND instructions. */
2473#define VMX_PROC_CTLS2_RDRAND_EXIT RT_BIT(11)
2474/** Enables INVPCID instructions. */
2475#define VMX_PROC_CTLS2_INVPCID RT_BIT(12)
2476/** Enables VMFUNC instructions. */
2477#define VMX_PROC_CTLS2_VMFUNC RT_BIT(13)
2478/** Enables VMCS shadowing. */
2479#define VMX_PROC_CTLS2_VMCS_SHADOWING RT_BIT(14)
2480/** Enables ENCLS VM-exits. */
2481#define VMX_PROC_CTLS2_ENCLS_EXIT RT_BIT(15)
2482/** VM-exit when executing RDSEED. */
2483#define VMX_PROC_CTLS2_RDSEED_EXIT RT_BIT(16)
2484/** Enables page-modification logging. */
2485#define VMX_PROC_CTLS2_PML RT_BIT(17)
2486/** Controls whether EPT-violations may cause \#VE instead of exits. */
2487#define VMX_PROC_CTLS2_EPT_XCPT_VE RT_BIT(18)
2488/** Conceal VMX non-root operation from Intel processor trace (PT). */
2489#define VMX_PROC_CTLS2_CONCEAL_VMX_FROM_PT RT_BIT(19)
2490/** Enables XSAVES/XRSTORS instructions. */
2491#define VMX_PROC_CTLS2_XSAVES_XRSTORS RT_BIT(20)
2492/** Enables supervisor/user mode based EPT execute permission for linear
2493 * addresses. */
2494#define VMX_PROC_CTLS2_MODE_BASED_EPT_PERM RT_BIT(22)
2495/** Enables EPT write permissions to be specified at granularity of 128 bytes. */
2496#define VMX_PROC_CTLS2_SPP_EPT RT_BIT(23)
2497/** Intel PT output addresses are treated as guest-physical addresses and
2498 * translated using EPT. */
2499#define VMX_PROC_CTLS2_PT_EPT RT_BIT(24)
2500/** Use TSC scaling. */
2501#define VMX_PROC_CTLS2_TSC_SCALING RT_BIT(25)
2502/** Enables TPAUSE, UMONITOR and UMWAIT instructions. */
2503#define VMX_PROC_CTLS2_USER_WAIT_PAUSE RT_BIT(26)
2504/** Enables consulting ENCLV-exiting bitmap when executing ENCLV. */
2505#define VMX_PROC_CTLS2_ENCLV_EXIT RT_BIT(28)
2506
2507/** Bit fields for MSR_IA32_VMX_PROCBASED_CTLS2 and Secondary processor-based
2508 * VM-execution controls field in the VMCS. */
2509#define VMX_BF_PROC_CTLS2_VIRT_APIC_ACCESS_SHIFT 0
2510#define VMX_BF_PROC_CTLS2_VIRT_APIC_ACCESS_MASK UINT32_C(0x00000001)
2511#define VMX_BF_PROC_CTLS2_EPT_SHIFT 1
2512#define VMX_BF_PROC_CTLS2_EPT_MASK UINT32_C(0x00000002)
2513#define VMX_BF_PROC_CTLS2_DESC_TABLE_EXIT_SHIFT 2
2514#define VMX_BF_PROC_CTLS2_DESC_TABLE_EXIT_MASK UINT32_C(0x00000004)
2515#define VMX_BF_PROC_CTLS2_RDTSCP_SHIFT 3
2516#define VMX_BF_PROC_CTLS2_RDTSCP_MASK UINT32_C(0x00000008)
2517#define VMX_BF_PROC_CTLS2_VIRT_X2APIC_MODE_SHIFT 4
2518#define VMX_BF_PROC_CTLS2_VIRT_X2APIC_MODE_MASK UINT32_C(0x00000010)
2519#define VMX_BF_PROC_CTLS2_VPID_SHIFT 5
2520#define VMX_BF_PROC_CTLS2_VPID_MASK UINT32_C(0x00000020)
2521#define VMX_BF_PROC_CTLS2_WBINVD_EXIT_SHIFT 6
2522#define VMX_BF_PROC_CTLS2_WBINVD_EXIT_MASK UINT32_C(0x00000040)
2523#define VMX_BF_PROC_CTLS2_UNRESTRICTED_GUEST_SHIFT 7
2524#define VMX_BF_PROC_CTLS2_UNRESTRICTED_GUEST_MASK UINT32_C(0x00000080)
2525#define VMX_BF_PROC_CTLS2_APIC_REG_VIRT_SHIFT 8
2526#define VMX_BF_PROC_CTLS2_APIC_REG_VIRT_MASK UINT32_C(0x00000100)
2527#define VMX_BF_PROC_CTLS2_VIRT_INT_DELIVERY_SHIFT 9
2528#define VMX_BF_PROC_CTLS2_VIRT_INT_DELIVERY_MASK UINT32_C(0x00000200)
2529#define VMX_BF_PROC_CTLS2_PAUSE_LOOP_EXIT_SHIFT 10
2530#define VMX_BF_PROC_CTLS2_PAUSE_LOOP_EXIT_MASK UINT32_C(0x00000400)
2531#define VMX_BF_PROC_CTLS2_RDRAND_EXIT_SHIFT 11
2532#define VMX_BF_PROC_CTLS2_RDRAND_EXIT_MASK UINT32_C(0x00000800)
2533#define VMX_BF_PROC_CTLS2_INVPCID_SHIFT 12
2534#define VMX_BF_PROC_CTLS2_INVPCID_MASK UINT32_C(0x00001000)
2535#define VMX_BF_PROC_CTLS2_VMFUNC_SHIFT 13
2536#define VMX_BF_PROC_CTLS2_VMFUNC_MASK UINT32_C(0x00002000)
2537#define VMX_BF_PROC_CTLS2_VMCS_SHADOWING_SHIFT 14
2538#define VMX_BF_PROC_CTLS2_VMCS_SHADOWING_MASK UINT32_C(0x00004000)
2539#define VMX_BF_PROC_CTLS2_ENCLS_EXIT_SHIFT 15
2540#define VMX_BF_PROC_CTLS2_ENCLS_EXIT_MASK UINT32_C(0x00008000)
2541#define VMX_BF_PROC_CTLS2_RDSEED_EXIT_SHIFT 16
2542#define VMX_BF_PROC_CTLS2_RDSEED_EXIT_MASK UINT32_C(0x00010000)
2543#define VMX_BF_PROC_CTLS2_PML_SHIFT 17
2544#define VMX_BF_PROC_CTLS2_PML_MASK UINT32_C(0x00020000)
2545#define VMX_BF_PROC_CTLS2_EPT_VE_SHIFT 18
2546#define VMX_BF_PROC_CTLS2_EPT_VE_MASK UINT32_C(0x00040000)
2547#define VMX_BF_PROC_CTLS2_CONCEAL_VMX_FROM_PT_SHIFT 19
2548#define VMX_BF_PROC_CTLS2_CONCEAL_VMX_FROM_PT_MASK UINT32_C(0x00080000)
2549#define VMX_BF_PROC_CTLS2_XSAVES_XRSTORS_SHIFT 20
2550#define VMX_BF_PROC_CTLS2_XSAVES_XRSTORS_MASK UINT32_C(0x00100000)
2551#define VMX_BF_PROC_CTLS2_RSVD_21_SHIFT 21
2552#define VMX_BF_PROC_CTLS2_RSVD_21_MASK UINT32_C(0x00200000)
2553#define VMX_BF_PROC_CTLS2_MODE_BASED_EPT_PERM_SHIFT 22
2554#define VMX_BF_PROC_CTLS2_MODE_BASED_EPT_PERM_MASK UINT32_C(0x00400000)
2555#define VMX_BF_PROC_CTLS2_SPP_EPT_SHIFT 23
2556#define VMX_BF_PROC_CTLS2_SPP_EPT_MASK UINT32_C(0x00800000)
2557#define VMX_BF_PROC_CTLS2_PT_EPT_SHIFT 24
2558#define VMX_BF_PROC_CTLS2_PT_EPT_MASK UINT32_C(0x01000000)
2559#define VMX_BF_PROC_CTLS2_TSC_SCALING_SHIFT 25
2560#define VMX_BF_PROC_CTLS2_TSC_SCALING_MASK UINT32_C(0x02000000)
2561#define VMX_BF_PROC_CTLS2_USER_WAIT_PAUSE_SHIFT 26
2562#define VMX_BF_PROC_CTLS2_USER_WAIT_PAUSE_MASK UINT32_C(0x04000000)
2563#define VMX_BF_PROC_CTLS2_RSVD_27_SHIFT 27
2564#define VMX_BF_PROC_CTLS2_RSVD_27_MASK UINT32_C(0x08000000)
2565#define VMX_BF_PROC_CTLS2_ENCLV_EXIT_SHIFT 28
2566#define VMX_BF_PROC_CTLS2_ENCLV_EXIT_MASK UINT32_C(0x10000000)
2567#define VMX_BF_PROC_CTLS2_RSVD_29_31_SHIFT 29
2568#define VMX_BF_PROC_CTLS2_RSVD_29_31_MASK UINT32_C(0xe0000000)
2569
2570RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_PROC_CTLS2_, UINT32_C(0), UINT32_MAX,
2571 (VIRT_APIC_ACCESS, EPT, DESC_TABLE_EXIT, RDTSCP, VIRT_X2APIC_MODE, VPID, WBINVD_EXIT,
2572 UNRESTRICTED_GUEST, APIC_REG_VIRT, VIRT_INT_DELIVERY, PAUSE_LOOP_EXIT, RDRAND_EXIT, INVPCID, VMFUNC,
2573 VMCS_SHADOWING, ENCLS_EXIT, RDSEED_EXIT, PML, EPT_VE, CONCEAL_VMX_FROM_PT, XSAVES_XRSTORS, RSVD_21,
2574 MODE_BASED_EPT_PERM, SPP_EPT, PT_EPT, TSC_SCALING, USER_WAIT_PAUSE, RSVD_27, ENCLV_EXIT,
2575 RSVD_29_31));
2576/** @} */
2577
2578
2579/** @name Tertiary Processor-based VM-execution controls.
2580 * @{
2581 */
2582/** VM-exit when executing LOADIWKEY. */
2583#define VMX_PROC_CTLS3_LOADIWKEY_EXIT RT_BIT_64(0)
2584
2585/** Bit fields for Tertiary processor-based VM-execution controls field in the VMCS. */
2586#define VMX_BF_PROC_CTLS3_LOADIWKEY_EXIT_SHIFT 0
2587#define VMX_BF_PROC_CTLS3_LOADIWKEY_EXIT_MASK UINT64_C(0x0000000000000001)
2588#define VMX_BF_PROC_CTLS3_RSVD_1_63_SHIFT 1
2589#define VMX_BF_PROC_CTLS3_RSVD_1_63_MASK UINT64_C(0xfffffffffffffffe)
2590
2591RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_PROC_CTLS3_, UINT64_C(0), UINT64_MAX,
2592 (LOADIWKEY_EXIT, RSVD_1_63));
2593/** @} */
2594
2595
2596/** @name VM-entry controls.
2597 * @{
2598 */
2599/** Load guest debug controls (dr7 & IA32_DEBUGCTL_MSR) (forced to 1 on the
2600 * 'first' VT-x capable CPUs; this actually includes the newest Nehalem CPUs) */
2601#define VMX_ENTRY_CTLS_LOAD_DEBUG RT_BIT(2)
2602/** 64-bit guest mode. Must be 0 for CPUs that don't support AMD64. */
2603#define VMX_ENTRY_CTLS_IA32E_MODE_GUEST RT_BIT(9)
2604/** In SMM mode after VM-entry. */
2605#define VMX_ENTRY_CTLS_ENTRY_TO_SMM RT_BIT(10)
2606/** Disable dual treatment of SMI and SMM; must be zero for VM-entry outside of SMM. */
2607#define VMX_ENTRY_CTLS_DEACTIVATE_DUAL_MON RT_BIT(11)
2608/** Whether the guest IA32_PERF_GLOBAL_CTRL MSR is loaded on VM-entry. */
2609#define VMX_ENTRY_CTLS_LOAD_PERF_MSR RT_BIT(13)
2610/** Whether the guest IA32_PAT MSR is loaded on VM-entry. */
2611#define VMX_ENTRY_CTLS_LOAD_PAT_MSR RT_BIT(14)
2612/** Whether the guest IA32_EFER MSR is loaded on VM-entry. */
2613#define VMX_ENTRY_CTLS_LOAD_EFER_MSR RT_BIT(15)
2614/** Whether the guest IA32_BNDCFGS MSR is loaded on VM-entry. */
2615#define VMX_ENTRY_CTLS_LOAD_BNDCFGS_MSR RT_BIT(16)
2616/** Whether to conceal VMX from Intel PT (Processor Trace). */
2617#define VMX_ENTRY_CTLS_CONCEAL_VMX_FROM_PT RT_BIT(17)
2618/** Whether the guest IA32_RTIT MSR is loaded on VM-entry. */
2619#define VMX_ENTRY_CTLS_LOAD_RTIT_CTL_MSR RT_BIT(18)
2620/** Whether the guest CET-related MSRs and SPP are loaded on VM-entry. */
2621#define VMX_ENTRY_CTLS_LOAD_CET_STATE RT_BIT(20)
2622/** Whether the guest IA32_PKRS MSR is loaded on VM-entry. */
2623#define VMX_ENTRY_CTLS_LOAD_PKRS_MSR RT_BIT(22)
2624/** Default1 class when true-capability MSRs are not supported. */
2625#define VMX_ENTRY_CTLS_DEFAULT1 UINT32_C(0x000011ff)
2626
2627/** Bit fields for MSR_IA32_VMX_ENTRY_CTLS and VM-entry controls field in the
2628 * VMCS. */
2629#define VMX_BF_ENTRY_CTLS_RSVD_0_1_SHIFT 0
2630#define VMX_BF_ENTRY_CTLS_RSVD_0_1_MASK UINT32_C(0x00000003)
2631#define VMX_BF_ENTRY_CTLS_LOAD_DEBUG_SHIFT 2
2632#define VMX_BF_ENTRY_CTLS_LOAD_DEBUG_MASK UINT32_C(0x00000004)
2633#define VMX_BF_ENTRY_CTLS_RSVD_3_8_SHIFT 3
2634#define VMX_BF_ENTRY_CTLS_RSVD_3_8_MASK UINT32_C(0x000001f8)
2635#define VMX_BF_ENTRY_CTLS_IA32E_MODE_GUEST_SHIFT 9
2636#define VMX_BF_ENTRY_CTLS_IA32E_MODE_GUEST_MASK UINT32_C(0x00000200)
2637#define VMX_BF_ENTRY_CTLS_ENTRY_SMM_SHIFT 10
2638#define VMX_BF_ENTRY_CTLS_ENTRY_SMM_MASK UINT32_C(0x00000400)
2639#define VMX_BF_ENTRY_CTLS_DEACTIVATE_DUAL_MON_SHIFT 11
2640#define VMX_BF_ENTRY_CTLS_DEACTIVATE_DUAL_MON_MASK UINT32_C(0x00000800)
2641#define VMX_BF_ENTRY_CTLS_RSVD_12_SHIFT 12
2642#define VMX_BF_ENTRY_CTLS_RSVD_12_MASK UINT32_C(0x00001000)
2643#define VMX_BF_ENTRY_CTLS_LOAD_PERF_MSR_SHIFT 13
2644#define VMX_BF_ENTRY_CTLS_LOAD_PERF_MSR_MASK UINT32_C(0x00002000)
2645#define VMX_BF_ENTRY_CTLS_LOAD_PAT_MSR_SHIFT 14
2646#define VMX_BF_ENTRY_CTLS_LOAD_PAT_MSR_MASK UINT32_C(0x00004000)
2647#define VMX_BF_ENTRY_CTLS_LOAD_EFER_MSR_SHIFT 15
2648#define VMX_BF_ENTRY_CTLS_LOAD_EFER_MSR_MASK UINT32_C(0x00008000)
2649#define VMX_BF_ENTRY_CTLS_LOAD_BNDCFGS_MSR_SHIFT 16
2650#define VMX_BF_ENTRY_CTLS_LOAD_BNDCFGS_MSR_MASK UINT32_C(0x00010000)
2651#define VMX_BF_ENTRY_CTLS_CONCEAL_VMX_FROM_PT_SHIFT 17
2652#define VMX_BF_ENTRY_CTLS_CONCEAL_VMX_FROM_PT_MASK UINT32_C(0x00020000)
2653#define VMX_BF_ENTRY_CTLS_LOAD_RTIT_CTL_MSR_SHIFT 18
2654#define VMX_BF_ENTRY_CTLS_LOAD_RTIT_CTL_MSR_MASK UINT32_C(0x00040000)
2655#define VMX_BF_ENTRY_CTLS_RSVD_19_SHIFT 19
2656#define VMX_BF_ENTRY_CTLS_RSVD_19_MASK UINT32_C(0x00080000)
2657#define VMX_BF_ENTRY_CTLS_LOAD_CET_SHIFT 20
2658#define VMX_BF_ENTRY_CTLS_LOAD_CET_MASK UINT32_C(0x00100000)
2659#define VMX_BF_ENTRY_CTLS_RSVD_21_SHIFT 21
2660#define VMX_BF_ENTRY_CTLS_RSVD_21_MASK UINT32_C(0x00200000)
2661#define VMX_BF_ENTRY_CTLS_LOAD_PKRS_MSR_SHIFT 22
2662#define VMX_BF_ENTRY_CTLS_LOAD_PKRS_MSR_MASK UINT32_C(0x00400000)
2663#define VMX_BF_ENTRY_CTLS_RSVD_23_31_SHIFT 23
2664#define VMX_BF_ENTRY_CTLS_RSVD_23_31_MASK UINT32_C(0xff800000)
2665
2666RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_ENTRY_CTLS_, UINT32_C(0), UINT32_MAX,
2667 (RSVD_0_1, LOAD_DEBUG, RSVD_3_8, IA32E_MODE_GUEST, ENTRY_SMM, DEACTIVATE_DUAL_MON, RSVD_12,
2668 LOAD_PERF_MSR, LOAD_PAT_MSR, LOAD_EFER_MSR, LOAD_BNDCFGS_MSR, CONCEAL_VMX_FROM_PT,
2669 LOAD_RTIT_CTL_MSR, RSVD_19, LOAD_CET, RSVD_21, LOAD_PKRS_MSR, RSVD_23_31));
2670/** @} */
2671
2672
2673/** @name VM-exit controls.
2674 * @{
2675 */
2676/** Save guest debug controls (dr7 & IA32_DEBUGCTL_MSR) (forced to 1 on the
2677 * 'first' VT-x capable CPUs; this actually includes the newest Nehalem CPUs) */
2678#define VMX_EXIT_CTLS_SAVE_DEBUG RT_BIT(2)
2679/** Return to long mode after a VM-exit. */
2680#define VMX_EXIT_CTLS_HOST_ADDR_SPACE_SIZE RT_BIT(9)
2681/** Whether the host IA32_PERF_GLOBAL_CTRL MSR is loaded on VM-exit. */
2682#define VMX_EXIT_CTLS_LOAD_PERF_MSR RT_BIT(12)
2683/** Acknowledge external interrupts with the irq controller if one caused a VM-exit. */
2684#define VMX_EXIT_CTLS_ACK_EXT_INT RT_BIT(15)
2685/** Whether the guest IA32_PAT MSR is saved on VM-exit. */
2686#define VMX_EXIT_CTLS_SAVE_PAT_MSR RT_BIT(18)
2687/** Whether the host IA32_PAT MSR is loaded on VM-exit. */
2688#define VMX_EXIT_CTLS_LOAD_PAT_MSR RT_BIT(19)
2689/** Whether the guest IA32_EFER MSR is saved on VM-exit. */
2690#define VMX_EXIT_CTLS_SAVE_EFER_MSR RT_BIT(20)
2691/** Whether the host IA32_EFER MSR is loaded on VM-exit. */
2692#define VMX_EXIT_CTLS_LOAD_EFER_MSR RT_BIT(21)
2693/** Whether the value of the VMX preemption timer is saved on every VM-exit. */
2694#define VMX_EXIT_CTLS_SAVE_PREEMPT_TIMER RT_BIT(22)
2695/** Whether IA32_BNDCFGS MSR is cleared on VM-exit. */
2696#define VMX_EXIT_CTLS_CLEAR_BNDCFGS_MSR RT_BIT(23)
2697/** Whether to conceal VMX from Intel PT. */
2698#define VMX_EXIT_CTLS_CONCEAL_VMX_FROM_PT RT_BIT(24)
2699/** Whether IA32_RTIT_CTL MSR is cleared on VM-exit. */
2700#define VMX_EXIT_CTLS_CLEAR_RTIT_CTL_MSR RT_BIT(25)
2701/** Whether CET-related MSRs and SPP are loaded on VM-exit. */
2702#define VMX_EXIT_CTLS_LOAD_CET_STATE RT_BIT(28)
2703/** Whether the host IA32_PKRS MSR is loaded on VM-exit. */
2704#define VMX_EXIT_CTLS_LOAD_PKRS_MSR RT_BIT(29)
2705/** Default1 class when true-capability MSRs are not supported. */
2706#define VMX_EXIT_CTLS_DEFAULT1 UINT32_C(0x00036dff)
2707
2708/** Bit fields for MSR_IA32_VMX_EXIT_CTLS and VM-exit controls field in the
2709 * VMCS. */
2710#define VMX_BF_EXIT_CTLS_RSVD_0_1_SHIFT 0
2711#define VMX_BF_EXIT_CTLS_RSVD_0_1_MASK UINT32_C(0x00000003)
2712#define VMX_BF_EXIT_CTLS_SAVE_DEBUG_SHIFT 2
2713#define VMX_BF_EXIT_CTLS_SAVE_DEBUG_MASK UINT32_C(0x00000004)
2714#define VMX_BF_EXIT_CTLS_RSVD_3_8_SHIFT 3
2715#define VMX_BF_EXIT_CTLS_RSVD_3_8_MASK UINT32_C(0x000001f8)
2716#define VMX_BF_EXIT_CTLS_HOST_ADDR_SPACE_SIZE_SHIFT 9
2717#define VMX_BF_EXIT_CTLS_HOST_ADDR_SPACE_SIZE_MASK UINT32_C(0x00000200)
2718#define VMX_BF_EXIT_CTLS_RSVD_10_11_SHIFT 10
2719#define VMX_BF_EXIT_CTLS_RSVD_10_11_MASK UINT32_C(0x00000c00)
2720#define VMX_BF_EXIT_CTLS_LOAD_PERF_MSR_SHIFT 12
2721#define VMX_BF_EXIT_CTLS_LOAD_PERF_MSR_MASK UINT32_C(0x00001000)
2722#define VMX_BF_EXIT_CTLS_RSVD_13_14_SHIFT 13
2723#define VMX_BF_EXIT_CTLS_RSVD_13_14_MASK UINT32_C(0x00006000)
2724#define VMX_BF_EXIT_CTLS_ACK_EXT_INT_SHIFT 15
2725#define VMX_BF_EXIT_CTLS_ACK_EXT_INT_MASK UINT32_C(0x00008000)
2726#define VMX_BF_EXIT_CTLS_RSVD_16_17_SHIFT 16
2727#define VMX_BF_EXIT_CTLS_RSVD_16_17_MASK UINT32_C(0x00030000)
2728#define VMX_BF_EXIT_CTLS_SAVE_PAT_MSR_SHIFT 18
2729#define VMX_BF_EXIT_CTLS_SAVE_PAT_MSR_MASK UINT32_C(0x00040000)
2730#define VMX_BF_EXIT_CTLS_LOAD_PAT_MSR_SHIFT 19
2731#define VMX_BF_EXIT_CTLS_LOAD_PAT_MSR_MASK UINT32_C(0x00080000)
2732#define VMX_BF_EXIT_CTLS_SAVE_EFER_MSR_SHIFT 20
2733#define VMX_BF_EXIT_CTLS_SAVE_EFER_MSR_MASK UINT32_C(0x00100000)
2734#define VMX_BF_EXIT_CTLS_LOAD_EFER_MSR_SHIFT 21
2735#define VMX_BF_EXIT_CTLS_LOAD_EFER_MSR_MASK UINT32_C(0x00200000)
2736#define VMX_BF_EXIT_CTLS_SAVE_PREEMPT_TIMER_SHIFT 22
2737#define VMX_BF_EXIT_CTLS_SAVE_PREEMPT_TIMER_MASK UINT32_C(0x00400000)
2738#define VMX_BF_EXIT_CTLS_CLEAR_BNDCFGS_MSR_SHIFT 23
2739#define VMX_BF_EXIT_CTLS_CLEAR_BNDCFGS_MSR_MASK UINT32_C(0x00800000)
2740#define VMX_BF_EXIT_CTLS_CONCEAL_VMX_FROM_PT_SHIFT 24
2741#define VMX_BF_EXIT_CTLS_CONCEAL_VMX_FROM_PT_MASK UINT32_C(0x01000000)
2742#define VMX_BF_EXIT_CTLS_CLEAR_RTIT_CTL_MSR_SHIFT 25
2743#define VMX_BF_EXIT_CTLS_CLEAR_RTIT_CTL_MSR_MASK UINT32_C(0x02000000)
2744#define VMX_BF_EXIT_CTLS_RSVD_26_27_SHIFT 26
2745#define VMX_BF_EXIT_CTLS_RSVD_26_27_MASK UINT32_C(0x0c000000)
2746#define VMX_BF_EXIT_CTLS_LOAD_CET_SHIFT 28
2747#define VMX_BF_EXIT_CTLS_LOAD_CET_MASK UINT32_C(0x10000000)
2748#define VMX_BF_EXIT_CTLS_LOAD_PKRS_MSR_SHIFT 29
2749#define VMX_BF_EXIT_CTLS_LOAD_PKRS_MSR_MASK UINT32_C(0x20000000)
2750#define VMX_BF_EXIT_CTLS_RSVD_30_31_SHIFT 30
2751#define VMX_BF_EXIT_CTLS_RSVD_30_31_MASK UINT32_C(0xc0000000)
2752RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_EXIT_CTLS_, UINT32_C(0), UINT32_MAX,
2753 (RSVD_0_1, SAVE_DEBUG, RSVD_3_8, HOST_ADDR_SPACE_SIZE, RSVD_10_11, LOAD_PERF_MSR, RSVD_13_14,
2754 ACK_EXT_INT, RSVD_16_17, SAVE_PAT_MSR, LOAD_PAT_MSR, SAVE_EFER_MSR, LOAD_EFER_MSR,
2755 SAVE_PREEMPT_TIMER, CLEAR_BNDCFGS_MSR, CONCEAL_VMX_FROM_PT, CLEAR_RTIT_CTL_MSR, RSVD_26_27,
2756 LOAD_CET, LOAD_PKRS_MSR, RSVD_30_31));
2757/** @} */
2758
2759
2760/** @name VM-exit reason.
2761 * @{
2762 */
2763#define VMX_EXIT_REASON_BASIC(a) ((a) & 0xffff)
2764#define VMX_EXIT_REASON_HAS_ENTRY_FAILED(a) (((a) >> 31) & 1)
2765#define VMX_EXIT_REASON_ENTRY_FAILED RT_BIT(31)
2766
2767/** Bit fields for VM-exit reason. */
2768/** The exit reason. */
2769#define VMX_BF_EXIT_REASON_BASIC_SHIFT 0
2770#define VMX_BF_EXIT_REASON_BASIC_MASK UINT32_C(0x0000ffff)
2771/** Bits 16:26 are reseved and MBZ. */
2772#define VMX_BF_EXIT_REASON_RSVD_16_26_SHIFT 16
2773#define VMX_BF_EXIT_REASON_RSVD_16_26_MASK UINT32_C(0x07ff0000)
2774/** Whether the VM-exit was incident to enclave mode. */
2775#define VMX_BF_EXIT_REASON_ENCLAVE_MODE_SHIFT 27
2776#define VMX_BF_EXIT_REASON_ENCLAVE_MODE_MASK UINT32_C(0x08000000)
2777/** Pending MTF (Monitor Trap Flag) during VM-exit (only applicable in SMM mode). */
2778#define VMX_BF_EXIT_REASON_SMM_PENDING_MTF_SHIFT 28
2779#define VMX_BF_EXIT_REASON_SMM_PENDING_MTF_MASK UINT32_C(0x10000000)
2780/** VM-exit from VMX root operation (only possible with SMM). */
2781#define VMX_BF_EXIT_REASON_VMX_ROOT_MODE_SHIFT 29
2782#define VMX_BF_EXIT_REASON_VMX_ROOT_MODE_MASK UINT32_C(0x20000000)
2783/** Bit 30 is reserved and MBZ. */
2784#define VMX_BF_EXIT_REASON_RSVD_30_SHIFT 30
2785#define VMX_BF_EXIT_REASON_RSVD_30_MASK UINT32_C(0x40000000)
2786/** Whether VM-entry failed (currently only happens during loading guest-state
2787 * or MSRs or machine check exceptions). */
2788#define VMX_BF_EXIT_REASON_ENTRY_FAILED_SHIFT 31
2789#define VMX_BF_EXIT_REASON_ENTRY_FAILED_MASK UINT32_C(0x80000000)
2790RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_EXIT_REASON_, UINT32_C(0), UINT32_MAX,
2791 (BASIC, RSVD_16_26, ENCLAVE_MODE, SMM_PENDING_MTF, VMX_ROOT_MODE, RSVD_30, ENTRY_FAILED));
2792/** @} */
2793
2794
2795/** @name VM-entry interruption information.
2796 * @{
2797 */
2798#define VMX_ENTRY_INT_INFO_IS_VALID(a) (((a) >> 31) & 1)
2799#define VMX_ENTRY_INT_INFO_VECTOR(a) ((a) & 0xff)
2800#define VMX_ENTRY_INT_INFO_TYPE_SHIFT 8
2801#define VMX_ENTRY_INT_INFO_TYPE(a) (((a) >> 8) & 7)
2802#define VMX_ENTRY_INT_INFO_ERROR_CODE_VALID RT_BIT(11)
2803#define VMX_ENTRY_INT_INFO_IS_ERROR_CODE_VALID(a) (((a) >> 11) & 1)
2804#define VMX_ENTRY_INT_INFO_NMI_UNBLOCK_IRET 12
2805#define VMX_ENTRY_INT_INFO_IS_NMI_UNBLOCK_IRET(a) (((a) >> 12) & 1)
2806#define VMX_ENTRY_INT_INFO_VALID RT_BIT(31)
2807#define VMX_ENTRY_INT_INFO_IS_VALID(a) (((a) >> 31) & 1)
2808/** Construct an VM-entry interruption information field from a VM-exit interruption
2809 * info value (same except that bit 12 is reserved). */
2810#define VMX_ENTRY_INT_INFO_FROM_EXIT_INT_INFO(a) ((a) & ~RT_BIT(12))
2811/** Construct a VM-entry interruption information field from an IDT-vectoring
2812 * information field (same except that bit 12 is reserved). */
2813#define VMX_ENTRY_INT_INFO_FROM_EXIT_IDT_INFO(a) ((a) & ~RT_BIT(12))
2814/** If the VM-entry interruption information field indicates a page-fault. */
2815#define VMX_ENTRY_INT_INFO_IS_XCPT_PF(a) (((a) & ( VMX_BF_ENTRY_INT_INFO_VALID_MASK \
2816 | VMX_BF_ENTRY_INT_INFO_TYPE_MASK \
2817 | VMX_BF_ENTRY_INT_INFO_VECTOR_MASK)) \
2818 == ( RT_BF_MAKE(VMX_BF_ENTRY_INT_INFO_VALID, 1) \
2819 | RT_BF_MAKE(VMX_BF_ENTRY_INT_INFO_TYPE, VMX_ENTRY_INT_INFO_TYPE_HW_XCPT) \
2820 | RT_BF_MAKE(VMX_BF_ENTRY_INT_INFO_VECTOR, X86_XCPT_PF)))
2821/** If the VM-entry interruption information field indicates an external
2822 * interrupt. */
2823#define VMX_ENTRY_INT_INFO_IS_EXT_INT(a) (((a) & ( VMX_BF_ENTRY_INT_INFO_VALID_MASK \
2824 | VMX_BF_ENTRY_INT_INFO_TYPE_MASK)) \
2825 == ( RT_BF_MAKE(VMX_BF_ENTRY_INT_INFO_VALID, 1) \
2826 | RT_BF_MAKE(VMX_BF_ENTRY_INT_INFO_TYPE, VMX_ENTRY_INT_INFO_TYPE_EXT_INT)))
2827/** If the VM-entry interruption information field indicates an NMI. */
2828#define VMX_ENTRY_INT_INFO_IS_XCPT_NMI(a) (((a) & ( VMX_BF_ENTRY_INT_INFO_VALID_MASK \
2829 | VMX_BF_ENTRY_INT_INFO_TYPE_MASK \
2830 | VMX_BF_ENTRY_INT_INFO_VECTOR_MASK)) \
2831 == ( RT_BF_MAKE(VMX_BF_ENTRY_INT_INFO_VALID, 1) \
2832 | RT_BF_MAKE(VMX_BF_ENTRY_INT_INFO_TYPE, VMX_ENTRY_INT_INFO_TYPE_NMI) \
2833 | RT_BF_MAKE(VMX_BF_ENTRY_INT_INFO_VECTOR, X86_XCPT_NMI)))
2834
2835/** Bit fields for VM-entry interruption information. */
2836/** The VM-entry interruption vector. */
2837#define VMX_BF_ENTRY_INT_INFO_VECTOR_SHIFT 0
2838#define VMX_BF_ENTRY_INT_INFO_VECTOR_MASK UINT32_C(0x000000ff)
2839/** The VM-entry interruption type (see VMX_ENTRY_INT_INFO_TYPE_XXX). */
2840#define VMX_BF_ENTRY_INT_INFO_TYPE_SHIFT 8
2841#define VMX_BF_ENTRY_INT_INFO_TYPE_MASK UINT32_C(0x00000700)
2842/** Whether this event has an error code. */
2843#define VMX_BF_ENTRY_INT_INFO_ERR_CODE_VALID_SHIFT 11
2844#define VMX_BF_ENTRY_INT_INFO_ERR_CODE_VALID_MASK UINT32_C(0x00000800)
2845/** Bits 12:30 are reserved and MBZ. */
2846#define VMX_BF_ENTRY_INT_INFO_RSVD_12_30_SHIFT 12
2847#define VMX_BF_ENTRY_INT_INFO_RSVD_12_30_MASK UINT32_C(0x7ffff000)
2848/** Whether this VM-entry interruption info is valid. */
2849#define VMX_BF_ENTRY_INT_INFO_VALID_SHIFT 31
2850#define VMX_BF_ENTRY_INT_INFO_VALID_MASK UINT32_C(0x80000000)
2851RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_ENTRY_INT_INFO_, UINT32_C(0), UINT32_MAX,
2852 (VECTOR, TYPE, ERR_CODE_VALID, RSVD_12_30, VALID));
2853/** @} */
2854
2855
2856/** @name VM-entry exception error code.
2857 * @{ */
2858/** Error code valid mask. */
2859/** @todo r=ramshankar: Intel spec. 26.2.1.3 "VM-Entry Control Fields" states that
2860 * bits 31:15 MBZ. However, Intel spec. 6.13 "Error Code" states "To keep the
2861 * stack aligned for doubleword pushes, the upper half of the error code is
2862 * reserved" which implies bits 31:16 MBZ (and not 31:15) which is what we
2863 * use below. */
2864#define VMX_ENTRY_INT_XCPT_ERR_CODE_VALID_MASK UINT32_C(0xffff)
2865/** @} */
2866
2867/** @name VM-entry interruption information types.
2868 * @{
2869 */
2870#define VMX_ENTRY_INT_INFO_TYPE_EXT_INT 0
2871#define VMX_ENTRY_INT_INFO_TYPE_RSVD 1
2872#define VMX_ENTRY_INT_INFO_TYPE_NMI 2
2873#define VMX_ENTRY_INT_INFO_TYPE_HW_XCPT 3
2874#define VMX_ENTRY_INT_INFO_TYPE_SW_INT 4
2875#define VMX_ENTRY_INT_INFO_TYPE_PRIV_SW_XCPT 5
2876#define VMX_ENTRY_INT_INFO_TYPE_SW_XCPT 6
2877#define VMX_ENTRY_INT_INFO_TYPE_OTHER_EVENT 7
2878/** @} */
2879
2880
2881/** @name VM-entry interruption information vector types for
2882 * VMX_ENTRY_INT_INFO_TYPE_OTHER_EVENT.
2883 * @{ */
2884#define VMX_ENTRY_INT_INFO_VECTOR_MTF 0
2885/** @} */
2886
2887
2888/** @name VM-exit interruption information.
2889 * @{
2890 */
2891#define VMX_EXIT_INT_INFO_VECTOR(a) ((a) & 0xff)
2892#define VMX_EXIT_INT_INFO_TYPE_SHIFT 8
2893#define VMX_EXIT_INT_INFO_TYPE(a) (((a) >> 8) & 7)
2894#define VMX_EXIT_INT_INFO_ERROR_CODE_VALID RT_BIT(11)
2895#define VMX_EXIT_INT_INFO_IS_ERROR_CODE_VALID(a) (((a) >> 11) & 1)
2896#define VMX_EXIT_INT_INFO_NMI_UNBLOCK_IRET 12
2897#define VMX_EXIT_INT_INFO_IS_NMI_UNBLOCK_IRET(a) (((a) >> 12) & 1)
2898#define VMX_EXIT_INT_INFO_VALID RT_BIT(31)
2899#define VMX_EXIT_INT_INFO_IS_VALID(a) (((a) >> 31) & 1)
2900
2901/** If the VM-exit interruption information field indicates an page-fault. */
2902#define VMX_EXIT_INT_INFO_IS_XCPT_PF(a) (((a) & ( VMX_BF_EXIT_INT_INFO_VALID_MASK \
2903 | VMX_BF_EXIT_INT_INFO_TYPE_MASK \
2904 | VMX_BF_EXIT_INT_INFO_VECTOR_MASK)) \
2905 == ( RT_BF_MAKE(VMX_BF_EXIT_INT_INFO_VALID, 1) \
2906 | RT_BF_MAKE(VMX_BF_EXIT_INT_INFO_TYPE, VMX_EXIT_INT_INFO_TYPE_HW_XCPT) \
2907 | RT_BF_MAKE(VMX_BF_EXIT_INT_INFO_VECTOR, X86_XCPT_PF)))
2908/** If the VM-exit interruption information field indicates an double-fault. */
2909#define VMX_EXIT_INT_INFO_IS_XCPT_DF(a) (((a) & ( VMX_BF_EXIT_INT_INFO_VALID_MASK \
2910 | VMX_BF_EXIT_INT_INFO_TYPE_MASK \
2911 | VMX_BF_EXIT_INT_INFO_VECTOR_MASK)) \
2912 == ( RT_BF_MAKE(VMX_BF_EXIT_INT_INFO_VALID, 1) \
2913 | RT_BF_MAKE(VMX_BF_EXIT_INT_INFO_TYPE, VMX_EXIT_INT_INFO_TYPE_HW_XCPT) \
2914 | RT_BF_MAKE(VMX_BF_EXIT_INT_INFO_VECTOR, X86_XCPT_DF)))
2915/** If the VM-exit interruption information field indicates an NMI. */
2916#define VMX_EXIT_INT_INFO_IS_XCPT_NMI(a) (((a) & ( VMX_BF_EXIT_INT_INFO_VALID_MASK \
2917 | VMX_BF_EXIT_INT_INFO_TYPE_MASK \
2918 | VMX_BF_EXIT_INT_INFO_VECTOR_MASK)) \
2919 == ( RT_BF_MAKE(VMX_BF_EXIT_INT_INFO_VALID, 1) \
2920 | RT_BF_MAKE(VMX_BF_EXIT_INT_INFO_TYPE, VMX_EXIT_INT_INFO_TYPE_NMI) \
2921 | RT_BF_MAKE(VMX_BF_EXIT_INT_INFO_VECTOR, X86_XCPT_NMI)))
2922
2923
2924/** Bit fields for VM-exit interruption infomration. */
2925/** The VM-exit interruption vector. */
2926#define VMX_BF_EXIT_INT_INFO_VECTOR_SHIFT 0
2927#define VMX_BF_EXIT_INT_INFO_VECTOR_MASK UINT32_C(0x000000ff)
2928/** The VM-exit interruption type (see VMX_EXIT_INT_INFO_TYPE_XXX). */
2929#define VMX_BF_EXIT_INT_INFO_TYPE_SHIFT 8
2930#define VMX_BF_EXIT_INT_INFO_TYPE_MASK UINT32_C(0x00000700)
2931/** Whether this event has an error code. */
2932#define VMX_BF_EXIT_INT_INFO_ERR_CODE_VALID_SHIFT 11
2933#define VMX_BF_EXIT_INT_INFO_ERR_CODE_VALID_MASK UINT32_C(0x00000800)
2934/** Whether NMI-unblocking due to IRET is active. */
2935#define VMX_BF_EXIT_INT_INFO_NMI_UNBLOCK_IRET_SHIFT 12
2936#define VMX_BF_EXIT_INT_INFO_NMI_UNBLOCK_IRET_MASK UINT32_C(0x00001000)
2937/** Bits 13:30 is reserved (MBZ). */
2938#define VMX_BF_EXIT_INT_INFO_RSVD_13_30_SHIFT 13
2939#define VMX_BF_EXIT_INT_INFO_RSVD_13_30_MASK UINT32_C(0x7fffe000)
2940/** Whether this VM-exit interruption info is valid. */
2941#define VMX_BF_EXIT_INT_INFO_VALID_SHIFT 31
2942#define VMX_BF_EXIT_INT_INFO_VALID_MASK UINT32_C(0x80000000)
2943RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_EXIT_INT_INFO_, UINT32_C(0), UINT32_MAX,
2944 (VECTOR, TYPE, ERR_CODE_VALID, NMI_UNBLOCK_IRET, RSVD_13_30, VALID));
2945/** @} */
2946
2947
2948/** @name VM-exit interruption information types.
2949 * @{
2950 */
2951#define VMX_EXIT_INT_INFO_TYPE_EXT_INT 0
2952#define VMX_EXIT_INT_INFO_TYPE_NMI 2
2953#define VMX_EXIT_INT_INFO_TYPE_HW_XCPT 3
2954#define VMX_EXIT_INT_INFO_TYPE_SW_INT 4
2955#define VMX_EXIT_INT_INFO_TYPE_PRIV_SW_XCPT 5
2956#define VMX_EXIT_INT_INFO_TYPE_SW_XCPT 6
2957#define VMX_EXIT_INT_INFO_TYPE_UNUSED 7
2958/** @} */
2959
2960
2961/** @name VM-exit instruction identity.
2962 *
2963 * These are found in VM-exit instruction information fields for certain
2964 * instructions.
2965 * @{ */
2966typedef uint32_t VMXINSTRID;
2967/** Whether the instruction ID field is valid. */
2968#define VMXINSTRID_VALID RT_BIT_32(31)
2969/** Whether the instruction's primary operand in the Mod R/M byte (bits 0:3) is a
2970 * read or write. */
2971#define VMXINSTRID_MODRM_PRIMARY_OP_W RT_BIT_32(30)
2972/** Gets whether the instruction ID is valid or not. */
2973#define VMXINSTRID_IS_VALID(a) (((a) >> 31) & 1)
2974#define VMXINSTRID_IS_MODRM_PRIMARY_OP_W(a) (((a) >> 30) & 1)
2975/** Gets the instruction ID. */
2976#define VMXINSTRID_GET_ID(a) ((a) & ~(VMXINSTRID_VALID | VMXINSTRID_MODRM_PRIMARY_OP_W))
2977/** No instruction ID info. */
2978#define VMXINSTRID_NONE 0
2979
2980/** The OR'd rvalues are from the VT-x spec (valid bit is VBox specific): */
2981#define VMXINSTRID_SGDT (0x0 | VMXINSTRID_VALID | VMXINSTRID_MODRM_PRIMARY_OP_W)
2982#define VMXINSTRID_SIDT (0x1 | VMXINSTRID_VALID | VMXINSTRID_MODRM_PRIMARY_OP_W)
2983#define VMXINSTRID_LGDT (0x2 | VMXINSTRID_VALID)
2984#define VMXINSTRID_LIDT (0x3 | VMXINSTRID_VALID)
2985
2986#define VMXINSTRID_SLDT (0x0 | VMXINSTRID_VALID | VMXINSTRID_MODRM_PRIMARY_OP_W)
2987#define VMXINSTRID_STR (0x1 | VMXINSTRID_VALID | VMXINSTRID_MODRM_PRIMARY_OP_W)
2988#define VMXINSTRID_LLDT (0x2 | VMXINSTRID_VALID)
2989#define VMXINSTRID_LTR (0x3 | VMXINSTRID_VALID)
2990
2991/** The following IDs are used internally (some for logging, others for conveying
2992 * the ModR/M primary operand write bit): */
2993#define VMXINSTRID_VMLAUNCH (0x10 | VMXINSTRID_VALID)
2994#define VMXINSTRID_VMRESUME (0x11 | VMXINSTRID_VALID)
2995#define VMXINSTRID_VMREAD (0x12 | VMXINSTRID_VALID)
2996#define VMXINSTRID_VMWRITE (0x13 | VMXINSTRID_VALID | VMXINSTRID_MODRM_PRIMARY_OP_W)
2997#define VMXINSTRID_IO_IN (0x14 | VMXINSTRID_VALID)
2998#define VMXINSTRID_IO_INS (0x15 | VMXINSTRID_VALID)
2999#define VMXINSTRID_IO_OUT (0x16 | VMXINSTRID_VALID)
3000#define VMXINSTRID_IO_OUTS (0x17 | VMXINSTRID_VALID)
3001#define VMXINSTRID_MOV_TO_DRX (0x18 | VMXINSTRID_VALID)
3002#define VMXINSTRID_MOV_FROM_DRX (0x19 | VMXINSTRID_VALID)
3003/** @} */
3004
3005
3006/** @name IDT-vectoring information.
3007 * @{
3008 */
3009#define VMX_IDT_VECTORING_INFO_VECTOR(a) ((a) & 0xff)
3010#define VMX_IDT_VECTORING_INFO_TYPE_SHIFT 8
3011#define VMX_IDT_VECTORING_INFO_TYPE(a) (((a) >> 8) & 7)
3012#define VMX_IDT_VECTORING_INFO_ERROR_CODE_VALID RT_BIT(11)
3013#define VMX_IDT_VECTORING_INFO_IS_ERROR_CODE_VALID(a) (((a) >> 11) & 1)
3014#define VMX_IDT_VECTORING_INFO_IS_VALID(a) (((a) >> 31) & 1)
3015#define VMX_IDT_VECTORING_INFO_VALID RT_BIT(31)
3016
3017/** Construct an IDT-vectoring information field from an VM-entry interruption
3018 * information field (same except that bit 12 is reserved). */
3019#define VMX_IDT_VECTORING_INFO_FROM_ENTRY_INT_INFO(a) ((a) & ~RT_BIT(12))
3020/** If the IDT-vectoring information field indicates a page-fault. */
3021#define VMX_IDT_VECTORING_INFO_IS_XCPT_PF(a) (((a) & ( VMX_BF_IDT_VECTORING_INFO_VALID_MASK \
3022 | VMX_BF_IDT_VECTORING_INFO_TYPE_MASK \
3023 | VMX_BF_IDT_VECTORING_INFO_VECTOR_MASK)) \
3024 == ( RT_BF_MAKE(VMX_BF_IDT_VECTORING_INFO_VALID, 1) \
3025 | RT_BF_MAKE(VMX_BF_IDT_VECTORING_INFO_TYPE, VMX_IDT_VECTORING_INFO_TYPE_HW_XCPT) \
3026 | RT_BF_MAKE(VMX_BF_IDT_VECTORING_INFO_VECTOR, X86_XCPT_PF)))
3027/** If the IDT-vectoring information field indicates an NMI. */
3028#define VMX_IDT_VECTORING_INFO_IS_XCPT_NMI(a) (((a) & ( VMX_BF_IDT_VECTORING_INFO_VALID_MASK \
3029 | VMX_BF_IDT_VECTORING_INFO_TYPE_MASK \
3030 | VMX_BF_IDT_VECTORING_INFO_VECTOR_MASK)) \
3031 == ( RT_BF_MAKE(VMX_BF_IDT_VECTORING_INFO_VALID, 1) \
3032 | RT_BF_MAKE(VMX_BF_IDT_VECTORING_INFO_TYPE, VMX_IDT_VECTORING_INFO_TYPE_NMI) \
3033 | RT_BF_MAKE(VMX_BF_IDT_VECTORING_INFO_VECTOR, X86_XCPT_NMI)))
3034
3035
3036/** Bit fields for IDT-vectoring information. */
3037/** The IDT-vectoring info vector. */
3038#define VMX_BF_IDT_VECTORING_INFO_VECTOR_SHIFT 0
3039#define VMX_BF_IDT_VECTORING_INFO_VECTOR_MASK UINT32_C(0x000000ff)
3040/** The IDT-vectoring info type (see VMX_IDT_VECTORING_INFO_TYPE_XXX). */
3041#define VMX_BF_IDT_VECTORING_INFO_TYPE_SHIFT 8
3042#define VMX_BF_IDT_VECTORING_INFO_TYPE_MASK UINT32_C(0x00000700)
3043/** Whether the event has an error code. */
3044#define VMX_BF_IDT_VECTORING_INFO_ERR_CODE_VALID_SHIFT 11
3045#define VMX_BF_IDT_VECTORING_INFO_ERR_CODE_VALID_MASK UINT32_C(0x00000800)
3046/** Bit 12 is undefined. */
3047#define VMX_BF_IDT_VECTORING_INFO_UNDEF_12_SHIFT 12
3048#define VMX_BF_IDT_VECTORING_INFO_UNDEF_12_MASK UINT32_C(0x00001000)
3049/** Bits 13:30 is reserved (MBZ). */
3050#define VMX_BF_IDT_VECTORING_INFO_RSVD_13_30_SHIFT 13
3051#define VMX_BF_IDT_VECTORING_INFO_RSVD_13_30_MASK UINT32_C(0x7fffe000)
3052/** Whether this IDT-vectoring info is valid. */
3053#define VMX_BF_IDT_VECTORING_INFO_VALID_SHIFT 31
3054#define VMX_BF_IDT_VECTORING_INFO_VALID_MASK UINT32_C(0x80000000)
3055RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_IDT_VECTORING_INFO_, UINT32_C(0), UINT32_MAX,
3056 (VECTOR, TYPE, ERR_CODE_VALID, UNDEF_12, RSVD_13_30, VALID));
3057/** @} */
3058
3059
3060/** @name IDT-vectoring information vector types.
3061 * @{
3062 */
3063#define VMX_IDT_VECTORING_INFO_TYPE_EXT_INT 0
3064#define VMX_IDT_VECTORING_INFO_TYPE_NMI 2
3065#define VMX_IDT_VECTORING_INFO_TYPE_HW_XCPT 3
3066#define VMX_IDT_VECTORING_INFO_TYPE_SW_INT 4
3067#define VMX_IDT_VECTORING_INFO_TYPE_PRIV_SW_XCPT 5
3068#define VMX_IDT_VECTORING_INFO_TYPE_SW_XCPT 6
3069#define VMX_IDT_VECTORING_INFO_TYPE_UNUSED 7
3070/** @} */
3071
3072
3073/** @name TPR threshold.
3074 * @{ */
3075/** Mask of the TPR threshold field (bits 31:4 MBZ). */
3076#define VMX_TPR_THRESHOLD_MASK UINT32_C(0xf)
3077
3078/** Bit fields for TPR threshold. */
3079#define VMX_BF_TPR_THRESHOLD_TPR_SHIFT 0
3080#define VMX_BF_TPR_THRESHOLD_TPR_MASK UINT32_C(0x0000000f)
3081#define VMX_BF_TPR_THRESHOLD_RSVD_4_31_SHIFT 4
3082#define VMX_BF_TPR_THRESHOLD_RSVD_4_31_MASK UINT32_C(0xfffffff0)
3083RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_TPR_THRESHOLD_, UINT32_C(0), UINT32_MAX,
3084 (TPR, RSVD_4_31));
3085/** @} */
3086
3087
3088/** @name Guest-activity states.
3089 * @{
3090 */
3091/** The logical processor is active. */
3092#define VMX_VMCS_GUEST_ACTIVITY_ACTIVE 0x0
3093/** The logical processor is inactive, because it executed a HLT instruction. */
3094#define VMX_VMCS_GUEST_ACTIVITY_HLT 0x1
3095/** The logical processor is inactive, because of a triple fault or other serious error. */
3096#define VMX_VMCS_GUEST_ACTIVITY_SHUTDOWN 0x2
3097/** The logical processor is inactive, because it's waiting for a startup-IPI */
3098#define VMX_VMCS_GUEST_ACTIVITY_SIPI_WAIT 0x3
3099/** @} */
3100
3101
3102/** @name Guest-interruptibility states.
3103 * @{
3104 */
3105#define VMX_VMCS_GUEST_INT_STATE_BLOCK_STI RT_BIT(0)
3106#define VMX_VMCS_GUEST_INT_STATE_BLOCK_MOVSS RT_BIT(1)
3107#define VMX_VMCS_GUEST_INT_STATE_BLOCK_SMI RT_BIT(2)
3108#define VMX_VMCS_GUEST_INT_STATE_BLOCK_NMI RT_BIT(3)
3109#define VMX_VMCS_GUEST_INT_STATE_ENCLAVE RT_BIT(4)
3110
3111/** Mask of the guest-interruptibility state field (bits 31:5 MBZ). */
3112#define VMX_VMCS_GUEST_INT_STATE_MASK UINT32_C(0x1f)
3113/** @} */
3114
3115
3116/** @name Exit qualification for debug exceptions.
3117 * @{
3118 */
3119/** Hardware breakpoint 0 was met. */
3120#define VMX_VMCS_EXIT_QUAL_DEBUG_XCPT_BP0 RT_BIT_64(0)
3121/** Hardware breakpoint 1 was met. */
3122#define VMX_VMCS_EXIT_QUAL_DEBUG_XCPT_BP1 RT_BIT_64(1)
3123/** Hardware breakpoint 2 was met. */
3124#define VMX_VMCS_EXIT_QUAL_DEBUG_XCPT_BP2 RT_BIT_64(2)
3125/** Hardware breakpoint 3 was met. */
3126#define VMX_VMCS_EXIT_QUAL_DEBUG_XCPT_BP3 RT_BIT_64(3)
3127/** Debug register access detected. */
3128#define VMX_VMCS_EXIT_QUAL_DEBUG_XCPT_BD RT_BIT_64(13)
3129/** A debug exception would have been triggered by single-step execution mode. */
3130#define VMX_VMCS_EXIT_QUAL_DEBUG_XCPT_BS RT_BIT_64(14)
3131/** Mask of all valid bits. */
3132#define VMX_VMCS_EXIT_QUAL_VALID_MASK ( VMX_VMCS_EXIT_QUAL_DEBUG_XCPT_BP0 \
3133 | VMX_VMCS_EXIT_QUAL_DEBUG_XCPT_BP1 \
3134 | VMX_VMCS_EXIT_QUAL_DEBUG_XCPT_BP2 \
3135 | VMX_VMCS_EXIT_QUAL_DEBUG_XCPT_BP3 \
3136 | VMX_VMCS_EXIT_QUAL_DEBUG_XCPT_BD \
3137 | VMX_VMCS_EXIT_QUAL_DEBUG_XCPT_BS)
3138
3139/** Bit fields for Exit qualifications due to debug exceptions. */
3140#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_BP0_SHIFT 0
3141#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_BP0_MASK UINT64_C(0x0000000000000001)
3142#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_BP1_SHIFT 1
3143#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_BP1_MASK UINT64_C(0x0000000000000002)
3144#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_BP2_SHIFT 2
3145#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_BP2_MASK UINT64_C(0x0000000000000004)
3146#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_BP3_SHIFT 3
3147#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_BP3_MASK UINT64_C(0x0000000000000008)
3148#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_RSVD_4_12_SHIFT 4
3149#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_RSVD_4_12_MASK UINT64_C(0x0000000000001ff0)
3150#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_BD_SHIFT 13
3151#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_BD_MASK UINT64_C(0x0000000000002000)
3152#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_BS_SHIFT 14
3153#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_BS_MASK UINT64_C(0x0000000000004000)
3154#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_RSVD_15_63_SHIFT 15
3155#define VMX_BF_EXIT_QUAL_DEBUG_XCPT_RSVD_15_63_MASK UINT64_C(0xffffffffffff8000)
3156RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_EXIT_QUAL_DEBUG_XCPT_, UINT64_C(0), UINT64_MAX,
3157 (BP0, BP1, BP2, BP3, RSVD_4_12, BD, BS, RSVD_15_63));
3158/** @} */
3159
3160/** @name Exit qualification for Mov DRx.
3161 * @{
3162 */
3163/** 0-2: Debug register number */
3164#define VMX_EXIT_QUAL_DRX_REGISTER(a) ((a) & 7)
3165/** 3: Reserved; cleared to 0. */
3166#define VMX_EXIT_QUAL_DRX_RES1(a) (((a) >> 3) & 1)
3167/** 4: Direction of move (0 = write, 1 = read) */
3168#define VMX_EXIT_QUAL_DRX_DIRECTION(a) (((a) >> 4) & 1)
3169/** 5-7: Reserved; cleared to 0. */
3170#define VMX_EXIT_QUAL_DRX_RES2(a) (((a) >> 5) & 7)
3171/** 8-11: General purpose register number. */
3172#define VMX_EXIT_QUAL_DRX_GENREG(a) (((a) >> 8) & 0xf)
3173
3174/** Bit fields for Exit qualification due to Mov DRx. */
3175#define VMX_BF_EXIT_QUAL_DRX_REGISTER_SHIFT 0
3176#define VMX_BF_EXIT_QUAL_DRX_REGISTER_MASK UINT64_C(0x0000000000000007)
3177#define VMX_BF_EXIT_QUAL_DRX_RSVD_1_SHIFT 3
3178#define VMX_BF_EXIT_QUAL_DRX_RSVD_1_MASK UINT64_C(0x0000000000000008)
3179#define VMX_BF_EXIT_QUAL_DRX_DIRECTION_SHIFT 4
3180#define VMX_BF_EXIT_QUAL_DRX_DIRECTION_MASK UINT64_C(0x0000000000000010)
3181#define VMX_BF_EXIT_QUAL_DRX_RSVD_5_7_SHIFT 5
3182#define VMX_BF_EXIT_QUAL_DRX_RSVD_5_7_MASK UINT64_C(0x00000000000000e0)
3183#define VMX_BF_EXIT_QUAL_DRX_GENREG_SHIFT 8
3184#define VMX_BF_EXIT_QUAL_DRX_GENREG_MASK UINT64_C(0x0000000000000f00)
3185#define VMX_BF_EXIT_QUAL_DRX_RSVD_12_63_SHIFT 12
3186#define VMX_BF_EXIT_QUAL_DRX_RSVD_12_63_MASK UINT64_C(0xfffffffffffff000)
3187RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_EXIT_QUAL_DRX_, UINT64_C(0), UINT64_MAX,
3188 (REGISTER, RSVD_1, DIRECTION, RSVD_5_7, GENREG, RSVD_12_63));
3189/** @} */
3190
3191
3192/** @name Exit qualification for debug exceptions types.
3193 * @{
3194 */
3195#define VMX_EXIT_QUAL_DRX_DIRECTION_WRITE 0
3196#define VMX_EXIT_QUAL_DRX_DIRECTION_READ 1
3197/** @} */
3198
3199
3200/** @name Exit qualification for control-register accesses.
3201 * @{
3202 */
3203/** 0-3: Control register number (0 for CLTS & LMSW) */
3204#define VMX_EXIT_QUAL_CRX_REGISTER(a) ((a) & 0xf)
3205/** 4-5: Access type. */
3206#define VMX_EXIT_QUAL_CRX_ACCESS(a) (((a) >> 4) & 3)
3207/** 6: LMSW operand type memory (1 for memory, 0 for register). */
3208#define VMX_EXIT_QUAL_CRX_LMSW_OP_MEM(a) (((a) >> 6) & 1)
3209/** 7: Reserved; cleared to 0. */
3210#define VMX_EXIT_QUAL_CRX_RES1(a) (((a) >> 7) & 1)
3211/** 8-11: General purpose register number (0 for CLTS & LMSW). */
3212#define VMX_EXIT_QUAL_CRX_GENREG(a) (((a) >> 8) & 0xf)
3213/** 12-15: Reserved; cleared to 0. */
3214#define VMX_EXIT_QUAL_CRX_RES2(a) (((a) >> 12) & 0xf)
3215/** 16-31: LMSW source data (else 0). */
3216#define VMX_EXIT_QUAL_CRX_LMSW_DATA(a) (((a) >> 16) & 0xffff)
3217
3218/** Bit fields for Exit qualification for control-register accesses. */
3219#define VMX_BF_EXIT_QUAL_CRX_REGISTER_SHIFT 0
3220#define VMX_BF_EXIT_QUAL_CRX_REGISTER_MASK UINT64_C(0x000000000000000f)
3221#define VMX_BF_EXIT_QUAL_CRX_ACCESS_SHIFT 4
3222#define VMX_BF_EXIT_QUAL_CRX_ACCESS_MASK UINT64_C(0x0000000000000030)
3223#define VMX_BF_EXIT_QUAL_CRX_LMSW_OP_SHIFT 6
3224#define VMX_BF_EXIT_QUAL_CRX_LMSW_OP_MASK UINT64_C(0x0000000000000040)
3225#define VMX_BF_EXIT_QUAL_CRX_RSVD_7_SHIFT 7
3226#define VMX_BF_EXIT_QUAL_CRX_RSVD_7_MASK UINT64_C(0x0000000000000080)
3227#define VMX_BF_EXIT_QUAL_CRX_GENREG_SHIFT 8
3228#define VMX_BF_EXIT_QUAL_CRX_GENREG_MASK UINT64_C(0x0000000000000f00)
3229#define VMX_BF_EXIT_QUAL_CRX_RSVD_12_15_SHIFT 12
3230#define VMX_BF_EXIT_QUAL_CRX_RSVD_12_15_MASK UINT64_C(0x000000000000f000)
3231#define VMX_BF_EXIT_QUAL_CRX_LMSW_DATA_SHIFT 16
3232#define VMX_BF_EXIT_QUAL_CRX_LMSW_DATA_MASK UINT64_C(0x00000000ffff0000)
3233#define VMX_BF_EXIT_QUAL_CRX_RSVD_32_63_SHIFT 32
3234#define VMX_BF_EXIT_QUAL_CRX_RSVD_32_63_MASK UINT64_C(0xffffffff00000000)
3235RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_EXIT_QUAL_CRX_, UINT64_C(0), UINT64_MAX,
3236 (REGISTER, ACCESS, LMSW_OP, RSVD_7, GENREG, RSVD_12_15, LMSW_DATA, RSVD_32_63));
3237/** @} */
3238
3239
3240/** @name Exit qualification for control-register access types.
3241 * @{
3242 */
3243#define VMX_EXIT_QUAL_CRX_ACCESS_WRITE 0
3244#define VMX_EXIT_QUAL_CRX_ACCESS_READ 1
3245#define VMX_EXIT_QUAL_CRX_ACCESS_CLTS 2
3246#define VMX_EXIT_QUAL_CRX_ACCESS_LMSW 3
3247/** @} */
3248
3249
3250/** @name Exit qualification for task switch.
3251 * @{
3252 */
3253#define VMX_EXIT_QUAL_TASK_SWITCH_SELECTOR(a) ((a) & 0xffff)
3254#define VMX_EXIT_QUAL_TASK_SWITCH_TYPE(a) (((a) >> 30) & 0x3)
3255/** Task switch caused by a call instruction. */
3256#define VMX_EXIT_QUAL_TASK_SWITCH_TYPE_CALL 0
3257/** Task switch caused by an iret instruction. */
3258#define VMX_EXIT_QUAL_TASK_SWITCH_TYPE_IRET 1
3259/** Task switch caused by a jmp instruction. */
3260#define VMX_EXIT_QUAL_TASK_SWITCH_TYPE_JMP 2
3261/** Task switch caused by an interrupt gate. */
3262#define VMX_EXIT_QUAL_TASK_SWITCH_TYPE_IDT 3
3263
3264/** Bit fields for Exit qualification for task switches. */
3265#define VMX_BF_EXIT_QUAL_TASK_SWITCH_NEW_TSS_SHIFT 0
3266#define VMX_BF_EXIT_QUAL_TASK_SWITCH_NEW_TSS_MASK UINT64_C(0x000000000000ffff)
3267#define VMX_BF_EXIT_QUAL_TASK_SWITCH_RSVD_16_29_SHIFT 16
3268#define VMX_BF_EXIT_QUAL_TASK_SWITCH_RSVD_16_29_MASK UINT64_C(0x000000003fff0000)
3269#define VMX_BF_EXIT_QUAL_TASK_SWITCH_SOURCE_SHIFT 30
3270#define VMX_BF_EXIT_QUAL_TASK_SWITCH_SOURCE_MASK UINT64_C(0x00000000c0000000)
3271#define VMX_BF_EXIT_QUAL_TASK_SWITCH_RSVD_32_63_SHIFT 32
3272#define VMX_BF_EXIT_QUAL_TASK_SWITCH_RSVD_32_63_MASK UINT64_C(0xffffffff00000000)
3273RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_EXIT_QUAL_TASK_SWITCH_, UINT64_C(0), UINT64_MAX,
3274 (NEW_TSS, RSVD_16_29, SOURCE, RSVD_32_63));
3275/** @} */
3276
3277
3278/** @name Exit qualification for EPT violations.
3279 * @{
3280 */
3281/** Set if acess causing the violation was a data read. */
3282#define VMX_EXIT_QUAL_EPT_ACCESS_READ RT_BIT_64(0)
3283/** Set if acess causing the violation was a data write. */
3284#define VMX_EXIT_QUAL_EPT_ACCESS_WRITE RT_BIT_64(1)
3285/** Set if the violation was caused by an instruction fetch. */
3286#define VMX_EXIT_QUAL_EPT_ACCESS_INSTR_FETCH RT_BIT_64(2)
3287/** AND of the present bit of all EPT structures. */
3288#define VMX_EXIT_QUAL_EPT_ENTRY_READ RT_BIT_64(3)
3289/** AND of the write bit of all EPT structures. */
3290#define VMX_EXIT_QUAL_EPT_ENTRY_WRITE RT_BIT_64(4)
3291/** AND of the execute bit of all EPT structures. */
3292#define VMX_EXIT_QUAL_EPT_ENTRY_EXECUTE RT_BIT_64(5)
3293/** And of the execute bit of all EPT structures for user-mode addresses
3294 * (requires mode-based execute control). */
3295#define VMX_EXIT_QUAL_EPT_ENTRY_EXECUTE_USER RT_BIT_64(6)
3296/** Set if the guest linear address field is valid. */
3297#define VMX_EXIT_QUAL_EPT_LINEAR_ADDR_VALID RT_BIT_64(7)
3298/** If bit 7 is one: (reserved otherwise)
3299 * 1 - violation due to physical address access.
3300 * 0 - violation caused by page walk or access/dirty bit updates.
3301 */
3302#define VMX_EXIT_QUAL_EPT_LINEAR_TO_PHYS_ADDR RT_BIT_64(8)
3303/** If bit 7, 8 and advanced VM-exit info. for EPT is one: (reserved otherwise)
3304 * 1 - linear address is user-mode address.
3305 * 0 - linear address is supervisor-mode address.
3306 */
3307#define VMX_EXIT_QUAL_EPT_LINEAR_ADDR_USER RT_BIT_64(9)
3308/** If bit 7, 8 and advanced VM-exit info. for EPT is one: (reserved otherwise)
3309 * 1 - linear address translates to read-only page.
3310 * 0 - linear address translates to read-write page.
3311 */
3312#define VMX_EXIT_QUAL_EPT_LINEAR_ADDR_RO RT_BIT_64(10)
3313/** If bit 7, 8 and advanced VM-exit info. for EPT is one: (reserved otherwise)
3314 * 1 - linear address translates to executable-disabled page.
3315 * 0 - linear address translates to executable page.
3316 */
3317#define VMX_EXIT_QUAL_EPT_LINEAR_ADDR_XD RT_BIT_64(11)
3318/** NMI unblocking due to IRET. */
3319#define VMX_EXIT_QUAL_EPT_NMI_UNBLOCK_IRET RT_BIT_64(12)
3320/** Set if acess causing the violation was a shadow-stack access. */
3321#define VMX_EXIT_QUAL_EPT_ACCESS_SHW_STACK RT_BIT_64(13)
3322/** If supervisor-shadow stack is enabled: (reserved otherwise)
3323 * 1 - supervisor shadow-stack access allowed.
3324 * 0 - supervisor shadow-stack access disallowed.
3325 */
3326#define VMX_EXIT_QUAL_EPT_ENTRY_SHW_STACK_SUPER RT_BIT_64(14)
3327/** Set if access is related to trace output by Intel PT (reserved otherwise). */
3328#define VMX_EXIT_QUAL_EPT_ACCESS_PT_TRACE RT_BIT_64(16)
3329
3330/** Checks whether NMI unblocking due to IRET. */
3331#define VMX_EXIT_QUAL_EPT_IS_NMI_UNBLOCK_IRET(a) (((a) >> 12) & 1)
3332
3333/** Bit fields for Exit qualification for EPT violations. */
3334#define VMX_BF_EXIT_QUAL_EPT_ACCESS_READ_SHIFT 0
3335#define VMX_BF_EXIT_QUAL_EPT_ACCESS_READ_MASK UINT64_C(0x0000000000000001)
3336#define VMX_BF_EXIT_QUAL_EPT_ACCESS_WRITE_SHIFT 1
3337#define VMX_BF_EXIT_QUAL_EPT_ACCESS_WRITE_MASK UINT64_C(0x0000000000000002)
3338#define VMX_BF_EXIT_QUAL_EPT_ACCESS_INSTR_FETCH_SHIFT 2
3339#define VMX_BF_EXIT_QUAL_EPT_ACCESS_INSTR_FETCH_MASK UINT64_C(0x0000000000000004)
3340#define VMX_BF_EXIT_QUAL_EPT_ENTRY_READ_SHIFT 3
3341#define VMX_BF_EXIT_QUAL_EPT_ENTRY_READ_MASK UINT64_C(0x0000000000000008)
3342#define VMX_BF_EXIT_QUAL_EPT_ENTRY_WRITE_SHIFT 4
3343#define VMX_BF_EXIT_QUAL_EPT_ENTRY_WRITE_MASK UINT64_C(0x0000000000000010)
3344#define VMX_BF_EXIT_QUAL_EPT_ENTRY_EXECUTE_SHIFT 5
3345#define VMX_BF_EXIT_QUAL_EPT_ENTRY_EXECUTE_MASK UINT64_C(0x0000000000000020)
3346#define VMX_BF_EXIT_QUAL_EPT_ENTRY_EXECUTE_USER_SHIFT 6
3347#define VMX_BF_EXIT_QUAL_EPT_ENTRY_EXECUTE_USER_MASK UINT64_C(0x0000000000000040)
3348#define VMX_BF_EXIT_QUAL_EPT_LINEAR_ADDR_VALID_SHIFT 7
3349#define VMX_BF_EXIT_QUAL_EPT_LINEAR_ADDR_VALID_MASK UINT64_C(0x0000000000000080)
3350#define VMX_BF_EXIT_QUAL_EPT_LINEAR_TO_PHYS_ADDR_SHIFT 8
3351#define VMX_BF_EXIT_QUAL_EPT_LINEAR_TO_PHYS_ADDR_MASK UINT64_C(0x0000000000000100)
3352#define VMX_BF_EXIT_QUAL_EPT_LINEAR_ADDR_USER_SHIFT 9
3353#define VMX_BF_EXIT_QUAL_EPT_LINEAR_ADDR_USER_MASK UINT64_C(0x0000000000000200)
3354#define VMX_BF_EXIT_QUAL_EPT_LINEAR_ADDR_RO_SHIFT 10
3355#define VMX_BF_EXIT_QUAL_EPT_LINEAR_ADDR_RO_MASK UINT64_C(0x0000000000000400)
3356#define VMX_BF_EXIT_QUAL_EPT_LINEAR_ADDR_XD_SHIFT 11
3357#define VMX_BF_EXIT_QUAL_EPT_LINEAR_ADDR_XD_MASK UINT64_C(0x0000000000000800)
3358#define VMX_BF_EXIT_QUAL_EPT_NMI_UNBLOCK_IRET_SHIFT 12
3359#define VMX_BF_EXIT_QUAL_EPT_NMI_UNBLOCK_IRET_MASK UINT64_C(0x0000000000001000)
3360#define VMX_BF_EXIT_QUAL_EPT_ACCESS_SHW_STACK_SHIFT 13
3361#define VMX_BF_EXIT_QUAL_EPT_ACCESS_SHW_STACK_MASK UINT64_C(0x0000000000002000)
3362#define VMX_BF_EXIT_QUAL_EPT_ENTRY_SHW_STACK_SUPER_SHIFT 14
3363#define VMX_BF_EXIT_QUAL_EPT_ENTRY_SHW_STACK_SUPER_MASK UINT64_C(0x0000000000004000)
3364#define VMX_BF_EXIT_QUAL_EPT_RSVD_15_SHIFT 15
3365#define VMX_BF_EXIT_QUAL_EPT_RSVD_15_MASK UINT64_C(0x0000000000008000)
3366#define VMX_BF_EXIT_QUAL_EPT_ACCESS_PT_TRACE_SHIFT 16
3367#define VMX_BF_EXIT_QUAL_EPT_ACCESS_PT_TRACE_MASK UINT64_C(0x0000000000010000)
3368#define VMX_BF_EXIT_QUAL_EPT_RSVD_17_63_SHIFT 17
3369#define VMX_BF_EXIT_QUAL_EPT_RSVD_17_63_MASK UINT64_C(0xfffffffffffe0000)
3370RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_EXIT_QUAL_EPT_, UINT64_C(0), UINT64_MAX,
3371 (ACCESS_READ, ACCESS_WRITE, ACCESS_INSTR_FETCH, ENTRY_READ, ENTRY_WRITE, ENTRY_EXECUTE,
3372 ENTRY_EXECUTE_USER, LINEAR_ADDR_VALID, LINEAR_TO_PHYS_ADDR, LINEAR_ADDR_USER, LINEAR_ADDR_RO,
3373 LINEAR_ADDR_XD, NMI_UNBLOCK_IRET, ACCESS_SHW_STACK, ENTRY_SHW_STACK_SUPER, RSVD_15,
3374 ACCESS_PT_TRACE, RSVD_17_63));
3375/** @} */
3376
3377
3378/** @name Exit qualification for I/O instructions.
3379 * @{
3380 */
3381/** 0-2: IO operation size 0(=1 byte), 1(=2 bytes) and 3(=4 bytes). */
3382#define VMX_EXIT_QUAL_IO_SIZE(a) ((a) & 7)
3383/** 3: IO operation direction. */
3384#define VMX_EXIT_QUAL_IO_DIRECTION(a) (((a) >> 3) & 1)
3385/** 4: String IO operation (INS / OUTS). */
3386#define VMX_EXIT_QUAL_IO_IS_STRING(a) (((a) >> 4) & 1)
3387/** 5: Repeated IO operation. */
3388#define VMX_EXIT_QUAL_IO_IS_REP(a) (((a) >> 5) & 1)
3389/** 6: Operand encoding. */
3390#define VMX_EXIT_QUAL_IO_ENCODING(a) (((a) >> 6) & 1)
3391/** 16-31: IO Port (0-0xffff). */
3392#define VMX_EXIT_QUAL_IO_PORT(a) (((a) >> 16) & 0xffff)
3393
3394/** Bit fields for Exit qualification for I/O instructions. */
3395#define VMX_BF_EXIT_QUAL_IO_WIDTH_SHIFT 0
3396#define VMX_BF_EXIT_QUAL_IO_WIDTH_MASK UINT64_C(0x0000000000000007)
3397#define VMX_BF_EXIT_QUAL_IO_DIRECTION_SHIFT 3
3398#define VMX_BF_EXIT_QUAL_IO_DIRECTION_MASK UINT64_C(0x0000000000000008)
3399#define VMX_BF_EXIT_QUAL_IO_IS_STRING_SHIFT 4
3400#define VMX_BF_EXIT_QUAL_IO_IS_STRING_MASK UINT64_C(0x0000000000000010)
3401#define VMX_BF_EXIT_QUAL_IO_IS_REP_SHIFT 5
3402#define VMX_BF_EXIT_QUAL_IO_IS_REP_MASK UINT64_C(0x0000000000000020)
3403#define VMX_BF_EXIT_QUAL_IO_ENCODING_SHIFT 6
3404#define VMX_BF_EXIT_QUAL_IO_ENCODING_MASK UINT64_C(0x0000000000000040)
3405#define VMX_BF_EXIT_QUAL_IO_RSVD_7_15_SHIFT 7
3406#define VMX_BF_EXIT_QUAL_IO_RSVD_7_15_MASK UINT64_C(0x000000000000ff80)
3407#define VMX_BF_EXIT_QUAL_IO_PORT_SHIFT 16
3408#define VMX_BF_EXIT_QUAL_IO_PORT_MASK UINT64_C(0x00000000ffff0000)
3409#define VMX_BF_EXIT_QUAL_IO_RSVD_32_63_SHIFT 32
3410#define VMX_BF_EXIT_QUAL_IO_RSVD_32_63_MASK UINT64_C(0xffffffff00000000)
3411RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_EXIT_QUAL_IO_, UINT64_C(0), UINT64_MAX,
3412 (WIDTH, DIRECTION, IS_STRING, IS_REP, ENCODING, RSVD_7_15, PORT, RSVD_32_63));
3413/** @} */
3414
3415
3416/** @name Exit qualification for I/O instruction types.
3417 * @{
3418 */
3419#define VMX_EXIT_QUAL_IO_DIRECTION_OUT 0
3420#define VMX_EXIT_QUAL_IO_DIRECTION_IN 1
3421/** @} */
3422
3423
3424/** @name Exit qualification for I/O instruction encoding.
3425 * @{
3426 */
3427#define VMX_EXIT_QUAL_IO_ENCODING_DX 0
3428#define VMX_EXIT_QUAL_IO_ENCODING_IMM 1
3429/** @} */
3430
3431
3432/** @name Exit qualification for APIC-access VM-exits from linear and
3433 * guest-physical accesses.
3434 * @{
3435 */
3436/** 0-11: If the APIC-access VM-exit is due to a linear access, the offset of
3437 * access within the APIC page. */
3438#define VMX_EXIT_QUAL_APIC_ACCESS_OFFSET(a) ((a) & 0xfff)
3439/** 12-15: Access type. */
3440#define VMX_EXIT_QUAL_APIC_ACCESS_TYPE(a) (((a) & 0xf000) >> 12)
3441/* Rest reserved. */
3442
3443/** Bit fields for Exit qualification for APIC-access VM-exits. */
3444#define VMX_BF_EXIT_QUAL_APIC_ACCESS_OFFSET_SHIFT 0
3445#define VMX_BF_EXIT_QUAL_APIC_ACCESS_OFFSET_MASK UINT64_C(0x0000000000000fff)
3446#define VMX_BF_EXIT_QUAL_APIC_ACCESS_TYPE_SHIFT 12
3447#define VMX_BF_EXIT_QUAL_APIC_ACCESS_TYPE_MASK UINT64_C(0x000000000000f000)
3448#define VMX_BF_EXIT_QUAL_APIC_ACCESS_RSVD_16_63_SHIFT 16
3449#define VMX_BF_EXIT_QUAL_APIC_ACCESS_RSVD_16_63_MASK UINT64_C(0xffffffffffff0000)
3450RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_EXIT_QUAL_APIC_ACCESS_, UINT64_C(0), UINT64_MAX,
3451 (OFFSET, TYPE, RSVD_16_63));
3452/** @} */
3453
3454
3455/** @name Exit qualification for linear address APIC-access types.
3456 * @{
3457 */
3458/** Linear access for a data read during instruction execution. */
3459#define VMX_APIC_ACCESS_TYPE_LINEAR_READ 0
3460/** Linear access for a data write during instruction execution. */
3461#define VMX_APIC_ACCESS_TYPE_LINEAR_WRITE 1
3462/** Linear access for an instruction fetch. */
3463#define VMX_APIC_ACCESS_TYPE_LINEAR_INSTR_FETCH 2
3464/** Linear read/write access during event delivery. */
3465#define VMX_APIC_ACCESS_TYPE_LINEAR_EVENT_DELIVERY 3
3466/** Physical read/write access during event delivery. */
3467#define VMX_APIC_ACCESS_TYPE_PHYSICAL_EVENT_DELIVERY 10
3468/** Physical access for an instruction fetch or during instruction execution. */
3469#define VMX_APIC_ACCESS_TYPE_PHYSICAL_INSTR 15
3470
3471/**
3472 * APIC-access type.
3473 * In accordance with the VT-x spec.
3474 */
3475typedef enum
3476{
3477 VMXAPICACCESS_LINEAR_READ = VMX_APIC_ACCESS_TYPE_LINEAR_READ,
3478 VMXAPICACCESS_LINEAR_WRITE = VMX_APIC_ACCESS_TYPE_LINEAR_WRITE,
3479 VMXAPICACCESS_LINEAR_INSTR_FETCH = VMX_APIC_ACCESS_TYPE_LINEAR_INSTR_FETCH,
3480 VMXAPICACCESS_LINEAR_EVENT_DELIVERY = VMX_APIC_ACCESS_TYPE_LINEAR_EVENT_DELIVERY,
3481 VMXAPICACCESS_PHYSICAL_EVENT_DELIVERY = VMX_APIC_ACCESS_TYPE_PHYSICAL_EVENT_DELIVERY,
3482 VMXAPICACCESS_PHYSICAL_INSTR = VMX_APIC_ACCESS_TYPE_PHYSICAL_INSTR
3483} VMXAPICACCESS;
3484AssertCompileSize(VMXAPICACCESS, 4);
3485/** @} */
3486
3487
3488/** @name VMX_BF_XXTR_INSINFO_XXX - VMX_EXIT_XDTR_ACCESS instruction information.
3489 * Found in VMX_VMCS32_RO_EXIT_INSTR_INFO.
3490 * @{
3491 */
3492/** Address calculation scaling field (powers of two). */
3493#define VMX_BF_XDTR_INSINFO_SCALE_SHIFT 0
3494#define VMX_BF_XDTR_INSINFO_SCALE_MASK UINT32_C(0x00000003)
3495/** Bits 2 thru 6 are undefined. */
3496#define VMX_BF_XDTR_INSINFO_UNDEF_2_6_SHIFT 2
3497#define VMX_BF_XDTR_INSINFO_UNDEF_2_6_MASK UINT32_C(0x0000007c)
3498/** Address size, only 0(=16), 1(=32) and 2(=64) are defined.
3499 * @remarks anyone's guess why this is a 3 bit field... */
3500#define VMX_BF_XDTR_INSINFO_ADDR_SIZE_SHIFT 7
3501#define VMX_BF_XDTR_INSINFO_ADDR_SIZE_MASK UINT32_C(0x00000380)
3502/** Bit 10 is defined as zero. */
3503#define VMX_BF_XDTR_INSINFO_ZERO_10_SHIFT 10
3504#define VMX_BF_XDTR_INSINFO_ZERO_10_MASK UINT32_C(0x00000400)
3505/** Operand size, either (1=)32-bit or (0=)16-bit, but get this, it's undefined
3506 * for exits from 64-bit code as the operand size there is fixed. */
3507#define VMX_BF_XDTR_INSINFO_OP_SIZE_SHIFT 11
3508#define VMX_BF_XDTR_INSINFO_OP_SIZE_MASK UINT32_C(0x00000800)
3509/** Bits 12 thru 14 are undefined. */
3510#define VMX_BF_XDTR_INSINFO_UNDEF_12_14_SHIFT 12
3511#define VMX_BF_XDTR_INSINFO_UNDEF_12_14_MASK UINT32_C(0x00007000)
3512/** Applicable segment register (X86_SREG_XXX values). */
3513#define VMX_BF_XDTR_INSINFO_SREG_SHIFT 15
3514#define VMX_BF_XDTR_INSINFO_SREG_MASK UINT32_C(0x00038000)
3515/** Index register (X86_GREG_XXX values). Undefined if HAS_INDEX_REG is clear. */
3516#define VMX_BF_XDTR_INSINFO_INDEX_REG_SHIFT 18
3517#define VMX_BF_XDTR_INSINFO_INDEX_REG_MASK UINT32_C(0x003c0000)
3518/** Is VMX_BF_XDTR_INSINFO_INDEX_REG_XXX valid (=1) or not (=0). */
3519#define VMX_BF_XDTR_INSINFO_HAS_INDEX_REG_SHIFT 22
3520#define VMX_BF_XDTR_INSINFO_HAS_INDEX_REG_MASK UINT32_C(0x00400000)
3521/** Base register (X86_GREG_XXX values). Undefined if HAS_BASE_REG is clear. */
3522#define VMX_BF_XDTR_INSINFO_BASE_REG_SHIFT 23
3523#define VMX_BF_XDTR_INSINFO_BASE_REG_MASK UINT32_C(0x07800000)
3524/** Is VMX_XDTR_INSINFO_BASE_REG_XXX valid (=1) or not (=0). */
3525#define VMX_BF_XDTR_INSINFO_HAS_BASE_REG_SHIFT 27
3526#define VMX_BF_XDTR_INSINFO_HAS_BASE_REG_MASK UINT32_C(0x08000000)
3527/** The instruction identity (VMX_XDTR_INSINFO_II_XXX values). */
3528#define VMX_BF_XDTR_INSINFO_INSTR_ID_SHIFT 28
3529#define VMX_BF_XDTR_INSINFO_INSTR_ID_MASK UINT32_C(0x30000000)
3530#define VMX_XDTR_INSINFO_II_SGDT 0 /**< Instruction ID: SGDT */
3531#define VMX_XDTR_INSINFO_II_SIDT 1 /**< Instruction ID: SIDT */
3532#define VMX_XDTR_INSINFO_II_LGDT 2 /**< Instruction ID: LGDT */
3533#define VMX_XDTR_INSINFO_II_LIDT 3 /**< Instruction ID: LIDT */
3534/** Bits 30 & 31 are undefined. */
3535#define VMX_BF_XDTR_INSINFO_UNDEF_30_31_SHIFT 30
3536#define VMX_BF_XDTR_INSINFO_UNDEF_30_31_MASK UINT32_C(0xc0000000)
3537RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_XDTR_INSINFO_, UINT32_C(0), UINT32_MAX,
3538 (SCALE, UNDEF_2_6, ADDR_SIZE, ZERO_10, OP_SIZE, UNDEF_12_14, SREG, INDEX_REG, HAS_INDEX_REG,
3539 BASE_REG, HAS_BASE_REG, INSTR_ID, UNDEF_30_31));
3540/** @} */
3541
3542
3543/** @name VMX_BF_YYTR_INSINFO_XXX - VMX_EXIT_TR_ACCESS instruction information.
3544 * Found in VMX_VMCS32_RO_EXIT_INSTR_INFO.
3545 * This is similar to VMX_BF_XDTR_INSINFO_XXX.
3546 * @{
3547 */
3548/** Address calculation scaling field (powers of two). */
3549#define VMX_BF_YYTR_INSINFO_SCALE_SHIFT 0
3550#define VMX_BF_YYTR_INSINFO_SCALE_MASK UINT32_C(0x00000003)
3551/** Bit 2 is undefined. */
3552#define VMX_BF_YYTR_INSINFO_UNDEF_2_SHIFT 2
3553#define VMX_BF_YYTR_INSINFO_UNDEF_2_MASK UINT32_C(0x00000004)
3554/** Register operand 1. Undefined if VMX_YYTR_INSINFO_HAS_REG1 is clear. */
3555#define VMX_BF_YYTR_INSINFO_REG1_SHIFT 3
3556#define VMX_BF_YYTR_INSINFO_REG1_MASK UINT32_C(0x00000078)
3557/** Address size, only 0(=16), 1(=32) and 2(=64) are defined.
3558 * @remarks anyone's guess why this is a 3 bit field... */
3559#define VMX_BF_YYTR_INSINFO_ADDR_SIZE_SHIFT 7
3560#define VMX_BF_YYTR_INSINFO_ADDR_SIZE_MASK UINT32_C(0x00000380)
3561/** Is VMX_YYTR_INSINFO_REG1_XXX valid (=1) or not (=0). */
3562#define VMX_BF_YYTR_INSINFO_HAS_REG1_SHIFT 10
3563#define VMX_BF_YYTR_INSINFO_HAS_REG1_MASK UINT32_C(0x00000400)
3564/** Bits 11 thru 14 are undefined. */
3565#define VMX_BF_YYTR_INSINFO_UNDEF_11_14_SHIFT 11
3566#define VMX_BF_YYTR_INSINFO_UNDEF_11_14_MASK UINT32_C(0x00007800)
3567/** Applicable segment register (X86_SREG_XXX values). */
3568#define VMX_BF_YYTR_INSINFO_SREG_SHIFT 15
3569#define VMX_BF_YYTR_INSINFO_SREG_MASK UINT32_C(0x00038000)
3570/** Index register (X86_GREG_XXX values). Undefined if HAS_INDEX_REG is clear. */
3571#define VMX_BF_YYTR_INSINFO_INDEX_REG_SHIFT 18
3572#define VMX_BF_YYTR_INSINFO_INDEX_REG_MASK UINT32_C(0x003c0000)
3573/** Is VMX_YYTR_INSINFO_INDEX_REG_XXX valid (=1) or not (=0). */
3574#define VMX_BF_YYTR_INSINFO_HAS_INDEX_REG_SHIFT 22
3575#define VMX_BF_YYTR_INSINFO_HAS_INDEX_REG_MASK UINT32_C(0x00400000)
3576/** Base register (X86_GREG_XXX values). Undefined if HAS_BASE_REG is clear. */
3577#define VMX_BF_YYTR_INSINFO_BASE_REG_SHIFT 23
3578#define VMX_BF_YYTR_INSINFO_BASE_REG_MASK UINT32_C(0x07800000)
3579/** Is VMX_YYTR_INSINFO_BASE_REG_XXX valid (=1) or not (=0). */
3580#define VMX_BF_YYTR_INSINFO_HAS_BASE_REG_SHIFT 27
3581#define VMX_BF_YYTR_INSINFO_HAS_BASE_REG_MASK UINT32_C(0x08000000)
3582/** The instruction identity (VMX_YYTR_INSINFO_II_XXX values) */
3583#define VMX_BF_YYTR_INSINFO_INSTR_ID_SHIFT 28
3584#define VMX_BF_YYTR_INSINFO_INSTR_ID_MASK UINT32_C(0x30000000)
3585#define VMX_YYTR_INSINFO_II_SLDT 0 /**< Instruction ID: SLDT */
3586#define VMX_YYTR_INSINFO_II_STR 1 /**< Instruction ID: STR */
3587#define VMX_YYTR_INSINFO_II_LLDT 2 /**< Instruction ID: LLDT */
3588#define VMX_YYTR_INSINFO_II_LTR 3 /**< Instruction ID: LTR */
3589/** Bits 30 & 31 are undefined. */
3590#define VMX_BF_YYTR_INSINFO_UNDEF_30_31_SHIFT 30
3591#define VMX_BF_YYTR_INSINFO_UNDEF_30_31_MASK UINT32_C(0xc0000000)
3592RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_YYTR_INSINFO_, UINT32_C(0), UINT32_MAX,
3593 (SCALE, UNDEF_2, REG1, ADDR_SIZE, HAS_REG1, UNDEF_11_14, SREG, INDEX_REG, HAS_INDEX_REG,
3594 BASE_REG, HAS_BASE_REG, INSTR_ID, UNDEF_30_31));
3595/** @} */
3596
3597
3598/** @name Format of Pending-Debug-Exceptions.
3599 * Bits 4-11, 13, 15 and 17-63 are reserved.
3600 * Similar to DR6 except bit 12 (breakpoint enabled) and bit 16 (RTM) are both
3601 * possibly valid here but not in DR6.
3602 * @{
3603 */
3604/** Hardware breakpoint 0 was met. */
3605#define VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_BP0 RT_BIT_64(0)
3606/** Hardware breakpoint 1 was met. */
3607#define VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_BP1 RT_BIT_64(1)
3608/** Hardware breakpoint 2 was met. */
3609#define VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_BP2 RT_BIT_64(2)
3610/** Hardware breakpoint 3 was met. */
3611#define VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_BP3 RT_BIT_64(3)
3612/** At least one data or IO breakpoint was hit. */
3613#define VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_EN_BP RT_BIT_64(12)
3614/** A debug exception would have been triggered by single-step execution mode. */
3615#define VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_BS RT_BIT_64(14)
3616/** A debug exception occurred inside an RTM region. */
3617#define VMX_VMCS_GUEST_PENDING_DEBUG_RTM RT_BIT_64(16)
3618/** Mask of valid bits. */
3619#define VMX_VMCS_GUEST_PENDING_DEBUG_VALID_MASK ( VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_BP0 \
3620 | VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_BP1 \
3621 | VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_BP2 \
3622 | VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_BP3 \
3623 | VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_EN_BP \
3624 | VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_BS \
3625 | VMX_VMCS_GUEST_PENDING_DEBUG_RTM)
3626#define VMX_VMCS_GUEST_PENDING_DEBUG_RTM_MASK ( VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_EN_BP \
3627 | VMX_VMCS_GUEST_PENDING_DEBUG_XCPT_BS \
3628 | VMX_VMCS_GUEST_PENDING_DEBUG_RTM)
3629/** Bit fields for Pending debug exceptions. */
3630#define VMX_BF_VMCS_PENDING_DBG_XCPT_BP0_SHIFT 0
3631#define VMX_BF_VMCS_PENDING_DBG_XCPT_BP0_MASK UINT64_C(0x0000000000000001)
3632#define VMX_BF_VMCS_PENDING_DBG_XCPT_BP1_SHIFT 1
3633#define VMX_BF_VMCS_PENDING_DBG_XCPT_BP1_MASK UINT64_C(0x0000000000000002)
3634#define VMX_BF_VMCS_PENDING_DBG_XCPT_BP2_SHIFT 2
3635#define VMX_BF_VMCS_PENDING_DBG_XCPT_BP2_MASK UINT64_C(0x0000000000000004)
3636#define VMX_BF_VMCS_PENDING_DBG_XCPT_BP3_SHIFT 3
3637#define VMX_BF_VMCS_PENDING_DBG_XCPT_BP3_MASK UINT64_C(0x0000000000000008)
3638#define VMX_BF_VMCS_PENDING_DBG_XCPT_RSVD_4_11_SHIFT 4
3639#define VMX_BF_VMCS_PENDING_DBG_XCPT_RSVD_4_11_MASK UINT64_C(0x0000000000000ff0)
3640#define VMX_BF_VMCS_PENDING_DBG_XCPT_EN_BP_SHIFT 12
3641#define VMX_BF_VMCS_PENDING_DBG_XCPT_EN_BP_MASK UINT64_C(0x0000000000001000)
3642#define VMX_BF_VMCS_PENDING_DBG_XCPT_RSVD_13_SHIFT 13
3643#define VMX_BF_VMCS_PENDING_DBG_XCPT_RSVD_13_MASK UINT64_C(0x0000000000002000)
3644#define VMX_BF_VMCS_PENDING_DBG_XCPT_BS_SHIFT 14
3645#define VMX_BF_VMCS_PENDING_DBG_XCPT_BS_MASK UINT64_C(0x0000000000004000)
3646#define VMX_BF_VMCS_PENDING_DBG_XCPT_RSVD_15_SHIFT 15
3647#define VMX_BF_VMCS_PENDING_DBG_XCPT_RSVD_15_MASK UINT64_C(0x0000000000008000)
3648#define VMX_BF_VMCS_PENDING_DBG_XCPT_RTM_SHIFT 16
3649#define VMX_BF_VMCS_PENDING_DBG_XCPT_RTM_MASK UINT64_C(0x0000000000010000)
3650#define VMX_BF_VMCS_PENDING_DBG_XCPT_RSVD_17_63_SHIFT 17
3651#define VMX_BF_VMCS_PENDING_DBG_XCPT_RSVD_17_63_MASK UINT64_C(0xfffffffffffe0000)
3652RT_BF_ASSERT_COMPILE_CHECKS(VMX_BF_VMCS_PENDING_DBG_XCPT_, UINT64_C(0), UINT64_MAX,
3653 (BP0, BP1, BP2, BP3, RSVD_4_11, EN_BP, RSVD_13, BS, RSVD_15, RTM, RSVD_17_63));
3654/** @} */
3655
3656
3657/** @defgroup grp_hm_vmx_virt VMX virtualization.
3658 * @{
3659 */
3660
3661/** @name Virtual VMX MSR - Miscellaneous data.
3662 * @{ */
3663/** Number of CR3-target values supported. */
3664#define VMX_V_CR3_TARGET_COUNT 4
3665/** Activity states supported. */
3666#define VMX_V_GUEST_ACTIVITY_STATE_MASK (VMX_VMCS_GUEST_ACTIVITY_HLT | VMX_VMCS_GUEST_ACTIVITY_SHUTDOWN)
3667/** VMX preemption-timer shift (Core i7-2600 taken as reference). */
3668#define VMX_V_PREEMPT_TIMER_SHIFT 5
3669/** Maximum number of MSRs in the auto-load/store MSR areas, (n+1) * 512. */
3670#define VMX_V_AUTOMSR_COUNT_MAX 0
3671/** SMM MSEG revision ID. */
3672#define VMX_V_MSEG_REV_ID 0
3673/** @} */
3674
3675/** @name VMX_V_VMCS_STATE_XXX - Virtual VMCS launch state.
3676 * @{ */
3677/** VMCS launch state clear. */
3678#define VMX_V_VMCS_LAUNCH_STATE_CLEAR RT_BIT(0)
3679/** VMCS launch state active. */
3680#define VMX_V_VMCS_LAUNCH_STATE_ACTIVE RT_BIT(1)
3681/** VMCS launch state current. */
3682#define VMX_V_VMCS_LAUNCH_STATE_CURRENT RT_BIT(2)
3683/** VMCS launch state launched. */
3684#define VMX_V_VMCS_LAUNCH_STATE_LAUNCHED RT_BIT(3)
3685/** The mask of valid VMCS launch states. */
3686#define VMX_V_VMCS_LAUNCH_STATE_MASK ( VMX_V_VMCS_LAUNCH_STATE_CLEAR \
3687 | VMX_V_VMCS_LAUNCH_STATE_ACTIVE \
3688 | VMX_V_VMCS_LAUNCH_STATE_CURRENT \
3689 | VMX_V_VMCS_LAUNCH_STATE_LAUNCHED)
3690/** @} */
3691
3692/** CR0 bits set here must always be set when in VMX operation. */
3693#define VMX_V_CR0_FIXED0 (X86_CR0_PE | X86_CR0_NE | X86_CR0_PG)
3694/** CR0 bits set here must always be set when in VMX non-root operation with
3695 * unrestricted-guest control enabled. */
3696#define VMX_V_CR0_FIXED0_UX (X86_CR0_NE)
3697/** CR0 bits cleared here must always be cleared when in VMX operation. */
3698#define VMX_V_CR0_FIXED1 UINT32_C(0xffffffff)
3699/** CR4 bits set here must always be set when in VMX operation. */
3700#define VMX_V_CR4_FIXED0 (X86_CR4_VMXE)
3701
3702/** Virtual VMCS revision ID. Bump this arbitarily chosen identifier if incompatible
3703 * changes to the layout of VMXVVMCS is done. Bit 31 MBZ. */
3704#define VMX_V_VMCS_REVISION_ID UINT32_C(0x40000001)
3705AssertCompile(!(VMX_V_VMCS_REVISION_ID & RT_BIT(31)));
3706
3707/** The size of the virtual VMCS region (we use the maximum allowed size to avoid
3708 * complications when teleporation may be implemented). */
3709#define VMX_V_VMCS_SIZE X86_PAGE_4K_SIZE
3710/** The size of the virtual VMCS region (in pages). */
3711#define VMX_V_VMCS_PAGES 1
3712
3713/** The size of the virtual shadow VMCS region. */
3714#define VMX_V_SHADOW_VMCS_SIZE VMX_V_VMCS_SIZE
3715/** The size of the virtual shadow VMCS region (in pages). */
3716#define VMX_V_SHADOW_VMCS_PAGES VMX_V_VMCS_PAGES
3717
3718/** The size of the Virtual-APIC page (in bytes). */
3719#define VMX_V_VIRT_APIC_SIZE X86_PAGE_4K_SIZE
3720/** The size of the Virtual-APIC page (in pages). */
3721#define VMX_V_VIRT_APIC_PAGES 1
3722
3723/** The size of the VMREAD/VMWRITE bitmap (in bytes). */
3724#define VMX_V_VMREAD_VMWRITE_BITMAP_SIZE X86_PAGE_4K_SIZE
3725/** The size of the VMREAD/VMWRITE-bitmap (in pages). */
3726#define VMX_V_VMREAD_VMWRITE_BITMAP_PAGES 1
3727
3728/** The size of the MSR bitmap (in bytes). */
3729#define VMX_V_MSR_BITMAP_SIZE X86_PAGE_4K_SIZE
3730/** The size of the MSR bitmap (in pages). */
3731#define VMX_V_MSR_BITMAP_PAGES 1
3732
3733/** The size of I/O bitmap A (in bytes). */
3734#define VMX_V_IO_BITMAP_A_SIZE X86_PAGE_4K_SIZE
3735/** The size of I/O bitmap A (in pages). */
3736#define VMX_V_IO_BITMAP_A_PAGES 1
3737
3738/** The size of I/O bitmap B (in bytes). */
3739#define VMX_V_IO_BITMAP_B_SIZE X86_PAGE_4K_SIZE
3740/** The size of I/O bitmap B (in pages). */
3741#define VMX_V_IO_BITMAP_B_PAGES 1
3742
3743/** The size of the auto-load/store MSR area (in bytes). */
3744#define VMX_V_AUTOMSR_AREA_SIZE ((512 * (VMX_V_AUTOMSR_COUNT_MAX + 1)) * sizeof(VMXAUTOMSR))
3745/* Assert that the size is page aligned or adjust the VMX_V_AUTOMSR_AREA_PAGES macro below. */
3746AssertCompile(RT_ALIGN_Z(VMX_V_AUTOMSR_AREA_SIZE, X86_PAGE_4K_SIZE) == VMX_V_AUTOMSR_AREA_SIZE);
3747/** The size of the auto-load/store MSR area (in pages). */
3748#define VMX_V_AUTOMSR_AREA_PAGES ((VMX_V_AUTOMSR_AREA_SIZE) >> X86_PAGE_4K_SHIFT)
3749
3750/** The highest index value used for supported virtual VMCS field encoding. */
3751#define VMX_V_VMCS_MAX_INDEX RT_BF_GET(VMX_VMCS64_CTRL_ENCLV_EXITING_BITMAP_HIGH, VMX_BF_VMCSFIELD_INDEX)
3752
3753/**
3754 * Virtual VM-exit information.
3755 *
3756 * This is a convenience structure that bundles some VM-exit information related
3757 * fields together.
3758 */
3759typedef struct
3760{
3761 /** The VM-exit reason. */
3762 uint32_t uReason;
3763 /** The VM-exit instruction length. */
3764 uint32_t cbInstr;
3765 /** The VM-exit instruction information. */
3766 VMXEXITINSTRINFO InstrInfo;
3767 /** The VM-exit instruction ID. */
3768 VMXINSTRID uInstrId;
3769
3770 /** The Exit qualification field. */
3771 uint64_t u64Qual;
3772 /** The Guest-linear address field. */
3773 uint64_t u64GuestLinearAddr;
3774 /** The Guest-physical address field. */
3775 uint64_t u64GuestPhysAddr;
3776 /** The guest pending-debug exceptions. */
3777 uint64_t u64GuestPendingDbgXcpts;
3778 /** The effective guest-linear address if @a InstrInfo indicates a memory-based
3779 * instruction VM-exit. */
3780 RTGCPTR GCPtrEffAddr;
3781} VMXVEXITINFO;
3782/** Pointer to the VMXVEXITINFO struct. */
3783typedef VMXVEXITINFO *PVMXVEXITINFO;
3784/** Pointer to a const VMXVEXITINFO struct. */
3785typedef const VMXVEXITINFO *PCVMXVEXITINFO;
3786AssertCompileMemberAlignment(VMXVEXITINFO, u64Qual, 8);
3787
3788/**
3789 * Virtual VM-exit information for events.
3790 *
3791 * This is a convenience structure that bundles some event-based VM-exit information
3792 * related fields together that are not included in VMXVEXITINFO.
3793 *
3794 * This is kept as a separate structure and not included in VMXVEXITINFO, to make it
3795 * easier to distinguish that IEM VM-exit handlers will set one or more of the
3796 * following fields in the virtual VMCS. Including it in the VMXVEXITINFO will not
3797 * make it ovbious which fields may get set (or cleared).
3798 */
3799typedef struct
3800{
3801 /** VM-exit interruption information. */
3802 uint32_t uExitIntInfo;
3803 /** VM-exit interruption error code. */
3804 uint32_t uExitIntErrCode;
3805 /** IDT-vectoring information. */
3806 uint32_t uIdtVectoringInfo;
3807 /** IDT-vectoring error code. */
3808 uint32_t uIdtVectoringErrCode;
3809} VMXVEXITEVENTINFO;
3810/** Pointer to the VMXVEXITINFO2 struct. */
3811typedef VMXVEXITEVENTINFO *PVMXVEXITEVENTINFO;
3812/** Pointer to a const VMXVEXITINFO2 struct. */
3813typedef const VMXVEXITEVENTINFO *PCVMXVEXITEVENTINFO;
3814
3815/**
3816 * Virtual VMCS.
3817 *
3818 * This is our custom format. Relevant fields from this VMCS will be merged into the
3819 * actual/shadow VMCS when we execute nested-guest code using hardware-assisted
3820 * VMX.
3821 *
3822 * The first 8 bytes must be in accordance with the Intel VT-x spec.
3823 * See Intel spec. 24.2 "Format of the VMCS Region".
3824 *
3825 * The offset and size of the VMCS state field (@a fVmcsState) is also fixed (not by
3826 * the Intel spec. but for our own requirements) as we use it to offset into guest
3827 * memory.
3828 *
3829 * Although the guest is supposed to access the VMCS only through the execution of
3830 * VMX instructions (VMREAD, VMWRITE etc.), since the VMCS may reside in guest
3831 * memory (e.g, active but not current VMCS), for saved-states compatibility, and
3832 * for teleportation purposes, any newly added fields should be added to the
3833 * appropriate reserved sections or at the end of the structure.
3834 *
3835 * We always treat natural-width fields as 64-bit in our implementation since
3836 * it's easier, allows for teleporation in the future and does not affect guest
3837 * software.
3838 *
3839 * @note Any fields that are added or modified here, make sure to update the
3840 * corresponding fields in IEM (g_aoffVmcsMap), the corresponding saved
3841 * state structure in CPUM (g_aVmxHwvirtVmcs) and bump the SSM version.
3842 * Also consider updating CPUMIsGuestVmxVmcsFieldValid and cpumR3InfoVmxVmcs.
3843 */
3844#pragma pack(1)
3845typedef struct
3846{
3847 /** @name Header.
3848 * @{
3849 */
3850 VMXVMCSREVID u32VmcsRevId; /**< 0x000 - VMX VMCS revision identifier. */
3851 VMXABORT enmVmxAbort; /**< 0x004 - VMX-abort indicator. */
3852 uint8_t fVmcsState; /**< 0x008 - VMCS launch state, see VMX_V_VMCS_LAUNCH_STATE_XXX. */
3853 uint8_t au8Padding0[3]; /**< 0x009 - Reserved for future. */
3854 uint32_t au32Reserved0[12]; /**< 0x00c - Reserved for future. */
3855 /** @} */
3856
3857 /** @name Read-only fields.
3858 * @{ */
3859 /** 16-bit fields. */
3860 uint16_t u16Reserved0[14]; /**< 0x03c - Reserved for future. */
3861
3862 /** 32-bit fields. */
3863 uint32_t u32RoVmInstrError; /**< 0x058 - VM-instruction error. */
3864 uint32_t u32RoExitReason; /**< 0x05c - VM-exit reason. */
3865 uint32_t u32RoExitIntInfo; /**< 0x060 - VM-exit interruption information. */
3866 uint32_t u32RoExitIntErrCode; /**< 0x064 - VM-exit interruption error code. */
3867 uint32_t u32RoIdtVectoringInfo; /**< 0x068 - IDT-vectoring information. */
3868 uint32_t u32RoIdtVectoringErrCode; /**< 0x06c - IDT-vectoring error code. */
3869 uint32_t u32RoExitInstrLen; /**< 0x070 - VM-exit instruction length. */
3870 uint32_t u32RoExitInstrInfo; /**< 0x074 - VM-exit instruction information. */
3871 uint32_t au32RoReserved2[16]; /**< 0x078 - Reserved for future. */
3872
3873 /** 64-bit fields. */
3874 RTUINT64U u64RoGuestPhysAddr; /**< 0x0b8 - Guest-physical address. */
3875 RTUINT64U au64Reserved1[8]; /**< 0x0c0 - Reserved for future. */
3876
3877 /** Natural-width fields. */
3878 RTUINT64U u64RoExitQual; /**< 0x100 - Exit qualification. */
3879 RTUINT64U u64RoIoRcx; /**< 0x108 - I/O RCX. */
3880 RTUINT64U u64RoIoRsi; /**< 0x110 - I/O RSI. */
3881 RTUINT64U u64RoIoRdi; /**< 0x118 - I/O RDI. */
3882 RTUINT64U u64RoIoRip; /**< 0x120 - I/O RIP. */
3883 RTUINT64U u64RoGuestLinearAddr; /**< 0x128 - Guest-linear address. */
3884 RTUINT64U au64Reserved5[16]; /**< 0x130 - Reserved for future. */
3885 /** @} */
3886
3887 /** @name Control fields.
3888 * @{ */
3889 /** 16-bit fields. */
3890 uint16_t u16Vpid; /**< 0x1b0 - Virtual processor ID. */
3891 uint16_t u16PostIntNotifyVector; /**< 0x1b2 - Posted interrupt notify vector. */
3892 uint16_t u16EptpIndex; /**< 0x1b4 - EPTP index. */
3893 uint16_t au16Reserved0[13]; /**< 0x1b6 - Reserved for future. */
3894
3895 /** 32-bit fields. */
3896 uint32_t u32PinCtls; /**< 0x1d0 - Pin-based VM-execution controls. */
3897 uint32_t u32ProcCtls; /**< 0x1d4 - Processor-based VM-execution controls. */
3898 uint32_t u32XcptBitmap; /**< 0x1d8 - Exception bitmap. */
3899 uint32_t u32XcptPFMask; /**< 0x1dc - Page-fault exception error mask. */
3900 uint32_t u32XcptPFMatch; /**< 0x1e0 - Page-fault exception error match. */
3901 uint32_t u32Cr3TargetCount; /**< 0x1e4 - CR3-target count. */
3902 uint32_t u32ExitCtls; /**< 0x1e8 - VM-exit controls. */
3903 uint32_t u32ExitMsrStoreCount; /**< 0x1ec - VM-exit MSR store count. */
3904 uint32_t u32ExitMsrLoadCount; /**< 0x1f0 - VM-exit MSR load count. */
3905 uint32_t u32EntryCtls; /**< 0x1f4 - VM-entry controls. */
3906 uint32_t u32EntryMsrLoadCount; /**< 0x1f8 - VM-entry MSR load count. */
3907 uint32_t u32EntryIntInfo; /**< 0x1fc - VM-entry interruption information. */
3908 uint32_t u32EntryXcptErrCode; /**< 0x200 - VM-entry exception error code. */
3909 uint32_t u32EntryInstrLen; /**< 0x204 - VM-entry instruction length. */
3910 uint32_t u32TprThreshold; /**< 0x208 - TPR-threshold. */
3911 uint32_t u32ProcCtls2; /**< 0x20c - Secondary-processor based VM-execution controls. */
3912 uint32_t u32PleGap; /**< 0x210 - Pause-loop exiting Gap. */
3913 uint32_t u32PleWindow; /**< 0x214 - Pause-loop exiting Window. */
3914 uint32_t au32Reserved1[16]; /**< 0x218 - Reserved for future. */
3915
3916 /** 64-bit fields. */
3917 RTUINT64U u64AddrIoBitmapA; /**< 0x258 - I/O bitmap A address. */
3918 RTUINT64U u64AddrIoBitmapB; /**< 0x260 - I/O bitmap B address. */
3919 RTUINT64U u64AddrMsrBitmap; /**< 0x268 - MSR bitmap address. */
3920 RTUINT64U u64AddrExitMsrStore; /**< 0x270 - VM-exit MSR-store area address. */
3921 RTUINT64U u64AddrExitMsrLoad; /**< 0x278 - VM-exit MSR-load area address. */
3922 RTUINT64U u64AddrEntryMsrLoad; /**< 0x280 - VM-entry MSR-load area address. */
3923 RTUINT64U u64ExecVmcsPtr; /**< 0x288 - Executive-VMCS pointer. */
3924 RTUINT64U u64AddrPml; /**< 0x290 - Page-modification log address (PML). */
3925 RTUINT64U u64TscOffset; /**< 0x298 - TSC offset. */
3926 RTUINT64U u64AddrVirtApic; /**< 0x2a0 - Virtual-APIC address. */
3927 RTUINT64U u64AddrApicAccess; /**< 0x2a8 - APIC-access address. */
3928 RTUINT64U u64AddrPostedIntDesc; /**< 0x2b0 - Posted-interrupt descriptor address. */
3929 RTUINT64U u64VmFuncCtls; /**< 0x2b8 - VM-functions control. */
3930 RTUINT64U u64EptPtr; /**< 0x2c0 - EPT pointer. */
3931 RTUINT64U u64EoiExitBitmap0; /**< 0x2c8 - EOI-exit bitmap 0. */
3932 RTUINT64U u64EoiExitBitmap1; /**< 0x2d0 - EOI-exit bitmap 1. */
3933 RTUINT64U u64EoiExitBitmap2; /**< 0x2d8 - EOI-exit bitmap 2. */
3934 RTUINT64U u64EoiExitBitmap3; /**< 0x2e0 - EOI-exit bitmap 3. */
3935 RTUINT64U u64AddrEptpList; /**< 0x2e8 - EPTP-list address. */
3936 RTUINT64U u64AddrVmreadBitmap; /**< 0x2f0 - VMREAD-bitmap address. */
3937 RTUINT64U u64AddrVmwriteBitmap; /**< 0x2f8 - VMWRITE-bitmap address. */
3938 RTUINT64U u64AddrXcptVeInfo; /**< 0x300 - Virtualization-exception information address. */
3939 RTUINT64U u64XssExitBitmap; /**< 0x308 - XSS-exiting bitmap. */
3940 RTUINT64U u64EnclsExitBitmap; /**< 0x310 - ENCLS-exiting bitmap address. */
3941 RTUINT64U u64SppTablePtr; /**< 0x318 - Sub-page-permission-table pointer (SPPTP). */
3942 RTUINT64U u64TscMultiplier; /**< 0x320 - TSC multiplier. */
3943 RTUINT64U u64ProcCtls3; /**< 0x328 - Tertiary-Processor based VM-execution controls. */
3944 RTUINT64U u64EnclvExitBitmap; /**< 0x330 - ENCLV-exiting bitmap. */
3945 RTUINT64U au64Reserved0[13]; /**< 0x338 - Reserved for future. */
3946
3947 /** Natural-width fields. */
3948 RTUINT64U u64Cr0Mask; /**< 0x3a0 - CR0 guest/host Mask. */
3949 RTUINT64U u64Cr4Mask; /**< 0x3a8 - CR4 guest/host Mask. */
3950 RTUINT64U u64Cr0ReadShadow; /**< 0x3b0 - CR0 read shadow. */
3951 RTUINT64U u64Cr4ReadShadow; /**< 0x3b8 - CR4 read shadow. */
3952 RTUINT64U u64Cr3Target0; /**< 0x3c0 - CR3-target value 0. */
3953 RTUINT64U u64Cr3Target1; /**< 0x3c8 - CR3-target value 1. */
3954 RTUINT64U u64Cr3Target2; /**< 0x3d0 - CR3-target value 2. */
3955 RTUINT64U u64Cr3Target3; /**< 0x3d8 - CR3-target value 3. */
3956 RTUINT64U au64Reserved4[32]; /**< 0x3e0 - Reserved for future. */
3957 /** @} */
3958
3959 /** @name Host-state fields.
3960 * @{ */
3961 /** 16-bit fields. */
3962 /* Order of [Es..Gs] fields below must match [X86_SREG_ES..X86_SREG_GS]. */
3963 RTSEL HostEs; /**< 0x4e0 - Host ES selector. */
3964 RTSEL HostCs; /**< 0x4e2 - Host CS selector. */
3965 RTSEL HostSs; /**< 0x4e4 - Host SS selector. */
3966 RTSEL HostDs; /**< 0x4e6 - Host DS selector. */
3967 RTSEL HostFs; /**< 0x4e8 - Host FS selector. */
3968 RTSEL HostGs; /**< 0x4ea - Host GS selector. */
3969 RTSEL HostTr; /**< 0x4ec - Host TR selector. */
3970 uint16_t au16Reserved2[13]; /**< 0x4ee - Reserved for future. */
3971
3972 /** 32-bit fields. */
3973 uint32_t u32HostSysenterCs; /**< 0x508 - Host SYSENTER CS. */
3974 uint32_t au32Reserved4[11]; /**< 0x50c - Reserved for future. */
3975
3976 /** 64-bit fields. */
3977 RTUINT64U u64HostPatMsr; /**< 0x538 - Host PAT MSR. */
3978 RTUINT64U u64HostEferMsr; /**< 0x540 - Host EFER MSR. */
3979 RTUINT64U u64HostPerfGlobalCtlMsr; /**< 0x548 - Host global performance-control MSR. */
3980 RTUINT64U u64HostPkrsMsr; /**< 0x550 - Host PKRS MSR. */
3981 RTUINT64U au64Reserved3[15]; /**< 0x558 - Reserved for future. */
3982
3983 /** Natural-width fields. */
3984 RTUINT64U u64HostCr0; /**< 0x5d0 - Host CR0. */
3985 RTUINT64U u64HostCr3; /**< 0x5d8 - Host CR3. */
3986 RTUINT64U u64HostCr4; /**< 0x5e0 - Host CR4. */
3987 RTUINT64U u64HostFsBase; /**< 0x5e8 - Host FS base. */
3988 RTUINT64U u64HostGsBase; /**< 0x5f0 - Host GS base. */
3989 RTUINT64U u64HostTrBase; /**< 0x5f8 - Host TR base. */
3990 RTUINT64U u64HostGdtrBase; /**< 0x600 - Host GDTR base. */
3991 RTUINT64U u64HostIdtrBase; /**< 0x608 - Host IDTR base. */
3992 RTUINT64U u64HostSysenterEsp; /**< 0x610 - Host SYSENTER ESP base. */
3993 RTUINT64U u64HostSysenterEip; /**< 0x618 - Host SYSENTER ESP base. */
3994 RTUINT64U u64HostRsp; /**< 0x620 - Host RSP. */
3995 RTUINT64U u64HostRip; /**< 0x628 - Host RIP. */
3996 RTUINT64U u64HostSCetMsr; /**< 0x630 - Host S_CET MSR. */
3997 RTUINT64U u64HostSsp; /**< 0x638 - Host SSP. */
3998 RTUINT64U u64HostIntrSspTableAddrMsr; /**< 0x640 - Host Interrupt SSP table address MSR. */
3999 RTUINT64U au64Reserved7[29]; /**< 0x648 - Reserved for future. */
4000 /** @} */
4001
4002 /** @name Guest-state fields.
4003 * @{ */
4004 /** 16-bit fields. */
4005 /* Order of [Es..Gs] fields below must match [X86_SREG_ES..X86_SREG_GS]. */
4006 RTSEL GuestEs; /**< 0x730 - Guest ES selector. */
4007 RTSEL GuestCs; /**< 0x732 - Guest ES selector. */
4008 RTSEL GuestSs; /**< 0x734 - Guest ES selector. */
4009 RTSEL GuestDs; /**< 0x736 - Guest ES selector. */
4010 RTSEL GuestFs; /**< 0x738 - Guest ES selector. */
4011 RTSEL GuestGs; /**< 0x73a - Guest ES selector. */
4012 RTSEL GuestLdtr; /**< 0x73c - Guest LDTR selector. */
4013 RTSEL GuestTr; /**< 0x73e - Guest TR selector. */
4014 uint16_t u16GuestIntStatus; /**< 0x740 - Guest interrupt status (virtual-interrupt delivery). */
4015 uint16_t u16PmlIndex; /**< 0x742 - PML index. */
4016 uint16_t au16Reserved1[14]; /**< 0x744 - Reserved for future. */
4017
4018 /** 32-bit fields. */
4019 /* Order of [Es..Gs] fields below must match [X86_SREG_ES..X86_SREG_GS]. */
4020 uint32_t u32GuestEsLimit; /**< 0x760 - Guest ES limit. */
4021 uint32_t u32GuestCsLimit; /**< 0x764 - Guest CS limit. */
4022 uint32_t u32GuestSsLimit; /**< 0x768 - Guest SS limit. */
4023 uint32_t u32GuestDsLimit; /**< 0x76c - Guest DS limit. */
4024 uint32_t u32GuestFsLimit; /**< 0x770 - Guest FS limit. */
4025 uint32_t u32GuestGsLimit; /**< 0x774 - Guest GS limit. */
4026 uint32_t u32GuestLdtrLimit; /**< 0x778 - Guest LDTR limit. */
4027 uint32_t u32GuestTrLimit; /**< 0x77c - Guest TR limit. */
4028 uint32_t u32GuestGdtrLimit; /**< 0x780 - Guest GDTR limit. */
4029 uint32_t u32GuestIdtrLimit; /**< 0x784 - Guest IDTR limit. */
4030 uint32_t u32GuestEsAttr; /**< 0x788 - Guest ES attributes. */
4031 uint32_t u32GuestCsAttr; /**< 0x78c - Guest CS attributes. */
4032 uint32_t u32GuestSsAttr; /**< 0x790 - Guest SS attributes. */
4033 uint32_t u32GuestDsAttr; /**< 0x794 - Guest DS attributes. */
4034 uint32_t u32GuestFsAttr; /**< 0x798 - Guest FS attributes. */
4035 uint32_t u32GuestGsAttr; /**< 0x79c - Guest GS attributes. */
4036 uint32_t u32GuestLdtrAttr; /**< 0x7a0 - Guest LDTR attributes. */
4037 uint32_t u32GuestTrAttr; /**< 0x7a4 - Guest TR attributes. */
4038 uint32_t u32GuestIntrState; /**< 0x7a8 - Guest interruptibility state. */
4039 uint32_t u32GuestActivityState; /**< 0x7ac - Guest activity state. */
4040 uint32_t u32GuestSmBase; /**< 0x7b0 - Guest SMBASE. */
4041 uint32_t u32GuestSysenterCS; /**< 0x7b4 - Guest SYSENTER CS. */
4042 uint32_t u32PreemptTimer; /**< 0x7b8 - Preemption timer value. */
4043 uint32_t au32Reserved3[11]; /**< 0x7bc - Reserved for future. */
4044
4045 /** 64-bit fields. */
4046 RTUINT64U u64VmcsLinkPtr; /**< 0x7e8 - VMCS link pointer. */
4047 RTUINT64U u64GuestDebugCtlMsr; /**< 0x7f0 - Guest debug-control MSR. */
4048 RTUINT64U u64GuestPatMsr; /**< 0x7f8 - Guest PAT MSR. */
4049 RTUINT64U u64GuestEferMsr; /**< 0x800 - Guest EFER MSR. */
4050 RTUINT64U u64GuestPerfGlobalCtlMsr; /**< 0x808 - Guest global performance-control MSR. */
4051 RTUINT64U u64GuestPdpte0; /**< 0x810 - Guest PDPTE 0. */
4052 RTUINT64U u64GuestPdpte1; /**< 0x818 - Guest PDPTE 0. */
4053 RTUINT64U u64GuestPdpte2; /**< 0x820 - Guest PDPTE 1. */
4054 RTUINT64U u64GuestPdpte3; /**< 0x828 - Guest PDPTE 2. */
4055 RTUINT64U u64GuestBndcfgsMsr; /**< 0x830 - Guest Bounds config MPX MSR (Intel Memory Protection Extensions). */
4056 RTUINT64U u64GuestRtitCtlMsr; /**< 0x838 - Guest RTIT control MSR (Intel Real Time Instruction Trace). */
4057 RTUINT64U u64GuestPkrsMsr; /**< 0x840 - Guest PKRS MSR. */
4058 RTUINT64U au64Reserved2[31]; /**< 0x848 - Reserved for future. */
4059
4060 /** Natural-width fields. */
4061 RTUINT64U u64GuestCr0; /**< 0x940 - Guest CR0. */
4062 RTUINT64U u64GuestCr3; /**< 0x948 - Guest CR3. */
4063 RTUINT64U u64GuestCr4; /**< 0x950 - Guest CR4. */
4064 RTUINT64U u64GuestEsBase; /**< 0x958 - Guest ES base. */
4065 RTUINT64U u64GuestCsBase; /**< 0x960 - Guest CS base. */
4066 RTUINT64U u64GuestSsBase; /**< 0x968 - Guest SS base. */
4067 RTUINT64U u64GuestDsBase; /**< 0x970 - Guest DS base. */
4068 RTUINT64U u64GuestFsBase; /**< 0x978 - Guest FS base. */
4069 RTUINT64U u64GuestGsBase; /**< 0x980 - Guest GS base. */
4070 RTUINT64U u64GuestLdtrBase; /**< 0x988 - Guest LDTR base. */
4071 RTUINT64U u64GuestTrBase; /**< 0x990 - Guest TR base. */
4072 RTUINT64U u64GuestGdtrBase; /**< 0x998 - Guest GDTR base. */
4073 RTUINT64U u64GuestIdtrBase; /**< 0x9a0 - Guest IDTR base. */
4074 RTUINT64U u64GuestDr7; /**< 0x9a8 - Guest DR7. */
4075 RTUINT64U u64GuestRsp; /**< 0x9b0 - Guest RSP. */
4076 RTUINT64U u64GuestRip; /**< 0x9b8 - Guest RIP. */
4077 RTUINT64U u64GuestRFlags; /**< 0x9c0 - Guest RFLAGS. */
4078 RTUINT64U u64GuestPendingDbgXcpts; /**< 0x9c8 - Guest pending debug exceptions. */
4079 RTUINT64U u64GuestSysenterEsp; /**< 0x9d0 - Guest SYSENTER ESP. */
4080 RTUINT64U u64GuestSysenterEip; /**< 0x9d8 - Guest SYSENTER EIP. */
4081 RTUINT64U u64GuestSCetMsr; /**< 0x9e0 - Guest S_CET MSR. */
4082 RTUINT64U u64GuestSsp; /**< 0x9e8 - Guest SSP. */
4083 RTUINT64U u64GuestIntrSspTableAddrMsr; /**< 0x9f0 - Guest Interrupt SSP table address MSR. */
4084 RTUINT64U au64Reserved6[29]; /**< 0x9f8 - Reserved for future. */
4085 /** @} */
4086
4087 /** 0xae0 - Padding / reserved for future use. */
4088 uint8_t abPadding[X86_PAGE_4K_SIZE - 0xae0];
4089} VMXVVMCS;
4090#pragma pack()
4091/** Pointer to the VMXVVMCS struct. */
4092typedef VMXVVMCS *PVMXVVMCS;
4093/** Pointer to a const VMXVVMCS struct. */
4094typedef const VMXVVMCS *PCVMXVVMCS;
4095AssertCompileSize(VMXVVMCS, X86_PAGE_4K_SIZE);
4096AssertCompileMemberSize(VMXVVMCS, fVmcsState, sizeof(uint8_t));
4097AssertCompileMemberOffset(VMXVVMCS, enmVmxAbort, 0x004);
4098AssertCompileMemberOffset(VMXVVMCS, fVmcsState, 0x008);
4099AssertCompileMemberOffset(VMXVVMCS, u32RoVmInstrError, 0x058);
4100AssertCompileMemberOffset(VMXVVMCS, u64RoGuestPhysAddr, 0x0b8);
4101AssertCompileMemberOffset(VMXVVMCS, u64RoExitQual, 0x100);
4102AssertCompileMemberOffset(VMXVVMCS, u16Vpid, 0x1b0);
4103AssertCompileMemberOffset(VMXVVMCS, u32PinCtls, 0x1d0);
4104AssertCompileMemberOffset(VMXVVMCS, u64AddrIoBitmapA, 0x258);
4105AssertCompileMemberOffset(VMXVVMCS, u64Cr0Mask, 0x3a0);
4106AssertCompileMemberOffset(VMXVVMCS, HostEs, 0x4e0);
4107AssertCompileMemberOffset(VMXVVMCS, u32HostSysenterCs, 0x508);
4108AssertCompileMemberOffset(VMXVVMCS, u64HostPatMsr, 0x538);
4109AssertCompileMemberOffset(VMXVVMCS, u64HostCr0, 0x5d0);
4110AssertCompileMemberOffset(VMXVVMCS, GuestEs, 0x730);
4111AssertCompileMemberOffset(VMXVVMCS, u32GuestEsLimit, 0x760);
4112AssertCompileMemberOffset(VMXVVMCS, u64VmcsLinkPtr, 0x7e8);
4113AssertCompileMemberOffset(VMXVVMCS, u64GuestCr0, 0x940);
4114
4115/**
4116 * Virtual VMX-instruction and VM-exit diagnostics.
4117 *
4118 * These are not the same as VM instruction errors that are enumerated in the Intel
4119 * spec. These are purely internal, fine-grained definitions used for diagnostic
4120 * purposes and are not reported to guest software under the VM-instruction error
4121 * field in its VMCS.
4122 *
4123 * @note Members of this enum are used as array indices, so no gaps are allowed.
4124 * Please update g_apszVmxVDiagDesc when you add new fields to this enum.
4125 */
4126typedef enum
4127{
4128 /* Internal processing errors. */
4129 kVmxVDiag_None = 0,
4130 kVmxVDiag_Ipe_1,
4131 kVmxVDiag_Ipe_2,
4132 kVmxVDiag_Ipe_3,
4133 kVmxVDiag_Ipe_4,
4134 kVmxVDiag_Ipe_5,
4135 kVmxVDiag_Ipe_6,
4136 kVmxVDiag_Ipe_7,
4137 kVmxVDiag_Ipe_8,
4138 kVmxVDiag_Ipe_9,
4139 kVmxVDiag_Ipe_10,
4140 kVmxVDiag_Ipe_11,
4141 kVmxVDiag_Ipe_12,
4142 kVmxVDiag_Ipe_13,
4143 kVmxVDiag_Ipe_14,
4144 kVmxVDiag_Ipe_15,
4145 kVmxVDiag_Ipe_16,
4146 /* VMXON. */
4147 kVmxVDiag_Vmxon_A20M,
4148 kVmxVDiag_Vmxon_Cpl,
4149 kVmxVDiag_Vmxon_Cr0Fixed0,
4150 kVmxVDiag_Vmxon_Cr0Fixed1,
4151 kVmxVDiag_Vmxon_Cr4Fixed0,
4152 kVmxVDiag_Vmxon_Cr4Fixed1,
4153 kVmxVDiag_Vmxon_Intercept,
4154 kVmxVDiag_Vmxon_LongModeCS,
4155 kVmxVDiag_Vmxon_MsrFeatCtl,
4156 kVmxVDiag_Vmxon_PtrAbnormal,
4157 kVmxVDiag_Vmxon_PtrAlign,
4158 kVmxVDiag_Vmxon_PtrMap,
4159 kVmxVDiag_Vmxon_PtrReadPhys,
4160 kVmxVDiag_Vmxon_PtrWidth,
4161 kVmxVDiag_Vmxon_RealOrV86Mode,
4162 kVmxVDiag_Vmxon_ShadowVmcs,
4163 kVmxVDiag_Vmxon_VmxAlreadyRoot,
4164 kVmxVDiag_Vmxon_Vmxe,
4165 kVmxVDiag_Vmxon_VmcsRevId,
4166 kVmxVDiag_Vmxon_VmxRootCpl,
4167 /* VMXOFF. */
4168 kVmxVDiag_Vmxoff_Cpl,
4169 kVmxVDiag_Vmxoff_Intercept,
4170 kVmxVDiag_Vmxoff_LongModeCS,
4171 kVmxVDiag_Vmxoff_RealOrV86Mode,
4172 kVmxVDiag_Vmxoff_Vmxe,
4173 kVmxVDiag_Vmxoff_VmxRoot,
4174 /* VMPTRLD. */
4175 kVmxVDiag_Vmptrld_Cpl,
4176 kVmxVDiag_Vmptrld_LongModeCS,
4177 kVmxVDiag_Vmptrld_PtrAbnormal,
4178 kVmxVDiag_Vmptrld_PtrAlign,
4179 kVmxVDiag_Vmptrld_PtrMap,
4180 kVmxVDiag_Vmptrld_PtrReadPhys,
4181 kVmxVDiag_Vmptrld_PtrVmxon,
4182 kVmxVDiag_Vmptrld_PtrWidth,
4183 kVmxVDiag_Vmptrld_RealOrV86Mode,
4184 kVmxVDiag_Vmptrld_RevPtrReadPhys,
4185 kVmxVDiag_Vmptrld_ShadowVmcs,
4186 kVmxVDiag_Vmptrld_VmcsRevId,
4187 kVmxVDiag_Vmptrld_VmxRoot,
4188 /* VMPTRST. */
4189 kVmxVDiag_Vmptrst_Cpl,
4190 kVmxVDiag_Vmptrst_LongModeCS,
4191 kVmxVDiag_Vmptrst_PtrMap,
4192 kVmxVDiag_Vmptrst_RealOrV86Mode,
4193 kVmxVDiag_Vmptrst_VmxRoot,
4194 /* VMCLEAR. */
4195 kVmxVDiag_Vmclear_Cpl,
4196 kVmxVDiag_Vmclear_LongModeCS,
4197 kVmxVDiag_Vmclear_PtrAbnormal,
4198 kVmxVDiag_Vmclear_PtrAlign,
4199 kVmxVDiag_Vmclear_PtrMap,
4200 kVmxVDiag_Vmclear_PtrReadPhys,
4201 kVmxVDiag_Vmclear_PtrVmxon,
4202 kVmxVDiag_Vmclear_PtrWidth,
4203 kVmxVDiag_Vmclear_RealOrV86Mode,
4204 kVmxVDiag_Vmclear_VmxRoot,
4205 /* VMWRITE. */
4206 kVmxVDiag_Vmwrite_Cpl,
4207 kVmxVDiag_Vmwrite_FieldInvalid,
4208 kVmxVDiag_Vmwrite_FieldRo,
4209 kVmxVDiag_Vmwrite_LinkPtrInvalid,
4210 kVmxVDiag_Vmwrite_LongModeCS,
4211 kVmxVDiag_Vmwrite_PtrInvalid,
4212 kVmxVDiag_Vmwrite_PtrMap,
4213 kVmxVDiag_Vmwrite_RealOrV86Mode,
4214 kVmxVDiag_Vmwrite_VmxRoot,
4215 /* VMREAD. */
4216 kVmxVDiag_Vmread_Cpl,
4217 kVmxVDiag_Vmread_FieldInvalid,
4218 kVmxVDiag_Vmread_LinkPtrInvalid,
4219 kVmxVDiag_Vmread_LongModeCS,
4220 kVmxVDiag_Vmread_PtrInvalid,
4221 kVmxVDiag_Vmread_PtrMap,
4222 kVmxVDiag_Vmread_RealOrV86Mode,
4223 kVmxVDiag_Vmread_VmxRoot,
4224 /* INVVPID. */
4225 kVmxVDiag_Invvpid_Cpl,
4226 kVmxVDiag_Invvpid_DescRsvd,
4227 kVmxVDiag_Invvpid_LongModeCS,
4228 kVmxVDiag_Invvpid_RealOrV86Mode,
4229 kVmxVDiag_Invvpid_TypeInvalid,
4230 kVmxVDiag_Invvpid_Type0InvalidAddr,
4231 kVmxVDiag_Invvpid_Type0InvalidVpid,
4232 kVmxVDiag_Invvpid_Type1InvalidVpid,
4233 kVmxVDiag_Invvpid_Type3InvalidVpid,
4234 kVmxVDiag_Invvpid_VmxRoot,
4235 /* INVEPT. */
4236 kVmxVDiag_Invept_Cpl,
4237 kVmxVDiag_Invept_DescRsvd,
4238 kVmxVDiag_Invept_EptpInvalid,
4239 kVmxVDiag_Invept_LongModeCS,
4240 kVmxVDiag_Invept_RealOrV86Mode,
4241 kVmxVDiag_Invept_TypeInvalid,
4242 kVmxVDiag_Invept_VmxRoot,
4243 /* VMLAUNCH/VMRESUME. */
4244 kVmxVDiag_Vmentry_AddrApicAccess,
4245 kVmxVDiag_Vmentry_AddrApicAccessEqVirtApic,
4246 kVmxVDiag_Vmentry_AddrApicAccessHandlerReg,
4247 kVmxVDiag_Vmentry_AddrEntryMsrLoad,
4248 kVmxVDiag_Vmentry_AddrExitMsrLoad,
4249 kVmxVDiag_Vmentry_AddrExitMsrStore,
4250 kVmxVDiag_Vmentry_AddrIoBitmapA,
4251 kVmxVDiag_Vmentry_AddrIoBitmapB,
4252 kVmxVDiag_Vmentry_AddrMsrBitmap,
4253 kVmxVDiag_Vmentry_AddrVirtApicPage,
4254 kVmxVDiag_Vmentry_AddrVmcsLinkPtr,
4255 kVmxVDiag_Vmentry_AddrVmreadBitmap,
4256 kVmxVDiag_Vmentry_AddrVmwriteBitmap,
4257 kVmxVDiag_Vmentry_ApicRegVirt,
4258 kVmxVDiag_Vmentry_BlocKMovSS,
4259 kVmxVDiag_Vmentry_Cpl,
4260 kVmxVDiag_Vmentry_Cr3TargetCount,
4261 kVmxVDiag_Vmentry_EntryCtlsAllowed1,
4262 kVmxVDiag_Vmentry_EntryCtlsDisallowed0,
4263 kVmxVDiag_Vmentry_EntryInstrLen,
4264 kVmxVDiag_Vmentry_EntryInstrLenZero,
4265 kVmxVDiag_Vmentry_EntryIntInfoErrCodePe,
4266 kVmxVDiag_Vmentry_EntryIntInfoErrCodeVec,
4267 kVmxVDiag_Vmentry_EntryIntInfoTypeVecRsvd,
4268 kVmxVDiag_Vmentry_EntryXcptErrCodeRsvd,
4269 kVmxVDiag_Vmentry_EptpAccessDirty,
4270 kVmxVDiag_Vmentry_EptpPageWalkLength,
4271 kVmxVDiag_Vmentry_EptpMemType,
4272 kVmxVDiag_Vmentry_EptpRsvd,
4273 kVmxVDiag_Vmentry_ExitCtlsAllowed1,
4274 kVmxVDiag_Vmentry_ExitCtlsDisallowed0,
4275 kVmxVDiag_Vmentry_GuestActStateHlt,
4276 kVmxVDiag_Vmentry_GuestActStateRsvd,
4277 kVmxVDiag_Vmentry_GuestActStateShutdown,
4278 kVmxVDiag_Vmentry_GuestActStateSsDpl,
4279 kVmxVDiag_Vmentry_GuestActStateStiMovSs,
4280 kVmxVDiag_Vmentry_GuestCr0Fixed0,
4281 kVmxVDiag_Vmentry_GuestCr0Fixed1,
4282 kVmxVDiag_Vmentry_GuestCr0PgPe,
4283 kVmxVDiag_Vmentry_GuestCr3,
4284 kVmxVDiag_Vmentry_GuestCr4Fixed0,
4285 kVmxVDiag_Vmentry_GuestCr4Fixed1,
4286 kVmxVDiag_Vmentry_GuestDebugCtl,
4287 kVmxVDiag_Vmentry_GuestDr7,
4288 kVmxVDiag_Vmentry_GuestEferMsr,
4289 kVmxVDiag_Vmentry_GuestEferMsrRsvd,
4290 kVmxVDiag_Vmentry_GuestGdtrBase,
4291 kVmxVDiag_Vmentry_GuestGdtrLimit,
4292 kVmxVDiag_Vmentry_GuestIdtrBase,
4293 kVmxVDiag_Vmentry_GuestIdtrLimit,
4294 kVmxVDiag_Vmentry_GuestIntStateEnclave,
4295 kVmxVDiag_Vmentry_GuestIntStateExtInt,
4296 kVmxVDiag_Vmentry_GuestIntStateNmi,
4297 kVmxVDiag_Vmentry_GuestIntStateRFlagsSti,
4298 kVmxVDiag_Vmentry_GuestIntStateRsvd,
4299 kVmxVDiag_Vmentry_GuestIntStateSmi,
4300 kVmxVDiag_Vmentry_GuestIntStateStiMovSs,
4301 kVmxVDiag_Vmentry_GuestIntStateVirtNmi,
4302 kVmxVDiag_Vmentry_GuestPae,
4303 kVmxVDiag_Vmentry_GuestPatMsr,
4304 kVmxVDiag_Vmentry_GuestPcide,
4305 kVmxVDiag_Vmentry_GuestPdpte,
4306 kVmxVDiag_Vmentry_GuestPndDbgXcptBsNoTf,
4307 kVmxVDiag_Vmentry_GuestPndDbgXcptBsTf,
4308 kVmxVDiag_Vmentry_GuestPndDbgXcptRsvd,
4309 kVmxVDiag_Vmentry_GuestPndDbgXcptRtm,
4310 kVmxVDiag_Vmentry_GuestRip,
4311 kVmxVDiag_Vmentry_GuestRipRsvd,
4312 kVmxVDiag_Vmentry_GuestRFlagsIf,
4313 kVmxVDiag_Vmentry_GuestRFlagsRsvd,
4314 kVmxVDiag_Vmentry_GuestRFlagsVm,
4315 kVmxVDiag_Vmentry_GuestSegAttrCsDefBig,
4316 kVmxVDiag_Vmentry_GuestSegAttrCsDplEqSs,
4317 kVmxVDiag_Vmentry_GuestSegAttrCsDplLtSs,
4318 kVmxVDiag_Vmentry_GuestSegAttrCsDplZero,
4319 kVmxVDiag_Vmentry_GuestSegAttrCsType,
4320 kVmxVDiag_Vmentry_GuestSegAttrCsTypeRead,
4321 kVmxVDiag_Vmentry_GuestSegAttrDescTypeCs,
4322 kVmxVDiag_Vmentry_GuestSegAttrDescTypeDs,
4323 kVmxVDiag_Vmentry_GuestSegAttrDescTypeEs,
4324 kVmxVDiag_Vmentry_GuestSegAttrDescTypeFs,
4325 kVmxVDiag_Vmentry_GuestSegAttrDescTypeGs,
4326 kVmxVDiag_Vmentry_GuestSegAttrDescTypeSs,
4327 kVmxVDiag_Vmentry_GuestSegAttrDplRplCs,
4328 kVmxVDiag_Vmentry_GuestSegAttrDplRplDs,
4329 kVmxVDiag_Vmentry_GuestSegAttrDplRplEs,
4330 kVmxVDiag_Vmentry_GuestSegAttrDplRplFs,
4331 kVmxVDiag_Vmentry_GuestSegAttrDplRplGs,
4332 kVmxVDiag_Vmentry_GuestSegAttrDplRplSs,
4333 kVmxVDiag_Vmentry_GuestSegAttrGranCs,
4334 kVmxVDiag_Vmentry_GuestSegAttrGranDs,
4335 kVmxVDiag_Vmentry_GuestSegAttrGranEs,
4336 kVmxVDiag_Vmentry_GuestSegAttrGranFs,
4337 kVmxVDiag_Vmentry_GuestSegAttrGranGs,
4338 kVmxVDiag_Vmentry_GuestSegAttrGranSs,
4339 kVmxVDiag_Vmentry_GuestSegAttrLdtrDescType,
4340 kVmxVDiag_Vmentry_GuestSegAttrLdtrGran,
4341 kVmxVDiag_Vmentry_GuestSegAttrLdtrPresent,
4342 kVmxVDiag_Vmentry_GuestSegAttrLdtrRsvd,
4343 kVmxVDiag_Vmentry_GuestSegAttrLdtrType,
4344 kVmxVDiag_Vmentry_GuestSegAttrPresentCs,
4345 kVmxVDiag_Vmentry_GuestSegAttrPresentDs,
4346 kVmxVDiag_Vmentry_GuestSegAttrPresentEs,
4347 kVmxVDiag_Vmentry_GuestSegAttrPresentFs,
4348 kVmxVDiag_Vmentry_GuestSegAttrPresentGs,
4349 kVmxVDiag_Vmentry_GuestSegAttrPresentSs,
4350 kVmxVDiag_Vmentry_GuestSegAttrRsvdCs,
4351 kVmxVDiag_Vmentry_GuestSegAttrRsvdDs,
4352 kVmxVDiag_Vmentry_GuestSegAttrRsvdEs,
4353 kVmxVDiag_Vmentry_GuestSegAttrRsvdFs,
4354 kVmxVDiag_Vmentry_GuestSegAttrRsvdGs,
4355 kVmxVDiag_Vmentry_GuestSegAttrRsvdSs,
4356 kVmxVDiag_Vmentry_GuestSegAttrSsDplEqRpl,
4357 kVmxVDiag_Vmentry_GuestSegAttrSsDplZero,
4358 kVmxVDiag_Vmentry_GuestSegAttrSsType,
4359 kVmxVDiag_Vmentry_GuestSegAttrTrDescType,
4360 kVmxVDiag_Vmentry_GuestSegAttrTrGran,
4361 kVmxVDiag_Vmentry_GuestSegAttrTrPresent,
4362 kVmxVDiag_Vmentry_GuestSegAttrTrRsvd,
4363 kVmxVDiag_Vmentry_GuestSegAttrTrType,
4364 kVmxVDiag_Vmentry_GuestSegAttrTrUnusable,
4365 kVmxVDiag_Vmentry_GuestSegAttrTypeAccCs,
4366 kVmxVDiag_Vmentry_GuestSegAttrTypeAccDs,
4367 kVmxVDiag_Vmentry_GuestSegAttrTypeAccEs,
4368 kVmxVDiag_Vmentry_GuestSegAttrTypeAccFs,
4369 kVmxVDiag_Vmentry_GuestSegAttrTypeAccGs,
4370 kVmxVDiag_Vmentry_GuestSegAttrTypeAccSs,
4371 kVmxVDiag_Vmentry_GuestSegAttrV86Cs,
4372 kVmxVDiag_Vmentry_GuestSegAttrV86Ds,
4373 kVmxVDiag_Vmentry_GuestSegAttrV86Es,
4374 kVmxVDiag_Vmentry_GuestSegAttrV86Fs,
4375 kVmxVDiag_Vmentry_GuestSegAttrV86Gs,
4376 kVmxVDiag_Vmentry_GuestSegAttrV86Ss,
4377 kVmxVDiag_Vmentry_GuestSegBaseCs,
4378 kVmxVDiag_Vmentry_GuestSegBaseDs,
4379 kVmxVDiag_Vmentry_GuestSegBaseEs,
4380 kVmxVDiag_Vmentry_GuestSegBaseFs,
4381 kVmxVDiag_Vmentry_GuestSegBaseGs,
4382 kVmxVDiag_Vmentry_GuestSegBaseLdtr,
4383 kVmxVDiag_Vmentry_GuestSegBaseSs,
4384 kVmxVDiag_Vmentry_GuestSegBaseTr,
4385 kVmxVDiag_Vmentry_GuestSegBaseV86Cs,
4386 kVmxVDiag_Vmentry_GuestSegBaseV86Ds,
4387 kVmxVDiag_Vmentry_GuestSegBaseV86Es,
4388 kVmxVDiag_Vmentry_GuestSegBaseV86Fs,
4389 kVmxVDiag_Vmentry_GuestSegBaseV86Gs,
4390 kVmxVDiag_Vmentry_GuestSegBaseV86Ss,
4391 kVmxVDiag_Vmentry_GuestSegLimitV86Cs,
4392 kVmxVDiag_Vmentry_GuestSegLimitV86Ds,
4393 kVmxVDiag_Vmentry_GuestSegLimitV86Es,
4394 kVmxVDiag_Vmentry_GuestSegLimitV86Fs,
4395 kVmxVDiag_Vmentry_GuestSegLimitV86Gs,
4396 kVmxVDiag_Vmentry_GuestSegLimitV86Ss,
4397 kVmxVDiag_Vmentry_GuestSegSelCsSsRpl,
4398 kVmxVDiag_Vmentry_GuestSegSelLdtr,
4399 kVmxVDiag_Vmentry_GuestSegSelTr,
4400 kVmxVDiag_Vmentry_GuestSysenterEspEip,
4401 kVmxVDiag_Vmentry_VmcsLinkPtrCurVmcs,
4402 kVmxVDiag_Vmentry_VmcsLinkPtrReadPhys,
4403 kVmxVDiag_Vmentry_VmcsLinkPtrRevId,
4404 kVmxVDiag_Vmentry_VmcsLinkPtrShadow,
4405 kVmxVDiag_Vmentry_HostCr0Fixed0,
4406 kVmxVDiag_Vmentry_HostCr0Fixed1,
4407 kVmxVDiag_Vmentry_HostCr3,
4408 kVmxVDiag_Vmentry_HostCr4Fixed0,
4409 kVmxVDiag_Vmentry_HostCr4Fixed1,
4410 kVmxVDiag_Vmentry_HostCr4Pae,
4411 kVmxVDiag_Vmentry_HostCr4Pcide,
4412 kVmxVDiag_Vmentry_HostCsTr,
4413 kVmxVDiag_Vmentry_HostEferMsr,
4414 kVmxVDiag_Vmentry_HostEferMsrRsvd,
4415 kVmxVDiag_Vmentry_HostGuestLongMode,
4416 kVmxVDiag_Vmentry_HostGuestLongModeNoCpu,
4417 kVmxVDiag_Vmentry_HostLongMode,
4418 kVmxVDiag_Vmentry_HostPatMsr,
4419 kVmxVDiag_Vmentry_HostRip,
4420 kVmxVDiag_Vmentry_HostRipRsvd,
4421 kVmxVDiag_Vmentry_HostSel,
4422 kVmxVDiag_Vmentry_HostSegBase,
4423 kVmxVDiag_Vmentry_HostSs,
4424 kVmxVDiag_Vmentry_HostSysenterEspEip,
4425 kVmxVDiag_Vmentry_IoBitmapAPtrReadPhys,
4426 kVmxVDiag_Vmentry_IoBitmapBPtrReadPhys,
4427 kVmxVDiag_Vmentry_LongModeCS,
4428 kVmxVDiag_Vmentry_MsrBitmapPtrReadPhys,
4429 kVmxVDiag_Vmentry_MsrLoad,
4430 kVmxVDiag_Vmentry_MsrLoadCount,
4431 kVmxVDiag_Vmentry_MsrLoadPtrReadPhys,
4432 kVmxVDiag_Vmentry_MsrLoadRing3,
4433 kVmxVDiag_Vmentry_MsrLoadRsvd,
4434 kVmxVDiag_Vmentry_NmiWindowExit,
4435 kVmxVDiag_Vmentry_PinCtlsAllowed1,
4436 kVmxVDiag_Vmentry_PinCtlsDisallowed0,
4437 kVmxVDiag_Vmentry_ProcCtlsAllowed1,
4438 kVmxVDiag_Vmentry_ProcCtlsDisallowed0,
4439 kVmxVDiag_Vmentry_ProcCtls2Allowed1,
4440 kVmxVDiag_Vmentry_ProcCtls2Disallowed0,
4441 kVmxVDiag_Vmentry_PtrInvalid,
4442 kVmxVDiag_Vmentry_PtrShadowVmcs,
4443 kVmxVDiag_Vmentry_RealOrV86Mode,
4444 kVmxVDiag_Vmentry_SavePreemptTimer,
4445 kVmxVDiag_Vmentry_TprThresholdRsvd,
4446 kVmxVDiag_Vmentry_TprThresholdVTpr,
4447 kVmxVDiag_Vmentry_VirtApicPagePtrReadPhys,
4448 kVmxVDiag_Vmentry_VirtIntDelivery,
4449 kVmxVDiag_Vmentry_VirtNmi,
4450 kVmxVDiag_Vmentry_VirtX2ApicTprShadow,
4451 kVmxVDiag_Vmentry_VirtX2ApicVirtApic,
4452 kVmxVDiag_Vmentry_VmcsClear,
4453 kVmxVDiag_Vmentry_VmcsLaunch,
4454 kVmxVDiag_Vmentry_VmreadBitmapPtrReadPhys,
4455 kVmxVDiag_Vmentry_VmwriteBitmapPtrReadPhys,
4456 kVmxVDiag_Vmentry_VmxRoot,
4457 kVmxVDiag_Vmentry_Vpid,
4458 kVmxVDiag_Vmexit_HostPdpte,
4459 kVmxVDiag_Vmexit_MsrLoad,
4460 kVmxVDiag_Vmexit_MsrLoadCount,
4461 kVmxVDiag_Vmexit_MsrLoadPtrReadPhys,
4462 kVmxVDiag_Vmexit_MsrLoadRing3,
4463 kVmxVDiag_Vmexit_MsrLoadRsvd,
4464 kVmxVDiag_Vmexit_MsrStore,
4465 kVmxVDiag_Vmexit_MsrStoreCount,
4466 kVmxVDiag_Vmexit_MsrStorePtrReadPhys,
4467 kVmxVDiag_Vmexit_MsrStorePtrWritePhys,
4468 kVmxVDiag_Vmexit_MsrStoreRing3,
4469 kVmxVDiag_Vmexit_MsrStoreRsvd,
4470 kVmxVDiag_Vmexit_VirtApicPagePtrWritePhys,
4471 /* Last member for determining array index limit. */
4472 kVmxVDiag_End
4473} VMXVDIAG;
4474AssertCompileSize(VMXVDIAG, 4);
4475
4476/** @} */
4477
4478/** @} */
4479
4480#endif /* !VBOX_INCLUDED_vmm_hm_vmx_h */
4481
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette