VirtualBox

source: vbox/trunk/include/iprt/armv8.h@ 108702

Last change on this file since 108702 was 108702, checked in by vboxsync, 4 weeks ago

VMM/IEM: More ARM target work. jiraref:VBP-1598

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 298.7 KB
Line 
1/** @file
2 * IPRT - ARMv8 (AArch64 and AArch32) Structures and Definitions.
3 */
4
5/*
6 * Copyright (C) 2023-2024 Oracle and/or its affiliates.
7 *
8 * This file is part of VirtualBox base platform packages, as
9 * available from https://www.virtualbox.org.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation, in version 3 of the
14 * License.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, see <https://www.gnu.org/licenses>.
23 *
24 * The contents of this file may alternatively be used under the terms
25 * of the Common Development and Distribution License Version 1.0
26 * (CDDL), a copy of it is provided in the "COPYING.CDDL" file included
27 * in the VirtualBox distribution, in which case the provisions of the
28 * CDDL are applicable instead of those of the GPL.
29 *
30 * You may elect to license modified versions of this file under the
31 * terms and conditions of either the GPL or the CDDL or both.
32 *
33 * SPDX-License-Identifier: GPL-3.0-only OR CDDL-1.0
34 */
35
36#ifndef IPRT_INCLUDED_armv8_h
37#define IPRT_INCLUDED_armv8_h
38#ifndef RT_WITHOUT_PRAGMA_ONCE
39# pragma once
40#endif
41
42#ifndef VBOX_FOR_DTRACE_LIB
43# include <iprt/cdefs.h>
44# ifndef RT_IN_ASSEMBLER
45# include <iprt/types.h>
46# include <iprt/assert.h>
47# endif
48# include <iprt/assertcompile.h>
49#else
50# pragma D depends_on library vbox-types.d
51#endif
52
53/** @defgroup grp_rt_armv8 ARMv8 Types and Definitions
54 * @ingroup grp_rt
55 * @{
56 */
57
58/** @name The AArch64 general purpose register encoding.
59 * @{ */
60#define ARMV8_A64_REG_X0 0
61#define ARMV8_A64_REG_X1 1
62#define ARMV8_A64_REG_X2 2
63#define ARMV8_A64_REG_X3 3
64#define ARMV8_A64_REG_X4 4
65#define ARMV8_A64_REG_X5 5
66#define ARMV8_A64_REG_X6 6
67#define ARMV8_A64_REG_X7 7
68#define ARMV8_A64_REG_X8 8
69#define ARMV8_A64_REG_X9 9
70#define ARMV8_A64_REG_X10 10
71#define ARMV8_A64_REG_X11 11
72#define ARMV8_A64_REG_X12 12
73#define ARMV8_A64_REG_X13 13
74#define ARMV8_A64_REG_X14 14
75#define ARMV8_A64_REG_X15 15
76#define ARMV8_A64_REG_X16 16
77#define ARMV8_A64_REG_X17 17
78#define ARMV8_A64_REG_X18 18
79#define ARMV8_A64_REG_X19 19
80#define ARMV8_A64_REG_X20 20
81#define ARMV8_A64_REG_X21 21
82#define ARMV8_A64_REG_X22 22
83#define ARMV8_A64_REG_X23 23
84#define ARMV8_A64_REG_X24 24
85#define ARMV8_A64_REG_X25 25
86#define ARMV8_A64_REG_X26 26
87#define ARMV8_A64_REG_X27 27
88#define ARMV8_A64_REG_X28 28
89#define ARMV8_A64_REG_X29 29
90#define ARMV8_A64_REG_X30 30
91/** @} */
92
93/** @name The AArch64 32-bit general purpose register names.
94 * @{ */
95#define ARMV8_A64_REG_W0 ARMV8_A64_REG_X0
96#define ARMV8_A64_REG_W1 ARMV8_A64_REG_X1
97#define ARMV8_A64_REG_W2 ARMV8_A64_REG_X2
98#define ARMV8_A64_REG_W3 ARMV8_A64_REG_X3
99#define ARMV8_A64_REG_W4 ARMV8_A64_REG_X4
100#define ARMV8_A64_REG_W5 ARMV8_A64_REG_X5
101#define ARMV8_A64_REG_W6 ARMV8_A64_REG_X6
102#define ARMV8_A64_REG_W7 ARMV8_A64_REG_X7
103#define ARMV8_A64_REG_W8 ARMV8_A64_REG_X8
104#define ARMV8_A64_REG_W9 ARMV8_A64_REG_X9
105#define ARMV8_A64_REG_W10 ARMV8_A64_REG_X10
106#define ARMV8_A64_REG_W11 ARMV8_A64_REG_X11
107#define ARMV8_A64_REG_W12 ARMV8_A64_REG_X12
108#define ARMV8_A64_REG_W13 ARMV8_A64_REG_X13
109#define ARMV8_A64_REG_W14 ARMV8_A64_REG_X14
110#define ARMV8_A64_REG_W15 ARMV8_A64_REG_X15
111#define ARMV8_A64_REG_W16 ARMV8_A64_REG_X16
112#define ARMV8_A64_REG_W17 ARMV8_A64_REG_X17
113#define ARMV8_A64_REG_W18 ARMV8_A64_REG_X18
114#define ARMV8_A64_REG_W19 ARMV8_A64_REG_X19
115#define ARMV8_A64_REG_W20 ARMV8_A64_REG_X20
116#define ARMV8_A64_REG_W21 ARMV8_A64_REG_X21
117#define ARMV8_A64_REG_W22 ARMV8_A64_REG_X22
118#define ARMV8_A64_REG_W23 ARMV8_A64_REG_X23
119#define ARMV8_A64_REG_W24 ARMV8_A64_REG_X24
120#define ARMV8_A64_REG_W25 ARMV8_A64_REG_X25
121#define ARMV8_A64_REG_W26 ARMV8_A64_REG_X26
122#define ARMV8_A64_REG_W27 ARMV8_A64_REG_X27
123#define ARMV8_A64_REG_W28 ARMV8_A64_REG_X28
124#define ARMV8_A64_REG_W29 ARMV8_A64_REG_X29
125#define ARMV8_A64_REG_W30 ARMV8_A64_REG_X30
126/** @} */
127
128/** @name The AArch64 NEON scalar register encoding.
129 * @{ */
130#define ARMV8_A64_REG_Q0 0
131#define ARMV8_A64_REG_Q1 1
132#define ARMV8_A64_REG_Q2 2
133#define ARMV8_A64_REG_Q3 3
134#define ARMV8_A64_REG_Q4 4
135#define ARMV8_A64_REG_Q5 5
136#define ARMV8_A64_REG_Q6 6
137#define ARMV8_A64_REG_Q7 7
138#define ARMV8_A64_REG_Q8 8
139#define ARMV8_A64_REG_Q9 9
140#define ARMV8_A64_REG_Q10 10
141#define ARMV8_A64_REG_Q11 11
142#define ARMV8_A64_REG_Q12 12
143#define ARMV8_A64_REG_Q13 13
144#define ARMV8_A64_REG_Q14 14
145#define ARMV8_A64_REG_Q15 15
146#define ARMV8_A64_REG_Q16 16
147#define ARMV8_A64_REG_Q17 17
148#define ARMV8_A64_REG_Q18 18
149#define ARMV8_A64_REG_Q19 19
150#define ARMV8_A64_REG_Q20 20
151#define ARMV8_A64_REG_Q21 21
152#define ARMV8_A64_REG_Q22 22
153#define ARMV8_A64_REG_Q23 23
154#define ARMV8_A64_REG_Q24 24
155#define ARMV8_A64_REG_Q25 25
156#define ARMV8_A64_REG_Q26 26
157#define ARMV8_A64_REG_Q27 27
158#define ARMV8_A64_REG_Q28 28
159#define ARMV8_A64_REG_Q29 29
160#define ARMV8_A64_REG_Q30 30
161#define ARMV8_A64_REG_Q31 31
162/** @} */
163
164/** @name The AArch64 NEON vector register encoding.
165 * @{ */
166#define ARMV8_A64_REG_V0 ARMV8_A64_REG_Q0
167#define ARMV8_A64_REG_V1 ARMV8_A64_REG_Q1
168#define ARMV8_A64_REG_V2 ARMV8_A64_REG_Q2
169#define ARMV8_A64_REG_V3 ARMV8_A64_REG_Q3
170#define ARMV8_A64_REG_V4 ARMV8_A64_REG_Q4
171#define ARMV8_A64_REG_V5 ARMV8_A64_REG_Q5
172#define ARMV8_A64_REG_V6 ARMV8_A64_REG_Q6
173#define ARMV8_A64_REG_V7 ARMV8_A64_REG_Q7
174#define ARMV8_A64_REG_V8 ARMV8_A64_REG_Q8
175#define ARMV8_A64_REG_V9 ARMV8_A64_REG_Q9
176#define ARMV8_A64_REG_V10 ARMV8_A64_REG_Q10
177#define ARMV8_A64_REG_V11 ARMV8_A64_REG_Q11
178#define ARMV8_A64_REG_V12 ARMV8_A64_REG_Q12
179#define ARMV8_A64_REG_V13 ARMV8_A64_REG_Q13
180#define ARMV8_A64_REG_V14 ARMV8_A64_REG_Q14
181#define ARMV8_A64_REG_V15 ARMV8_A64_REG_Q15
182#define ARMV8_A64_REG_V16 ARMV8_A64_REG_Q16
183#define ARMV8_A64_REG_V17 ARMV8_A64_REG_Q17
184#define ARMV8_A64_REG_V18 ARMV8_A64_REG_Q18
185#define ARMV8_A64_REG_V19 ARMV8_A64_REG_Q19
186#define ARMV8_A64_REG_V20 ARMV8_A64_REG_Q20
187#define ARMV8_A64_REG_V21 ARMV8_A64_REG_Q21
188#define ARMV8_A64_REG_V22 ARMV8_A64_REG_Q22
189#define ARMV8_A64_REG_V23 ARMV8_A64_REG_Q23
190#define ARMV8_A64_REG_V24 ARMV8_A64_REG_Q24
191#define ARMV8_A64_REG_V25 ARMV8_A64_REG_Q25
192#define ARMV8_A64_REG_V26 ARMV8_A64_REG_Q26
193#define ARMV8_A64_REG_V27 ARMV8_A64_REG_Q27
194#define ARMV8_A64_REG_V28 ARMV8_A64_REG_Q28
195#define ARMV8_A64_REG_V29 ARMV8_A64_REG_Q29
196#define ARMV8_A64_REG_V30 ARMV8_A64_REG_Q30
197#define ARMV8_A64_REG_V31 ARMV8_A64_REG_Q31
198/** @} */
199
200/** @name The AArch64 register 31.
201 * @note Register 31 typically refers to the zero register, but can also in
202 * select case (by instruction and opecode field) refer the to stack
203 * pointer of the current exception level. ARM typically uses \<Xn|SP\>
204 * to indicate that register 31 is taken as SP, if just \<Xn\> is used
205 * 31 will be the zero register.
206 * @{ */
207/** The stack pointer. */
208#define ARMV8_A64_REG_SP 31
209/** The zero register. Reads as zero, writes ignored. */
210#define ARMV8_A64_REG_XZR 31
211/** The zero register, the 32-bit register name. */
212#define ARMV8_A64_REG_WZR ARMV8_A64_REG_XZR
213/** @} */
214
215/** @name AArch64 register aliases
216 * @{ */
217/** The link register is typically mapped to x30 as that's the default pick of
218 * the RET instruction. */
219#define ARMV8_A64_REG_LR ARMV8_A64_REG_X30
220/** Frame base pointer is typically mapped to x29. */
221#define ARMV8_A64_REG_BP ARMV8_A64_REG_X29
222/** @} */
223
224
225/** @name System register encoding.
226 * @{
227 */
228/** Mask for the op0 part of an MSR/MRS instruction */
229#define ARMV8_AARCH64_SYSREG_OP0_MASK (RT_BIT_32(19) | RT_BIT_32(20))
230/** Shift for the op0 part of an MSR/MRS instruction */
231#define ARMV8_AARCH64_SYSREG_OP0_SHIFT 19
232/** Returns the op0 part of the given MRS/MSR instruction. */
233#define ARMV8_AARCH64_SYSREG_OP0_GET(a_MsrMrsInsn) (((a_MsrMrsInsn) & ARMV8_AARCH64_SYSREG_OP0_MASK) >> ARMV8_AARCH64_SYSREG_OP0_SHIFT)
234/** Mask for the op1 part of an MSR/MRS instruction */
235#define ARMV8_AARCH64_SYSREG_OP1_MASK (RT_BIT_32(16) | RT_BIT_32(17) | RT_BIT_32(18))
236/** Shift for the op1 part of an MSR/MRS instruction */
237#define ARMV8_AARCH64_SYSREG_OP1_SHIFT 16
238/** Returns the op1 part of the given MRS/MSR instruction. */
239#define ARMV8_AARCH64_SYSREG_OP1_GET(a_MsrMrsInsn) (((a_MsrMrsInsn) & ARMV8_AARCH64_SYSREG_OP1_MASK) >> ARMV8_AARCH64_SYSREG_OP1_SHIFT)
240/** Mask for the CRn part of an MSR/MRS instruction */
241#define ARMV8_AARCH64_SYSREG_CRN_MASK ( RT_BIT_32(12) | RT_BIT_32(13) | RT_BIT_32(14) \
242 | RT_BIT_32(15) )
243/** Shift for the CRn part of an MSR/MRS instruction */
244#define ARMV8_AARCH64_SYSREG_CRN_SHIFT 12
245/** Returns the CRn part of the given MRS/MSR instruction. */
246#define ARMV8_AARCH64_SYSREG_CRN_GET(a_MsrMrsInsn) (((a_MsrMrsInsn) & ARMV8_AARCH64_SYSREG_CRN_MASK) >> ARMV8_AARCH64_SYSREG_CRN_SHIFT)
247/** Mask for the CRm part of an MSR/MRS instruction */
248#define ARMV8_AARCH64_SYSREG_CRM_MASK ( RT_BIT_32(8) | RT_BIT_32(9) | RT_BIT_32(10) \
249 | RT_BIT_32(11) )
250/** Shift for the CRm part of an MSR/MRS instruction */
251#define ARMV8_AARCH64_SYSREG_CRM_SHIFT 8
252/** Returns the CRn part of the given MRS/MSR instruction. */
253#define ARMV8_AARCH64_SYSREG_CRM_GET(a_MsrMrsInsn) (((a_MsrMrsInsn) & ARMV8_AARCH64_SYSREG_CRM_MASK) >> ARMV8_AARCH64_SYSREG_CRM_SHIFT)
254/** Mask for the op2 part of an MSR/MRS instruction */
255#define ARMV8_AARCH64_SYSREG_OP2_MASK (RT_BIT_32(5) | RT_BIT_32(6) | RT_BIT_32(7))
256/** Shift for the op2 part of an MSR/MRS instruction */
257#define ARMV8_AARCH64_SYSREG_OP2_SHIFT 5
258/** Returns the op2 part of the given MRS/MSR instruction. */
259#define ARMV8_AARCH64_SYSREG_OP2_GET(a_MsrMrsInsn) (((a_MsrMrsInsn) & ARMV8_AARCH64_SYSREG_OP2_MASK) >> ARMV8_AARCH64_SYSREG_OP2_SHIFT)
260/** Mask for all system register encoding relevant fields in an MRS/MSR instruction. */
261#define ARMV8_AARCH64_SYSREG_MASK ( ARMV8_AARCH64_SYSREG_OP0_MASK | ARMV8_AARCH64_SYSREG_OP1_MASK \
262 | ARMV8_AARCH64_SYSREG_CRN_MASK | ARMV8_AARCH64_SYSREG_CRN_MASK \
263 | ARMV8_AARCH64_SYSREG_OP2_MASK)
264/** @} */
265
266/** @name Mapping of op0:op1:CRn:CRm:op2 to a system register ID. This is
267 * IPRT specific and not part of the ARMv8 specification.
268 * @{ */
269#define ARMV8_AARCH64_SYSREG_ID_CREATE(a_Op0, a_Op1, a_CRn, a_CRm, a_Op2) \
270 (uint16_t)( (((a_Op0) & 0x3) << 14) \
271 | (((a_Op1) & 0x7) << 11) \
272 | (((a_CRn) & 0xf) << 7) \
273 | (((a_CRm) & 0xf) << 3) \
274 | ((a_Op2) & 0x7))
275/** Returns the internal system register ID from the given MRS/MSR instruction. */
276#define ARMV8_AARCH64_SYSREG_ID_FROM_MRS_MSR(a_MsrMrsInsn) \
277 ARMV8_AARCH64_SYSREG_ID_CREATE(ARMV8_AARCH64_SYSREG_OP0_GET(a_MsrMrsInsn), \
278 ARMV8_AARCH64_SYSREG_OP1_GET(a_MsrMrsInsn), \
279 ARMV8_AARCH64_SYSREG_CRN_GET(a_MsrMrsInsn), \
280 ARMV8_AARCH64_SYSREG_CRM_GET(a_MsrMrsInsn), \
281 ARMV8_AARCH64_SYSREG_OP2_GET(a_MsrMrsInsn))
282/** Encodes the given system register ID in the given MSR/MRS instruction. */
283#define ARMV8_AARCH64_SYSREG_ID_ENCODE_IN_MRS_MSR(a_MsrMrsInsn, a_SysregId) \
284 ((a_MsrMrsInsn) = ((a_MsrMrsInsn) & ~ARMV8_AARCH64_SYSREG_MASK) | (a_SysregId << ARMV8_AARCH64_SYSREG_OP2_SHIFT))
285/** @} */
286
287
288/** @name System register IDs.
289 * @{ */
290/** OSDTRRX_EL1 register - RW. */
291#define ARMV8_AARCH64_SYSREG_OSDTRRX_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(2, 0, 0, 0, 2)
292/** MDSCR_EL1 - RW. */
293#define ARMV8_AARCH64_SYSREG_MDSCR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(2, 0, 0, 2, 2)
294/** DBGBVR<0..15>_EL1 register - RW. */
295#define ARMV8_AARCH64_SYSREG_DBGBVRn_EL1(a_Id) ARMV8_AARCH64_SYSREG_ID_CREATE(2, 0, 0, (a_Id), 4)
296/** DBGBCR<0..15>_EL1 register - RW. */
297#define ARMV8_AARCH64_SYSREG_DBGBCRn_EL1(a_Id) ARMV8_AARCH64_SYSREG_ID_CREATE(2, 0, 0, (a_Id), 5)
298/** DBGWVR<0..15>_EL1 register - RW. */
299#define ARMV8_AARCH64_SYSREG_DBGWVRn_EL1(a_Id) ARMV8_AARCH64_SYSREG_ID_CREATE(2, 0, 0, (a_Id), 6)
300/** DBGWCR<0..15>_EL1 register - RW. */
301#define ARMV8_AARCH64_SYSREG_DBGWCRn_EL1(a_Id) ARMV8_AARCH64_SYSREG_ID_CREATE(2, 0, 0, (a_Id), 7)
302/** MDCCINT_EL1 register - RW. */
303#define ARMV8_AARCH64_SYSREG_MDCCINT_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(2, 0, 0, 2, 0)
304/** OSDTRTX_EL1 register - RW. */
305#define ARMV8_AARCH64_SYSREG_OSDTRTX_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(2, 0, 0, 3, 2)
306/** OSECCR_EL1 register - RW. */
307#define ARMV8_AARCH64_SYSREG_OSECCR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(2, 0, 0, 6, 2)
308/** MDRAR_EL1 register - RO. */
309#define ARMV8_AARCH64_SYSREG_MDRAR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(2, 0, 1, 0, 0)
310/** OSLAR_EL1 register - WO. */
311#define ARMV8_AARCH64_SYSREG_OSLAR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(2, 0, 1, 0, 4)
312/** OSLSR_EL1 register - RO. */
313#define ARMV8_AARCH64_SYSREG_OSLSR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(2, 0, 1, 1, 4)
314/** OSDLR_EL1 register - RW. */
315#define ARMV8_AARCH64_SYSREG_OSDLR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(2, 0, 1, 3, 4)
316
317/** MIDR_EL1 register - RO. */
318#define ARMV8_AARCH64_SYSREG_MIDR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 0, 0)
319/** MIPDR_EL1 register - RO. */
320#define ARMV8_AARCH64_SYSREG_MPIDR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 0, 5)
321/** REVIDR_EL1 register - RO. */
322#define ARMV8_AARCH64_SYSREG_REVIDR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 0, 6)
323/** ID_PFR0_EL1 register - RO. */
324#define ARMV8_AARCH64_SYSREG_ID_PFR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 1, 0)
325/** ID_PFR1_EL1 register - RO. */
326#define ARMV8_AARCH64_SYSREG_ID_PFR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 1, 1)
327/** ID_DFR0_EL1 register - RO. */
328#define ARMV8_AARCH64_SYSREG_ID_DFR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 1, 2)
329/** ID_AFR0_EL1 register - RO. */
330#define ARMV8_AARCH64_SYSREG_ID_AFR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 1, 3)
331/** ID_MMFR0_EL1 register - RO. */
332#define ARMV8_AARCH64_SYSREG_ID_MMFR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 1, 4)
333/** ID_MMFR1_EL1 register - RO. */
334#define ARMV8_AARCH64_SYSREG_ID_MMFR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 1, 5)
335/** ID_MMFR2_EL1 register - RO. */
336#define ARMV8_AARCH64_SYSREG_ID_MMFR2_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 1, 6)
337/** ID_MMFR3_EL1 register - RO. */
338#define ARMV8_AARCH64_SYSREG_ID_MMFR3_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 1, 7)
339
340/** ID_ISAR0_EL1 register - RO. */
341#define ARMV8_AARCH64_SYSREG_ID_ISAR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 2, 0)
342/** ID_ISAR1_EL1 register - RO. */
343#define ARMV8_AARCH64_SYSREG_ID_ISAR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 2, 1)
344/** ID_ISAR2_EL1 register - RO. */
345#define ARMV8_AARCH64_SYSREG_ID_ISAR2_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 2, 2)
346/** ID_ISAR3_EL1 register - RO. */
347#define ARMV8_AARCH64_SYSREG_ID_ISAR3_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 2, 3)
348/** ID_ISAR4_EL1 register - RO. */
349#define ARMV8_AARCH64_SYSREG_ID_ISAR4_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 2, 4)
350/** ID_ISAR5_EL1 register - RO. */
351#define ARMV8_AARCH64_SYSREG_ID_ISAR5_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 2, 5)
352/** ID_MMFR4_EL1 register - RO. */
353#define ARMV8_AARCH64_SYSREG_ID_MMFR4_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 2, 6)
354/** ID_ISAR6_EL1 register - RO. */
355#define ARMV8_AARCH64_SYSREG_ID_ISAR6_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 2, 7)
356
357/** MVFR0_EL1 register - RO. */
358#define ARMV8_AARCH64_SYSREG_MVFR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 3, 0)
359/** MVFR1_EL1 register - RO. */
360#define ARMV8_AARCH64_SYSREG_MVFR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 3, 1)
361/** MVFR2_EL1 register - RO. */
362#define ARMV8_AARCH64_SYSREG_MVFR2_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 3, 2)
363/** ID_PFR2_EL1 register - RO. */
364#define ARMV8_AARCH64_SYSREG_ID_PFR2_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 3, 4)
365/** ID_DFR1_EL1 register - RO. */
366#define ARMV8_AARCH64_SYSREG_ID_DFR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 3, 5)
367/** ID_MMFR5_EL1 register - RO. */
368#define ARMV8_AARCH64_SYSREG_ID_MMFR5_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 3, 6)
369
370/** ID_AA64PFR0_EL1 register - RO. */
371#define ARMV8_AARCH64_SYSREG_ID_AA64PFR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 4, 0)
372/** ID_AA64PFR0_EL1 register - RO. */
373#define ARMV8_AARCH64_SYSREG_ID_AA64PFR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 4, 1)
374/** ID_AA64ZFR0_EL1 register - RO. */
375#define ARMV8_AARCH64_SYSREG_ID_AA64ZFR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 4, 4)
376/** ID_AA64SMFR0_EL1 register - RO. */
377#define ARMV8_AARCH64_SYSREG_ID_AA64SMFR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 4, 5)
378
379/** ID_AA64DFR0_EL1 register - RO. */
380#define ARMV8_AARCH64_SYSREG_ID_AA64DFR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 5, 0)
381/** ID_AA64DFR0_EL1 register - RO. */
382#define ARMV8_AARCH64_SYSREG_ID_AA64DFR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 5, 1)
383/** ID_AA64AFR0_EL1 register - RO. */
384#define ARMV8_AARCH64_SYSREG_ID_AA64AFR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 5, 4)
385/** ID_AA64AFR1_EL1 register - RO. */
386#define ARMV8_AARCH64_SYSREG_ID_AA64AFR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 5, 5)
387
388/** ID_AA64ISAR0_EL1 register - RO. */
389#define ARMV8_AARCH64_SYSREG_ID_AA64ISAR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 6, 0)
390/** ID_AA64ISAR1_EL1 register - RO. */
391#define ARMV8_AARCH64_SYSREG_ID_AA64ISAR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 6, 1)
392/** ID_AA64ISAR2_EL1 register - RO. */
393#define ARMV8_AARCH64_SYSREG_ID_AA64ISAR2_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 6, 2)
394
395/** ID_AA64MMFR0_EL1 register - RO. */
396#define ARMV8_AARCH64_SYSREG_ID_AA64MMFR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 7, 0)
397/** ID_AA64MMFR1_EL1 register - RO. */
398#define ARMV8_AARCH64_SYSREG_ID_AA64MMFR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 7, 1)
399/** ID_AA64MMFR2_EL1 register - RO. */
400#define ARMV8_AARCH64_SYSREG_ID_AA64MMFR2_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 0, 7, 2)
401
402/** SCTRL_EL1 register - RW. */
403#define ARMV8_AARCH64_SYSREG_SCTRL_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 1, 0, 0)
404/** ACTRL_EL1 register - RW. */
405#define ARMV8_AARCH64_SYSREG_ACTRL_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 1, 0, 1)
406/** CPACR_EL1 register - RW. */
407#define ARMV8_AARCH64_SYSREG_CPACR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 1, 0, 2)
408/** RGSR_EL1 register - RW. */
409#define ARMV8_AARCH64_SYSREG_RGSR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 1, 0, 5)
410/** GCR_EL1 register - RW. */
411#define ARMV8_AARCH64_SYSREG_GCR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 1, 0, 6)
412
413/** ZCR_EL1 register - RW. */
414#define ARMV8_AARCH64_SYSREG_ZCR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 1, 2, 0)
415/** TRFCR_EL1 register - RW. */
416#define ARMV8_AARCH64_SYSREG_TRFCR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 1, 2, 1)
417/** SMPRI_EL1 register - RW. */
418#define ARMV8_AARCH64_SYSREG_SMPRI_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 1, 2, 4)
419/** SMCR_EL1 register - RW. */
420#define ARMV8_AARCH64_SYSREG_SMCR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 1, 2, 6)
421
422/** TTBR0_EL1 register - RW. */
423#define ARMV8_AARCH64_SYSREG_TTBR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 2, 0, 0)
424/** TTBR1_EL1 register - RW. */
425#define ARMV8_AARCH64_SYSREG_TTBR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 2, 0, 1)
426/** TCR_EL1 register - RW. */
427#define ARMV8_AARCH64_SYSREG_TCR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 2, 0, 2)
428
429/** APIAKeyLo_EL1 register - RW. */
430#define ARMV8_AARCH64_SYSREG_APIAKeyLo_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 2, 1, 0)
431/** APIAKeyHi_EL1 register - RW. */
432#define ARMV8_AARCH64_SYSREG_APIAKeyHi_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 2, 1, 1)
433/** APIBKeyLo_EL1 register - RW. */
434#define ARMV8_AARCH64_SYSREG_APIBKeyLo_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 2, 1, 2)
435/** APIBKeyHi_EL1 register - RW. */
436#define ARMV8_AARCH64_SYSREG_APIBKeyHi_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 2, 1, 3)
437
438/** APDAKeyLo_EL1 register - RW. */
439#define ARMV8_AARCH64_SYSREG_APDAKeyLo_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 2, 2, 0)
440/** APDAKeyHi_EL1 register - RW. */
441#define ARMV8_AARCH64_SYSREG_APDAKeyHi_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 2, 2, 1)
442/** APDBKeyLo_EL1 register - RW. */
443#define ARMV8_AARCH64_SYSREG_APDBKeyLo_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 2, 2, 2)
444/** APDBKeyHi_EL1 register - RW. */
445#define ARMV8_AARCH64_SYSREG_APDBKeyHi_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 2, 2, 3)
446
447/** APGAKeyLo_EL1 register - RW. */
448#define ARMV8_AARCH64_SYSREG_APGAKeyLo_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 2, 3, 0)
449/** APGAKeyHi_EL1 register - RW. */
450#define ARMV8_AARCH64_SYSREG_APGAKeyHi_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 2, 3, 1)
451
452/** SPSR_EL1 register - RW. */
453#define ARMV8_AARCH64_SYSREG_SPSR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 4, 0, 0)
454/** ELR_EL1 register - RW. */
455#define ARMV8_AARCH64_SYSREG_ELR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 4, 0, 1)
456
457/** SP_EL0 register - RW. */
458#define ARMV8_AARCH64_SYSREG_SP_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 4, 1, 0)
459
460/** PSTATE.SPSel value. */
461#define ARMV8_AARCH64_SYSREG_SPSEL ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 4, 2, 0)
462/** PSTATE.CurrentEL value. */
463#define ARMV8_AARCH64_SYSREG_CURRENTEL ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 4, 2, 2)
464/** PSTATE.PAN value. */
465#define ARMV8_AARCH64_SYSREG_PAN ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 4, 2, 3)
466/** PSTATE.UAO value. */
467#define ARMV8_AARCH64_SYSREG_UAO ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 4, 2, 4)
468
469/** PSTATE.ALLINT value. */
470#define ARMV8_AARCH64_SYSREG_ALLINT ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 4, 3, 0)
471
472/** ICC_PMR_EL1 register - RW. */
473#define ARMV8_AARCH64_SYSREG_ICC_PMR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 4, 6, 0)
474
475/** AFSR0_EL1 register - RW. */
476#define ARMV8_AARCH64_SYSREG_AFSR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 5, 1, 0)
477/** AFSR1_EL1 register - RW. */
478#define ARMV8_AARCH64_SYSREG_AFSR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 5, 1, 1)
479
480/** ESR_EL1 register - RW. */
481#define ARMV8_AARCH64_SYSREG_ESR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 5, 2, 0)
482
483/** ERRIDR_EL1 register - RO. */
484#define ARMV8_AARCH64_SYSREG_ERRIDR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 5, 3, 0)
485/** ERRSELR_EL1 register - RW. */
486#define ARMV8_AARCH64_SYSREG_ERRSELR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 5, 3, 1)
487
488/** FAR_EL1 register - RW. */
489#define ARMV8_AARCH64_SYSREG_FAR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 6, 0, 0)
490
491/** PAR_EL1 register - RW. */
492#define ARMV8_AARCH64_SYSREG_PAR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 7, 4, 0)
493
494/** PMINTENCLR_EL1 register - RW. */
495#define ARMV8_AARCH64_SYSREG_PMINTENCLR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 9, 14, 2)
496
497/** MAIR_EL1 register - RW. */
498#define ARMV8_AARCH64_SYSREG_MAIR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 10, 2, 0)
499
500/** AMAIR_EL1 register - RW. */
501#define ARMV8_AARCH64_SYSREG_AMAIR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 10, 3, 0)
502
503/** VBAR_EL1 register - RW. */
504#define ARMV8_AARCH64_SYSREG_VBAR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 0, 0)
505
506/** ICC_IAR0_EL1 register - RO. */
507#define ARMV8_AARCH64_SYSREG_ICC_IAR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 8, 0)
508/** ICC_EOIR0_EL1 register - WO. */
509#define ARMV8_AARCH64_SYSREG_ICC_EOIR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 8, 1)
510/** ICC_HPPIR0_EL1 register - WO. */
511#define ARMV8_AARCH64_SYSREG_ICC_HPPIR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 8, 2)
512/** ICC_BPR0_EL1 register - RW. */
513#define ARMV8_AARCH64_SYSREG_ICC_BPR0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 8, 3)
514/** ICC_AP0R0_EL1 register - RW. */
515#define ARMV8_AARCH64_SYSREG_ICC_AP0R0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 8, 4)
516/** ICC_AP0R1_EL1 register - RW. */
517#define ARMV8_AARCH64_SYSREG_ICC_AP0R1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 8, 5)
518/** ICC_AP0R2_EL1 register - RW. */
519#define ARMV8_AARCH64_SYSREG_ICC_AP0R2_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 8, 6)
520/** ICC_AP0R3_EL1 register - RW. */
521#define ARMV8_AARCH64_SYSREG_ICC_AP0R3_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 8, 7)
522
523/** ICC_AP1R0_EL1 register - RW. */
524#define ARMV8_AARCH64_SYSREG_ICC_AP1R0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 9, 0)
525/** ICC_AP1R1_EL1 register - RW. */
526#define ARMV8_AARCH64_SYSREG_ICC_AP1R1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 9, 1)
527/** ICC_AP1R2_EL1 register - RW. */
528#define ARMV8_AARCH64_SYSREG_ICC_AP1R2_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 9, 2)
529/** ICC_AP1R3_EL1 register - RW. */
530#define ARMV8_AARCH64_SYSREG_ICC_AP1R3_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 9, 3)
531/** ICC_NMIAR1_EL1 register - RO. */
532#define ARMV8_AARCH64_SYSREG_ICC_NMIAR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 9, 5)
533
534/** ICC_DIR_EL1 register - WO. */
535#define ARMV8_AARCH64_SYSREG_ICC_DIR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 11, 1)
536/** ICC_RPR_EL1 register - RO. */
537#define ARMV8_AARCH64_SYSREG_ICC_RPR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 11, 3)
538/** ICC_SGI1R_EL1 register - WO. */
539#define ARMV8_AARCH64_SYSREG_ICC_SGI1R_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 11, 5)
540/** ICC_ASGI1R_EL1 register - WO. */
541#define ARMV8_AARCH64_SYSREG_ICC_ASGI1R_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 11, 6)
542/** ICC_SGI0R_EL1 register - WO. */
543#define ARMV8_AARCH64_SYSREG_ICC_SGI0R_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 11, 7)
544
545/** ICC_IAR1_EL1 register - RO. */
546#define ARMV8_AARCH64_SYSREG_ICC_IAR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 12, 0)
547/** ICC_EOIR1_EL1 register - WO. */
548#define ARMV8_AARCH64_SYSREG_ICC_EOIR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 12, 1)
549/** ICC_HPPIR1_EL1 register - RO. */
550#define ARMV8_AARCH64_SYSREG_ICC_HPPIR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 12, 2)
551/** ICC_BPR1_EL1 register - RW. */
552#define ARMV8_AARCH64_SYSREG_ICC_BPR1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 12, 3)
553/** ICC_CTLR_EL1 register - RW. */
554#define ARMV8_AARCH64_SYSREG_ICC_CTLR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 12, 4)
555/** ICC_SRE_EL1 register - RW. */
556#define ARMV8_AARCH64_SYSREG_ICC_SRE_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 12, 5)
557/** ICC_IGRPEN0_EL1 register - RW. */
558#define ARMV8_AARCH64_SYSREG_ICC_IGRPEN0_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 12, 6)
559/** ICC_IGRPEN1_EL1 register - RW. */
560#define ARMV8_AARCH64_SYSREG_ICC_IGRPEN1_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 12, 12, 7)
561
562/** CONTEXTIDR_EL1 register - RW. */
563#define ARMV8_AARCH64_SYSREG_CONTEXTIDR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 13, 0, 1)
564/** TPIDR_EL1 register - RW. */
565#define ARMV8_AARCH64_SYSREG_TPIDR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 13, 0, 4)
566
567/** CNTKCTL_EL1 register - RW. */
568#define ARMV8_AARCH64_SYSREG_CNTKCTL_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 0, 14, 1, 0)
569
570/** CSSELR_EL1 register - RW. */
571#define ARMV8_AARCH64_SYSREG_CSSELR_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 2, 0, 0, 0)
572
573/** CTR_EL0 - Cache Type Register - RO. */
574#define ARMV8_AARCH64_SYSREG_CTR_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 0, 0, 1)
575/** DCZID_EL0 - Data Cache Zero ID Register - RO. */
576#define ARMV8_AARCH64_SYSREG_DCZID_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 0, 0, 7)
577
578
579/** NZCV - Status Flags - ??. */
580#define ARMV8_AARCH64_SYSREG_NZCV ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 4, 2, 0)
581/** DAIF - Interrupt Mask Bits - ??. */
582#define ARMV8_AARCH64_SYSREG_DAIF ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 4, 2, 1)
583/** SVCR - Streaming Vector Control Register - ??. */
584#define ARMV8_AARCH64_SYSREG_SVCR ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 4, 2, 2)
585/** DIT - Data Independent Timing - ??. */
586#define ARMV8_AARCH64_SYSREG_DIT ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 4, 2, 5)
587/** SSBS - Speculative Store Bypass Safe - ??. */
588#define ARMV8_AARCH64_SYSREG_SSBS ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 4, 2, 6)
589/** TCO - Tag Check Override - ??. */
590#define ARMV8_AARCH64_SYSREG_TCO ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 4, 2, 7)
591
592/** FPCR register - RW. */
593#define ARMV8_AARCH64_SYSREG_FPCR ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 4, 4, 0)
594/** FPSR register - RW. */
595#define ARMV8_AARCH64_SYSREG_FPSR ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 4, 4, 1)
596
597/** PMCR_EL0 register - RW. */
598#define ARMV8_AARCH64_SYSREG_PMCR_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 9, 12, 0)
599/** PMCNTENSET_EL0 register - RW. */
600#define ARMV8_AARCH64_SYSREG_PMCNTENSET_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 9, 12, 1)
601/** PMCNTENCLR_EL0 register - RW. */
602#define ARMV8_AARCH64_SYSREG_PMCNTENCLR_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 9, 12, 2)
603/** PMOVSCLR_EL0 register - RW. */
604#define ARMV8_AARCH64_SYSREG_PMOVSCLR_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 9, 12, 3)
605
606/** PMCCNTR_EL0 register - RW. */
607#define ARMV8_AARCH64_SYSREG_PMCCNTR_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 9, 13, 0)
608
609/** PMUSERENR_EL0 register - RW. */
610#define ARMV8_AARCH64_SYSREG_PMUSERENR_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 9, 14, 0)
611
612/** PMCCFILTR_EL0 register - RW. */
613#define ARMV8_AARCH64_SYSREG_PMCCFILTR_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 14, 15, 7)
614
615/** ICC_SRE_EL2 register - RW. */
616#define ARMV8_AARCH64_SYSREG_ICC_SRE_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 12, 9, 5)
617
618/** TPIDR_EL0 register - RW. */
619#define ARMV8_AARCH64_SYSREG_TPIDR_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 13, 0, 2)
620/** TPIDRRO_EL0 register - RO. */
621#define ARMV8_AARCH64_SYSREG_TPIDRRO_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 13, 0, 3)
622
623/** CNTFRQ_EL0 register - RW. */
624#define ARMV8_AARCH64_SYSREG_CNTFRQ_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 14, 0, 0)
625/** CNTVCT_EL0 register - RW. */
626#define ARMV8_AARCH64_SYSREG_CNTVCT_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 14, 0, 2)
627
628/** CNTP_TVAL_EL0 register - RW. */
629#define ARMV8_AARCH64_SYSREG_CNTP_TVAL_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 14, 2, 0)
630/** CNTP_CTL_EL0 register - RW. */
631#define ARMV8_AARCH64_SYSREG_CNTP_CTL_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 14, 2, 1)
632/** CNTP_CVAL_EL0 register - RW. */
633#define ARMV8_AARCH64_SYSREG_CNTP_CVAL_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 14, 2, 2)
634
635/** CNTV_CTL_EL0 register - RW. */
636#define ARMV8_AARCH64_SYSREG_CNTV_CTL_EL0 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 3, 14, 3, 1)
637
638/** VPIDR_EL2 register - RW. */
639#define ARMV8_AARCH64_SYSREG_VPIDR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 0, 0, 0)
640/** VMPIDR_EL2 register - RW. */
641#define ARMV8_AARCH64_SYSREG_VMPIDR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 0, 0, 5)
642
643/** SCTLR_EL2 register - RW. */
644#define ARMV8_AARCH64_SYSREG_SCTLR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 0, 0)
645/** ACTLR_EL2 register - RW. */
646#define ARMV8_AARCH64_SYSREG_ACTLR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 0, 1)
647
648/** HCR_EL2 register - RW. */
649#define ARMV8_AARCH64_SYSREG_HCR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 1, 0)
650/** MDCR_EL2 register - RW. */
651#define ARMV8_AARCH64_SYSREG_MDCR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 1, 1)
652/** CPTR_EL2 register - RW. */
653#define ARMV8_AARCH64_SYSREG_CPTR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 1, 2)
654/** HSTR_EL2 register - RW. */
655#define ARMV8_AARCH64_SYSREG_HSTR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 1, 3)
656/** HFGRTR_EL2 register - RW. */
657#define ARMV8_AARCH64_SYSREG_HFGRTR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 1, 4)
658/** HFGWTR_EL2 register - RW. */
659#define ARMV8_AARCH64_SYSREG_HFGWTR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 1, 5)
660/** HFGITR_EL2 register - RW. */
661#define ARMV8_AARCH64_SYSREG_HFGITR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 1, 6)
662/** HACR_EL2 register - RW. */
663#define ARMV8_AARCH64_SYSREG_HACR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 1, 7)
664
665/** ZCR_EL2 register - RW. */
666#define ARMV8_AARCH64_SYSREG_ZCR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 2, 0)
667/** TRFCR_EL2 register - RW. */
668#define ARMV8_AARCH64_SYSREG_TRFCR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 2, 1)
669/** HCRX_EL2 register - RW. */
670#define ARMV8_AARCH64_SYSREG_HCRX_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 2, 2)
671
672/** SDER32_EL2 register - RW. */
673#define ARMV8_AARCH64_SYSREG_SDER32_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 1, 3, 0)
674
675/** TTBR0_EL2 register - RW. */
676#define ARMV8_AARCH64_SYSREG_TTBR0_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 2, 0, 0)
677/** TTBR1_EL2 register - RW. */
678#define ARMV8_AARCH64_SYSREG_TTBR1_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 2, 0, 1)
679/** TCR_EL2 register - RW. */
680#define ARMV8_AARCH64_SYSREG_TCR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 2, 0, 2)
681
682/** VTTBR_EL2 register - RW. */
683#define ARMV8_AARCH64_SYSREG_VTTBR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 2, 1, 0)
684/** VTCR_EL2 register - RW. */
685#define ARMV8_AARCH64_SYSREG_VTCR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 2, 1, 2)
686
687/** VNCR_EL2 register - RW. */
688#define ARMV8_AARCH64_SYSREG_VNCR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 2, 2, 0)
689
690/** VSTTBR_EL2 register - RW. */
691#define ARMV8_AARCH64_SYSREG_VSTTBR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 2, 6, 0)
692/** VSTCR_EL2 register - RW. */
693#define ARMV8_AARCH64_SYSREG_VSTCR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 2, 6, 2)
694
695/** DACR32_EL2 register - RW. */
696#define ARMV8_AARCH64_SYSREG_DACR32_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 3, 0, 0)
697
698/** HDFGRTR_EL2 register - RW. */
699#define ARMV8_AARCH64_SYSREG_HDFGRTR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 3, 1, 4)
700/** HDFGWTR_EL2 register - RW. */
701#define ARMV8_AARCH64_SYSREG_HDFGWTR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 3, 1, 5)
702/** HAFGRTR_EL2 register - RW. */
703#define ARMV8_AARCH64_SYSREG_HAFGRTR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 3, 1, 6)
704
705/** SPSR_EL2 register - RW. */
706#define ARMV8_AARCH64_SYSREG_SPSR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 4, 0, 0)
707/** ELR_EL2 register - RW. */
708#define ARMV8_AARCH64_SYSREG_ELR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 4, 0, 1)
709
710/** SP_EL1 register - RW. */
711#define ARMV8_AARCH64_SYSREG_SP_EL1 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 4, 1, 0)
712
713/** IFSR32_EL2 register - RW. */
714#define ARMV8_AARCH64_SYSREG_IFSR32_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 5, 0, 1)
715
716/** AFSR0_EL2 register - RW. */
717#define ARMV8_AARCH64_SYSREG_AFSR0_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 5, 1, 0)
718/** AFSR1_EL2 register - RW. */
719#define ARMV8_AARCH64_SYSREG_AFSR1_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 5, 1, 1)
720
721/** ESR_EL2 register - RW. */
722#define ARMV8_AARCH64_SYSREG_ESR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 5, 2, 0)
723/** VSESR_EL2 register - RW. */
724#define ARMV8_AARCH64_SYSREG_VSESR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 5, 2, 3)
725
726/** FPEXC32_EL2 register - RW. */
727#define ARMV8_AARCH64_SYSREG_FPEXC32_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 5, 3, 0)
728
729/** TFSR_EL2 register - RW. */
730#define ARMV8_AARCH64_SYSREG_TFSR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 5, 6, 0)
731
732/** FAR_EL2 register - RW. */
733#define ARMV8_AARCH64_SYSREG_FAR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 6, 0, 0)
734/** HPFAR_EL2 register - RW. */
735#define ARMV8_AARCH64_SYSREG_HPFAR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 6, 0, 4)
736
737/** PMSCR_EL2 register - RW. */
738#define ARMV8_AARCH64_SYSREG_PMSCR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 9, 9, 0)
739
740/** MAIR_EL2 register - RW. */
741#define ARMV8_AARCH64_SYSREG_MAIR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 10, 2, 0)
742
743/** AMAIR_EL2 register - RW. */
744#define ARMV8_AARCH64_SYSREG_AMAIR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 10, 3, 0)
745
746/** MPAMHCR_EL2 register - RW. */
747#define ARMV8_AARCH64_SYSREG_MPAMHCR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 10, 4, 0)
748/** MPAMVPMV_EL2 register - RW. */
749#define ARMV8_AARCH64_SYSREG_MPAMVPMV_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 10, 4, 1)
750
751/** MPAM2_EL2 register - RW. */
752#define ARMV8_AARCH64_SYSREG_MPAM2_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 10, 5, 0)
753
754/** MPAMVPM0_EL2 register - RW. */
755#define ARMV8_AARCH64_SYSREG_MPAMVPM0_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 10, 6, 0)
756/** MPAMVPM1_EL2 register - RW. */
757#define ARMV8_AARCH64_SYSREG_MPAMVPM1_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 10, 6, 1)
758/** MPAMVPM2_EL2 register - RW. */
759#define ARMV8_AARCH64_SYSREG_MPAMVPM2_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 10, 6, 2)
760/** MPAMVPM3_EL2 register - RW. */
761#define ARMV8_AARCH64_SYSREG_MPAMVPM3_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 10, 6, 3)
762/** MPAMVPM4_EL2 register - RW. */
763#define ARMV8_AARCH64_SYSREG_MPAMVPM4_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 10, 6, 4)
764/** MPAMVPM5_EL2 register - RW. */
765#define ARMV8_AARCH64_SYSREG_MPAMVPM5_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 10, 6, 5)
766/** MPAMVPM6_EL2 register - RW. */
767#define ARMV8_AARCH64_SYSREG_MPAMVPM6_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 10, 6, 6)
768/** MPAMVPM7_EL2 register - RW. */
769#define ARMV8_AARCH64_SYSREG_MPAMVPM7_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 10, 6, 7)
770
771/** VBAR_EL2 register - RW. */
772#define ARMV8_AARCH64_SYSREG_VBAR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 12, 0, 0)
773/** RVBAR_EL2 register - RW. */
774#define ARMV8_AARCH64_SYSREG_RVBAR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 12, 0, 1)
775/** RMR_EL2 register - RW. */
776#define ARMV8_AARCH64_SYSREG_RMR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 12, 0, 2)
777
778/** VDISR_EL2 register - RW. */
779#define ARMV8_AARCH64_SYSREG_VDISR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 12, 1, 1)
780
781/** CONTEXTIDR_EL2 register - RW. */
782#define ARMV8_AARCH64_SYSREG_CONTEXTIDR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 13, 0, 1)
783/** TPIDR_EL2 register - RW. */
784#define ARMV8_AARCH64_SYSREG_TPIDR_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 13, 0, 2)
785/** SCXTNUM_EL2 register - RW. */
786#define ARMV8_AARCH64_SYSREG_SCXTNUM_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 13, 0, 7)
787
788/** CNTVOFF_EL2 register - RW. */
789#define ARMV8_AARCH64_SYSREG_CNTVOFF_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 0, 3)
790/** CNTPOFF_EL2 register - RW. */
791#define ARMV8_AARCH64_SYSREG_CNTPOFF_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 0, 6)
792
793/** CNTHCTL_EL2 register - RW. */
794#define ARMV8_AARCH64_SYSREG_CNTHCTL_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 1, 0)
795
796/** CNTHP_TVAL_EL2 register - RW. */
797#define ARMV8_AARCH64_SYSREG_CNTHP_TVAL_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 2, 0)
798/** CNTHP_CTL_EL2 register - RW. */
799#define ARMV8_AARCH64_SYSREG_CNTHP_CTL_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 2, 1)
800/** CNTHP_CVAL_EL2 register - RW. */
801#define ARMV8_AARCH64_SYSREG_CNTHP_CVAL_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 2, 2)
802
803/** CNTHV_TVAL_EL2 register - RW. */
804#define ARMV8_AARCH64_SYSREG_CNTHV_TVAL_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 3, 0)
805/** CNTHV_CTL_EL2 register - RW. */
806#define ARMV8_AARCH64_SYSREG_CNTHV_CTL_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 3, 1)
807/** CNTHV_CVAL_EL2 register - RW. */
808#define ARMV8_AARCH64_SYSREG_CNTHV_CVAL_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 3, 2)
809
810/** CNTHVS_TVAL_EL2 register - RW. */
811#define ARMV8_AARCH64_SYSREG_CNTHVS_TVAL_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 4, 0)
812/** CNTHVS_CTL_EL2 register - RW. */
813#define ARMV8_AARCH64_SYSREG_CNTHVS_CTL_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 4, 1)
814/** CNTHVS_CVAL_EL2 register - RW. */
815#define ARMV8_AARCH64_SYSREG_CNTHVS_CVAL_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 4, 2)
816
817/** CNTHPS_TVAL_EL2 register - RW. */
818#define ARMV8_AARCH64_SYSREG_CNTHPS_TVAL_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 5, 0)
819/** CNTHPS_CTL_EL2 register - RW. */
820#define ARMV8_AARCH64_SYSREG_CNTHPS_CTL_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 5, 1)
821/** CNTHPS_CVAL_EL2 register - RW. */
822#define ARMV8_AARCH64_SYSREG_CNTHPS_CVAL_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 4, 14, 5, 2)
823
824/** SP_EL2 register - RW. */
825#define ARMV8_AARCH64_SYSREG_SP_EL2 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 6, 4, 1, 0)
826
827/** SP_EL2 register - RW. */
828#define ARMV8_AARCH64_SYSREG_ICC_SRE_EL3 ARMV8_AARCH64_SYSREG_ID_CREATE(3, 6, 12, 12, 5)
829/** @} */
830
831
832#ifndef RT_IN_ASSEMBLER
833/**
834 * SPSR_EL2 (according to chapter C5.2.19)
835 */
836typedef union ARMV8SPSREL2
837{
838 /** The plain unsigned view. */
839 uint64_t u;
840 /** The 8-bit view. */
841 uint8_t au8[8];
842 /** The 16-bit view. */
843 uint16_t au16[4];
844 /** The 32-bit view. */
845 uint32_t au32[2];
846 /** The 64-bit view. */
847 uint64_t u64;
848} ARMV8SPSREL2;
849/** Pointer to SPSR_EL2. */
850typedef ARMV8SPSREL2 *PARMV8SPSREL2;
851/** Pointer to const SPSR_EL2. */
852typedef const ARMV8SPSREL2 *PCXARMV8SPSREL2;
853#endif /* !RT_IN_ASSEMBLER */
854
855
856/** @name SPSR_EL2 (When exception is taken from AArch64 state)
857 * @{
858 */
859/** Bit 0 - 3 - M - AArch64 Exception level and selected stack pointer. */
860#define ARMV8_SPSR_EL2_AARCH64_M (RT_BIT_64(0) | RT_BIT_64(1) | RT_BIT_64(2) | RT_BIT_64(3))
861#define ARMV8_SPSR_EL2_AARCH64_GET_M(a_Spsr) ((a_Spsr) & ARMV8_SPSR_EL2_AARCH64_M)
862/** Bit 0 - SP - Selected stack pointer. */
863#define ARMV8_SPSR_EL2_AARCH64_SP RT_BIT_64(0)
864#define ARMV8_SPSR_EL2_AARCH64_SP_BIT 0
865/** Bit 1 - Reserved (read as zero). */
866#define ARMV8_SPSR_EL2_AARCH64_RSVD_1 RT_BIT_64(1)
867/** Bit 2 - 3 - EL - Exception level. */
868#define ARMV8_SPSR_EL2_AARCH64_EL (RT_BIT_64(2) | RT_BIT_64(3))
869#define ARMV8_SPSR_EL2_AARCH64_EL_SHIFT 2
870#define ARMV8_SPSR_EL2_AARCH64_GET_EL(a_Spsr) (((a_Spsr) >> ARMV8_SPSR_EL2_AARCH64_EL_SHIFT) & 3)
871#define ARMV8_SPSR_EL2_AARCH64_SET_EL(a_El) ((a_El) << ARMV8_SPSR_EL2_AARCH64_EL_SHIFT)
872/** Bit 4 - M[4] - Execution state (0 means AArch64, when 1 this contains a AArch32 state). */
873#define ARMV8_SPSR_EL2_AARCH64_M4 RT_BIT_64(4)
874#define ARMV8_SPSR_EL2_AARCH64_M4_BIT 4
875/** Bit 5 - T - T32 instruction set state (only valid when ARMV8_SPSR_EL2_AARCH64_M4 is set). */
876#define ARMV8_SPSR_EL2_AARCH64_T RT_BIT_64(5)
877#define ARMV8_SPSR_EL2_AARCH64_T_BIT 5
878/** Bit 6 - I - FIQ interrupt mask. */
879#define ARMV8_SPSR_EL2_AARCH64_F RT_BIT_64(6)
880#define ARMV8_SPSR_EL2_AARCH64_F_BIT 6
881/** Bit 7 - I - IRQ interrupt mask. */
882#define ARMV8_SPSR_EL2_AARCH64_I RT_BIT_64(7)
883#define ARMV8_SPSR_EL2_AARCH64_I_BIT 7
884/** Bit 8 - A - SError interrupt mask. */
885#define ARMV8_SPSR_EL2_AARCH64_A RT_BIT_64(8)
886#define ARMV8_SPSR_EL2_AARCH64_A_BIT 8
887/** Bit 9 - D - Debug Exception mask. */
888#define ARMV8_SPSR_EL2_AARCH64_D RT_BIT_64(9)
889#define ARMV8_SPSR_EL2_AARCH64_D_BIT 9
890/** Bit 10 - 11 - BTYPE - Branch Type indicator. */
891#define ARMV8_SPSR_EL2_AARCH64_BYTPE (RT_BIT_64(10) | RT_BIT_64(11))
892#define ARMV8_SPSR_EL2_AARCH64_BYTPE_SHIFT 10
893#define ARMV8_SPSR_EL2_AARCH64_GET_BYTPE(a_Spsr) (((a_Spsr) >> ARMV8_SPSR_EL2_AARCH64_BYTPE_SHIFT) & 3)
894/** Bit 12 - SSBS - Speculative Store Bypass. */
895#define ARMV8_SPSR_EL2_AARCH64_SSBS RT_BIT_64(12)
896#define ARMV8_SPSR_EL2_AARCH64_SSBS_BIT 12
897/** Bit 13 - ALLINT - All IRQ or FIQ interrupts mask. */
898#define ARMV8_SPSR_EL2_AARCH64_ALLINT RT_BIT_64(13)
899#define ARMV8_SPSR_EL2_AARCH64_ALLINT_BIT 13
900/** Bit 14 - 19 - Reserved (read as zero). */
901#define ARMV8_SPSR_EL2_AARCH64_RSVD_14_19 ( RT_BIT_64(14) | RT_BIT_64(15) | RT_BIT_64(16) \
902 | RT_BIT_64(17) | RT_BIT_64(18) | RT_BIT_64(19))
903/** Bit 20 - IL - Illegal Execution State flag. */
904#define ARMV8_SPSR_EL2_AARCH64_IL RT_BIT_64(20)
905#define ARMV8_SPSR_EL2_AARCH64_IL_BIT 20
906/** Bit 21 - SS - Software Step flag. */
907#define ARMV8_SPSR_EL2_AARCH64_SS RT_BIT_64(21)
908#define ARMV8_SPSR_EL2_AARCH64_SS_BIT 21
909/** Bit 22 - PAN - Privileged Access Never flag. */
910#define ARMV8_SPSR_EL2_AARCH64_PAN RT_BIT_64(25)
911#define ARMV8_SPSR_EL2_AARCH64_PAN_BIT 22
912/** Bit 23 - UAO - User Access Override flag. */
913#define ARMV8_SPSR_EL2_AARCH64_UAO RT_BIT_64(23)
914#define ARMV8_SPSR_EL2_AARCH64_UAO_BIT 23
915/** Bit 24 - DIT - Data Independent Timing flag. */
916#define ARMV8_SPSR_EL2_AARCH64_DIT RT_BIT_64(24)
917#define ARMV8_SPSR_EL2_AARCH64_DIT_BIT 24
918/** Bit 25 - TCO - Tag Check Override flag. */
919#define ARMV8_SPSR_EL2_AARCH64_TCO RT_BIT_64(25)
920#define ARMV8_SPSR_EL2_AARCH64_TCO_BIT 25
921/** Bit 26 - 27 - Reserved (read as zero). */
922#define ARMV8_SPSR_EL2_AARCH64_RSVD_26_27 (RT_BIT_64(26) | RT_BIT_64(27))
923/** Bit 28 - V - Overflow condition flag. */
924#define ARMV8_SPSR_EL2_AARCH64_V RT_BIT_64(28)
925#define ARMV8_SPSR_EL2_AARCH64_V_BIT 28
926/** Bit 29 - C - Carry condition flag. */
927#define ARMV8_SPSR_EL2_AARCH64_C RT_BIT_64(29)
928#define ARMV8_SPSR_EL2_AARCH64_C_BIT 29
929/** Bit 30 - Z - Zero condition flag. */
930#define ARMV8_SPSR_EL2_AARCH64_Z RT_BIT_64(30)
931#define ARMV8_SPSR_EL2_AARCH64_Z_BIT 30
932/** Bit 31 - N - Negative condition flag. */
933#define ARMV8_SPSR_EL2_AARCH64_N RT_BIT_64(31)
934#define ARMV8_SPSR_EL2_AARCH64_N_BIT 31
935/** Bit 32 - 63 - Reserved (read as zero). */
936#define ARMV8_SPSR_EL2_AARCH64_RSVD_32_63 (UINT64_C(0xffffffff00000000))
937/** Checks whether the given SPSR value contains a AARCH64 execution state. */
938#define ARMV8_SPSR_EL2_IS_AARCH64_STATE(a_Spsr) (!((a_Spsr) & ARMV8_SPSR_EL2_AARCH64_M4))
939/** @} */
940
941/** @name Aarch64 Exception levels
942 * @{ */
943/** Exception Level 0 - User mode. */
944#define ARMV8_AARCH64_EL_0 0
945/** Exception Level 1 - Supervisor mode. */
946#define ARMV8_AARCH64_EL_1 1
947/** Exception Level 2 - Hypervisor mode. */
948#define ARMV8_AARCH64_EL_2 2
949/** @} */
950
951
952/** @name ESR_EL2 (Exception Syndrome Register, EL2)
953 * @{
954 */
955/** Bit 0 - 24 - ISS - Instruction Specific Syndrome, encoding depends on the exception class. */
956#define ARMV8_ESR_EL2_ISS UINT64_C(0x1ffffff)
957#define ARMV8_ESR_EL2_ISS_GET(a_Esr) ((a_Esr) & ARMV8_ESR_EL2_ISS)
958/** Bit 25 - IL - Instruction length for synchronous exception (0 means 16-bit instruction, 1 32-bit instruction). */
959#define ARMV8_ESR_EL2_IL RT_BIT_64(25)
960#define ARMV8_ESR_EL2_IL_BIT 25
961#define ARMV8_ESR_EL2_IL_IS_32BIT(a_Esr) RT_BOOL((a_Esr) & ARMV8_ESR_EL2_IL)
962#define ARMV8_ESR_EL2_IL_IS_16BIT(a_Esr) (!((a_Esr) & ARMV8_ESR_EL2_IL))
963/** Bit 26 - 31 - EC - Exception class, indicates reason for the exception that this register holds information about. */
964#define ARMV8_ESR_EL2_EC ( RT_BIT_64(26) | RT_BIT_64(27) | RT_BIT_64(28) \
965 | RT_BIT_64(29) | RT_BIT_64(30) | RT_BIT_64(31))
966#define ARMV8_ESR_EL2_EC_GET(a_Esr) (((a_Esr) & ARMV8_ESR_EL2_EC) >> 26)
967/** Bit 32 - 36 - ISS2 - Only valid when FEAT_LS64_V and/or FEAT_LS64_ACCDATA is present. */
968#define ARMV8_ESR_EL2_ISS2 ( RT_BIT_64(32) | RT_BIT_64(33) | RT_BIT_64(34) \
969 | RT_BIT_64(35) | RT_BIT_64(36))
970#define ARMV8_ESR_EL2_ISS2_GET(a_Esr) (((a_Esr) & ARMV8_ESR_EL2_ISS2) >> 32)
971/** @} */
972
973
974/** @name ESR_EL2 Exception Classes (EC)
975 * @{ */
976/** Unknown exception reason. */
977#define ARMV8_ESR_EL2_EC_UNKNOWN UINT32_C(0)
978/** Trapped WF* instruction. */
979#define ARMV8_ESR_EL2_EC_TRAPPED_WFX UINT32_C(1)
980/** AArch32 - Trapped MCR or MRC access (coproc == 0b1111) not reported through ARMV8_ESR_EL2_EC_UNKNOWN. */
981#define ARMV8_ESR_EL2_EC_AARCH32_TRAPPED_MCR_MRC_COPROC_15 UINT32_C(3)
982/** AArch32 - Trapped MCRR or MRRC access (coproc == 0b1111) not reported through ARMV8_ESR_EL2_EC_UNKNOWN. */
983#define ARMV8_ESR_EL2_EC_AARCH32_TRAPPED_MCRR_MRRC_COPROC15 UINT32_C(4)
984/** AArch32 - Trapped MCR or MRC access (coproc == 0b1110). */
985#define ARMV8_ESR_EL2_EC_AARCH32_TRAPPED_MCR_MRC_COPROC_14 UINT32_C(5)
986/** AArch32 - Trapped LDC or STC access. */
987#define ARMV8_ESR_EL2_EC_AARCH32_TRAPPED_LDC_STC UINT32_C(6)
988/** AArch32 - Trapped access to SME, SVE or Advanced SIMD or floating point fnunctionality. */
989#define ARMV8_ESR_EL2_EC_AARCH32_TRAPPED_SME_SVE_NEON UINT32_C(7)
990/** AArch32 - Trapped VMRS access not reported using ARMV8_ESR_EL2_EC_AARCH32_TRAPPED_SME_SVE_NEON. */
991#define ARMV8_ESR_EL2_EC_AARCH32_TRAPPED_VMRS UINT32_C(8)
992/** AArch32 - Trapped pointer authentication instruction. */
993#define ARMV8_ESR_EL2_EC_AARCH32_TRAPPED_PA_INSN UINT32_C(9)
994/** FEAT_LS64 - Exception from LD64B or ST64B instruction. */
995#define ARMV8_ESR_EL2_EC_LS64_EXCEPTION UINT32_C(10)
996/** AArch32 - Trapped MRRC access (coproc == 0b1110). */
997#define ARMV8_ESR_EL2_EC_AARCH32_TRAPPED_MRRC_COPROC14 UINT32_C(12)
998/** FEAT_BTI - Branch Target Exception. */
999#define ARMV8_ESR_EL2_EC_BTI_BRANCH_TARGET_EXCEPTION UINT32_C(13)
1000/** Illegal Execution State. */
1001#define ARMV8_ESR_EL2_ILLEGAL_EXECUTION_STATE UINT32_C(14)
1002/** AArch32 - SVC instruction execution. */
1003#define ARMV8_ESR_EL2_EC_AARCH32_SVC_INSN UINT32_C(17)
1004/** AArch32 - HVC instruction execution. */
1005#define ARMV8_ESR_EL2_EC_AARCH32_HVC_INSN UINT32_C(18)
1006/** AArch32 - SMC instruction execution. */
1007#define ARMV8_ESR_EL2_EC_AARCH32_SMC_INSN UINT32_C(19)
1008/** AArch64 - SVC instruction execution. */
1009#define ARMV8_ESR_EL2_EC_AARCH64_SVC_INSN UINT32_C(21)
1010/** AArch64 - HVC instruction execution. */
1011#define ARMV8_ESR_EL2_EC_AARCH64_HVC_INSN UINT32_C(22)
1012/** AArch64 - SMC instruction execution. */
1013#define ARMV8_ESR_EL2_EC_AARCH64_SMC_INSN UINT32_C(23)
1014/** AArch64 - Trapped MSR, MRS or System instruction execution in AArch64 state. */
1015#define ARMV8_ESR_EL2_EC_AARCH64_TRAPPED_SYS_INSN UINT32_C(24)
1016/** FEAT_SVE - Access to SVE vunctionality not reported using ARMV8_ESR_EL2_EC_UNKNOWN. */
1017#define ARMV8_ESR_EL2_EC_SVE_TRAPPED UINT32_C(25)
1018/** FEAT_PAuth and FEAT_NV - Trapped ERET, ERETAA or ERTAB instruction. */
1019#define ARMV8_ESR_EL2_EC_PAUTH_NV_TRAPPED_ERET_ERETAA_ERETAB UINT32_C(26)
1020/** FEAT_TME - Exception from TSTART instruction. */
1021#define ARMV8_ESR_EL2_EC_TME_TSTART_INSN_EXCEPTION UINT32_C(27)
1022/** FEAT_FPAC - Exception from a Pointer Authentication instruction failure. */
1023#define ARMV8_ESR_EL2_EC_FPAC_PA_INSN_FAILURE_EXCEPTION UINT32_C(28)
1024/** FEAT_SME - Access to SME functionality trapped. */
1025#define ARMV8_ESR_EL2_EC_SME_TRAPPED_SME_ACCESS UINT32_C(29)
1026/** FEAT_RME - Exception from Granule Protection Check. */
1027#define ARMV8_ESR_EL2_EC_RME_GRANULE_PROT_CHECK_EXCEPTION UINT32_C(30)
1028/** Instruction Abort from a lower Exception level. */
1029#define ARMV8_ESR_EL2_INSN_ABORT_FROM_LOWER_EL UINT32_C(32)
1030/** Instruction Abort from the same Exception level. */
1031#define ARMV8_ESR_EL2_INSN_ABORT_FROM_EL2 UINT32_C(33)
1032/** PC alignment fault exception. */
1033#define ARMV8_ESR_EL2_PC_ALIGNMENT_EXCEPTION UINT32_C(34)
1034/** Data Abort from a lower Exception level. */
1035#define ARMV8_ESR_EL2_DATA_ABORT_FROM_LOWER_EL UINT32_C(36)
1036/** Data Abort from the same Exception level (or access associated with VNCR_EL2). */
1037#define ARMV8_ESR_EL2_DATA_ABORT_FROM_EL2 UINT32_C(37)
1038/** SP alignment fault exception. */
1039#define ARMV8_ESR_EL2_SP_ALIGNMENT_EXCEPTION UINT32_C(38)
1040/** FEAT_MOPS - Memory Operation Exception. */
1041#define ARMV8_ESR_EL2_EC_MOPS_EXCEPTION UINT32_C(39)
1042/** AArch32 - Trapped floating point exception. */
1043#define ARMV8_ESR_EL2_EC_AARCH32_TRAPPED_FP_EXCEPTION UINT32_C(40)
1044/** AArch64 - Trapped floating point exception. */
1045#define ARMV8_ESR_EL2_EC_AARCH64_TRAPPED_FP_EXCEPTION UINT32_C(44)
1046/** SError interrupt. */
1047#define ARMV8_ESR_EL2_SERROR_INTERRUPT UINT32_C(47)
1048/** Breakpoint Exception from a lower Exception level. */
1049#define ARMV8_ESR_EL2_BKPT_EXCEPTION_FROM_LOWER_EL UINT32_C(48)
1050/** Breakpoint Exception from the same Exception level. */
1051#define ARMV8_ESR_EL2_BKPT_EXCEPTION_FROM_EL2 UINT32_C(49)
1052/** Software Step Exception from a lower Exception level. */
1053#define ARMV8_ESR_EL2_SS_EXCEPTION_FROM_LOWER_EL UINT32_C(50)
1054/** Software Step Exception from the same Exception level. */
1055#define ARMV8_ESR_EL2_SS_EXCEPTION_FROM_EL2 UINT32_C(51)
1056/** Watchpoint Exception from a lower Exception level. */
1057#define ARMV8_ESR_EL2_WATCHPOINT_EXCEPTION_FROM_LOWER_EL UINT32_C(52)
1058/** Watchpoint Exception from the same Exception level. */
1059#define ARMV8_ESR_EL2_WATCHPOINT_EXCEPTION_FROM_EL2 UINT32_C(53)
1060/** AArch32 - BKPT instruction execution. */
1061#define ARMV8_ESR_EL2_EC_AARCH32_BKPT_INSN UINT32_C(56)
1062/** AArch32 - Vector Catch exception. */
1063#define ARMV8_ESR_EL2_EC_AARCH32_VEC_CATCH_EXCEPTION UINT32_C(58)
1064/** AArch64 - BRK instruction execution. */
1065#define ARMV8_ESR_EL2_EC_AARCH64_BRK_INSN UINT32_C(60)
1066/** @} */
1067
1068
1069/** @name ISS encoding for Data Abort exceptions.
1070 * @{ */
1071/** Bit 0 - 5 - DFSC - Data Fault Status Code. */
1072#define ARMV8_EC_ISS_DATA_ABRT_DFSC ( RT_BIT_32(0) | RT_BIT_32(1) | RT_BIT_32(2) \
1073 | RT_BIT_32(3) | RT_BIT_32(4) | RT_BIT_32(5))
1074#define ARMV8_EC_ISS_DATA_ABRT_DFSC_GET(a_Iss) ((a_Iss) & ARMV8_EC_ISS_DATA_ABRT_DFSC)
1075/** Bit 6 - WnR - Write not Read. */
1076#define ARMV8_EC_ISS_DATA_ABRT_WNR RT_BIT_32(6)
1077#define ARMV8_EC_ISS_DATA_ABRT_WNR_BIT 6
1078/** Bit 7 - S1PTW - Stage 2 translation fault for an access made for a stage 1 translation table walk. */
1079#define ARMV8_EC_ISS_DATA_ABRT_S1PTW RT_BIT_32(7)
1080#define ARMV8_EC_ISS_DATA_ABRT_S1PTW_BIT 7
1081/** Bit 8 - CM - Cache maintenance instruction. */
1082#define ARMV8_EC_ISS_DATA_ABRT_CM RT_BIT_32(8)
1083#define ARMV8_EC_ISS_DATA_ABRT_CM_BIT 8
1084/** Bit 9 - EA - External abort type. */
1085#define ARMV8_EC_ISS_DATA_ABRT_EA RT_BIT_32(9)
1086#define ARMV8_EC_ISS_DATA_ABRT_EA_BIT 9
1087/** Bit 10 - FnV - FAR not Valid. */
1088#define ARMV8_EC_ISS_DATA_ABRT_FNV RT_BIT_32(10)
1089#define ARMV8_EC_ISS_DATA_ABRT_FNV_BIT 10
1090/** Bit 11 - 12 - LST - Load/Store Type. */
1091#define ARMV8_EC_ISS_DATA_ABRT_LST (RT_BIT_32(11) | RT_BIT_32(12))
1092#define ARMV8_EC_ISS_DATA_ABRT_LST_GET(a_Iss) (((a_Iss) & ARMV8_EC_ISS_DATA_ABRT_LST) >> 11)
1093/** Bit 13 - VNCR - Fault came from use of VNCR_EL2 register by EL1 code. */
1094#define ARMV8_EC_ISS_DATA_ABRT_VNCR RT_BIT_32(13)
1095#define ARMV8_EC_ISS_DATA_ABRT_VNCR_BIT 13
1096/** Bit 14 - AR - Acquire/Release semantics. */
1097#define ARMV8_EC_ISS_DATA_ABRT_AR RT_BIT_32(14)
1098#define ARMV8_EC_ISS_DATA_ABRT_AR_BIT 14
1099/** Bit 15 - SF - Sixty Four bit general-purpose register transfer (only when ISV is 1). */
1100#define ARMV8_EC_ISS_DATA_ABRT_SF RT_BIT_32(15)
1101#define ARMV8_EC_ISS_DATA_ABRT_SF_BIT 15
1102/** Bit 16 - 20 - SRT - Syndrome Register Transfer. */
1103#define ARMV8_EC_ISS_DATA_ABRT_SRT ( RT_BIT_32(16) | RT_BIT_32(17) | RT_BIT_32(18) \
1104 | RT_BIT_32(19) | RT_BIT_32(20))
1105#define ARMV8_EC_ISS_DATA_ABRT_SRT_GET(a_Iss) (((a_Iss) & ARMV8_EC_ISS_DATA_ABRT_SRT) >> 16)
1106/** Bit 21 - SSE - Syndrome Sign Extend. */
1107#define ARMV8_EC_ISS_DATA_ABRT_SSE RT_BIT_32(21)
1108#define ARMV8_EC_ISS_DATA_ABRT_SSE_BIT 21
1109/** Bit 22 - 23 - SAS - Syndrome Access Size. */
1110#define ARMV8_EC_ISS_DATA_ABRT_SAS (RT_BIT_32(22) | RT_BIT_32(23))
1111#define ARMV8_EC_ISS_DATA_ABRT_SAS_GET(a_Iss) (((a_Iss) & ARMV8_EC_ISS_DATA_ABRT_SAS) >> 22)
1112/** Bit 24 - ISV - Instruction Syndrome Valid. */
1113#define ARMV8_EC_ISS_DATA_ABRT_ISV RT_BIT_32(24)
1114#define ARMV8_EC_ISS_DATA_ABRT_ISV_BIT 24
1115/** @} */
1116
1117
1118/** @name Data Fault Status Code (DFSC).
1119 * @{ */
1120/** Address size fault, level 0 of translation or translation table base register. */
1121#define ARMV8_EC_ISS_DATA_ABRT_DFSC_ADDR_SIZE_FAULT_LVL0 0
1122/** Address size fault, level 1. */
1123#define ARMV8_EC_ISS_DATA_ABRT_DFSC_ADDR_SIZE_FAULT_LVL1 1
1124/** Address size fault, level 2. */
1125#define ARMV8_EC_ISS_DATA_ABRT_DFSC_ADDR_SIZE_FAULT_LVL2 2
1126/** Address size fault, level 3. */
1127#define ARMV8_EC_ISS_DATA_ABRT_DFSC_ADDR_SIZE_FAULT_LVL3 3
1128/** Translation fault, level 0. */
1129#define ARMV8_EC_ISS_DATA_ABRT_DFSC_TRANSLATION_FAULT_LVL0 4
1130/** Translation fault, level 1. */
1131#define ARMV8_EC_ISS_DATA_ABRT_DFSC_TRANSLATION_FAULT_LVL1 5
1132/** Translation fault, level 2. */
1133#define ARMV8_EC_ISS_DATA_ABRT_DFSC_TRANSLATION_FAULT_LVL2 6
1134/** Translation fault, level 3. */
1135#define ARMV8_EC_ISS_DATA_ABRT_DFSC_TRANSLATION_FAULT_LVL3 7
1136/** FEAT_LPA2 - Access flag fault, level 0. */
1137#define ARMV8_EC_ISS_DATA_ABRT_DFSC_ACCESS_FLAG_FAULT_LVL0 8
1138/** Access flag fault, level 1. */
1139#define ARMV8_EC_ISS_DATA_ABRT_DFSC_ACCESS_FLAG_FAULT_LVL1 9
1140/** Access flag fault, level 2. */
1141#define ARMV8_EC_ISS_DATA_ABRT_DFSC_ACCESS_FLAG_FAULT_LVL2 10
1142/** Access flag fault, level 3. */
1143#define ARMV8_EC_ISS_DATA_ABRT_DFSC_ACCESS_FLAG_FAULT_LVL3 11
1144/** FEAT_LPA2 - Permission fault, level 0. */
1145#define ARMV8_EC_ISS_DATA_ABRT_DFSC_PERMISSION_FAULT_LVL0 12
1146/** Permission fault, level 1. */
1147#define ARMV8_EC_ISS_DATA_ABRT_DFSC_PERMISSION_FAULT_LVL1 13
1148/** Permission fault, level 2. */
1149#define ARMV8_EC_ISS_DATA_ABRT_DFSC_PERMISSION_FAULT_LVL2 14
1150/** Permission fault, level 3. */
1151#define ARMV8_EC_ISS_DATA_ABRT_DFSC_PERMISSION_FAULT_LVL3 15
1152/** Synchronous External abort, not a translation table walk or hardware update of translation table. */
1153#define ARMV8_EC_ISS_DATA_ABRT_DFSC_SYNC_EXTERNAL 16
1154/** FEAT_MTE2 - Synchronous Tag Check Fault. */
1155#define ARMV8_EC_ISS_DATA_ABRT_DFSC_MTE2_SYNC_TAG_CHK_FAULT 17
1156/** @todo Do the rest (lazy developer). */
1157/** @} */
1158
1159
1160/** @name SAS encoding.
1161 * @{ */
1162/** Byte access. */
1163#define ARMV8_EC_ISS_DATA_ABRT_SAS_BYTE 0
1164/** Halfword access (uint16_t). */
1165#define ARMV8_EC_ISS_DATA_ABRT_SAS_HALFWORD 1
1166/** Word access (uint32_t). */
1167#define ARMV8_EC_ISS_DATA_ABRT_SAS_WORD 2
1168/** Doubleword access (uint64_t). */
1169#define ARMV8_EC_ISS_DATA_ABRT_SAS_DWORD 3
1170/** @} */
1171
1172
1173/** @name ISS encoding for trapped MSR, MRS or System instruction exceptions.
1174 * @{ */
1175/** Bit 0 - Direction flag. */
1176#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_DIRECTION RT_BIT_32(0)
1177#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_DIRECTION_IS_READ(a_Iss) RT_BOOL((a_Iss) & ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_DIRECTION)
1178/** Bit 1 - 4 - CRm value from the instruction. */
1179#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_CRM ( RT_BIT_32(1) | RT_BIT_32(2) | RT_BIT_32(3) \
1180 | RT_BIT_32(4))
1181#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_CRM_GET(a_Iss) (((a_Iss) & ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_CRM) >> 1)
1182/** Bit 5 - 9 - Rt value from the instruction. */
1183#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_RT ( RT_BIT_32(5) | RT_BIT_32(6) | RT_BIT_32(7) \
1184 | RT_BIT_32(8) | RT_BIT_32(9))
1185#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_RT_GET(a_Iss) (((a_Iss) & ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_RT) >> 5)
1186/** Bit 10 - 13 - CRn value from the instruction. */
1187#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_CRN ( RT_BIT_32(10) | RT_BIT_32(11) | RT_BIT_32(12) \
1188 | RT_BIT_32(13))
1189#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_CRN_GET(a_Iss) (((a_Iss) & ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_CRN) >> 10)
1190/** Bit 14 - 16 - Op2 value from the instruction. */
1191#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_OP1 (RT_BIT_32(14) | RT_BIT_32(15) | RT_BIT_32(16))
1192#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_OP1_GET(a_Iss) (((a_Iss) & ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_OP1) >> 14)
1193/** Bit 17 - 19 - Op2 value from the instruction. */
1194#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_OP2 (RT_BIT_32(17) | RT_BIT_32(18) | RT_BIT_32(19))
1195#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_OP2_GET(a_Iss) (((a_Iss) & ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_OP2) >> 17)
1196/** Bit 20 - 21 - Op0 value from the instruction. */
1197#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_OP0 (RT_BIT_32(20) | RT_BIT_32(21))
1198#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_OP0_GET(a_Iss) (((a_Iss) & ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_OP0) >> 20)
1199/** Bit 22 - 24 - Reserved. */
1200#define ARMV8_EC_ISS_AARCH64_TRAPPED_SYS_INSN_RSVD (RT_BIT_32(22) | RT_BIT_32(23) | RT_BIT_32(24))
1201/** @} */
1202
1203
1204/** @name ISS encoding for trapped HVC instruction exceptions.
1205 * @{ */
1206/** Bit 0 - 15 - imm16 value of the instruction. */
1207#define ARMV8_EC_ISS_AARCH64_TRAPPED_HVC_INSN_IMM (UINT16_C(0xffff))
1208#define ARMV8_EC_ISS_AARCH64_TRAPPED_HVC_INSN_IMM_GET(a_Iss) ((a_Iss) & ARMV8_EC_ISS_AARCH64_TRAPPED_HVC_INSN_IMM)
1209/** @} */
1210
1211
1212/** @name TCR_EL1 - Translation Control Register (EL1)
1213 * @{
1214 */
1215/** Bit 0 - 5 - Size offset of the memory region addressed by TTBR0_EL1 (2^(64-T0SZ)). */
1216#define ARMV8_TCR_EL1_AARCH64_T0SZ ( RT_BIT_64(0) | RT_BIT_64(1) | RT_BIT_64(2) \
1217 | RT_BIT_64(3) | RT_BIT_64(4) | RT_BIT_64(5))
1218#define ARMV8_TCR_EL1_AARCH64_T0SZ_GET(a_Tcr) ((a_Tcr) & ARMV8_TCR_EL1_AARCH64_T1SZ)
1219/** Bit 7 - Translation table walk disable for translations using TTBR0_EL1. */
1220#define ARMV8_TCR_EL1_AARCH64_EPD0 RT_BIT_64(7)
1221#define ARMV8_TCR_EL1_AARCH64_EPD0_BIT 7
1222/** Bit 8 - 9 - Inner cacheability attribute for memory associated with translation table walks using TTBR0_EL1. */
1223#define ARMV8_TCR_EL1_AARCH64_IRGN0 (RT_BIT_64(8) | RT_BIT_64(9))
1224#define ARMV8_TCR_EL1_AARCH64_IRGN0_GET(a_Tcr) (((a_Tcr) & ARMV8_TCR_EL1_AARCH64_IRGN0) >> 8)
1225/** Non cacheable. */
1226# define ARMV8_TCR_EL1_AARCH64_IRGN0_NON_CACHEABLE 0
1227/** Write-Back, Read-Allocate, Write-Allocate Cacheable. */
1228# define ARMV8_TCR_EL1_AARCH64_IRGN0_WB_RA_WA 1
1229/** Write-Through, Read-Allocate, No Write-Allocate Cacheable. */
1230# define ARMV8_TCR_EL1_AARCH64_IRGN0_WT_RA_NWA 2
1231/** Write-Back, Read-Allocate, No Write-Allocate Cacheable. */
1232# define ARMV8_TCR_EL1_AARCH64_IRGN0_WB_RA_NWA 3
1233/** Bit 27 - 26 - Outer cacheability attribute for memory associated with translation table walks using TTBR0_EL1. */
1234#define ARMV8_TCR_EL1_AARCH64_ORGN0 (RT_BIT_64(10) | RT_BIT_64(11))
1235#define ARMV8_TCR_EL1_AARCH64_ORGN0_GET(a_Tcr) (((a_Tcr) & ARMV8_TCR_EL1_AARCH64_ORGN0) >> 10)
1236/** Non cacheable. */
1237# define ARMV8_TCR_EL1_AARCH64_ORGN0_NON_CACHEABLE 0
1238/** Write-Back, Read-Allocate, Write-Allocate Cacheable. */
1239# define ARMV8_TCR_EL1_AARCH64_ORGN0_WB_RA_WA 1
1240/** Write-Through, Read-Allocate, No Write-Allocate Cacheable. */
1241# define ARMV8_TCR_EL1_AARCH64_ORGN0_WT_RA_NWA 2
1242/** Write-Back, Read-Allocate, No Write-Allocate Cacheable. */
1243# define ARMV8_TCR_EL1_AARCH64_ORGN0_WB_RA_NWA 3
1244/** Bit 12 - 13 - Shareability attribute memory associated with translation table walks using TTBR0_EL1. */
1245#define ARMV8_TCR_EL1_AARCH64_SH0 (RT_BIT_64(12) | RT_BIT_64(13))
1246#define ARMV8_TCR_EL1_AARCH64_SH0_GET(a_Tcr) (((a_Tcr) & ARMV8_TCR_EL1_AARCH64_SH0) >> 12)
1247/** Non shareable. */
1248# define ARMV8_TCR_EL1_AARCH64_SH0_NON_SHAREABLE 0
1249/** Invalid value. */
1250# define ARMV8_TCR_EL1_AARCH64_SH0_INVALID 1
1251/** Outer Shareable. */
1252# define ARMV8_TCR_EL1_AARCH64_SH0_OUTER_SHAREABLE 2
1253/** Inner Shareable. */
1254# define ARMV8_TCR_EL1_AARCH64_SH0_INNER_SHAREABLE 3
1255/** Bit 14 - 15 - Translation Granule Size for TTBR0_EL1. */
1256#define ARMV8_TCR_EL1_AARCH64_TG0 (RT_BIT_64(14) | RT_BIT_64(15))
1257#define ARMV8_TCR_EL1_AARCH64_TG0_GET(a_Tcr) (((a_Tcr) & ARMV8_TCR_EL1_AARCH64_TG0) >> 14)
1258/** Invalid granule size. */
1259# define ARMV8_TCR_EL1_AARCH64_TG0_INVALID 0
1260/** 16KiB granule size. */
1261# define ARMV8_TCR_EL1_AARCH64_TG0_16KB 1
1262/** 4KiB granule size. */
1263# define ARMV8_TCR_EL1_AARCH64_TG0_4KB 2
1264/** 64KiB granule size. */
1265# define ARMV8_TCR_EL1_AARCH64_TG0_64KB 3
1266/** Bit 16 - 21 - Size offset of the memory region addressed by TTBR1_EL1 (2^(64-T1SZ)). */
1267#define ARMV8_TCR_EL1_AARCH64_T1SZ ( RT_BIT_64(16) | RT_BIT_64(17) | RT_BIT_64(18) \
1268 | RT_BIT_64(19) | RT_BIT_64(20) | RT_BIT_64(21))
1269#define ARMV8_TCR_EL1_AARCH64_T1SZ_GET(a_Tcr) (((a_Tcr) & ARMV8_TCR_EL1_AARCH64_T1SZ) >> 16)
1270/** Bit 22 - Selects whether TTBR0_EL1 (0) or TTBR1_EL1 (1) defines the ASID. */
1271#define ARMV8_TCR_EL1_AARCH64_A1 RT_BIT_64(22)
1272#define ARMV8_TCR_EL1_AARCH64_A1_BIT 22
1273/** Bit 23 - Translation table walk disable for translations using TTBR1_EL1. */
1274#define ARMV8_TCR_EL1_AARCH64_EPD1 RT_BIT_64(23)
1275#define ARMV8_TCR_EL1_AARCH64_EPD1_BIT 23
1276/** Bit 24 - 25 - Inner cacheability attribute for memory associated with translation table walks using TTBR1_EL1. */
1277#define ARMV8_TCR_EL1_AARCH64_IRGN1 (RT_BIT_64(24) | RT_BIT_64(25))
1278#define ARMV8_TCR_EL1_AARCH64_IRGN1_GET(a_Tcr) (((a_Tcr) & ARMV8_TCR_EL1_AARCH64_IRGN1) >> 26)
1279/** Non cacheable. */
1280# define ARMV8_TCR_EL1_AARCH64_IRGN1_NON_CACHEABLE 0
1281/** Write-Back, Read-Allocate, Write-Allocate Cacheable. */
1282# define ARMV8_TCR_EL1_AARCH64_IRGN1_WB_RA_WA 1
1283/** Write-Through, Read-Allocate, No Write-Allocate Cacheable. */
1284# define ARMV8_TCR_EL1_AARCH64_IRGN1_WT_RA_NWA 2
1285/** Write-Back, Read-Allocate, No Write-Allocate Cacheable. */
1286# define ARMV8_TCR_EL1_AARCH64_IRGN1_WB_RA_NWA 3
1287/** Bit 27 - 26 - Outer cacheability attribute for memory associated with translation table walks using TTBR1_EL1. */
1288#define ARMV8_TCR_EL1_AARCH64_ORGN1 (RT_BIT_64(26) | RT_BIT_64(27))
1289#define ARMV8_TCR_EL1_AARCH64_ORGN1_GET(a_Tcr) (((a_Tcr) & ARMV8_TCR_EL1_AARCH64_ORGN1) >> 26)
1290/** Non cacheable. */
1291# define ARMV8_TCR_EL1_AARCH64_ORGN1_NON_CACHEABLE 0
1292/** Write-Back, Read-Allocate, Write-Allocate Cacheable. */
1293# define ARMV8_TCR_EL1_AARCH64_ORGN1_WB_RA_WA 1
1294/** Write-Through, Read-Allocate, No Write-Allocate Cacheable. */
1295# define ARMV8_TCR_EL1_AARCH64_ORGN1_WT_RA_NWA 2
1296/** Write-Back, Read-Allocate, No Write-Allocate Cacheable. */
1297# define ARMV8_TCR_EL1_AARCH64_ORGN1_WB_RA_NWA 3
1298/** Bit 28 - 29 - Shareability attribute memory associated with translation table walks using TTBR1_EL1. */
1299#define ARMV8_TCR_EL1_AARCH64_SH1 (RT_BIT_64(28) | RT_BIT_64(29))
1300#define ARMV8_TCR_EL1_AARCH64_SH1_GET(a_Tcr) (((a_Tcr) & ARMV8_TCR_EL1_AARCH64_SH1) >> 28)
1301/** Non shareable. */
1302# define ARMV8_TCR_EL1_AARCH64_SH1_NON_SHAREABLE 0
1303/** Invalid value. */
1304# define ARMV8_TCR_EL1_AARCH64_SH1_INVALID 1
1305/** Outer Shareable. */
1306# define ARMV8_TCR_EL1_AARCH64_SH1_OUTER_SHAREABLE 2
1307/** Inner Shareable. */
1308# define ARMV8_TCR_EL1_AARCH64_SH1_INNER_SHAREABLE 3
1309/** Bit 30 - 31 - Translation Granule Size for TTBR1_EL1. */
1310#define ARMV8_TCR_EL1_AARCH64_TG1 (RT_BIT_64(30) | RT_BIT_64(31))
1311#define ARMV8_TCR_EL1_AARCH64_TG1_GET(a_Tcr) (((a_Tcr) & ARMV8_TCR_EL1_AARCH64_TG1) >> 30)
1312/** Invalid granule size. */
1313# define ARMV8_TCR_EL1_AARCH64_TG1_INVALID 0
1314/** 16KiB granule size. */
1315# define ARMV8_TCR_EL1_AARCH64_TG1_16KB 1
1316/** 4KiB granule size. */
1317# define ARMV8_TCR_EL1_AARCH64_TG1_4KB 2
1318/** 64KiB granule size. */
1319# define ARMV8_TCR_EL1_AARCH64_TG1_64KB 3
1320/** Bit 32 - 34 - Intermediate Physical Address Size. */
1321#define ARMV8_TCR_EL1_AARCH64_IPS (RT_BIT_64(32) | RT_BIT_64(33) | RT_BIT_64(34))
1322#define ARMV8_TCR_EL1_AARCH64_IPS_GET(a_Tcr) (((a_Tcr) & ARMV8_TCR_EL1_AARCH64_IPS) >> 32)
1323/** IPA - 32 bits, 4GiB. */
1324# define ARMV8_TCR_EL1_AARCH64_IPS_32BITS 0
1325/** IPA - 36 bits, 64GiB. */
1326# define ARMV8_TCR_EL1_AARCH64_IPS_36BITS 1
1327/** IPA - 40 bits, 1TiB. */
1328# define ARMV8_TCR_EL1_AARCH64_IPS_40BITS 2
1329/** IPA - 42 bits, 4TiB. */
1330# define ARMV8_TCR_EL1_AARCH64_IPS_42BITS 3
1331/** IPA - 44 bits, 16TiB. */
1332# define ARMV8_TCR_EL1_AARCH64_IPS_44BITS 4
1333/** IPA - 48 bits, 256TiB. */
1334# define ARMV8_TCR_EL1_AARCH64_IPS_48BITS 5
1335/** IPA - 52 bits, 4PiB. */
1336# define ARMV8_TCR_EL1_AARCH64_IPS_52BITS 6
1337/** Bit 36 - ASID Size (0 - 8 bit, 1 - 16 bit). */
1338#define ARMV8_TCR_EL1_AARCH64_AS RT_BIT_64(36)
1339#define ARMV8_TCR_EL1_AARCH64_AS_BIT 36
1340/** Bit 37 - Top Byte Ignore for translations from TTBR0_EL1. */
1341#define ARMV8_TCR_EL1_AARCH64_TBI0 RT_BIT_64(37)
1342#define ARMV8_TCR_EL1_AARCH64_TBI0_BIT 37
1343/** Bit 38 - Top Byte Ignore for translations from TTBR1_EL1. */
1344#define ARMV8_TCR_EL1_AARCH64_TBI1 RT_BIT_64(38)
1345#define ARMV8_TCR_EL1_AARCH64_TBI1_BIT 38
1346/** Bit 39 - Hardware Access flag update in stage 1 translations from EL0 and EL1. */
1347#define ARMV8_TCR_EL1_AARCH64_HA RT_BIT_64(39)
1348#define ARMV8_TCR_EL1_AARCH64_HA_BIT 39
1349/** Bit 40 - Hardware management of dirty state in stage 1 translations from EL0 and EL1. */
1350#define ARMV8_TCR_EL1_AARCH64_HD RT_BIT_64(40)
1351#define ARMV8_TCR_EL1_AARCH64_HD_BIT 40
1352/** Bit 41 - Hierarchical Permission Disables for TTBR0_EL1. */
1353#define ARMV8_TCR_EL1_AARCH64_HPD0 RT_BIT_64(41)
1354#define ARMV8_TCR_EL1_AARCH64_HPD0_BIT 41
1355/** Bit 42 - Hierarchical Permission Disables for TTBR1_EL1. */
1356#define ARMV8_TCR_EL1_AARCH64_HPD1 RT_BIT_64(42)
1357#define ARMV8_TCR_EL1_AARCH64_HPD1_BIT 42
1358/** Bit 43 - Bit[59] Hardware Use for translations using TTBR0_EL1. */
1359#define ARMV8_TCR_EL1_AARCH64_HWU059 RT_BIT_64(43)
1360#define ARMV8_TCR_EL1_AARCH64_HWU059_BIT 43
1361/** Bit 44 - Bit[60] Hardware Use for translations using TTBR0_EL1. */
1362#define ARMV8_TCR_EL1_AARCH64_HWU060 RT_BIT_64(44)
1363#define ARMV8_TCR_EL1_AARCH64_HWU060_BIT 44
1364/** Bit 46 - Bit[61] Hardware Use for translations using TTBR0_EL1. */
1365#define ARMV8_TCR_EL1_AARCH64_HWU061 RT_BIT_64(45)
1366#define ARMV8_TCR_EL1_AARCH64_HWU061_BIT 45
1367/** Bit 46 - Bit[62] Hardware Use for translations using TTBR0_EL1. */
1368#define ARMV8_TCR_EL1_AARCH64_HWU062 RT_BIT_64(46)
1369#define ARMV8_TCR_EL1_AARCH64_HWU062_BIT 46
1370/** Bit 47 - Bit[59] Hardware Use for translations using TTBR1_EL1. */
1371#define ARMV8_TCR_EL1_AARCH64_HWU159 RT_BIT_64(47)
1372#define ARMV8_TCR_EL1_AARCH64_HWU159_BIT 47
1373/** Bit 48 - Bit[60] Hardware Use for translations using TTBR1_EL1. */
1374#define ARMV8_TCR_EL1_AARCH64_HWU160 RT_BIT_64(48)
1375#define ARMV8_TCR_EL1_AARCH64_HWU160_BIT 48
1376/** Bit 49 - Bit[61] Hardware Use for translations using TTBR1_EL1. */
1377#define ARMV8_TCR_EL1_AARCH64_HWU161 RT_BIT_64(49)
1378#define ARMV8_TCR_EL1_AARCH64_HWU161_BIT 49
1379/** Bit 50 - Bit[62] Hardware Use for translations using TTBR1_EL1. */
1380#define ARMV8_TCR_EL1_AARCH64_HWU162 RT_BIT_64(50)
1381#define ARMV8_TCR_EL1_AARCH64_HWU162_BIT 50
1382/** Bit 51 - Control the use of the top byte of instruction addresses for address matching for translations using TTBR0_EL1. */
1383#define ARMV8_TCR_EL1_AARCH64_TBID0 RT_BIT_64(51)
1384#define ARMV8_TCR_EL1_AARCH64_TBID0_BIT 51
1385/** Bit 52 - Control the use of the top byte of instruction addresses for address matching for translations using TTBR1_EL1. */
1386#define ARMV8_TCR_EL1_AARCH64_TBID1 RT_BIT_64(52)
1387#define ARMV8_TCR_EL1_AARCH64_TBID1_BIT 52
1388/** Bit 53 - Non fault translation table walk disable for stage 1 translations using TTBR0_EL1. */
1389#define ARMV8_TCR_EL1_AARCH64_NFD0 RT_BIT_64(53)
1390#define ARMV8_TCR_EL1_AARCH64_NFD0_BIT 53
1391/** Bit 54 - Non fault translation table walk disable for stage 1 translations using TTBR1_EL1. */
1392#define ARMV8_TCR_EL1_AARCH64_NFD1 RT_BIT_64(54)
1393#define ARMV8_TCR_EL1_AARCH64_NFD1_BIT 54
1394/** Bit 55 - Faulting Control for Unprivileged access to any address translated by TTBR0_EL1. */
1395#define ARMV8_TCR_EL1_AARCH64_E0PD0 RT_BIT_64(55)
1396#define ARMV8_TCR_EL1_AARCH64_E0PD0_BIT 55
1397/** Bit 56 - Faulting Control for Unprivileged access to any address translated by TTBR1_EL1. */
1398#define ARMV8_TCR_EL1_AARCH64_E0PD1 RT_BIT_64(56)
1399#define ARMV8_TCR_EL1_AARCH64_E0PD1_BIT 56
1400/** Bit 57 - TCMA0 */
1401#define ARMV8_TCR_EL1_AARCH64_TCMA0 RT_BIT_64(57)
1402#define ARMV8_TCR_EL1_AARCH64_TCMA0_BIT 57
1403/** Bit 58 - TCMA1 */
1404#define ARMV8_TCR_EL1_AARCH64_TCMA1 RT_BIT_64(58)
1405#define ARMV8_TCR_EL1_AARCH64_TCMA1_BIT 58
1406/** Bit 59 - Data Sharing(?). */
1407#define ARMV8_TCR_EL1_AARCH64_DS RT_BIT_64(59)
1408#define ARMV8_TCR_EL1_AARCH64_DS_BIT 59
1409/** @} */
1410
1411
1412/** @name TTBR<0,1>_EL1 - Translation Table Base Register <0,1> (EL1)
1413 * @{
1414 */
1415/** Bit 0 - Common not Private (FEAT_TTCNP). */
1416#define ARMV8_TTBR_EL1_AARCH64_CNP RT_BIT_64(0)
1417#define ARMV8_TTBR_EL1_AARCH64_CNP_BIT 0
1418/** Bit 1 - 47 - Translation table base address. */
1419#define ARMV8_TTBR_EL1_AARCH64_BADDR UINT64_C(0x0000fffffffffffe)
1420#define ARMV8_TTBR_EL1_AARCH64_BADDR_GET(a_Ttbr) ((a_Ttbr) & ARMV8_TTBR_EL1_AARCH64_BADDR)
1421/** Bit 48 - 63 - ASID. */
1422#define ARMV8_TTBR_EL1_AARCH64_ASID UINT64_C(0xffff000000000000)
1423#define ARMV8_TTBR_EL1_AARCH64_ASID_GET(a_Ttbr) (((a_Ttbr) & ARMV8_TTBR_EL1_AARCH64_ASID) >> 48)
1424/** @} */
1425
1426
1427/** @name MDSCR_EL1 - MOnitor Debug System Control Register (EL1).
1428 * @{ */
1429/** Bit 0 - SS - Software step control bit. */
1430#define ARMV8_MDSCR_EL1_AARCH64_SS RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_SS_BIT)
1431#define ARMV8_MDSCR_EL1_AARCH64_SS_BIT 0
1432/** Bit 6 - ERR. */
1433#define ARMV8_MDSCR_EL1_AARCH64_ERR RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_ERR_BIT)
1434#define ARMV8_MDSCR_EL1_AARCH64_ERR_BIT 6
1435/** Bit 12 - TDCC. */
1436#define ARMV8_MDSCR_EL1_AARCH64_TDCC RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_TDCC_BIT)
1437#define ARMV8_MDSCR_EL1_AARCH64_TDCC_BIT 12
1438/** Bit 13 - KDE - Kernel Debugging Enabled. */
1439#define ARMV8_MDSCR_EL1_AARCH64_KDE RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_KDE_BIT)
1440#define ARMV8_MDSCR_EL1_AARCH64_KDE_BIT 13
1441/** Bit 14 - HDE. */
1442#define ARMV8_MDSCR_EL1_AARCH64_HDE RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_HDE_BIT)
1443#define ARMV8_MDSCR_EL1_AARCH64_HDE_BIT 14
1444/** Bit 15 - MDE. */
1445#define ARMV8_MDSCR_EL1_AARCH64_MDE RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_MDE_BIT)
1446#define ARMV8_MDSCR_EL1_AARCH64_MDE_BIT 15
1447/** Bit 19 - SC2. */
1448#define ARMV8_MDSCR_EL1_AARCH64_SC2 RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_SC2_BIT)
1449#define ARMV8_MDSCR_EL1_AARCH64_SC2_BIT 19
1450/** Bit 21 - TDA. */
1451#define ARMV8_MDSCR_EL1_AARCH64_TDA RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_TDA_BIT)
1452#define ARMV8_MDSCR_EL1_AARCH64_TDA_BIT 21
1453/** Bits 23:22 - INTdis. */
1454#define ARMV8_MDSCR_EL1_AARCH64_INTDIS_MASK UINT64_C(0x00c00000)
1455#define ARMV8_MDSCR_EL1_AARCH64_INTDIS_SHIFT 22
1456/** Bit 26 - TXU. */
1457#define ARMV8_MDSCR_EL1_AARCH64_TXU RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_TXU_BIT)
1458#define ARMV8_MDSCR_EL1_AARCH64_TXU_BIT 26
1459/** Bit 29 - TXfull. */
1460#define ARMV8_MDSCR_EL1_AARCH64_TXFULL RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_TXFULL_BIT)
1461#define ARMV8_MDSCR_EL1_AARCH64_TXFULL_BIT 29
1462/** Bit 30 - RXfull. */
1463#define ARMV8_MDSCR_EL1_AARCH64_RXFULL RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_RXFULL_BIT)
1464#define ARMV8_MDSCR_EL1_AARCH64_RXFULL_BIT 30
1465/** Bit 31 - TFO. */
1466#define ARMV8_MDSCR_EL1_AARCH64_TFO RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_TFO_BIT)
1467#define ARMV8_MDSCR_EL1_AARCH64_TFO_BIT 31
1468/** Bit 32 - EMBWE. */
1469#define ARMV8_MDSCR_EL1_AARCH64_EMBWE RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_EMBWE_BIT)
1470#define ARMV8_MDSCR_EL1_AARCH64_EMBWE_BIT 32
1471/** Bit 33 - TTA. */
1472#define ARMV8_MDSCR_EL1_AARCH64_TTA RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_TTA_BIT)
1473#define ARMV8_MDSCR_EL1_AARCH64_TTA_BIT 33
1474/** Bit 34 - EnSPM. */
1475#define ARMV8_MDSCR_EL1_AARCH64_ENSPM RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_ENSPM_BIT)
1476#define ARMV8_MDSCR_EL1_AARCH64_ENSPM_BIT 34
1477/** Bit 35 - EHBWE. */
1478#define ARMV8_MDSCR_EL1_AARCH64_EHBWE RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_EHBWE_BIT)
1479#define ARMV8_MDSCR_EL1_AARCH64_EHBWE_BIT 35
1480/** Bit 50 - EnSTEPOP. */
1481#define ARMV8_MDSCR_EL1_AARCH64_ENSTEPOP RT_BIT_64(ARMV8_MDSCR_EL1_AARCH64_ENSTEPOP_BIT)
1482#define ARMV8_MDSCR_EL1_AARCH64_ENSTEPOP_BIT 50
1483/** @} */
1484
1485
1486/** @name ICC_PMR_EL1 - Interrupt Controller Interrupt Priority Mask Register
1487 * @{ */
1488/** Bit 0 - 7 - Priority - The priority mask level for the CPU interface. */
1489#define ARMV8_ICC_PMR_EL1_AARCH64_PRIORITY UINT64_C(0xff)
1490#define ARMV8_ICC_PMR_EL1_AARCH64_PRIORITY_GET(a_Pmr) ((a_Pmr) & ARMV8_ICC_PMR_EL1_AARCH64_PRIORITY)
1491#define ARMV8_ICC_PMR_EL1_AARCH64_PRIORITY_SET(a_Prio) ((a_Prio) & ARMV8_ICC_PMR_EL1_AARCH64_PRIORITY)
1492/** @} */
1493
1494
1495/** @name ICC_BPR0_EL1 - The group priority for Group 0 interrupts.
1496 * @{ */
1497/** Bit 0 - 2 - BinaryPoint - Controls how the 8-bit interrupt priority field is split into a group priority and subpriority field. */
1498#define ARMV8_ICC_BPR0_EL1_AARCH64_BINARYPOINT (RT_BIT_64(0) | RT_BIT_64(1) | RT_BIT_64(2))
1499#define ARMV8_ICC_BPR0_EL1_AARCH64_BINARYPOINT_GET(a_Bpr0) ((a_Bpr0) & ARMV8_ICC_BPR0_EL1_AARCH64_BINARYPOINT)
1500#define ARMV8_ICC_BPR0_EL1_AARCH64_BINARYPOINT_SET(a_BinaryPt) ((a_BinaryPt) & ARMV8_ICC_BPR0_EL1_AARCH64_BINARYPOINT)
1501/** @} */
1502
1503
1504/** @name ICC_BPR1_EL1 - The group priority for Group 1 interrupts.
1505 * @{ */
1506/** Bit 0 - 2 - BinaryPoint - Controls how the 8-bit interrupt priority field is split into a group priority and subpriority field. */
1507#define ARMV8_ICC_BPR1_EL1_AARCH64_BINARYPOINT (RT_BIT_64(0) | RT_BIT_64(1) | RT_BIT_64(2))
1508#define ARMV8_ICC_BPR1_EL1_AARCH64_BINARYPOINT_GET(a_Bpr1) ((a_Bpr1) & ARMV8_ICC_BPR1_EL1_AARCH64_BINARYPOINT)
1509#define ARMV8_ICC_BPR1_EL1_AARCH64_BINARYPOINT_SET(a_BinaryPt) ((a_BinaryPt) & ARMV8_ICC_BPR1_EL1_AARCH64_BINARYPOINT)
1510/** @} */
1511
1512
1513/** @name ICC_CTLR_EL1 - Interrupt Controller Control Register (EL1)
1514 * @{ */
1515/** Bit 0 - Common Binary Pointer Register - RW. */
1516#define ARMV8_ICC_CTLR_EL1_AARCH64_CBPR RT_BIT_64(0)
1517#define ARMV8_ICC_CTLR_EL1_AARCH64_CBPR_BIT 0
1518/** Bit 1 - EOI mode for current security state, when set ICC_DIR_EL1 provides interrupt deactivation functionality - RW. */
1519#define ARMV8_ICC_CTLR_EL1_AARCH64_EOIMODE RT_BIT_64(1)
1520#define ARMV8_ICC_CTLR_EL1_AARCH64_EOIMODE_BIT 1
1521/** Bit 7 - Priority Mask Hint Enable - RW (under circumstances). */
1522#define ARMV8_ICC_CTLR_EL1_AARCH64_PMHE RT_BIT_64(7)
1523#define ARMV8_ICC_CTLR_EL1_AARCH64_PMHE_BIT 7
1524/** Bit 8 - 10 - Priority bits - RO. */
1525#define ARMV8_ICC_CTLR_EL1_AARCH64_PRIBITS (RT_BIT_64(8) | RT_BIT_64(9) | RT_BIT_64(10))
1526#define ARMV8_ICC_CTLR_EL1_AARCH64_PRIBITS_SET(a_PriBits) (((a_PriBits) << 8) & ARMV8_ICC_CTLR_EL1_AARCH64_PRIBITS)
1527/** Bit 11 - 13 - Interrupt identifier bits - RO. */
1528#define ARMV8_ICC_CTLR_EL1_AARCH64_IDBITS (RT_BIT_64(11) | RT_BIT_64(12) | RT_BIT_64(13))
1529#define ARMV8_ICC_CTLR_EL1_AARCH64_IDBITS_SET(a_IdBits) (((a_IdBits) << 11) & ARMV8_ICC_CTLR_EL1_AARCH64_IDBITS)
1530/** INTIDS are 16-bit wide. */
1531# define ARMV8_ICC_CTLR_EL1_AARCH64_IDBITS_16BITS 0
1532/** INTIDS are 24-bit wide. */
1533# define ARMV8_ICC_CTLR_EL1_AARCH64_IDBITS_24BITS 1
1534/** Bit 14 - SEI Supported - RO. */
1535#define ARMV8_ICC_CTLR_EL1_AARCH64_SEIS RT_BIT_64(14)
1536#define ARMV8_ICC_CTLR_EL1_AARCH64_SEIS_BIT 14
1537/** Bit 15 - Affinity 3 Valid - RO. */
1538#define ARMV8_ICC_CTLR_EL1_AARCH64_A3V RT_BIT_64(15)
1539#define ARMV8_ICC_CTLR_EL1_AARCH64_A3V_BIT 15
1540/** Bit 18 - Range Selector Support - RO. */
1541#define ARMV8_ICC_CTLR_EL1_AARCH64_RSS RT_BIT_64(18)
1542#define ARMV8_ICC_CTLR_EL1_AARCH64_RSS_BIT 18
1543/** Bit 19 - Extended INTID range supported - RO. */
1544#define ARMV8_ICC_CTLR_EL1_AARCH64_EXTRANGE RT_BIT_64(19)
1545#define ARMV8_ICC_CTLR_EL1_AARCH64_EXTRANGE_BIT 19
1546/** All RW bits. */
1547#define ARMV8_ICC_CTLR_EL1_RW (ARMV8_ICC_CTLR_EL1_AARCH64_CBPR | ARMV8_ICC_CTLR_EL1_AARCH64_EOIMODE | ARMV8_ICC_CTLR_EL1_AARCH64_PMHE)
1548/** All RO bits (including Res0). */
1549#define ARMV8_ICC_CTLR_EL1_RO ~ARMV8_ICC_CTLR_EL1_RW
1550/** @} */
1551
1552
1553/** @name ICC_IGRPEN0_EL1 - Interrupt Controller Interrupt Group 0 Enable Register (EL1)
1554 * @{ */
1555/** Bit 0 - Enables Group 0 interrupts for the current Security state. */
1556#define ARMV8_ICC_IGRPEN0_EL1_AARCH64_ENABLE RT_BIT_64(0)
1557#define ARMV8_ICC_IGRPEN0_EL1_AARCH64_ENABLE_BIT 0
1558/** @} */
1559
1560
1561/** @name ICC_IGRPEN1_EL1 - Interrupt Controller Interrupt Group 1 Enable Register (EL1)
1562 * @{ */
1563/** Bit 0 - Enables Group 1 interrupts for the current Security state. */
1564#define ARMV8_ICC_IGRPEN1_EL1_AARCH64_ENABLE RT_BIT_64(0)
1565#define ARMV8_ICC_IGRPEN1_EL1_AARCH64_ENABLE_BIT 0
1566/** @} */
1567
1568
1569/** @name ICC_SGI1R_EL1 - Interrupt Controller Software Generated Interrupt Group 1 Register (EL1) - WO
1570 * @{ */
1571/** Bit 0 - 15 - Target List, the set of PEs for which SGI interrupts will be generated. */
1572#define ARMV8_ICC_SGI1R_EL1_AARCH64_TARGET_LIST (UINT64_C(0x000000000000ffff))
1573#define ARMV8_ICC_SGI1R_EL1_AARCH64_TARGET_LIST_GET(a_Sgi1R) ((a_Sgi1R) & ARMV8_ICC_SGI1R_EL1_AARCH64_TARGET_LIST)
1574/** Bit 16 - 23 - The affinity 1 of the affinity path of the cluster for which SGI interrupts will be generated. */
1575#define ARMV8_ICC_SGI1R_EL1_AARCH64_AFF1 (UINT64_C(0x00000000007f0000))
1576#define ARMV8_ICC_SGI1R_EL1_AARCH64_AFF1_GET(a_Sgi1R) (((a_Sgi1R) & ARMV8_ICC_SGI1R_EL1_AARCH64_AFF1) >> 16)
1577/** Bit 24 - 27 - The INTID of the SGI. */
1578#define ARMV8_ICC_SGI1R_EL1_AARCH64_INTID (RT_BIT_64(24) | RT_BIT_64(25) | RT_BIT_64(26) | RT_BIT_64(27))
1579#define ARMV8_ICC_SGI1R_EL1_AARCH64_INTID_GET(a_Sgi1R) (((a_Sgi1R) & ARMV8_ICC_SGI1R_EL1_AARCH64_INTID) >> 24)
1580/* Bit 28 - 31 - Reserved. */
1581/** Bit 32 - 39 - The affinity 2 of the affinity path of the cluster for which SGI interrupts will be generated. */
1582#define ARMV8_ICC_SGI1R_EL1_AARCH64_AFF2 (UINT64_C(0x000000ff00000000))
1583#define ARMV8_ICC_SGI1R_EL1_AARCH64_AFF2_GET(a_Sgi1R) (((a_Sgi1R) & ARMV8_ICC_SGI1R_EL1_AARCH64_AFF2) >> 32)
1584/** Bit 40 - Interrupt Routing Mode - 1 means interrupts to all PEs in the system excluding the generating PE. */
1585#define ARMV8_ICC_SGI1R_EL1_AARCH64_IRM RT_BIT_64(40)
1586#define ARMV8_ICC_SGI1R_EL1_AARCH64_IRM_BIT 40
1587/* Bit 41 - 43 - Reserved. */
1588/** Bit 44 - 47 - Range selector. */
1589#define ARMV8_ICC_SGI1R_EL1_AARCH64_RS (RT_BIT_64(44) | RT_BIT_64(45) | RT_BIT_64(46) | RT_BIT_64(47))
1590#define ARMV8_ICC_SGI1R_EL1_AARCH64_RS_GET(a_Sgi1R) (((a_Sgi1R) & ARMV8_ICC_SGI1R_EL1_AARCH64_RS) >> 44)
1591/** Bit 48 - 55 - The affinity 3 of the affinity path of the cluster for which SGI interrupts will be generated. */
1592#define ARMV8_ICC_SGI1R_EL1_AARCH64_AFF3 (UINT64_C(0x00ff000000000000))
1593#define ARMV8_ICC_SGI1R_EL1_AARCH64_AFF3_GET(a_Sgi1R) (((a_Sgi1R) & ARMV8_ICC_SGI1R_EL1_AARCH64_AFF3) >> 48)
1594/* Bit 56 - 63 - Reserved. */
1595/** @} */
1596
1597
1598/** @name CNTV_CTL_EL0 - Counter-timer Virtual Timer Control register.
1599 * @{ */
1600/** Bit 0 - Enables the timer. */
1601#define ARMV8_CNTV_CTL_EL0_AARCH64_ENABLE RT_BIT_64(0)
1602#define ARMV8_CNTV_CTL_EL0_AARCH64_ENABLE_BIT 0
1603/** Bit 1 - Timer interrupt mask bit. */
1604#define ARMV8_CNTV_CTL_EL0_AARCH64_IMASK RT_BIT_64(1)
1605#define ARMV8_CNTV_CTL_EL0_AARCH64_IMASK_BIT 1
1606/** Bit 2 - Timer status bit. */
1607#define ARMV8_CNTV_CTL_EL0_AARCH64_ISTATUS RT_BIT_64(2)
1608#define ARMV8_CNTV_CTL_EL0_AARCH64_ISTATUS_BIT 2
1609/** @} */
1610
1611
1612/** @name OSLAR_EL1 - OS Lock Access Register.
1613 * @{ */
1614/** Bit 0 - The OS Lock status bit. */
1615#define ARMV8_OSLAR_EL1_AARCH64_OSLK RT_BIT_64(0)
1616#define ARMV8_OSLAR_EL1_AARCH64_OSLK_BIT 0
1617/** @} */
1618
1619
1620/** @name OSLSR_EL1 - OS Lock Status Register.
1621 * @{ */
1622/** Bit 0 - OSLM[0] Bit 0 of OS Lock model implemented. */
1623#define ARMV8_OSLSR_EL1_AARCH64_OSLM0 RT_BIT_64(0)
1624#define ARMV8_OSLSR_EL1_AARCH64_OSLM0_BIT 0
1625/** Bit 1 - The OS Lock status bit. */
1626#define ARMV8_OSLSR_EL1_AARCH64_OSLK RT_BIT_64(1)
1627#define ARMV8_OSLSR_EL1_AARCH64_OSLK_BIT 1
1628/** Bit 2 - Not 32-bit access. */
1629#define ARMV8_OSLSR_EL1_AARCH64_NTT RT_BIT_64(2)
1630#define ARMV8_OSLSR_EL1_AARCH64_NTT_BIT 2
1631/** Bit 0 - OSLM[1] Bit 1 of OS Lock model implemented. */
1632#define ARMV8_OSLSR_EL1_AARCH64_OSLM1 RT_BIT_64(3)
1633#define ARMV8_OSLSR_EL1_AARCH64_OSLM1_BIT 3
1634/** @} */
1635
1636
1637/** @name ID_AA64ISAR0_EL1 - AArch64 Instruction Set Attribute Register 0.
1638 * @{ */
1639/* Bit 0 - 3 - Reserved. */
1640/** Bit 4 - 7 - Indicates support for AES instructions in AArch64 state. */
1641#define ARMV8_ID_AA64ISAR0_EL1_AES_MASK (RT_BIT_64(4) | RT_BIT_64(5) | RT_BIT_64(6) | RT_BIT_64(7))
1642#define ARMV8_ID_AA64ISAR0_EL1_AES_SHIFT 4
1643/** No AES instructions implemented. */
1644# define ARMV8_ID_AA64ISAR0_EL1_AES_NOT_IMPL 0
1645/** AES, AESD, AESMC and AESIMC instructions implemented (FEAT_AES). */
1646# define ARMV8_ID_AA64ISAR0_EL1_AES_SUPPORTED 1
1647/** AES, AESD, AESMC and AESIMC instructions implemented and PMULL and PMULL2 instructions operating on 64bit source elements (FEAT_PMULL). */
1648# define ARMV8_ID_AA64ISAR0_EL1_AES_SUPPORTED_PMULL 2
1649/** Bit 8 - 11 - Indicates support for SHA1 instructions in AArch64 state. */
1650#define ARMV8_ID_AA64ISAR0_EL1_SHA1_MASK (RT_BIT_64(8) | RT_BIT_64(9) | RT_BIT_64(10) | RT_BIT_64(11))
1651#define ARMV8_ID_AA64ISAR0_EL1_SHA1_SHIFT 8
1652/** No SHA1 instructions implemented. */
1653# define ARMV8_ID_AA64ISAR0_EL1_SHA1_NOT_IMPL 0
1654/** SHA1C, SHA1P, SHA1M, SHA1H, SHA1SU0 and SHA1SU1 instructions implemented (FEAT_SHA1). */
1655# define ARMV8_ID_AA64ISAR0_EL1_SHA1_SUPPORTED 1
1656/** Bit 12 - 15 - Indicates support for SHA2 instructions in AArch64 state. */
1657#define ARMV8_ID_AA64ISAR0_EL1_SHA2_MASK (RT_BIT_64(12) | RT_BIT_64(13) | RT_BIT_64(14) | RT_BIT_64(15))
1658#define ARMV8_ID_AA64ISAR0_EL1_SHA2_SHIFT 12
1659/** No SHA2 instructions implemented. */
1660# define ARMV8_ID_AA64ISAR0_EL1_SHA2_NOT_IMPL 0
1661/** SHA256 instructions implemented (FEAT_SHA256). */
1662# define ARMV8_ID_AA64ISAR0_EL1_SHA2_SUPPORTED_SHA256 1
1663/** SHA256 and SHA512 instructions implemented (FEAT_SHA512). */
1664# define ARMV8_ID_AA64ISAR0_EL1_SHA2_SUPPORTED_SHA256_SHA512 2
1665/** Bit 16 - 19 - Indicates support for CRC32 instructions in AArch64 state. */
1666#define ARMV8_ID_AA64ISAR0_EL1_CRC32_MASK (RT_BIT_64(16) | RT_BIT_64(17) | RT_BIT_64(18) | RT_BIT_64(19))
1667#define ARMV8_ID_AA64ISAR0_EL1_CRC32_SHIFT 16
1668/** No CRC32 instructions implemented. */
1669# define ARMV8_ID_AA64ISAR0_EL1_CRC32_NOT_IMPL 0
1670/** CRC32 instructions implemented (FEAT_CRC32). */
1671# define ARMV8_ID_AA64ISAR0_EL1_CRC32_SUPPORTED 1
1672/** Bit 20 - 23 - Indicates support for Atomic instructions in AArch64 state. */
1673#define ARMV8_ID_AA64ISAR0_EL1_ATOMIC_MASK (RT_BIT_64(20) | RT_BIT_64(21) | RT_BIT_64(22) | RT_BIT_64(23))
1674#define ARMV8_ID_AA64ISAR0_EL1_ATOMIC_SHIFT 20
1675/** No Atomic instructions implemented. */
1676# define ARMV8_ID_AA64ISAR0_EL1_ATOMIC_NOT_IMPL 0
1677/** Atomic instructions implemented (FEAT_LSE). */
1678# define ARMV8_ID_AA64ISAR0_EL1_ATOMIC_SUPPORTED 2
1679/** Bit 24 - 27 - Indicates support for TME instructions. */
1680#define ARMV8_ID_AA64ISAR0_EL1_TME_MASK (RT_BIT_64(24) | RT_BIT_64(25) | RT_BIT_64(26) | RT_BIT_64(27))
1681#define ARMV8_ID_AA64ISAR0_EL1_TME_SHIFT 24
1682/** TME instructions are not implemented. */
1683# define ARMV8_ID_AA64ISAR0_EL1_TME_NOT_IMPL 0
1684/** TME instructions are implemented. */
1685# define ARMV8_ID_AA64ISAR0_EL1_TME_SUPPORTED 1
1686/** Bit 28 - 31 - Indicates support for SQRDMLAH and SQRDMLSH instructions in AArch64 state. */
1687#define ARMV8_ID_AA64ISAR0_EL1_RDM_MASK (RT_BIT_64(28) | RT_BIT_64(29) | RT_BIT_64(30) | RT_BIT_64(31))
1688#define ARMV8_ID_AA64ISAR0_EL1_RDM_SHIFT 28
1689/** No RDMA instructions implemented. */
1690# define ARMV8_ID_AA64ISAR0_EL1_RDM_NOT_IMPL 0
1691/** SQRDMLAH and SQRDMLSH instructions implemented (FEAT_RDM). */
1692# define ARMV8_ID_AA64ISAR0_EL1_RDM_SUPPORTED 1
1693/** Bit 32 - 35 - Indicates support for SHA3 instructions in AArch64 state. */
1694#define ARMV8_ID_AA64ISAR0_EL1_SHA3_MASK (RT_BIT_64(32) | RT_BIT_64(33) | RT_BIT_64(34) | RT_BIT_64(35))
1695#define ARMV8_ID_AA64ISAR0_EL1_SHA3_SHIFT 32
1696/** No SHA3 instructions implemented. */
1697# define ARMV8_ID_AA64ISAR0_EL1_SHA3_NOT_IMPL 0
1698/** EOR3, RAX1, XAR and BCAX instructions implemented (FEAT_SHA3). */
1699# define ARMV8_ID_AA64ISAR0_EL1_SHA3_SUPPORTED 1
1700/** Bit 36 - 39 - Indicates support for SM3 instructions in AArch64 state. */
1701#define ARMV8_ID_AA64ISAR0_EL1_SM3_MASK (RT_BIT_64(36) | RT_BIT_64(37) | RT_BIT_64(38) | RT_BIT_64(39))
1702#define ARMV8_ID_AA64ISAR0_EL1_SM3_SHIFT 36
1703/** No SM3 instructions implemented. */
1704# define ARMV8_ID_AA64ISAR0_EL1_SM3_NOT_IMPL 0
1705/** SM3 instructions implemented (FEAT_SM3). */
1706# define ARMV8_ID_AA64ISAR0_EL1_SM3_SUPPORTED 1
1707/** Bit 40 - 43 - Indicates support for SM4 instructions in AArch64 state. */
1708#define ARMV8_ID_AA64ISAR0_EL1_SM4_MASK (RT_BIT_64(40) | RT_BIT_64(41) | RT_BIT_64(42) | RT_BIT_64(43))
1709#define ARMV8_ID_AA64ISAR0_EL1_SM4_SHIFT 40
1710/** No SM4 instructions implemented. */
1711# define ARMV8_ID_AA64ISAR0_EL1_SM4_NOT_IMPL 0
1712/** SM4 instructions implemented (FEAT_SM4). */
1713# define ARMV8_ID_AA64ISAR0_EL1_SM4_SUPPORTED 1
1714/** Bit 44 - 47 - Indicates support for Dot Product instructions in AArch64 state. */
1715#define ARMV8_ID_AA64ISAR0_EL1_DP_MASK (RT_BIT_64(44) | RT_BIT_64(45) | RT_BIT_64(46) | RT_BIT_64(47))
1716#define ARMV8_ID_AA64ISAR0_EL1_DP_SHIFT 44
1717/** No Dot Product instructions implemented. */
1718# define ARMV8_ID_AA64ISAR0_EL1_DP_NOT_IMPL 0
1719/** UDOT and SDOT instructions implemented (FEAT_DotProd). */
1720# define ARMV8_ID_AA64ISAR0_EL1_DP_SUPPORTED 1
1721/** Bit 48 - 51 - Indicates support for FMLAL and FMLSL instructions. */
1722#define ARMV8_ID_AA64ISAR0_EL1_FHM_MASK (RT_BIT_64(48) | RT_BIT_64(49) | RT_BIT_64(50) | RT_BIT_64(51))
1723#define ARMV8_ID_AA64ISAR0_EL1_FHM_SHIFT 48
1724/** FMLAL and FMLSL instructions are not implemented. */
1725# define ARMV8_ID_AA64ISAR0_EL1_FHM_NOT_IMPL 0
1726/** FMLAL and FMLSL instructions are implemented (FEAT_FHM). */
1727# define ARMV8_ID_AA64ISAR0_EL1_FHM_SUPPORTED 1
1728/** Bit 52 - 55 - Indicates support for flag manipulation instructions. */
1729#define ARMV8_ID_AA64ISAR0_EL1_TS_MASK (RT_BIT_64(52) | RT_BIT_64(53) | RT_BIT_64(54) | RT_BIT_64(55))
1730#define ARMV8_ID_AA64ISAR0_EL1_TS_SHIFT 52
1731/** No flag manipulation instructions implemented. */
1732# define ARMV8_ID_AA64ISAR0_EL1_TS_NOT_IMPL 0
1733/** CFINV, RMIF, SETF16 and SETF8 instrutions are implemented (FEAT_FlagM). */
1734# define ARMV8_ID_AA64ISAR0_EL1_TS_SUPPORTED 1
1735/** CFINV, RMIF, SETF16, SETF8, AXFLAG and XAFLAG instrutions are implemented (FEAT_FlagM2). */
1736# define ARMV8_ID_AA64ISAR0_EL1_TS_SUPPORTED_2 2
1737/** Bit 56 - 59 - Indicates support for Outer Shareable and TLB range maintenance instructions. */
1738#define ARMV8_ID_AA64ISAR0_EL1_TLB_MASK (RT_BIT_64(56) | RT_BIT_64(57) | RT_BIT_64(58) | RT_BIT_64(59))
1739#define ARMV8_ID_AA64ISAR0_EL1_TLB_SHIFT 56
1740/** Outer Sahreable and TLB range maintenance instructions are not implemented. */
1741# define ARMV8_ID_AA64ISAR0_EL1_TLB_NOT_IMPL 0
1742/** Outer Shareable TLB maintenance instructions are implemented (FEAT_TLBIOS). */
1743# define ARMV8_ID_AA64ISAR0_EL1_TLB_SUPPORTED 1
1744/** Outer Shareable and TLB range maintenance instructions are implemented (FEAT_TLBIRANGE). */
1745# define ARMV8_ID_AA64ISAR0_EL1_TLB_SUPPORTED_RANGE 2
1746/** Bit 60 - 63 - Indicates support for Random Number instructons in AArch64 state. */
1747#define ARMV8_ID_AA64ISAR0_EL1_RNDR_MASK (RT_BIT_64(60) | RT_BIT_64(61) | RT_BIT_64(62) | RT_BIT_64(63))
1748#define ARMV8_ID_AA64ISAR0_EL1_RNDR_SHIFT 60
1749/** No Random Number instructions implemented. */
1750# define ARMV8_ID_AA64ISAR0_EL1_RNDR_NOT_IMPL 0
1751/** RNDR and RDNRRS registers are implemented . */
1752# define ARMV8_ID_AA64ISAR0_EL1_RNDR_SUPPORTED 1
1753/** @} */
1754
1755
1756/** @name ID_AA64ISAR1_EL1 - AArch64 Instruction Set Attribute Register 0.
1757 * @{ */
1758/** Bit 0 - 3 - Indicates support for Data Persistence writeback instructions in AArch64 state. */
1759#define ARMV8_ID_AA64ISAR1_EL1_DPB_MASK (RT_BIT_64(0) | RT_BIT_64(1) | RT_BIT_64(2) | RT_BIT_64(3))
1760#define ARMV8_ID_AA64ISAR1_EL1_DPB_SHIFT 0
1761/** DC CVAP not supported. */
1762# define ARMV8_ID_AA64ISAR1_EL1_DPB_NOT_IMPL 0
1763/** DC CVAP supported (FEAT_DPB). */
1764# define ARMV8_ID_AA64ISAR1_EL1_DPB_SUPPORTED 1
1765/** DC CVAP and DC CVADP supported (FEAT_DPB2). */
1766# define ARMV8_ID_AA64ISAR1_EL1_DPB_SUPPORTED_2 2
1767/** Bit 4 - 7 - Indicates whether QARMA5 algorithm is implemented in the PE for address authentication. */
1768#define ARMV8_ID_AA64ISAR1_EL1_APA_MASK (RT_BIT_64(4) | RT_BIT_64(5) | RT_BIT_64(6) | RT_BIT_64(7))
1769#define ARMV8_ID_AA64ISAR1_EL1_APA_SHIFT 4
1770/** Address Authentication using the QARMA5 algorithm is not implemented. */
1771# define ARMV8_ID_AA64ISAR1_EL1_APA_NOT_IMPL 0
1772/** Address Authentication using the QARMA5 algorithm is implemented (FEAT_PAuth, FEAT_PACQARMA5). */
1773# define ARMV8_ID_AA64ISAR1_EL1_APA_SUPPORTED_PAUTH 1
1774/** Address Authentication using the QARMA5 algorithm is implemented and enhanced PAC is supported (FEAT_EPAC, FEAT_PACQARMA5). */
1775# define ARMV8_ID_AA64ISAR1_EL1_APA_SUPPORTED_EPAC 2
1776/** Address Authentication using the QARMA5 algorithm is implemented and enhanced PAC 2 is supported (FEAT_PAuth2, FEAT_PACQARMA5). */
1777# define ARMV8_ID_AA64ISAR1_EL1_APA_SUPPORTED_PAUTH2 3
1778/** Address Authentication using the QARMA5 algorithm is implemented and enhanced PAC 2 and FPAC are supported (FEAT_FPAC, FEAT_PACQARMA5). */
1779# define ARMV8_ID_AA64ISAR1_EL1_APA_SUPPORTED_FPAC 4
1780/** Address Authentication using the QARMA5 algorithm is implemented and enhanced PAC 2 and combined FPAC are supported (FEAT_FPACCOMBINE, FEAT_PACQARMA5). */
1781# define ARMV8_ID_AA64ISAR1_EL1_APA_SUPPORTED_FPACCOMBINE 5
1782/** Bit 8 - 11 - Indicates whether an implementation defined algorithm is implemented in the PE for address authentication. */
1783#define ARMV8_ID_AA64ISAR1_EL1_API_MASK (RT_BIT_64(8) | RT_BIT_64(9) | RT_BIT_64(10) | RT_BIT_64(11))
1784#define ARMV8_ID_AA64ISAR1_EL1_API_SHIFT 8
1785/** Address Authentication using the QARMA5 algorithm is not implemented. */
1786# define ARMV8_ID_AA64ISAR1_EL1_API_NOT_IMPL 0
1787/** Address Authentication using the QARMA5 algorithm is implemented (FEAT_PAuth, FEAT_PACIMP). */
1788# define ARMV8_ID_AA64ISAR1_EL1_API_SUPPORTED_PAUTH 1
1789/** Address Authentication using the QARMA5 algorithm is implemented and enhanced PAC is supported (FEAT_EPAC, FEAT_PACIMP). */
1790# define ARMV8_ID_AA64ISAR1_EL1_API_SUPPORTED_EPAC 2
1791/** Address Authentication using the QARMA5 algorithm is implemented and enhanced PAC 2 is supported (FEAT_PAuth2, FEAT_PACIMP). */
1792# define ARMV8_ID_AA64ISAR1_EL1_API_SUPPORTED_PAUTH2 3
1793/** Address Authentication using the QARMA5 algorithm is implemented and enhanced PAC 2 and FPAC are supported (FEAT_FPAC, FEAT_PACIMP). */
1794# define ARMV8_ID_AA64ISAR1_EL1_API_SUPPORTED_FPAC 4
1795/** Address Authentication using the QARMA5 algorithm is implemented and enhanced PAC 2 and combined FPAC are supported (FEAT_FPACCOMBINE, FEAT_PACIMP). */
1796# define ARMV8_ID_AA64ISAR1_EL1_API_SUPPORTED_FPACCOMBINE 5
1797/** Bit 12 - 15 - Indicates support for JavaScript conversion from double precision floating values to integers in AArch64 state. */
1798#define ARMV8_ID_AA64ISAR1_EL1_FJCVTZS_MASK (RT_BIT_64(12) | RT_BIT_64(13) | RT_BIT_64(14) | RT_BIT_64(15))
1799#define ARMV8_ID_AA64ISAR1_EL1_FJCVTZS_SHIFT 12
1800/** No FJCVTZS instruction implemented. */
1801# define ARMV8_ID_AA64ISAR1_EL1_FJCVTZS_NOT_IMPL 0
1802/** FJCVTZS instruction implemented (FEAT_JSCVT). */
1803# define ARMV8_ID_AA64ISAR1_EL1_FJCVTZS_SUPPORTED 1
1804/** Bit 16 - 19 - Indicates support for CRC32 instructions in AArch64 state. */
1805#define ARMV8_ID_AA64ISAR1_EL1_FCMA_MASK (RT_BIT_64(16) | RT_BIT_64(17) | RT_BIT_64(18) | RT_BIT_64(19))
1806#define ARMV8_ID_AA64ISAR1_EL1_FCMA_SHIFT 16
1807/** No FCMLA and FCADD instructions implemented. */
1808# define ARMV8_ID_AA64ISAR1_EL1_FCMA_NOT_IMPL 0
1809/** FCMLA and FCADD instructions implemented (FEAT_FCMA). */
1810# define ARMV8_ID_AA64ISAR1_EL1_FCMA_SUPPORTED 1
1811/** Bit 20 - 23 - Indicates support for weaker release consistency, RCpc, based model. */
1812#define ARMV8_ID_AA64ISAR1_EL1_LRCPC_MASK (RT_BIT_64(20) | RT_BIT_64(21) | RT_BIT_64(22) | RT_BIT_64(23))
1813#define ARMV8_ID_AA64ISAR1_EL1_LRCPC_SHIFT 20
1814/** No RCpc instructions implemented. */
1815# define ARMV8_ID_AA64ISAR1_EL1_LRCPC_NOT_IMPL 0
1816/** The no offset LDAPR, LDAPRB and LDAPRH instructions are implemented (FEAT_LRCPC). */
1817# define ARMV8_ID_AA64ISAR1_EL1_LRCPC_SUPPORTED 1
1818/** The no offset LDAPR, LDAPRB, LDAPRH, LDAPR and STLR instructions are implemented (FEAT_LRCPC2). */
1819# define ARMV8_ID_AA64ISAR1_EL1_LRCPC_SUPPORTED_2 2
1820/** Bit 24 - 27 - Indicates whether the QARMA5 algorithm is implemented in the PE for generic code authentication in AArch64 state. */
1821#define ARMV8_ID_AA64ISAR1_EL1_GPA_MASK (RT_BIT_64(24) | RT_BIT_64(25) | RT_BIT_64(26) | RT_BIT_64(27))
1822#define ARMV8_ID_AA64ISAR1_EL1_GPA_SHIFT 24
1823/** Generic Authentication using the QARMA5 algorithm is not implemented. */
1824# define ARMV8_ID_AA64ISAR1_EL1_GPA_NOT_IMPL 0
1825/** Generic Authentication using the QARMA5 algorithm is implemented (FEAT_PACQARMA5). */
1826# define ARMV8_ID_AA64ISAR1_EL1_GPA_SUPPORTED 1
1827/** Bit 28 - 31 - Indicates whether an implementation defined algorithm is implemented in the PE for generic code authentication in AArch64 state. */
1828#define ARMV8_ID_AA64ISAR1_EL1_GPI_MASK (RT_BIT_64(28) | RT_BIT_64(29) | RT_BIT_64(30) | RT_BIT_64(31))
1829#define ARMV8_ID_AA64ISAR1_EL1_GPI_SHIFT 28
1830/** Generic Authentication using an implementation defined algorithm is not implemented. */
1831# define ARMV8_ID_AA64ISAR1_EL1_GPI_NOT_IMPL 0
1832/** Generic Authentication using an implementation defined algorithm is implemented (FEAT_PACIMP). */
1833# define ARMV8_ID_AA64ISAR1_EL1_GPI_SUPPORTED 1
1834/** Bit 32 - 35 - Indicates support for SHA3 instructions in AArch64 state. */
1835#define ARMV8_ID_AA64ISAR1_EL1_FRINTTS_MASK (RT_BIT_64(32) | RT_BIT_64(33) | RT_BIT_64(34) | RT_BIT_64(35))
1836#define ARMV8_ID_AA64ISAR1_EL1_FRINTTS_SHIFT 32
1837/** FRINT32Z, FRINT32X, FRINT64Z and FRINT64X instructions are not implemented. */
1838# define ARMV8_ID_AA64ISAR1_EL1_FRINTTS_NOT_IMPL 0
1839/** FRINT32Z, FRINT32X, FRINT64Z and FRINT64X instructions are implemented (FEAT_FRINTTS). */
1840# define ARMV8_ID_AA64ISAR1_EL1_FRINTTS_SUPPORTED 1
1841/** Bit 36 - 39 - Indicates support for SB instructions in AArch64 state. */
1842#define ARMV8_ID_AA64ISAR1_EL1_SB_MASK (RT_BIT_64(36) | RT_BIT_64(37) | RT_BIT_64(38) | RT_BIT_64(39))
1843#define ARMV8_ID_AA64ISAR1_EL1_SB_SHIFT 36
1844/** No SB instructions implemented. */
1845# define ARMV8_ID_AA64ISAR1_EL1_SB_NOT_IMPL 0
1846/** SB instructions implemented (FEAT_SB). */
1847# define ARMV8_ID_AA64ISAR1_EL1_SB_SUPPORTED 1
1848/** Bit 40 - 43 - Indicates support for prediction invalidation instructions in AArch64 state. */
1849#define ARMV8_ID_AA64ISAR1_EL1_SPECRES_MASK (RT_BIT_64(40) | RT_BIT_64(41) | RT_BIT_64(42) | RT_BIT_64(43))
1850#define ARMV8_ID_AA64ISAR1_EL1_SPECRES_SHIFT 40
1851/** Prediction invalidation instructions are not implemented. */
1852# define ARMV8_ID_AA64ISAR1_EL1_SPECRES_NOT_IMPL 0
1853/** Prediction invalidation instructions are implemented (FEAT_SPECRES). */
1854# define ARMV8_ID_AA64ISAR1_EL1_SPECRES_SUPPORTED 1
1855/** Bit 44 - 47 - Indicates support for Advanced SIMD and Floating-point BFloat16 instructions in AArch64 state. */
1856#define ARMV8_ID_AA64ISAR1_EL1_BF16_MASK (RT_BIT_64(44) | RT_BIT_64(45) | RT_BIT_64(46) | RT_BIT_64(47))
1857#define ARMV8_ID_AA64ISAR1_EL1_BF16_SHIFT 44
1858/** BFloat16 instructions are not implemented. */
1859# define ARMV8_ID_AA64ISAR1_EL1_BF16_NOT_IMPL 0
1860/** BFCVT, BFCVTN, BFCVTN2, BFDOT, BFMLALB, BFMLALT and BFMMLA instructions are implemented (FEAT_BF16). */
1861# define ARMV8_ID_AA64ISAR1_EL1_BF16_SUPPORTED_BF16 1
1862/** BFCVT, BFCVTN, BFCVTN2, BFDOT, BFMLALB, BFMLALT and BFMMLA instructions are implemented and FPCR.EBF is supported (FEAT_EBF16). */
1863# define ARMV8_ID_AA64ISAR1_EL1_BF16_SUPPORTED_EBF16 2
1864/** Bit 48 - 51 - Indicates support for Data Gathering Hint instructions. */
1865#define ARMV8_ID_AA64ISAR1_EL1_DGH_MASK (RT_BIT_64(48) | RT_BIT_64(49) | RT_BIT_64(50) | RT_BIT_64(51))
1866#define ARMV8_ID_AA64ISAR1_EL1_DGH_SHIFT 48
1867/** Data Gathering Hint instructions are not implemented. */
1868# define ARMV8_ID_AA64ISAR1_EL1_DGH_NOT_IMPL 0
1869/** Data Gathering Hint instructions are implemented (FEAT_DGH). */
1870# define ARMV8_ID_AA64ISAR1_EL1_DGH_SUPPORTED 1
1871/** Bit 52 - 55 - Indicates support for Advanced SIMD and Floating-point Int8 matri multiplication instructions. */
1872#define ARMV8_ID_AA64ISAR1_EL1_I8MM_MASK (RT_BIT_64(52) | RT_BIT_64(53) | RT_BIT_64(54) | RT_BIT_64(55))
1873#define ARMV8_ID_AA64ISAR1_EL1_I8MM_SHIFT 52
1874/** No Int8 matrix multiplication instructions implemented. */
1875# define ARMV8_ID_AA64ISAR1_EL1_I8MM_NOT_IMPL 0
1876/** SMMLA, SUDOT, UMMLA, USMMLA and USDOT instrutions are implemented (FEAT_I8MM). */
1877# define ARMV8_ID_AA64ISAR1_EL1_I8MM_SUPPORTED 1
1878/** Bit 56 - 59 - Indicates support for the XS attribute, the TLBI and DSB insturctions with the nXS qualifier in AArch64 state. */
1879#define ARMV8_ID_AA64ISAR1_EL1_XS_MASK (RT_BIT_64(56) | RT_BIT_64(57) | RT_BIT_64(58) | RT_BIT_64(59))
1880#define ARMV8_ID_AA64ISAR1_EL1_XS_SHIFT 56
1881/** The XS attribute and the TLBI and DSB instructions with the nXS qualifier are not supported. */
1882# define ARMV8_ID_AA64ISAR1_EL1_XS_NOT_IMPL 0
1883/** The XS attribute and the TLBI and DSB instructions with the nXS qualifier are supported (FEAT_XS). */
1884# define ARMV8_ID_AA64ISAR1_EL1_XS_SUPPORTED 1
1885/** Bit 60 - 63 - Indicates support LD64B and ST64B* instructons and the ACCDATA_EL1 register. */
1886#define ARMV8_ID_AA64ISAR1_EL1_LS64_MASK (RT_BIT_64(60) | RT_BIT_64(61) | RT_BIT_64(62) | RT_BIT_64(63))
1887#define ARMV8_ID_AA64ISAR1_EL1_LS64_SHIFT 60
1888/** The LD64B, ST64B, ST64BV and ST64BV0 instructions, the ACCDATA_EL1 register and associated traps are not supported. */
1889# define ARMV8_ID_AA64ISAR1_EL1_LS64_NOT_IMPL 0
1890/** The LD64B and ST64B instructions are supported (FEAT_LS64). */
1891# define ARMV8_ID_AA64ISAR1_EL1_LS64_SUPPORTED 1
1892/** The LD64B, ST64B, ST64BV and associated traps are not supported (FEAT_LS64_V). */
1893# define ARMV8_ID_AA64ISAR1_EL1_LS64_SUPPORTED_V 2
1894/** The LD64B, ST64B, ST64BV and ST64BV0 instructions, the ACCDATA_EL1 register and associated traps are supported (FEAT_LS64_ACCDATA). */
1895# define ARMV8_ID_AA64ISAR1_EL1_LS64_SUPPORTED_ACCDATA 3
1896/** @} */
1897
1898
1899/** @name ID_AA64ISAR2_EL1 - AArch64 Instruction Set Attribute Register 0.
1900 * @{ */
1901/** Bit 0 - 3 - Indicates support for WFET and WFIT instructions in AArch64 state. */
1902#define ARMV8_ID_AA64ISAR2_EL1_WFXT_MASK (RT_BIT_64(0) | RT_BIT_64(1) | RT_BIT_64(2) | RT_BIT_64(3))
1903#define ARMV8_ID_AA64ISAR2_EL1_WFXT_SHIFT 0
1904/** WFET and WFIT are not supported. */
1905# define ARMV8_ID_AA64ISAR2_EL1_WFXT_NOT_IMPL 0
1906/** WFET and WFIT are supported (FEAT_WFxT). */
1907# define ARMV8_ID_AA64ISAR2_EL1_WFXT_SUPPORTED 2
1908/** Bit 4 - 7 - Indicates support for 12 bits of mantissa in reciprocal and reciprocal square root instructions in AArch64 state, when FPCR.AH is 1. */
1909#define ARMV8_ID_AA64ISAR2_EL1_RPRES_MASK (RT_BIT_64(4) | RT_BIT_64(5) | RT_BIT_64(6) | RT_BIT_64(7))
1910#define ARMV8_ID_AA64ISAR2_EL1_RPRES_SHIFT 4
1911/** Reciprocal and reciprocal square root estimates give 8 bits of mantissa when FPCR.AH is 1. */
1912# define ARMV8_ID_AA64ISAR2_EL1_RPRES_NOT_IMPL 0
1913/** Reciprocal and reciprocal square root estimates give 12 bits of mantissa when FPCR.AH is 1 (FEAT_RPRES). */
1914# define ARMV8_ID_AA64ISAR2_EL1_RPRES_SUPPORTED 1
1915/** Bit 8 - 11 - Indicates whether the QARMA3 algorithm is implemented in the PE for generic code authentication in AArch64 state. */
1916#define ARMV8_ID_AA64ISAR2_EL1_GPA3_MASK (RT_BIT_64(8) | RT_BIT_64(9) | RT_BIT_64(10) | RT_BIT_64(11))
1917#define ARMV8_ID_AA64ISAR2_EL1_GPA3_SHIFT 8
1918/** Generic Authentication using the QARMA3 algorithm is not implemented. */
1919# define ARMV8_ID_AA64ISAR2_EL1_GPA3_NOT_IMPL 0
1920/** Generic Authentication using the QARMA3 algorithm is implemented (FEAT_PACQARMA3). */
1921# define ARMV8_ID_AA64ISAR2_EL1_GPA3_SUPPORTED 1
1922/** Bit 12 - 15 - Indicates whether QARMA3 algorithm is implemented in the PE for address authentication. */
1923#define ARMV8_ID_AA64ISAR2_EL1_APA3_MASK (RT_BIT_64(12) | RT_BIT_64(13) | RT_BIT_64(14) | RT_BIT_64(15))
1924#define ARMV8_ID_AA64ISAR2_EL1_APA3_SHIFT 12
1925/** Address Authentication using the QARMA3 algorithm is not implemented. */
1926# define ARMV8_ID_AA64ISAR2_EL1_APA3_NOT_IMPL 0
1927/** Address Authentication using the QARMA5 algorithm is implemented (FEAT_PAuth, FEAT_PACQARMA3). */
1928# define ARMV8_ID_AA64ISAR2_EL1_APA3_SUPPORTED_PAUTH 1
1929/** Address Authentication using the QARMA5 algorithm is implemented and enhanced PAC is supported (FEAT_EPAC, FEAT_PACQARMA3). */
1930# define ARMV8_ID_AA64ISAR2_EL1_APA3_SUPPORTED_EPAC 2
1931/** Address Authentication using the QARMA5 algorithm is implemented and enhanced PAC 2 is supported (FEAT_PAuth2, FEAT_PACQARMA3). */
1932# define ARMV8_ID_AA64ISAR2_EL1_APA3_SUPPORTED_PAUTH2 3
1933/** Address Authentication using the QARMA5 algorithm is implemented and enhanced PAC 2 and FPAC are supported (FEAT_FPAC, FEAT_PACQARMA3). */
1934# define ARMV8_ID_AA64ISAR2_EL1_APA3_SUPPORTED_FPAC 4
1935/** Address Authentication using the QARMA5 algorithm is implemented and enhanced PAC 2 and combined FPAC are supported (FEAT_FPACCOMBINE, FEAT_PACQARMA3). */
1936# define ARMV8_ID_AA64ISAR2_EL1_APA3_SUPPORTED_FPACCOMBINE 5
1937/** Bit 16 - 19 - Indicates support for Memory Copy and Memory Set instructions in AArch64 state. */
1938#define ARMV8_ID_AA64ISAR2_EL1_MOPS_MASK (RT_BIT_64(16) | RT_BIT_64(17) | RT_BIT_64(18) | RT_BIT_64(19))
1939#define ARMV8_ID_AA64ISAR2_EL1_MOPS_SHIFT 16
1940/** No Memory Copy and Memory Set instructions implemented. */
1941# define ARMV8_ID_AA64ISAR2_EL1_MOPS_NOT_IMPL 0
1942/** Memory Copy and Memory Set instructions implemented (FEAT_MOPS). */
1943# define ARMV8_ID_AA64ISAR2_EL1_MOPS_SUPPORTED 1
1944/** Bit 20 - 23 - Indicates support for weaker release consistency, RCpc, based model. */
1945#define ARMV8_ID_AA64ISAR2_EL1_BC_MASK (RT_BIT_64(20) | RT_BIT_64(21) | RT_BIT_64(22) | RT_BIT_64(23))
1946#define ARMV8_ID_AA64ISAR2_EL1_BC_SHIFT 20
1947/** BC instruction is not implemented. */
1948# define ARMV8_ID_AA64ISAR2_EL1_BC_NOT_IMPL 0
1949/** BC instruction is implemented (FEAT_HBC). */
1950# define ARMV8_ID_AA64ISAR2_EL1_BC_SUPPORTED 1
1951/** Bit 24 - 27 - Indicates whether the ConstPACField() functions used as part of PAC additions returns FALSE or TRUE. */
1952#define ARMV8_ID_AA64ISAR2_EL1_PACFRAC_MASK (RT_BIT_64(24) | RT_BIT_64(25) | RT_BIT_64(26) | RT_BIT_64(27))
1953#define ARMV8_ID_AA64ISAR2_EL1_PACFRAC_SHIFT 24
1954/** ConstPACField() returns FALSE. */
1955# define ARMV8_ID_AA64ISAR2_EL1_PACFRAC_FALSE 0
1956/** ConstPACField() returns TRUE (FEAT_CONSTPACFIELD). */
1957# define ARMV8_ID_AA64ISAR2_EL1_PACFRAC_TRUE 1
1958/* Bit 28 - 63 - Reserved. */
1959/** @} */
1960
1961
1962/** @name ID_AA64PFR0_EL1 - AArch64 Processor Feature Register 0.
1963 * @{ */
1964/** Bit 0 - 3 - EL0 Exception level handling. */
1965#define ARMV8_ID_AA64PFR0_EL1_EL0_MASK (RT_BIT_64(0) | RT_BIT_64(1) | RT_BIT_64(2) | RT_BIT_64(3))
1966#define ARMV8_ID_AA64PFR0_EL1_EL0_SHIFT 0
1967/** EL0 can be executed in AArch64 state only. */
1968# define ARMV8_ID_AA64PFR0_EL1_EL0_AARCH64_ONLY 1
1969/** EL0 can be executed in AArch64 and AArch32 state. */
1970# define ARMV8_ID_AA64PFR0_EL1_EL0_AARCH64_AARCH32 2
1971/** Bit 4 - 7 - EL1 Exception level handling. */
1972#define ARMV8_ID_AA64PFR0_EL1_EL1_MASK (RT_BIT_64(4) | RT_BIT_64(5) | RT_BIT_64(6) | RT_BIT_64(7))
1973#define ARMV8_ID_AA64PFR0_EL1_EL1_SHIFT 4
1974/** EL1 can be executed in AArch64 state only. */
1975# define ARMV8_ID_AA64PFR0_EL1_EL1_AARCH64_ONLY 1
1976/** EL1 can be executed in AArch64 and AArch32 state. */
1977# define ARMV8_ID_AA64PFR0_EL1_EL1_AARCH64_AARCH32 2
1978/** Bit 8 - 11 - EL2 Exception level handling. */
1979#define ARMV8_ID_AA64PFR0_EL1_EL2_MASK (RT_BIT_64(8) | RT_BIT_64(9) | RT_BIT_64(10) | RT_BIT_64(11))
1980#define ARMV8_ID_AA64PFR0_EL1_EL2_SHIFT 8
1981/** EL2 is not implemented. */
1982# define ARMV8_ID_AA64PFR0_EL1_EL2_NOT_IMPL 0
1983/** EL2 can be executed in AArch64 state only. */
1984# define ARMV8_ID_AA64PFR0_EL1_EL2_AARCH64_ONLY 1
1985/** EL2 can be executed in AArch64 and AArch32 state. */
1986# define ARMV8_ID_AA64PFR0_EL1_EL2_AARCH64_AARCH32 2
1987/** Bit 12 - 15 - EL3 Exception level handling. */
1988#define ARMV8_ID_AA64PFR0_EL1_EL3_MASK (RT_BIT_64(12) | RT_BIT_64(13) | RT_BIT_64(14) | RT_BIT_64(15))
1989#define ARMV8_ID_AA64PFR0_EL1_EL3_SHIFT 12
1990/** EL3 is not implemented. */
1991# define ARMV8_ID_AA64PFR0_EL1_EL3_NOT_IMPL 0
1992/** EL3 can be executed in AArch64 state only. */
1993# define ARMV8_ID_AA64PFR0_EL1_EL3_AARCH64_ONLY 1
1994/** EL3 can be executed in AArch64 and AArch32 state. */
1995# define ARMV8_ID_AA64PFR0_EL1_EL3_AARCH64_AARCH32 2
1996/** Bit 16 - 19 - Floating-point support. */
1997#define ARMV8_ID_AA64PFR0_EL1_FP_MASK (RT_BIT_64(16) | RT_BIT_64(17) | RT_BIT_64(18) | RT_BIT_64(19))
1998#define ARMV8_ID_AA64PFR0_EL1_FP_SHIFT 16
1999/** Floating-point is implemented and support single and double precision. */
2000# define ARMV8_ID_AA64PFR0_EL1_FP_IMPL_SP_DP 0
2001/** Floating-point is implemented and support single, double and half precision. */
2002# define ARMV8_ID_AA64PFR0_EL1_FP_IMPL_SP_DP_HP 1
2003/** Floating-point is not implemented. */
2004# define ARMV8_ID_AA64PFR0_EL1_FP_NOT_IMPL 0xf
2005/** Bit 20 - 23 - Advanced SIMD support. */
2006#define ARMV8_ID_AA64PFR0_EL1_ADVSIMD_MASK (RT_BIT_64(20) | RT_BIT_64(21) | RT_BIT_64(22) | RT_BIT_64(23))
2007#define ARMV8_ID_AA64PFR0_EL1_ADVSIMD_SHIFT 20
2008/** Advanced SIMD is implemented and support single and double precision. */
2009# define ARMV8_ID_AA64PFR0_EL1_ADVSIMD_IMPL_SP_DP 0
2010/** Advanced SIMD is implemented and support single, double and half precision. */
2011# define ARMV8_ID_AA64PFR0_EL1_ADVSIMD_IMPL_SP_DP_HP 1
2012/** Advanced SIMD is not implemented. */
2013# define ARMV8_ID_AA64PFR0_EL1_ADVSIMD_NOT_IMPL 0xf
2014/** Bit 24 - 27 - System register GIC CPU interface support. */
2015#define ARMV8_ID_AA64PFR0_EL1_GIC_MASK (RT_BIT_64(24) | RT_BIT_64(25) | RT_BIT_64(26) | RT_BIT_64(27))
2016#define ARMV8_ID_AA64PFR0_EL1_GIC_SHIFT 24
2017/** GIC CPU interface system registers are not implemented. */
2018# define ARMV8_ID_AA64PFR0_EL1_GIC_NOT_IMPL 0
2019/** System register interface to versions 3.0 and 4.0 of the GIC CPU interface is supported. */
2020# define ARMV8_ID_AA64PFR0_EL1_GIC_V3_V4 1
2021/** System register interface to version 4.1 of the GIC CPU interface is supported. */
2022# define ARMV8_ID_AA64PFR0_EL1_GIC_V4_1 3
2023/** Bit 28 - 31 - RAS Extension version. */
2024#define ARMV8_ID_AA64PFR0_EL1_RAS_MASK (RT_BIT_64(28) | RT_BIT_64(29) | RT_BIT_64(30) | RT_BIT_64(31))
2025#define ARMV8_ID_AA64PFR0_EL1_RAS_SHIFT 28
2026/** No RAS extension. */
2027# define ARMV8_ID_AA64PFR0_EL1_RAS_NOT_IMPL 0
2028/** RAS Extension implemented. */
2029# define ARMV8_ID_AA64PFR0_EL1_RAS_SUPPORTED 1
2030/** FEAT_RASv1p1 implemented. */
2031# define ARMV8_ID_AA64PFR0_EL1_RAS_V1P1 2
2032/** Bit 32 - 35 - Scalable Vector Extension (SVE) support. */
2033#define ARMV8_ID_AA64PFR0_EL1_SVE_MASK (RT_BIT_64(32) | RT_BIT_64(33) | RT_BIT_64(34) | RT_BIT_64(35))
2034#define ARMV8_ID_AA64PFR0_EL1_SVE_SHIFT 32
2035/** SVE is not supported. */
2036# define ARMV8_ID_AA64PFR0_EL1_SVE_NOT_IMPL 0
2037/** SVE is supported. */
2038# define ARMV8_ID_AA64PFR0_EL1_SVE_SUPPORTED 1
2039/** Bit 36 - 39 - Secure EL2 support. */
2040#define ARMV8_ID_AA64PFR0_EL1_SEL2_MASK (RT_BIT_64(36) | RT_BIT_64(37) | RT_BIT_64(38) | RT_BIT_64(39))
2041#define ARMV8_ID_AA64PFR0_EL1_SEL2_SHIFT 36
2042/** Secure EL2 is not supported. */
2043# define ARMV8_ID_AA64PFR0_EL1_SEL2_NOT_IMPL 0
2044/** Secure EL2 is implemented. */
2045# define ARMV8_ID_AA64PFR0_EL1_SEL2_SUPPORTED 1
2046/** Bit 40 - 43 - MPAM support. */
2047#define ARMV8_ID_AA64PFR0_EL1_MPAM_MASK (RT_BIT_64(40) | RT_BIT_64(41) | RT_BIT_64(42) | RT_BIT_64(43))
2048#define ARMV8_ID_AA64PFR0_EL1_MPAM_SHIFT 40
2049/** MPAM extension major version number is 0. */
2050# define ARMV8_ID_AA64PFR0_EL1_MPAM_MAJOR_V0 0
2051/** MPAM extension major version number is 1. */
2052# define ARMV8_ID_AA64PFR0_EL1_MPAM_MAJOR_V1 1
2053/** Bit 44 - 47 - Activity Monitor Extension support. */
2054#define ARMV8_ID_AA64PFR0_EL1_AMU_MASK (RT_BIT_64(44) | RT_BIT_64(45) | RT_BIT_64(46) | RT_BIT_64(47))
2055#define ARMV8_ID_AA64PFR0_EL1_AMU_SHIFT 44
2056/** Activity Monitor extension is not implemented. */
2057# define ARMV8_ID_AA64PFR0_EL1_AMU_NOT_IMPL 0
2058/** Activity Monitor extension is implemented as of FEAT_AMUv1. */
2059# define ARMV8_ID_AA64PFR0_EL1_AMU_V1 1
2060/** Activity Monitor extension is implemented as of FEAT_AMUv1p1 including virtualization support. */
2061# define ARMV8_ID_AA64PFR0_EL1_AMU_V1P1 2
2062/** Bit 48 - 51 - Data Independent Timing support. */
2063#define ARMV8_ID_AA64PFR0_EL1_DIT_MASK (RT_BIT_64(48) | RT_BIT_64(49) | RT_BIT_64(50) | RT_BIT_64(51))
2064#define ARMV8_ID_AA64PFR0_EL1_DIT_SHIFT 48
2065/** AArch64 does not guarantee constant execution time of any instructions. */
2066# define ARMV8_ID_AA64PFR0_EL1_DIT_NOT_IMPL 0
2067/** AArch64 provides the PSTATE.DIT mechanism to guarantee constant execution time of certain instructions (FEAT_DIT). */
2068# define ARMV8_ID_AA64PFR0_EL1_DIT_SUPPORTED 1
2069/** Bit 52 - 55 - Realm Management Extension support. */
2070#define ARMV8_ID_AA64PFR0_EL1_RME_MASK (RT_BIT_64(52) | RT_BIT_64(53) | RT_BIT_64(54) | RT_BIT_64(55))
2071#define ARMV8_ID_AA64PFR0_EL1_RME_SHIFT 52
2072/** Realm Management Extension not implemented. */
2073# define ARMV8_ID_AA64PFR0_EL1_RME_NOT_IMPL 0
2074/** RMEv1 is implemented (FEAT_RME). */
2075# define ARMV8_ID_AA64PFR0_EL1_RME_SUPPORTED 1
2076/** Bit 56 - 59 - Speculative use out of context branch targets support. */
2077#define ARMV8_ID_AA64PFR0_EL1_CSV2_MASK (RT_BIT_64(56) | RT_BIT_64(57) | RT_BIT_64(58) | RT_BIT_64(59))
2078#define ARMV8_ID_AA64PFR0_EL1_CSV2_SHIFT 56
2079/** Implementation does not disclose whether FEAT_CSV2 is implemented. */
2080# define ARMV8_ID_AA64PFR0_EL1_CSV2_NOT_EXPOSED 0
2081/** FEAT_CSV2 is implemented. */
2082# define ARMV8_ID_AA64PFR0_EL1_CSV2_SUPPORTED 1
2083/** FEAT_CSV2_2 is implemented. */
2084# define ARMV8_ID_AA64PFR0_EL1_CSV2_2_SUPPORTED 2
2085/** FEAT_CSV2_3 is implemented. */
2086# define ARMV8_ID_AA64PFR0_EL1_CSV2_3_SUPPORTED 3
2087/** Bit 60 - 63 - Speculative use of faulting data support. */
2088#define ARMV8_ID_AA64PFR0_EL1_CSV3_MASK (RT_BIT_64(60) | RT_BIT_64(61) | RT_BIT_64(62) | RT_BIT_64(63))
2089#define ARMV8_ID_AA64PFR0_EL1_CSV3_SHIFT 60
2090/** Implementation does not disclose whether data loaded under speculation with a permission or domain fault can be used. */
2091# define ARMV8_ID_AA64PFR0_EL1_CSV3_NOT_EXPOSED 0
2092/** FEAT_CSV3 is supported . */
2093# define ARMV8_ID_AA64PFR0_EL1_CSV3_SUPPORTED 1
2094/** @} */
2095
2096
2097/** @name ID_AA64PFR1_EL1 - AArch64 Processor Feature Register 1.
2098 * @{ */
2099/** Bit 0 - 3 - Branch Target Identification support. */
2100#define ARMV8_ID_AA64PFR1_EL1_BT_MASK (RT_BIT_64(0) | RT_BIT_64(1) | RT_BIT_64(2) | RT_BIT_64(3))
2101#define ARMV8_ID_AA64PFR1_EL1_BT_SHIFT 0
2102/** The Branch Target Identification mechanism is not implemented. */
2103# define ARMV8_ID_AA64PFR1_EL1_BT_NOT_IMPL 0
2104/** The Branch Target Identifcation mechanism is implemented. */
2105# define ARMV8_ID_AA64PFR1_EL1_BT_SUPPORTED 1
2106/** Bit 4 - 7 - Speculative Store Bypassing control support. */
2107#define ARMV8_ID_AA64PFR1_EL1_SSBS_MASK (RT_BIT_64(4) | RT_BIT_64(5) | RT_BIT_64(6) | RT_BIT_64(7))
2108#define ARMV8_ID_AA64PFR1_EL1_SSBS_SHIFT 4
2109/** AArch64 provides no mechanism to control the use of Speculative Store Bypassing. */
2110# define ARMV8_ID_AA64PFR1_EL1_SSBS_NOT_IMPL 0
2111/** AArch64 provides the PSTATE.SSBS mechanism to mark regions that are Speculative Store Bypass Safe. */
2112# define ARMV8_ID_AA64PFR1_EL1_SSBS_SUPPORTED 1
2113/** AArch64 provides the PSTATE.SSBS mechanism to mark regions that are Speculative Store Bypass Safe and adds MSR and MRS instructions
2114 * to directly read and write the PSTATE.SSBS field. */
2115# define ARMV8_ID_AA64PFR1_EL1_SSBS_SUPPORTED_MSR_MRS 2
2116/** Bit 8 - 11 - Memory Tagging Extension support. */
2117#define ARMV8_ID_AA64PFR1_EL1_MTE_MASK (RT_BIT_64(8) | RT_BIT_64(9) | RT_BIT_64(10) | RT_BIT_64(11))
2118#define ARMV8_ID_AA64PFR1_EL1_MTE_SHIFT 8
2119/** MTE is not implemented. */
2120# define ARMV8_ID_AA64PFR1_EL1_MTE_NOT_IMPL 0
2121/** Instruction only Memory Tagging Extensions implemented. */
2122# define ARMV8_ID_AA64PFR1_EL1_MTE_INSN_ONLY 1
2123/** Full Memory Tagging Extension implemented. */
2124# define ARMV8_ID_AA64PFR1_EL1_MTE_FULL 2
2125/** Full Memory Tagging Extension with asymmetric Tag Check Fault handling implemented. */
2126# define ARMV8_ID_AA64PFR1_EL1_MTE_FULL_ASYM_TAG_FAULT_CHK 3
2127/** Bit 12 - 15 - RAS Extension fractional field. */
2128#define ARMV8_ID_AA64PFR1_EL1_RASFRAC_MASK (RT_BIT_64(12) | RT_BIT_64(13) | RT_BIT_64(14) | RT_BIT_64(15))
2129#define ARMV8_ID_AA64PFR1_EL1_RASFRAC_SHIFT 12
2130/** RAS Extension is implemented. */
2131# define ARMV8_ID_AA64PFR1_EL1_RASFRAC_IMPL 0
2132/** FEAT_RASv1p1 is implemented. */
2133# define ARMV8_ID_AA64PFR1_EL1_RASFRAC_RASV1P1 1
2134/** Bit 16 - 19 - MPAM minor version number. */
2135#define ARMV8_ID_AA64PFR1_EL1_MPAMFRAC_MASK (RT_BIT_64(16) | RT_BIT_64(17) | RT_BIT_64(18) | RT_BIT_64(19))
2136#define ARMV8_ID_AA64PFR1_EL1_MPAMFRAC_SHIFT 16
2137/** The minor version of number of the MPAM extension is 0. */
2138# define ARMV8_ID_AA64PFR1_EL1_MPAMFRAC_0 0
2139/** The minor version of number of the MPAM extension is 1. */
2140# define ARMV8_ID_AA64PFR1_EL1_MPAMFRAC_1 1
2141/* Bit 20 - 23 - Reserved. */
2142/** Bit 24 - 27 - Scalable Matrix Extension support. */
2143#define ARMV8_ID_AA64PFR1_EL1_SME_MASK (RT_BIT_64(24) | RT_BIT_64(25) | RT_BIT_64(26) | RT_BIT_64(27))
2144#define ARMV8_ID_AA64PFR1_EL1_SME_SHIFT 24
2145/** Scalable Matrix Extensions are not implemented. */
2146# define ARMV8_ID_AA64PFR1_EL1_SME_NOT_IMPL 0
2147/** Scalable Matrix Extensions are implemented (FEAT_SME). */
2148# define ARMV8_ID_AA64PFR1_EL1_SME_SUPPORTED 1
2149/** Scalable Matrix Extensions are implemented + SME2 ZT0 register(FEAT_SME2). */
2150# define ARMV8_ID_AA64PFR1_EL1_SME_SME2 2
2151/** Bit 28 - 31 - Random Number trap to EL3 support. */
2152#define ARMV8_ID_AA64PFR1_EL1_RNDRTRAP_MASK (RT_BIT_64(28) | RT_BIT_64(29) | RT_BIT_64(30) | RT_BIT_64(31))
2153#define ARMV8_ID_AA64PFR1_EL1_RNDRTRAP_SHIFT 28
2154/** Trapping of RNDR and RNDRRS to EL3 is not supported. */
2155# define ARMV8_ID_AA64PFR1_EL1_RNDRTRAP_NOT_IMPL 0
2156/** Trapping of RNDR and RDNRRS to EL3 is supported. */
2157# define ARMV8_ID_AA64PFR1_EL1_RNDRTRAP_SUPPORTED 1
2158/** Bit 32 - 35 - CSV2 fractional field. */
2159#define ARMV8_ID_AA64PFR1_EL1_CSV2FRAC_MASK (RT_BIT_64(32) | RT_BIT_64(33) | RT_BIT_64(34) | RT_BIT_64(35))
2160#define ARMV8_ID_AA64PFR1_EL1_CSV2FRAC_SHIFT 32
2161/** Either CSV2 not exposed or implementation does not expose whether FEAT_CSV2_1p1 is implemented. */
2162# define ARMV8_ID_AA64PFR1_EL1_CSV2FRAC_NOT_EXPOSED 0
2163/** FEAT_CSV2_1p1 is implemented. */
2164# define ARMV8_ID_AA64PFR1_EL1_CSV2FRAC_1P1 1
2165/** FEAT_CSV2_1p2 is implemented. */
2166# define ARMV8_ID_AA64PFR1_EL1_CSV2FRAC_1P2 2
2167/** Bit 36 - 39 - Non-maskable Interrupt support. */
2168#define ARMV8_ID_AA64PFR1_EL1_NMI_MASK (RT_BIT_64(36) | RT_BIT_64(37) | RT_BIT_64(38) | RT_BIT_64(39))
2169#define ARMV8_ID_AA64PFR1_EL1_NMI_SHIFT 36
2170/** SCTLR_ELx.{SPINTMASK, NMI} and PSTATE.ALLINT and associated instructions are not supported. */
2171# define ARMV8_ID_AA64PFR1_EL1_NMI_NOT_IMPL 0
2172/** SCTLR_ELx.{SPINTMASK, NMI} and PSTATE.ALLINT and associated instructions are supported (FEAT_NMI). */
2173# define ARMV8_ID_AA64PFR1_EL1_NMI_SUPPORTED 1
2174/** @} */
2175
2176
2177/** @name ID_AA64MMFR0_EL1 - AArch64 Memory Model Feature Register 0.
2178 * @{ */
2179/** Bit 0 - 3 - Physical Address range supported. */
2180#define ARMV8_ID_AA64MMFR0_EL1_PARANGE_MASK (RT_BIT_64(0) | RT_BIT_64(1) | RT_BIT_64(2) | RT_BIT_64(3))
2181#define ARMV8_ID_AA64MMFR0_EL1_PARANGE_SHIFT 0
2182/** Physical Address range is 32 bits, 4GiB. */
2183# define ARMV8_ID_AA64MMFR0_EL1_PARANGE_32BITS 0
2184/** Physical Address range is 36 bits, 64GiB. */
2185# define ARMV8_ID_AA64MMFR0_EL1_PARANGE_36BITS 1
2186/** Physical Address range is 40 bits, 1TiB. */
2187# define ARMV8_ID_AA64MMFR0_EL1_PARANGE_40BITS 2
2188/** Physical Address range is 42 bits, 4TiB. */
2189# define ARMV8_ID_AA64MMFR0_EL1_PARANGE_42BITS 3
2190/** Physical Address range is 44 bits, 16TiB. */
2191# define ARMV8_ID_AA64MMFR0_EL1_PARANGE_44BITS 4
2192/** Physical Address range is 48 bits, 256TiB. */
2193# define ARMV8_ID_AA64MMFR0_EL1_PARANGE_48BITS 5
2194/** Physical Address range is 52 bits, 4PiB. */
2195# define ARMV8_ID_AA64MMFR0_EL1_PARANGE_52BITS 6
2196/** Bit 4 - 7 - Number of ASID bits. */
2197#define ARMV8_ID_AA64MMFR0_EL1_ASIDBITS_MASK (RT_BIT_64(4) | RT_BIT_64(5) | RT_BIT_64(6) | RT_BIT_64(7))
2198#define ARMV8_ID_AA64MMFR0_EL1_ASIDBITS_SHIFT 4
2199/** ASID bits is 8. */
2200# define ARMV8_ID_AA64MMFR0_EL1_ASIDBITS_8 0
2201/** ASID bits is 16. */
2202# define ARMV8_ID_AA64MMFR0_EL1_ASIDBITS_16 2
2203/** Bit 8 - 11 - Indicates support for mixed-endian configuration. */
2204#define ARMV8_ID_AA64MMFR0_EL1_BIGEND_MASK (RT_BIT_64(8) | RT_BIT_64(9) | RT_BIT_64(10) | RT_BIT_64(11))
2205#define ARMV8_ID_AA64MMFR0_EL1_BIGEND_SHIFT 8
2206/** No mixed-endian support. */
2207# define ARMV8_ID_AA64MMFR0_EL1_BIGEND_NOT_IMPL 0
2208/** Mixed-endian supported. */
2209# define ARMV8_ID_AA64MMFR0_EL1_BIGEND_SUPPORTED 1
2210/** Bit 12 - 15 - Indicates support for a distinction between Secure and Non-secure Memory. */
2211#define ARMV8_ID_AA64MMFR0_EL1_SNSMEM_MASK (RT_BIT_64(12) | RT_BIT_64(13) | RT_BIT_64(14) | RT_BIT_64(15))
2212#define ARMV8_ID_AA64MMFR0_EL1_SNSMEM_SHIFT 12
2213/** No distinction between Secure and Non-secure Memory supported. */
2214# define ARMV8_ID_AA64MMFR0_EL1_SNSMEM_NOT_IMPL 0
2215/** Distinction between Secure and Non-secure Memory supported. */
2216# define ARMV8_ID_AA64MMFR0_EL1_SNSMEM_SUPPORTED 1
2217/** Bit 16 - 19 - Indicates support for mixed-endian at EL0 only. */
2218#define ARMV8_ID_AA64MMFR0_EL1_BIGENDEL0_MASK (RT_BIT_64(16) | RT_BIT_64(17) | RT_BIT_64(18) | RT_BIT_64(19))
2219#define ARMV8_ID_AA64MMFR0_EL1_BIGENDEL0_SHIFT 16
2220/** No mixed-endian support at EL0. */
2221# define ARMV8_ID_AA64MMFR0_EL1_BIGENDEL0_NOT_IMPL 0
2222/** Mixed-endian support at EL0. */
2223# define ARMV8_ID_AA64MMFR0_EL1_BIGENDEL0_SUPPORTED 1
2224/** Bit 20 - 23 - Indicates support for 16KiB memory translation granule size. */
2225#define ARMV8_ID_AA64MMFR0_EL1_TGRAN16_MASK (RT_BIT_64(20) | RT_BIT_64(21) | RT_BIT_64(22) | RT_BIT_64(23))
2226#define ARMV8_ID_AA64MMFR0_EL1_TGRAN16_SHIFT 20
2227/** 16KiB granule size not supported. */
2228# define ARMV8_ID_AA64MMFR0_EL1_TGRAN16_NOT_IMPL 0
2229/** 16KiB granule size is supported. */
2230# define ARMV8_ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED 1
2231/** 16KiB granule size is supported and supports 52-bit input addresses and can describe 52-bit output addresses (FEAT_LPA2). */
2232# define ARMV8_ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED_52BIT 2
2233/** Bit 24 - 27 - Indicates support for 64KiB memory translation granule size. */
2234#define ARMV8_ID_AA64MMFR0_EL1_TGRAN64_MASK (RT_BIT_64(24) | RT_BIT_64(25) | RT_BIT_64(26) | RT_BIT_64(27))
2235#define ARMV8_ID_AA64MMFR0_EL1_TGRAN64_SHIFT 24
2236/** 64KiB granule supported. */
2237# define ARMV8_ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED 0
2238/** 64KiB granule not supported. */
2239# define ARMV8_ID_AA64MMFR0_EL1_TGRAN64_NOT_IMPL 0xf
2240/** Bit 28 - 31 - Indicates support for 4KiB memory translation granule size. */
2241#define ARMV8_ID_AA64MMFR0_EL1_TGRAN4_MASK (RT_BIT_64(28) | RT_BIT_64(29) | RT_BIT_64(30) | RT_BIT_64(31))
2242#define ARMV8_ID_AA64MMFR0_EL1_TGRAN4_SHIFT 28
2243/** 4KiB granule supported. */
2244# define ARMV8_ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED 0
2245/** 4KiB granule size is supported and supports 52-bit input addresses and can describe 52-bit output addresses (FEAT_LPA2). */
2246# define ARMV8_ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED_52BIT 1
2247/** 4KiB granule not supported. */
2248# define ARMV8_ID_AA64MMFR0_EL1_TGRAN4_NOT_IMPL 0xf
2249/** Bit 32 - 35 - Indicates support for 16KiB granule size at stage 2. */
2250#define ARMV8_ID_AA64MMFR0_EL1_TGRAN16_2_MASK (RT_BIT_64(32) | RT_BIT_64(33) | RT_BIT_64(34) | RT_BIT_64(35))
2251#define ARMV8_ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT 32
2252/** Support for 16KiB granule at stage 2 is identified in the ID_AA64MMFR0_EL1.TGran16 field. */
2253# define ARMV8_ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORT_BY_TGRAN16 0
2254/** 16KiB granule not supported at stage 2. */
2255# define ARMV8_ID_AA64MMFR0_EL1_TGRAN16_2_NOT_IMPL 1
2256/** 16KiB granule supported at stage 2. */
2257# define ARMV8_ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORTED 2
2258/** 16KiB granule supported at stage 2 and supports 52-bit input addresses and can describe 52-bit output addresses (FEAT_LPA2). */
2259# define ARMV8_ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORTED_52BIT 3
2260/** Bit 36 - 39 - Indicates support for 64KiB granule size at stage 2. */
2261#define ARMV8_ID_AA64MMFR0_EL1_TGRAN64_2_MASK (RT_BIT_64(36) | RT_BIT_64(37) | RT_BIT_64(38) | RT_BIT_64(39))
2262#define ARMV8_ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT 36
2263/** Support for 64KiB granule at stage 2 is identified in the ID_AA64MMFR0_EL1.TGran64 field. */
2264# define ARMV8_ID_AA64MMFR0_EL1_TGRAN64_2_SUPPORT_BY_TGRAN64 0
2265/** 64KiB granule not supported at stage 2. */
2266# define ARMV8_ID_AA64MMFR0_EL1_TGRAN64_2_NOT_IMPL 1
2267/** 64KiB granule supported at stage 2. */
2268# define ARMV8_ID_AA64MMFR0_EL1_TGRAN64_2_SUPPORTED 2
2269/** Bit 40 - 43 - Indicates HCRX_EL2 and its associated EL3 trap support. */
2270#define ARMV8_ID_AA64MMFR0_EL1_TGRAN4_2_MASK (RT_BIT_64(40) | RT_BIT_64(41) | RT_BIT_64(42) | RT_BIT_64(43))
2271#define ARMV8_ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT 40
2272/** Support for 4KiB granule at stage 2 is identified in the ID_AA64MMFR0_EL1.TGran4 field. */
2273# define ARMV8_ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORT_BY_TGRAN16 0
2274/** 4KiB granule not supported at stage 2. */
2275# define ARMV8_ID_AA64MMFR0_EL1_TGRAN4_2_NOT_IMPL 1
2276/** 4KiB granule supported at stage 2. */
2277# define ARMV8_ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORTED 2
2278/** 4KiB granule supported at stage 2 and supports 52-bit input addresses and can describe 52-bit output addresses (FEAT_LPA2). */
2279# define ARMV8_ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORTED_52BIT 3
2280/** Bit 44 - 47 - Indicates support for disabling context synchronizing exception entry and exit. */
2281#define ARMV8_ID_AA64MMFR0_EL1_EXS_MASK (RT_BIT_64(44) | RT_BIT_64(45) | RT_BIT_64(46) | RT_BIT_64(47))
2282#define ARMV8_ID_AA64MMFR0_EL1_EXS_SHIFT 44
2283/** All exception entries and exits are context synchronization events. */
2284# define ARMV8_ID_AA64MMFR0_EL1_EXS_NOT_IMPL 0
2285/** Non-context synchronizing exception entry and exit are supported (FEAT_ExS). */
2286# define ARMV8_ID_AA64MMFR0_EL1_EXS_SUPPORTED 1
2287/* Bit 48 - 55 - Reserved. */
2288/** Bit 56 - 59 - Indicates the presence of the Fine-Grained Trap controls. */
2289#define ARMV8_ID_AA64MMFR0_EL1_FGT_MASK (RT_BIT_64(56) | RT_BIT_64(57) | RT_BIT_64(58) | RT_BIT_64(59))
2290#define ARMV8_ID_AA64MMFR0_EL1_FGT_SHIFT 56
2291/** Fine-grained trap controls are not implemented. */
2292# define ARMV8_ID_AA64MMFR0_EL1_FGT_NOT_IMPL 0
2293/** Fine-grained trap controls are implemented (FEAT_FGT). */
2294# define ARMV8_ID_AA64MMFR0_EL1_FGT_SUPPORTED 1
2295/** Bit 60 - 63 - Indicates the presence of Enhanced Counter Virtualization. */
2296#define ARMV8_ID_AA64MMFR0_EL1_ECV_MASK (RT_BIT_64(60) | RT_BIT_64(61) | RT_BIT_64(62) | RT_BIT_64(63))
2297#define ARMV8_ID_AA64MMFR0_EL1_ECV_SHIFT 60
2298/** Enhanced Counter Virtualization is not implemented. */
2299# define ARMV8_ID_AA64MMFR0_EL1_ECV_NOT_IMPL 0
2300/** Enhanced Counter Virtualization is implemented (FEAT_ECV). */
2301# define ARMV8_ID_AA64MMFR0_EL1_ECV_SUPPORTED 1
2302/** Enhanced Counter Virtualization is implemented and includes support for CNTHCTL_EL2.ECV and CNTPOFF_EL2 (FEAT_ECV). */
2303# define ARMV8_ID_AA64MMFR0_EL1_ECV_SUPPORTED_2 2
2304/** @} */
2305
2306
2307/** @name ID_AA64MMFR1_EL1 - AArch64 Memory Model Feature Register 1.
2308 * @{ */
2309/** Bit 0 - 3 - Hardware updates to Access flag and Dirty state in translation tables. */
2310#define ARMV8_ID_AA64MMFR1_EL1_HAFDBS_MASK (RT_BIT_64(0) | RT_BIT_64(1) | RT_BIT_64(2) | RT_BIT_64(3))
2311#define ARMV8_ID_AA64MMFR1_EL1_HAFDBS_SHIFT 0
2312/** Hardware update of the Access flag and dirty state are not supported. */
2313# define ARMV8_ID_AA64MMFR1_EL1_HAFDBS_NOT_IMPL 0
2314/** Support for hardware update of the Access flag for Block and Page descriptors. */
2315# define ARMV8_ID_AA64MMFR1_EL1_HAFDBS_SUPPORTED 1
2316/** Support for hardware update of the Access flag for Block and Page descriptors, hardware update of dirty state supported. */
2317# define ARMV8_ID_AA64MMFR1_EL1_HAFDBS_DIRTY_SUPPORTED 2
2318/** Bit 4 - 7 - EL1 Exception level handling. */
2319#define ARMV8_ID_AA64MMFR1_EL1_VMIDBITS_MASK (RT_BIT_64(4) | RT_BIT_64(5) | RT_BIT_64(6) | RT_BIT_64(7))
2320#define ARMV8_ID_AA64MMFR1_EL1_VMIDBITS_SHIFT 4
2321/** VMID bits is 8. */
2322# define ARMV8_ID_AA64MMFR1_EL1_VMIDBITS_8 0
2323/** VMID bits is 16 (FEAT_VMID16). */
2324# define ARMV8_ID_AA64MMFR1_EL1_VMIDBITS_16 2
2325/** Bit 8 - 11 - Virtualization Host Extensions support. */
2326#define ARMV8_ID_AA64MMFR1_EL1_VHE_MASK (RT_BIT_64(8) | RT_BIT_64(9) | RT_BIT_64(10) | RT_BIT_64(11))
2327#define ARMV8_ID_AA64MMFR1_EL1_VHE_SHIFT 8
2328/** Virtualization Host Extensions are not supported. */
2329# define ARMV8_ID_AA64MMFR1_EL1_VHE_NOT_IMPL 0
2330/** Virtualization Host Extensions are supported. */
2331# define ARMV8_ID_AA64MMFR1_EL1_VHE_SUPPORTED 1
2332/** Bit 12 - 15 - Hierarchical Permission Disables. */
2333#define ARMV8_ID_AA64MMFR1_EL1_HPDS_MASK (RT_BIT_64(12) | RT_BIT_64(13) | RT_BIT_64(14) | RT_BIT_64(15))
2334#define ARMV8_ID_AA64MMFR1_EL1_HPDS_SHIFT 12
2335/** Disabling of hierarchical controls not supported. */
2336# define ARMV8_ID_AA64MMFR1_EL1_HPDS_NOT_IMPL 0
2337/** Disabling of hierarchical controls supported (FEAT_HPDS). */
2338# define ARMV8_ID_AA64MMFR1_EL1_HPDS_SUPPORTED 1
2339/** FEAT_HPDS + possible hardware allocation of bits[62:59] of the translation table descriptors from the final lookup level (FEAT_HPDS2). */
2340# define ARMV8_ID_AA64MMFR1_EL1_HPDS_SUPPORTED_2 2
2341/** Bit 16 - 19 - LORegions support. */
2342#define ARMV8_ID_AA64MMFR1_EL1_LO_MASK (RT_BIT_64(16) | RT_BIT_64(17) | RT_BIT_64(18) | RT_BIT_64(19))
2343#define ARMV8_ID_AA64MMFR1_EL1_LO_SHIFT 16
2344/** LORegions not supported. */
2345# define ARMV8_ID_AA64MMFR1_EL1_LO_NOT_IMPL 0
2346/** LORegions supported. */
2347# define ARMV8_ID_AA64MMFR1_EL1_LO_SUPPORTED 1
2348/** Bit 20 - 23 - Privileged Access Never support. */
2349#define ARMV8_ID_AA64MMFR1_EL1_PAN_MASK (RT_BIT_64(20) | RT_BIT_64(21) | RT_BIT_64(22) | RT_BIT_64(23))
2350#define ARMV8_ID_AA64MMFR1_EL1_PAN_SHIFT 20
2351/** PAN not supported. */
2352# define ARMV8_ID_AA64MMFR1_EL1_PAN_NOT_IMPL 0
2353/** PAN supported (FEAT_PAN). */
2354# define ARMV8_ID_AA64MMFR1_EL1_PAN_SUPPORTED 1
2355/** PAN supported and AT S1E1RP and AT S1E1WP instructions supported (FEAT_PAN2). */
2356# define ARMV8_ID_AA64MMFR1_EL1_PAN_SUPPORTED_2 2
2357/** PAN supported and AT S1E1RP and AT S1E1WP instructions and SCTRL_EL1.EPAN and SCTRL_EL2.EPAN supported (FEAT_PAN3). */
2358# define ARMV8_ID_AA64MMFR1_EL1_PAN_SUPPORTED_3 3
2359/** Bit 24 - 27 - Describes whether the PE can generate SError interrupt exceptions. */
2360#define ARMV8_ID_AA64MMFR1_EL1_SPECSEI_MASK (RT_BIT_64(24) | RT_BIT_64(25) | RT_BIT_64(26) | RT_BIT_64(27))
2361#define ARMV8_ID_AA64MMFR1_EL1_SPECSEI_SHIFT 24
2362/** The PE never generates an SError interrupt due to an External abort on a speculative read. */
2363# define ARMV8_ID_AA64MMFR1_EL1_SPECSEI_NOT_IMPL 0
2364/** The PE might generate an SError interrupt due to an External abort on a speculative read. */
2365# define ARMV8_ID_AA64MMFR1_EL1_SPECSEI_SUPPORTED 1
2366/** Bit 28 - 31 - Indicates support for execute-never control distinction by Exception level at stage 2. */
2367#define ARMV8_ID_AA64MMFR1_EL1_XNX_MASK (RT_BIT_64(28) | RT_BIT_64(29) | RT_BIT_64(30) | RT_BIT_64(31))
2368#define ARMV8_ID_AA64MMFR1_EL1_XNX_SHIFT 28
2369/** Distinction between EL0 and EL1 execute-never control at stage 2 not supported. */
2370# define ARMV8_ID_AA64MMFR1_EL1_XNX_NOT_IMPL 0
2371/** Distinction between EL0 and EL1 execute-never control at stage 2 supported (FEAT_XNX). */
2372# define ARMV8_ID_AA64MMFR1_EL1_XNX_SUPPORTED 1
2373/** Bit 32 - 35 - Indicates support for the configurable delayed trapping of WFE. */
2374#define ARMV8_ID_AA64MMFR1_EL1_TWED_MASK (RT_BIT_64(32) | RT_BIT_64(33) | RT_BIT_64(34) | RT_BIT_64(35))
2375#define ARMV8_ID_AA64MMFR1_EL1_TWED_SHIFT 32
2376/** Configurable delayed trapping of WFE is not supported. */
2377# define ARMV8_ID_AA64MMFR1_EL1_TWED_NOT_IMPL 0
2378/** Configurable delayed trapping of WFE is supported (FEAT_TWED). */
2379# define ARMV8_ID_AA64MMFR1_EL1_TWED_SUPPORTED 1
2380/** Bit 36 - 39 - Indicates support for Enhanced Translation Synchronization. */
2381#define ARMV8_ID_AA64MMFR1_EL1_ETS_MASK (RT_BIT_64(36) | RT_BIT_64(37) | RT_BIT_64(38) | RT_BIT_64(39))
2382#define ARMV8_ID_AA64MMFR1_EL1_ETS_SHIFT 36
2383/** Enhanced Translation Synchronization is not supported. */
2384# define ARMV8_ID_AA64MMFR1_EL1_ETS_NOT_IMPL 0
2385/** Enhanced Translation Synchronization is implemented. */
2386# define ARMV8_ID_AA64MMFR1_EL1_ETS_SUPPORTED 1
2387/** Bit 40 - 43 - Indicates HCRX_EL2 and its associated EL3 trap support. */
2388#define ARMV8_ID_AA64MMFR1_EL1_HCX_MASK (RT_BIT_64(40) | RT_BIT_64(41) | RT_BIT_64(42) | RT_BIT_64(43))
2389#define ARMV8_ID_AA64MMFR1_EL1_HCX_SHIFT 40
2390/** HCRX_EL2 and its associated EL3 trap are not supported. */
2391# define ARMV8_ID_AA64MMFR1_EL1_HCX_NOT_IMPL 0
2392/** HCRX_EL2 and its associated EL3 trap are supported (FEAT_HCX). */
2393# define ARMV8_ID_AA64MMFR1_EL1_HCX_SUPPORTED 1
2394/** Bit 44 - 47 - Indicates support for FPCR.{AH,FIZ,NEP}. */
2395#define ARMV8_ID_AA64MMFR1_EL1_AFP_MASK (RT_BIT_64(44) | RT_BIT_64(45) | RT_BIT_64(46) | RT_BIT_64(47))
2396#define ARMV8_ID_AA64MMFR1_EL1_AFP_SHIFT 44
2397/** The FPCR.{AH,FIZ,NEP} fields are not supported. */
2398# define ARMV8_ID_AA64MMFR1_EL1_AFP_NOT_IMPL 0
2399/** The FPCR.{AH,FIZ,NEP} fields are supported (FEAT_AFP). */
2400# define ARMV8_ID_AA64MMFR1_EL1_AFP_SUPPORTED 1
2401/** Bit 48 - 51 - Indicates support for intermediate caching of translation table walks. */
2402#define ARMV8_ID_AA64MMFR1_EL1_NTLBPA_MASK (RT_BIT_64(48) | RT_BIT_64(49) | RT_BIT_64(50) | RT_BIT_64(51))
2403#define ARMV8_ID_AA64MMFR1_EL1_NTLBPA_SHIFT 48
2404/** The intermediate caching of translation table walks might include non-coherent physical translation caches. */
2405# define ARMV8_ID_AA64MMFR1_EL1_NTLBPA_INCLUDE_NON_COHERENT 0
2406/** The intermediate caching of translation table walks does not include non-coherent physical translation caches (FEAT_nTLBPA). */
2407# define ARMV8_ID_AA64MMFR1_EL1_NTLBPA_INCLUDE_COHERENT_ONLY 1
2408/** Bit 52 - 55 - Indicates whether SCTLR_EL1.TIDCP and SCTLR_EL2.TIDCP are implemented in AArch64 state. */
2409#define ARMV8_ID_AA64MMFR1_EL1_TIDCP1_MASK (RT_BIT_64(52) | RT_BIT_64(53) | RT_BIT_64(54) | RT_BIT_64(55))
2410#define ARMV8_ID_AA64MMFR1_EL1_TIDCP1_SHIFT 52
2411/** SCTLR_EL1.TIDCP and SCTLR_EL2.TIDCP bits are not implemented. */
2412# define ARMV8_ID_AA64MMFR1_EL1_TIDCP1_NOT_IMPL 0
2413/** SCTLR_EL1.TIDCP and SCTLR_EL2.TIDCP bits are implemented (FEAT_TIDCP1). */
2414# define ARMV8_ID_AA64MMFR1_EL1_TIDCP1_SUPPORTED 1
2415/** Bit 56 - 59 - Indicates support for cache maintenance instruction permission. */
2416#define ARMV8_ID_AA64MMFR1_EL1_CMOW_MASK (RT_BIT_64(56) | RT_BIT_64(57) | RT_BIT_64(58) | RT_BIT_64(59))
2417#define ARMV8_ID_AA64MMFR1_EL1_CMOW_SHIFT 56
2418/** SCTLR_EL1.CMOW, SCTLR_EL2.CMOW and HCRX_EL2.CMOW bits are not implemented. */
2419# define ARMV8_ID_AA64MMFR1_EL1_CMOW_NOT_IMPL 0
2420/** SCTLR_EL1.CMOW, SCTLR_EL2.CMOW and HCRX_EL2.CMOW bits are implemented (FEAT_CMOW). */
2421# define ARMV8_ID_AA64MMFR1_EL1_CMOW_SUPPORTED 1
2422/* Bit 60 - 63 - Reserved. */
2423/** @} */
2424
2425
2426/** @name ID_AA64MMFR2_EL1 - AArch64 Memory Model Feature Register 2.
2427 * @{ */
2428/** Bit 0 - 3 - Indicates support for Common not Private translations. */
2429#define ARMV8_ID_AA64MMFR2_EL1_CNP_MASK (RT_BIT_64(0) | RT_BIT_64(1) | RT_BIT_64(2) | RT_BIT_64(3))
2430#define ARMV8_ID_AA64MMFR2_EL1_CNP_SHIFT 0
2431/** Common not Private translations are not supported. */
2432# define ARMV8_ID_AA64MMFR2_EL1_CNP_NOT_IMPL 0
2433/** Support for Common not Private translations (FEAT_TTNCP). */
2434# define ARMV8_ID_AA64MMFR2_EL1_CNP_SUPPORTED 1
2435/** Bit 4 - 7 - Indicates support for User Access Override. */
2436#define ARMV8_ID_AA64MMFR2_EL1_UAO_MASK (RT_BIT_64(4) | RT_BIT_64(5) | RT_BIT_64(6) | RT_BIT_64(7))
2437#define ARMV8_ID_AA64MMFR2_EL1_UAO_SHIFT 4
2438/** User Access Override is not supported. */
2439# define ARMV8_ID_AA64MMFR2_EL1_UAO_NOT_IMPL 0
2440/** User Access Override is supported (FEAT_UAO). */
2441# define ARMV8_ID_AA64MMFR2_EL1_UAO_SUPPORTED 1
2442/** Bit 8 - 11 - Indicates support for LSMAOE and nTLSMD bits in SCTLR_ELx. */
2443#define ARMV8_ID_AA64MMFR2_EL1_LSM_MASK (RT_BIT_64(8) | RT_BIT_64(9) | RT_BIT_64(10) | RT_BIT_64(11))
2444#define ARMV8_ID_AA64MMFR2_EL1_LSM_SHIFT 8
2445/** LSMAOE and nTLSMD bits are not supported. */
2446# define ARMV8_ID_AA64MMFR2_EL1_LSM_NOT_IMPL 0
2447/** LSMAOE and nTLSMD bits are supported (FEAT_LSMAOC). */
2448# define ARMV8_ID_AA64MMFR2_EL1_LSM_SUPPORTED 1
2449/** Bit 12 - 15 - Indicates support for the IESB bit in SCTLR_ELx registers. */
2450#define ARMV8_ID_AA64MMFR2_EL1_IESB_MASK (RT_BIT_64(12) | RT_BIT_64(13) | RT_BIT_64(14) | RT_BIT_64(15))
2451#define ARMV8_ID_AA64MMFR2_EL1_IESB_SHIFT 12
2452/** IESB bit is not supported. */
2453# define ARMV8_ID_AA64MMFR2_EL1_IESB_NOT_IMPL 0
2454/** IESB bit is supported (FEAT_IESB). */
2455# define ARMV8_ID_AA64MMFR2_EL1_IESB_SUPPORTED 1
2456/** Bit 16 - 19 - Indicates support for larger virtual address. */
2457#define ARMV8_ID_AA64MMFR2_EL1_VARANGE_MASK (RT_BIT_64(16) | RT_BIT_64(17) | RT_BIT_64(18) | RT_BIT_64(19))
2458#define ARMV8_ID_AA64MMFR2_EL1_VARANGE_SHIFT 16
2459/** Virtual address range is 48 bits. */
2460# define ARMV8_ID_AA64MMFR2_EL1_VARANGE_48BITS 0
2461/** 52 bit virtual addresses supported for 64KiB granules (FEAT_LVA). */
2462# define ARMV8_ID_AA64MMFR2_EL1_VARANGE_52BITS_64KB_GRAN 1
2463/** Bit 20 - 23 - Revised CCSIDR_EL1 register format supported. */
2464#define ARMV8_ID_AA64MMFR2_EL1_CCIDX_MASK (RT_BIT_64(20) | RT_BIT_64(21) | RT_BIT_64(22) | RT_BIT_64(23))
2465#define ARMV8_ID_AA64MMFR2_EL1_CCIDX_SHIFT 20
2466/** CCSIDR_EL1 register format is 32-bit. */
2467# define ARMV8_ID_AA64MMFR2_EL1_CCIDX_32BIT 0
2468/** CCSIDR_EL1 register format is 64-bit (FEAT_CCIDX). */
2469# define ARMV8_ID_AA64MMFR2_EL1_CCIDX_64BIT 1
2470/** Bit 24 - 27 - Indicates support for nested virtualization. */
2471#define ARMV8_ID_AA64MMFR2_EL1_NV_MASK (RT_BIT_64(24) | RT_BIT_64(25) | RT_BIT_64(26) | RT_BIT_64(27))
2472#define ARMV8_ID_AA64MMFR2_EL1_NV_SHIFT 24
2473/** Nested virtualization is not supported. */
2474# define ARMV8_ID_AA64MMFR2_EL1_NV_NOT_IMPL 0
2475/** The HCR_EL2.{AT,NV1,NV} bits are implemented (FEAT_NV). */
2476# define ARMV8_ID_AA64MMFR2_EL1_NV_SUPPORTED 1
2477/** The VNCR_EL2 register and HCR_EL2.{NV2,AT,NV1,NV} bits are implemented (FEAT_NV2). */
2478# define ARMV8_ID_AA64MMFR2_EL1_NV_SUPPORTED_2 2
2479/** Bit 28 - 31 - Indicates support for small translation tables. */
2480#define ARMV8_ID_AA64MMFR2_EL1_ST_MASK (RT_BIT_64(28) | RT_BIT_64(29) | RT_BIT_64(30) | RT_BIT_64(31))
2481#define ARMV8_ID_AA64MMFR2_EL1_ST_SHIFT 28
2482/** The maximum value of TCR_ELx.{T0SZ,T1SZ} is 39. */
2483# define ARMV8_ID_AA64MMFR2_EL1_ST_NOT_IMPL 0
2484/** The maximum value of TCR_ELx.{T0SZ,T1SZ} is 48 for 4KiB and 16KiB, and 47 for 64KiB granules (FEAT_TTST). */
2485# define ARMV8_ID_AA64MMFR2_EL1_ST_SUPPORTED 1
2486/** Bit 32 - 35 - Indicates support for unaligned single-copy atomicity and atomic functions. */
2487#define ARMV8_ID_AA64MMFR2_EL1_AT_MASK (RT_BIT_64(32) | RT_BIT_64(33) | RT_BIT_64(34) | RT_BIT_64(35))
2488#define ARMV8_ID_AA64MMFR2_EL1_AT_SHIFT 32
2489/** Unaligned single-copy atomicity and atomic functions are not supported. */
2490# define ARMV8_ID_AA64MMFR2_EL1_AT_NOT_IMPL 0
2491/** Unaligned single-copy atomicity and atomic functions are supported (FEAT_LSE2). */
2492# define ARMV8_ID_AA64MMFR2_EL1_AT_SUPPORTED 1
2493/** Bit 36 - 39 - Indicates value of ESR_ELx.EC that reports an exception generated by a read access to the feature ID space. */
2494#define ARMV8_ID_AA64MMFR2_EL1_IDS_MASK (RT_BIT_64(36) | RT_BIT_64(37) | RT_BIT_64(38) | RT_BIT_64(39))
2495#define ARMV8_ID_AA64MMFR2_EL1_IDS_SHIFT 36
2496/** ESR_ELx.EC is 0 for traps generated by a read access to the feature ID space. */
2497# define ARMV8_ID_AA64MMFR2_EL1_IDS_EC_0 0
2498/** ESR_ELx.EC is 0x18 for traps generated by a read access to the feature ID space (FEAT_IDST). */
2499# define ARMV8_ID_AA64MMFR2_EL1_IDS_EC_18H 1
2500/** Bit 40 - 43 - Indicates support for the HCR_EL2.FWB bit. */
2501#define ARMV8_ID_AA64MMFR2_EL1_FWB_MASK (RT_BIT_64(40) | RT_BIT_64(41) | RT_BIT_64(42) | RT_BIT_64(43))
2502#define ARMV8_ID_AA64MMFR2_EL1_FWB_SHIFT 40
2503/** HCR_EL2.FWB bit is not supported. */
2504# define ARMV8_ID_AA64MMFR2_EL1_FWB_NOT_IMPL 0
2505/** HCR_EL2.FWB bit is supported (FEAT_S2FWB). */
2506# define ARMV8_ID_AA64MMFR2_EL1_FWB_SUPPORTED 1
2507/* Bit 44 - 47 - Reserved. */
2508/** Bit 48 - 51 - Indicates support for TTL field in address operations. */
2509#define ARMV8_ID_AA64MMFR2_EL1_TTL_MASK (RT_BIT_64(48) | RT_BIT_64(49) | RT_BIT_64(50) | RT_BIT_64(51))
2510#define ARMV8_ID_AA64MMFR2_EL1_TTL_SHIFT 48
2511/** TLB maintenance instructions by address have bits [47:44] Res0. */
2512# define ARMV8_ID_AA64MMFR2_EL1_TTL_NOT_IMPL 0
2513/** TLB maintenance instructions by address have bits [47:44] holding the TTL field (FEAT_TTL). */
2514# define ARMV8_ID_AA64MMFR2_EL1_TTL_SUPPORTED 1
2515/** Bit 52 - 55 - Identification of the hardware requirements of the hardware to have break-before-make sequences when
2516 * changing block size for a translation. */
2517#define ARMV8_ID_AA64MMFR2_EL1_BBM_MASK (RT_BIT_64(52) | RT_BIT_64(53) | RT_BIT_64(54) | RT_BIT_64(55))
2518#define ARMV8_ID_AA64MMFR2_EL1_BBM_SHIFT 52
2519/** Level 0 support for changing block size is supported (FEAT_BBM). */
2520# define ARMV8_ID_AA64MMFR2_EL1_BBM_LVL0 0
2521/** Level 1 support for changing block size is supported (FEAT_BBM). */
2522# define ARMV8_ID_AA64MMFR2_EL1_BBM_LVL1 1
2523/** Level 2 support for changing block size is supported (FEAT_BBM). */
2524# define ARMV8_ID_AA64MMFR2_EL1_BBM_LVL2 2
2525/** Bit 56 - 59 - Indicates support for Enhanced Virtualization Traps. */
2526#define ARMV8_ID_AA64MMFR2_EL1_EVT_MASK (RT_BIT_64(56) | RT_BIT_64(57) | RT_BIT_64(58) | RT_BIT_64(59))
2527#define ARMV8_ID_AA64MMFR2_EL1_EVT_SHIFT 56
2528/** Enhanced Virtualization Traps are not supported. */
2529# define ARMV8_ID_AA64MMFR2_EL1_EVT_NOT_IMPL 0
2530/** Enhanced Virtualization Traps are supported (FEAT_EVT). */
2531# define ARMV8_ID_AA64MMFR2_EL1_EVT_SUPPORTED 1
2532/** Enhanced Virtualization Traps are supported with additional traps (FEAT_EVT). */
2533# define ARMV8_ID_AA64MMFR2_EL1_EVT_SUPPORTED_2 2
2534/** Bit 60 - 63 - Indicates support for E0PDx mechanism. */
2535#define ARMV8_ID_AA64MMFR2_EL1_E0PD_MASK (RT_BIT_64(60) | RT_BIT_64(61) | RT_BIT_64(62) | RT_BIT_64(63))
2536#define ARMV8_ID_AA64MMFR2_EL1_E0PD_SHIFT 60
2537/** E0PDx mechanism is not supported. */
2538# define ARMV8_ID_AA64MMFR2_EL1_E0PD_NOT_IMPL 0
2539/** E0PDx mechanism is supported (FEAT_E0PD). */
2540# define ARMV8_ID_AA64MMFR2_EL1_E0PD_SUPPORTED 1
2541/** @} */
2542
2543
2544/** @name ID_AA64DFR0_EL1 - AArch64 Debug Feature Register 0.
2545 * @{ */
2546/** Bit 0 - 3 - Indicates the Debug Architecture version supported. */
2547#define ARMV8_ID_AA64DFR0_EL1_DEBUGVER_MASK (RT_BIT_64(0) | RT_BIT_64(1) | RT_BIT_64(2) | RT_BIT_64(3))
2548#define ARMV8_ID_AA64DFR0_EL1_DEBUGVER_SHIFT 0
2549/** Armv8 debug architecture version. */
2550# define ARMV8_ID_AA64DFR0_EL1_DEBUGVER_ARMV8 6
2551/** Armv8 debug architecture version with virtualization host extensions. */
2552# define ARMV8_ID_AA64DFR0_EL1_DEBUGVER_ARMV8_VHE 7
2553/** Armv8.2 debug architecture version (FEAT_Debugv8p2). */
2554# define ARMV8_ID_AA64DFR0_EL1_DEBUGVER_ARMV8p2 8
2555/** Armv8.4 debug architecture version (FEAT_Debugv8p4). */
2556# define ARMV8_ID_AA64DFR0_EL1_DEBUGVER_ARMV8p4 9
2557/** Armv8.8 debug architecture version (FEAT_Debugv8p8). */
2558# define ARMV8_ID_AA64DFR0_EL1_DEBUGVER_ARMV8p8 10
2559/** Bit 4 - 7 - Indicates trace support. */
2560#define ARMV8_ID_AA64DFR0_EL1_TRACEVER_MASK (RT_BIT_64(4) | RT_BIT_64(5) | RT_BIT_64(6) | RT_BIT_64(7))
2561#define ARMV8_ID_AA64DFR0_EL1_TRACEVER_SHIFT 4
2562/** Trace unit System registers not implemented. */
2563# define ARMV8_ID_AA64DFR0_EL1_TRACEVER_NOT_IMPL 0
2564/** Trace unit System registers supported. */
2565# define ARMV8_ID_AA64DFR0_EL1_TRACEVER_SUPPORTED 1
2566/** Bit 8 - 11 - Performance Monitors Extension version. */
2567#define ARMV8_ID_AA64DFR0_EL1_PMUVER_MASK (RT_BIT_64(8) | RT_BIT_64(9) | RT_BIT_64(10) | RT_BIT_64(11))
2568#define ARMV8_ID_AA64DFR0_EL1_PMUVER_SHIFT 8
2569/** Performance Monitors Extension not supported. */
2570# define ARMV8_ID_AA64DFR0_EL1_PMUVER_NOT_IMPL 0
2571/** Performance Monitors Extension v3 supported (FEAT_PMUv3). */
2572# define ARMV8_ID_AA64DFR0_EL1_PMUVER_SUPPORTED_V3 1
2573/** Performance Monitors Extension v3 supported (FEAT_PMUv3p1). */
2574# define ARMV8_ID_AA64DFR0_EL1_PMUVER_SUPPORTED_V3P1 4
2575/** Performance Monitors Extension v3 supported (FEAT_PMUv3p4). */
2576# define ARMV8_ID_AA64DFR0_EL1_PMUVER_SUPPORTED_V3P4 5
2577/** Performance Monitors Extension v3 supported (FEAT_PMUv3p5). */
2578# define ARMV8_ID_AA64DFR0_EL1_PMUVER_SUPPORTED_V3P5 6
2579/** Performance Monitors Extension v3 supported (FEAT_PMUv3p7). */
2580# define ARMV8_ID_AA64DFR0_EL1_PMUVER_SUPPORTED_V3P7 7
2581/** Performance Monitors Extension v3 supported (FEAT_PMUv3p8). */
2582# define ARMV8_ID_AA64DFR0_EL1_PMUVER_SUPPORTED_V3P8 8
2583/** Bit 12 - 15 - Number of breakpoints, minus 1. */
2584#define ARMV8_ID_AA64DFR0_EL1_BRPS_MASK (RT_BIT_64(12) | RT_BIT_64(13) | RT_BIT_64(14) | RT_BIT_64(15))
2585#define ARMV8_ID_AA64DFR0_EL1_BRPS_SHIFT 12
2586/* Bit 16 - 19 - Reserved 0. */
2587/** Bit 20 - 23 - Number of watchpoints, minus 1. */
2588#define ARMV8_ID_AA64DFR0_EL1_WRPS_MASK (RT_BIT_64(20) | RT_BIT_64(21) | RT_BIT_64(22) | RT_BIT_64(23))
2589#define ARMV8_ID_AA64DFR0_EL1_WRPS_SHIFT 20
2590/* Bit 24 - 27 - Reserved 0. */
2591/** Bit 28 - 31 - Number of context-aware breakpoints. */
2592#define ARMV8_ID_AA64DFR0_EL1_CTXCMPS_MASK (RT_BIT_64(28) | RT_BIT_64(29) | RT_BIT_64(30) | RT_BIT_64(31))
2593#define ARMV8_ID_AA64DFR0_EL1_CTXCMPS_SHIFT 28
2594/** Bit 32 - 35 - Statistical Profiling Extension version. */
2595#define ARMV8_ID_AA64DFR0_EL1_PMSVER_MASK (RT_BIT_64(32) | RT_BIT_64(33) | RT_BIT_64(34) | RT_BIT_64(35))
2596#define ARMV8_ID_AA64DFR0_EL1_PMSVER_SHIFT 32
2597/** Statistical Profiling Extension not implemented. */
2598# define ARMV8_ID_AA64DFR0_EL1_PMSVER_NOT_IMPL 0
2599/** Statistical Profiling Extension supported (FEAT_SPE). */
2600# define ARMV8_ID_AA64DFR0_EL1_PMSVER_SUPPORTED 1
2601/** Statistical Profiling Extension supported, version 1.1 (FEAT_SPEv1p1). */
2602# define ARMV8_ID_AA64DFR0_EL1_PMSVER_SUPPORTED_V1P1 2
2603/** Statistical Profiling Extension supported, version 1.2 (FEAT_SPEv1p2). */
2604# define ARMV8_ID_AA64DFR0_EL1_PMSVER_SUPPORTED_V1P2 3
2605/** Statistical Profiling Extension supported, version 1.2 (FEAT_SPEv1p3). */
2606# define ARMV8_ID_AA64DFR0_EL1_PMSVER_SUPPORTED_V1P3 4
2607/** Bit 36 - 39 - OS Double Lock implemented. */
2608#define ARMV8_ID_AA64DFR0_EL1_DOUBLELOCK_MASK (RT_BIT_64(36) | RT_BIT_64(37) | RT_BIT_64(38) | RT_BIT_64(39))
2609#define ARMV8_ID_AA64DFR0_EL1_DOUBLELOCK_SHIFT 36
2610/** OS Double Lock is not implemented. */
2611# define ARMV8_ID_AA64DFR0_EL1_DOUBLELOCK_NOT_IMPL 0xf
2612/** OS Double Lock is supported (FEAT_DoubleLock). */
2613# define ARMV8_ID_AA64DFR0_EL1_DOUBLELOCK_SUPPORTED 0
2614/** Bit 40 - 43 - Indicates the Armv8.4 self-hosted Trace Extension. */
2615#define ARMV8_ID_AA64DFR0_EL1_TRACEFILT_MASK (RT_BIT_64(40) | RT_BIT_64(41) | RT_BIT_64(42) | RT_BIT_64(43))
2616#define ARMV8_ID_AA64DFR0_EL1_TRACEFILT_SHIFT 40
2617/** Armv8.4 self-hosted Trace Extension not implemented. */
2618# define ARMV8_ID_AA64DFR0_EL1_TRACEFILT_NOT_IMPL 0
2619/** Armv8.4 self-hosted Trace Extension is supported (FEAT_TRF). */
2620# define ARMV8_ID_AA64DFR0_EL1_TRACEFILT_SUPPORTED 1
2621/** Bit 44 - 47 - Indicates support for the Trace Buffer Extension. */
2622#define ARMV8_ID_AA64DFR0_EL1_TRACEBUFFER_MASK (RT_BIT_64(44) | RT_BIT_64(45) | RT_BIT_64(46) | RT_BIT_64(47))
2623#define ARMV8_ID_AA64DFR0_EL1_TRACEBUFFER_SHIFT 44
2624/** Trace Buffer Extension is not implemented. */
2625# define ARMV8_ID_AA64DFR0_EL1_TRACEBUFFER_NOT_IMPL 0
2626/** Trace Buffer Extension is supported (FEAT_TRBE). */
2627# define ARMV8_ID_AA64DFR0_EL1_TRACEBUFFER_SUPPORTED 1
2628/** Bit 48 - 51 - Indicates support for the multi-threaded PMU extension. */
2629#define ARMV8_ID_AA64DFR0_EL1_MTPMU_MASK (RT_BIT_64(48) | RT_BIT_64(49) | RT_BIT_64(50) | RT_BIT_64(51))
2630#define ARMV8_ID_AA64DFR0_EL1_MTPMU_SHIFT 48
2631/** Multi-threaded PMU extension is not implemented. */
2632# define ARMV8_ID_AA64DFR0_EL1_MTPMU_NOT_IMPL 0
2633/** Multi-threaded PMU extension is supported (FEAT_MTPMU). */
2634# define ARMV8_ID_AA64DFR0_EL1_MTPMU_SUPPORTED 1
2635/** Multi-threaded PMU extension is not implemented. */
2636# define ARMV8_ID_AA64DFR0_EL1_MTPMU_NOT_IMPL_2 0xf
2637/** Bit 52 - 55 - Indicates support for the Branch Record Buffer extension. */
2638#define ARMV8_ID_AA64DFR0_EL1_BRBE_MASK (RT_BIT_64(52) | RT_BIT_64(53) | RT_BIT_64(54) | RT_BIT_64(55))
2639#define ARMV8_ID_AA64DFR0_EL1_BRBE_SHIFT 52
2640/** Branch Record Buffer extension is not implemented. */
2641# define ARMV8_ID_AA64DFR0_EL1_BRBE_NOT_IMPL 0
2642/** Branch Record Buffer extension is supported (FEAT_BRBE). */
2643# define ARMV8_ID_AA64DFR0_EL1_BRBE_SUPPORTED 1
2644/** Branch Record Buffer extension is supported and supports branch recording at EL3 (FEAT_BRBEv1p1). */
2645# define ARMV8_ID_AA64DFR0_EL1_BRBE_SUPPORTED_V1P1 2
2646/* Bit 56 - 59 - Reserved. */
2647/** Bit 60 - 63 - Indicates support for Zero PMU event counters for guest operating systems. */
2648#define ARMV8_ID_AA64DFR0_EL1_HPMN0_MASK (RT_BIT_64(60) | RT_BIT_64(61) | RT_BIT_64(62) | RT_BIT_64(63))
2649#define ARMV8_ID_AA64DFR0_EL1_HPMN0_SHIFT 60
2650/** Setting MDCE_EL2.HPMN to zero has CONSTRAINED UNPREDICTABLE behavior. */
2651# define ARMV8_ID_AA64DFR0_EL1_HPMN0_NOT_IMPL 0
2652/** Setting MDCE_EL2.HPMN to zero has defined behavior (FEAT_HPMN0). */
2653# define ARMV8_ID_AA64DFR0_EL1_HPMN0_SUPPORTED 1
2654/** @} */
2655
2656
2657/** @name FPCR - AArch64 Floating Point Control Register.
2658 * @{ */
2659/** Bit 0 - Flush Inputs to Zero when FEAT_AFP is supported. */
2660#define ARMV8_FPCR_FIZ RT_BIT_64(0)
2661#define ARMV8_FPCR_FIZ_BIT 0
2662/** Bit 1 - Alternate Handling of floating-point numbers when FEAT_AFP is supported. */
2663#define ARMV8_FPCR_AH RT_BIT_64(1)
2664#define ARMV8_FPCR_AH_BIT 1
2665/** Bit 2 - Controls how the output elements other than the lowest element of the vector are determined for
2666 * Advanced SIMD scalar instructions, when FEAT_AFP is supported. */
2667#define ARMV8_FPCR_NEP RT_BIT_64(2)
2668#define ARMV8_FPCR_NEP_BIT 2
2669/* Bit 3 - 7 - Reserved.*/
2670/** Bit 8 - Invalid Operation floating-point exception trap enable. */
2671#define ARMV8_FPCR_IOE RT_BIT_64(8)
2672#define ARMV8_FPCR_IOE_BIT 8
2673/** Bit 9 - Divide by Zero floating-point exception trap enable. */
2674#define ARMV8_FPCR_DZE RT_BIT_64(9)
2675#define ARMV8_FPCR_DZE_BIT 9
2676/** Bit 10 - Overflow floating-point exception trap enable. */
2677#define ARMV8_FPCR_OFE RT_BIT_64(10)
2678#define ARMV8_FPCR_OFE_BIT 10
2679/** Bit 11 - Underflow floating-point exception trap enable. */
2680#define ARMV8_FPCR_UFE RT_BIT_64(11)
2681#define ARMV8_FPCR_UFE_BIT 11
2682/** Bit 12 - Inexact floating-point exception trap enable. */
2683#define ARMV8_FPCR_IXE RT_BIT_64(12)
2684#define ARMV8_FPCR_IXE_BIT 12
2685/** Bit 13 - Controls numeric behavior of BFloat16 dot productions calculations performed,
2686 * supported when FEAT_EBF16 is supported. */
2687#define ARMV8_FPCR_EBF RT_BIT_64(13)
2688#define ARMV8_FPCR_EBF_BIT 13
2689/* Bit 14 - Reserved */
2690/** Bit 15 - Input Denormal floating-point exception trap enable. */
2691#define ARMV8_FPCR_IDE RT_BIT_64(15)
2692#define ARMV8_FPCR_IDE_BIT 15
2693/* Bit 16 - 18 - Reserved for AArch64 (Len field for AArch32). */
2694/** Bit 19 - Flushing denormalized numbers to zero control bit on half-precision data-processing instructions,
2695 * available when FEAT_FP16 is supported. */
2696#define ARMV8_FPCR_FZ16 RT_BIT_64(19)
2697#define ARMV8_FPCR_FZ16_BIT 19
2698/* Bit 20 - 21 - Reserved for AArch64 (Stride field dor AArch32). */
2699/** Bit 22 - 23 - Rounding Mode control field. */
2700#define ARMV8_FPCR_RMODE_MASK (RT_BIT_64(22) | RT_BIT_64(23))
2701#define ARMV8_FPCR_RMODE_SHIFT 22
2702/** Round to Nearest (RN) mode. */
2703# define ARMV8_FPCR_RMODE_RN 0
2704/** Round towards Plus Infinity (RP) mode. */
2705# define ARMV8_FPCR_RMODE_RP 1
2706/** Round towards Minus Infinity (RM) mode. */
2707# define ARMV8_FPCR_RMODE_RM 2
2708/** Round towards Zero (RZ) mode. */
2709# define ARMV8_FPCR_RMODE_RZ 3
2710/** Bit 24 - Flushing denormalized numbers to zero control bit. */
2711#define ARMV8_FPCR_FZ RT_BIT_64(24)
2712#define ARMV8_FPCR_FZ_BIT 24
2713/** Bit 25 - Default NaN use for NaN propagation. */
2714#define ARMV8_FPCR_DN RT_BIT_64(25)
2715#define ARMV8_FPCR_DN_BIT 25
2716/** Bit 26 - Alternative half-precision control bit. */
2717#define ARMV8_FPCR_AHP RT_BIT_64(26)
2718#define ARMV8_FPCR_AHP_BIT 26
2719/* Bit 27 - 63 - Reserved. */
2720/** @} */
2721
2722
2723/** @name FPSR - AArch64 Floating Point Status Register.
2724 * @{ */
2725/** Bit 0 - Invalid Operation cumulative floating-point exception bit. */
2726#define ARMV8_FPSR_IOC RT_BIT_64(0)
2727/** Bit 1 - Divide by Zero cumulative floating-point exception bit. */
2728#define ARMV8_FPSR_DZC RT_BIT_64(1)
2729/** Bit 2 - Overflow cumulative floating-point exception bit. */
2730#define ARMV8_FPSR_OFC RT_BIT_64(2)
2731/** Bit 3 - Underflow cumulative floating-point exception bit. */
2732#define ARMV8_FPSR_UFC RT_BIT_64(3)
2733/** Bit 4 - Inexact cumulative floating-point exception bit. */
2734#define ARMV8_FPSR_IXC RT_BIT_64(4)
2735/* Bit 5 - 6 - Reserved. */
2736/** Bit 7 - Input Denormal cumulative floating-point exception bit. */
2737#define ARMV8_FPSR_IDC RT_BIT_64(7)
2738/* Bit 8 - 26 - Reserved. */
2739/** Bit 27 - Cumulative saturation bit, Advanced SIMD only. */
2740#define ARMV8_FPSR_QC RT_BIT_64(27)
2741/* Bit 28 - 31 - NZCV bits for AArch32 floating point operations. */
2742/* Bit 32 - 63 - Reserved. */
2743/** @} */
2744
2745
2746
2747/** @name SCTLR_EL1 - AArch64 System Control Register (EL1).
2748 * @{ */
2749/** Bit 0 - MMU enable for EL1 and EL0 stage 1 address translation. */
2750#define ARMV8_SCTLR_EL1_M RT_BIT_64(0)
2751/** Bit 1 - Alignment check enable for EL1 and EL0. */
2752#define ARMV8_SCTLR_EL1_A RT_BIT_64(1)
2753/** Bit 2 - Stage 1 cacheability control, for data accesses. */
2754#define ARMV8_SCTLR_EL1_C RT_BIT_64(2)
2755/** Bit 3 - SP alignment check enable. */
2756#define ARMV8_SCTLR_EL1_SA RT_BIT_64(3)
2757/** Bit 4 - SP alignment check enable for EL0. */
2758#define ARMV8_SCTLR_EL1_SA0 RT_BIT_64(4)
2759/** Bit 5 - System instruction memory barrier enable from AArch32 EL0. */
2760#define ARMV8_SCTLR_EL1_CP15BEN RT_BIT_64(5)
2761/** Bit 6 - Non-aligned access enable. */
2762#define ARMV8_SCTLR_EL1_NAA RT_BIT_64(6)
2763#define ARMV8_SCTLR_EL1_nAA RT_BIT_64(6)
2764/** Bit 7 - IT disable, disables some uses of IT instructions at EL0 using AArch32. */
2765#define ARMV8_SCTLR_EL1_ITD RT_BIT_64(7)
2766/** Bit 8 - SETEND instruction disable, disables SETEND instructions at EL0 using AArch32. */
2767#define ARMV8_SCTLR_EL1_SED RT_BIT_64(8)
2768/** Bit 9 - User Mask Access. Traps EL0 execution of MSR and MRS instructions that access the PSTATE.{D,A,I,F} masks to EL1. */
2769#define ARMV8_SCTLR_EL1_UMA RT_BIT_64(9)
2770/** Bit 10 - Enable EL0 acccess to the CFP*, DVP* and CPP* instructions if FEAT_SPECRES is supported. */
2771#define ARMV8_SCTLR_EL1_ENRCTX RT_BIT_64(10)
2772#define ARMV8_SCTLR_EL1_EnRCTX ARMV8_SCTLR_EL1_ENRCTX
2773/** Bit 11 - Exception Exit is Context Synchronizing (FEAT_ExS required). */
2774#define ARMV8_SCTLR_EL1_EOS RT_BIT_64(11)
2775/** Bit 12 - Stage 1 instruction access cacheability control, for access at EL0 and EL1. */
2776#define ARMV8_SCTLR_EL1_I RT_BIT_64(12)
2777/** @todo Finish (lazy developer). */
2778/** @} */
2779
2780
2781/** @name SCTLR_EL2 - AArch64 System Control Register (EL2).
2782 * @{ */
2783/** Bit 0 - MMU enable for EL2. */
2784#define ARMV8_SCTLR_EL2_M RT_BIT_64(0)
2785/** Bit 1 - Alignment check enable. */
2786#define ARMV8_SCTLR_EL2_A RT_BIT_64(1)
2787/** Bit 2 - Global enable for data and unified caches. */
2788#define ARMV8_SCTLR_EL2_C RT_BIT_64(2)
2789/** Bit 3 - SP alignment check enable. */
2790#define ARMV8_SCTLR_EL2_SA RT_BIT_64(3)
2791/** Bit 4 - SA0. */
2792#define ARMV8_SCTLR_EL2_SA0 RT_BIT_64(4)
2793/** Bit 5 - CP15BEN. */
2794#define ARMV8_SCTLR_EL2_CP15BEN RT_BIT_64(5)
2795/** Bit 6 - nAA. */
2796#define ARMV8_SCTLR_EL2_NAA RT_BIT_64(6)
2797/** Bit 7 - IDT. */
2798#define ARMV8_SCTLR_EL2_IDT RT_BIT_64(7)
2799/** Bit 8 - SED. */
2800#define ARMV8_SCTLR_EL2_SED RT_BIT_64(8)
2801/* Bit 9 - RES0 (2024-12). */
2802/** Bit 10 - EnRCTX. */
2803#define ARMV8_SCTLR_EL2_ENRCTX RT_BIT_64(10)
2804/** Bit 11 - EOS. */
2805#define ARMV8_SCTLR_EL2_EOS RT_BIT_64(11)
2806/** Bit 12 - Instruction cache enable. */
2807#define ARMV8_SCTLR_EL2_I RT_BIT_64(12)
2808/** Bit 13 - EnDB. */
2809#define ARMV8_SCTLR_EL2_ENDB RT_BIT_64(13)
2810/** Bit 14 - DZE. */
2811#define ARMV8_SCTLR_EL2_DZE RT_BIT_64(14)
2812/** Bit 15 - UCT. */
2813#define ARMV8_SCTLR_EL2_UCT RT_BIT_64(15)
2814/** Bit 16 - nTWI. */
2815#define ARMV8_SCTLR_EL2_NTWI RT_BIT_64(16)
2816/* Bit 17 - RES0 (2024-12). */
2817/** Bit 18 - nTWE. */
2818#define ARMV8_SCTLR_EL2_NTWE RT_BIT_64(18)
2819/** Bit 19 - Force treatment of all memory regions with write permissions as XN. */
2820#define ARMV8_SCTLR_EL2_WXN RT_BIT_64(19)
2821/** Bit 20 - TSCXT. */
2822#define ARMV8_SCTLR_EL2_TSCXT RT_BIT_64(20)
2823/** Bit 21 - IESB. */
2824#define ARMV8_SCTLR_EL2_IESB RT_BIT_64(21)
2825/** Bit 22 - EIS. */
2826#define ARMV8_SCTLR_EL2_EIS RT_BIT_64(22)
2827/** Bit 23 - SPAN. */
2828#define ARMV8_SCTLR_EL2_SPAN RT_BIT_64(23)
2829/** Bit 24 - E0E. */
2830#define ARMV8_SCTLR_EL2_E0E RT_BIT_64(24)
2831/** Bit 25 - Exception endianess - set means big endian, clear little endian. */
2832#define ARMV8_SCTLR_EL2_EE RT_BIT_64(25)
2833/** @todo Finish (lazy developer). */
2834/** @} */
2835
2836
2837/** @name HCR_EL2 - AArch64 Hypervisor Configuration Register (EL2).
2838 * @{ */
2839#define ARMV8_HCR_EL2_VM RT_BIT_64(0)
2840#define ARMV8_HCR_EL2_SWIO RT_BIT_64(1)
2841#define ARMV8_HCR_EL2_PTW RT_BIT_64(2)
2842#define ARMV8_HCR_EL2_FMO RT_BIT_64(3)
2843#define ARMV8_HCR_EL2_IMO RT_BIT_64(4)
2844#define ARMV8_HCR_EL2_AMO RT_BIT_64(5)
2845#define ARMV8_HCR_EL2_VF RT_BIT_64(6)
2846#define ARMV8_HCR_EL2_VI RT_BIT_64(7)
2847#define ARMV8_HCR_EL2_VSE RT_BIT_64(8)
2848#define ARMV8_HCR_EL2_FB RT_BIT_64(9)
2849#define ARMV8_HCR_EL2_BSU_MASK (RT_BIT_64(10) | RT_BIT_64(11))
2850#define ARMV8_HCR_EL2_DC RT_BIT_64(12)
2851#define ARMV8_HCR_EL2_TWI RT_BIT_64(13)
2852#define ARMV8_HCR_EL2_TWE RT_BIT_64(14)
2853#define ARMV8_HCR_EL2_TID0 RT_BIT_64(15)
2854#define ARMV8_HCR_EL2_TID1 RT_BIT_64(16)
2855#define ARMV8_HCR_EL2_TID2 RT_BIT_64(17)
2856#define ARMV8_HCR_EL2_TID3 RT_BIT_64(18)
2857#define ARMV8_HCR_EL2_TSC RT_BIT_64(19)
2858#define ARMV8_HCR_EL2_TIDCP RT_BIT_64(20)
2859#define ARMV8_HCR_EL2_TACR RT_BIT_64(21)
2860#define ARMV8_HCR_EL2_TSW RT_BIT_64(22)
2861#define ARMV8_HCR_EL2_TDCP RT_BIT_64(23)
2862#define ARMV8_HCR_EL2_TPU RT_BIT_64(24)
2863#define ARMV8_HCR_EL2_TTLB RT_BIT_64(25)
2864#define ARMV8_HCR_EL2_TVM RT_BIT_64(26)
2865#define ARMV8_HCR_EL2_TGE RT_BIT_64(27)
2866#define ARMV8_HCR_EL2_TDZ RT_BIT_64(28)
2867#define ARMV8_HCR_EL2_HCD RT_BIT_64(29)
2868#define ARMV8_HCR_EL2_TRVM RT_BIT_64(30)
2869#define ARMV8_HCR_EL2_RW RT_BIT_64(31)
2870#define ARMV8_HCR_EL2_CD RT_BIT_64(32)
2871#define ARMV8_HCR_EL2_IC RT_BIT_64(33)
2872#define ARMV8_HCR_EL2_E2H RT_BIT_64(34)
2873#define ARMV8_HCR_EL2_TLOR RT_BIT_64(35)
2874#define ARMV8_HCR_EL2_TERR RT_BIT_64(36)
2875#define ARMV8_HCR_EL2_TEA RT_BIT_64(37)
2876#define ARMV8_HCR_EL2_MIOCNCE RT_BIT_64(38)
2877#define ARMV8_HCR_EL2_TME RT_BIT_64(39)
2878#define ARMV8_HCR_EL2_APK RT_BIT_64(40)
2879#define ARMV8_HCR_EL2_API RT_BIT_64(41)
2880#define ARMV8_HCR_EL2_NV RT_BIT_64(42)
2881#define ARMV8_HCR_EL2_NV1 RT_BIT_64(43)
2882#define ARMV8_HCR_EL2_AT RT_BIT_64(44)
2883#define ARMV8_HCR_EL2_NV2 RT_BIT_64(45)
2884#define ARMV8_HCR_EL2_FWB RT_BIT_64(46)
2885#define ARMV8_HCR_EL2_FIEN RT_BIT_64(47)
2886#define ARMV8_HCR_EL2_GPF RT_BIT_64(48)
2887#define ARMV8_HCR_EL2_TID4 RT_BIT_64(49)
2888#define ARMV8_HCR_EL2_TICAB RT_BIT_64(50)
2889#define ARMV8_HCR_EL2_AMVOFFEN RT_BIT_64(51)
2890#define ARMV8_HCR_EL2_TOCU RT_BIT_64(52)
2891#define ARMV8_HCR_EL2_ENSCXT RT_BIT_64(53)
2892#define ARMV8_HCR_EL2_TTLBIS RT_BIT_64(54)
2893#define ARMV8_HCR_EL2_TTLBOS RT_BIT_64(55)
2894#define ARMV8_HCR_EL2_ATA RT_BIT_64(56)
2895#define ARMV8_HCR_EL2_DCT RT_BIT_64(57)
2896#define ARMV8_HCR_EL2_TID5 RT_BIT_64(58)
2897#define ARMV8_HCR_EL2_TWEDEN RT_BIT_64(59)
2898#define ARMV8_HCR_EL2_TWEDL_MASK UINT64_C(0xf000000000000000)
2899/** @} */
2900
2901
2902/** @name MDCR_EL2 - AArch64 Monitor Debug Configuration Register (EL2).
2903 * @{ */
2904#define ARMV8_MDCR_EL2_HPMN_MASK UINT64_C(0x1f)
2905#define ARMV8_MDCR_EL2_TPMCR RT_BIT_64(5)
2906#define ARMV8_MDCR_EL2_TPM RT_BIT_64(6)
2907#define ARMV8_MDCR_EL2_HPME RT_BIT_64(7)
2908#define ARMV8_MDCR_EL2_TDE RT_BIT_64(8)
2909#define ARMV8_MDCR_EL2_TDA RT_BIT_64(9)
2910#define ARMV8_MDCR_EL2_TDOSA RT_BIT_64(10)
2911#define ARMV8_MDCR_EL2_TDRA RT_BIT_64(11)
2912#define ARMV8_MDCR_EL2_E2PB_MASK (RT_BIT_64(12) | RT_BIT_64(13))
2913#define ARMV8_MDCR_EL2_TPMS RT_BIT_64(14)
2914#define ARMV8_MDCR_EL2_ENSPM RT_BIT_64(15)
2915/* Bit 16 - RES0 (2024-12) */
2916#define ARMV8_MDCR_EL2_HPMD RT_BIT_64(17)
2917/* Bit 18 - RES0 (2024-12) */
2918#define ARMV8_MDCR_EL2_TTRF RT_BIT_64(19)
2919/* Bits 22:20 - RES0 (2024-12) */
2920#define ARMV8_MDCR_EL2_HCCD RT_BIT_64(23)
2921#define ARMV8_MDCR_EL2_E2TB_MASK (RT_BIT_64(24) | RT_BIT_64(25))
2922#define ARMV8_MDCR_EL2_HLP RT_BIT_64(26)
2923#define ARMV8_MDCR_EL2_TDCC RT_BIT_64(27)
2924#define ARMV8_MDCR_EL2_MTPME RT_BIT_64(28)
2925#define ARMV8_MDCR_EL2_HPMFZO RT_BIT_64(29)
2926#define ARMV8_MDCR_EL2_PMSSE_MASK (RT_BIT_64(30) | RT_BIT_64(31))
2927/* Bits 35:32 - RES0 (2024-12) */
2928#define ARMV8_MDCR_EL2_HPMFZS RT_BIT_64(36)
2929/* Bits 39:37 - RES0 (2024-12) */
2930#define ARMV8_MDCR_EL2_PMEE_MASK (RT_BIT_64(40) | RT_BIT_64(41))
2931/* Bit 42 - RES0 (2024-12) */
2932#define ARMV8_MDCR_EL2_EBWE RT_BIT_64(43)
2933/* Bits 49:44 - RES0 (2024-12) */
2934#define ARMV8_MDCR_EL2_ENSTEPOP RT_BIT_64(50)
2935/* Bits 63:51 - RES0 (2024-12) */
2936/** @} */
2937
2938
2939#if (!defined(VBOX_FOR_DTRACE_LIB) && defined(__cplusplus) && !defined(ARMV8_WITHOUT_MK_INSTR)) || defined(DOXYGEN_RUNNING)
2940/** @defgroup grp_rt_armv8_mkinstr Instruction Encoding Helpers
2941 * @ingroup grp_rt_armv8
2942 *
2943 * A few inlined functions and macros for assiting in encoding common ARMv8
2944 * instructions.
2945 *
2946 * @{ */
2947
2948/** A64: Official NOP instruction. */
2949#define ARMV8_A64_INSTR_NOP UINT32_C(0xd503201f)
2950/** A64: Return instruction. */
2951#define ARMV8_A64_INSTR_RET UINT32_C(0xd65f03c0)
2952/** A64: Return instruction with LR pointer authentication using SP and key A. */
2953#define ARMV8_A64_INSTR_RETAA UINT32_C(0xd65f0bff)
2954/** A64: Return instruction with LR pointer authentication using SP and key B. */
2955#define ARMV8_A64_INSTR_RETAB UINT32_C(0xd65f0fff)
2956/** A64: Insert pointer authentication code into X17 using X16 and key B. */
2957#define ARMV8_A64_INSTR_PACIB1716 UINT32_C(0xd503215f)
2958/** A64: Insert pointer authentication code into LR using SP and key B. */
2959#define ARMV8_A64_INSTR_PACIBSP UINT32_C(0xd503237f)
2960/** A64: Insert pointer authentication code into LR using XZR and key B. */
2961#define ARMV8_A64_INSTR_PACIBZ UINT32_C(0xd503235f)
2962/** A64: Invert the carry flag (PSTATE.C). */
2963#define ARMV8_A64_INSTR_CFINV UINT32_C(0xd500401f)
2964
2965
2966/** Memory barrier: Shareability domain. */
2967typedef enum
2968{
2969 kArm64InstMbReqDomain_OuterShareable = 0,
2970 kArm64InstMbReqDomain_Nonshareable,
2971 kArm64InstMbReqDomain_InnerShareable,
2972 kArm64InstMbReqDomain_FullSystem
2973} ARM64INSTRMBREQDOMAIN;
2974
2975/** Memory barrier: Access type. */
2976typedef enum
2977{
2978 kArm64InstMbReqType_All0 = 0, /**< Special. Only used with PSSBB and SSBB. */
2979 kArm64InstMbReqType_Reads,
2980 kArm64InstMbReqType_Writes,
2981 kArm64InstMbReqType_All
2982} ARM64INSTRMBREQTYPE;
2983
2984/**
2985 * A64: DMB option
2986 */
2987DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrDmb(ARM64INSTRMBREQDOMAIN enmDomain = kArm64InstMbReqDomain_FullSystem,
2988 ARM64INSTRMBREQTYPE enmType = kArm64InstMbReqType_All)
2989{
2990 return UINT32_C(0xd50330bf)
2991 | ((uint32_t)enmDomain << 8)
2992 | ((uint32_t)enmType << 10);
2993}
2994
2995
2996/**
2997 * A64: DSB option
2998 */
2999DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrDsb(ARM64INSTRMBREQDOMAIN enmDomain = kArm64InstMbReqDomain_FullSystem,
3000 ARM64INSTRMBREQTYPE enmType = kArm64InstMbReqType_All)
3001{
3002 return UINT32_C(0xd503309f)
3003 | ((uint32_t)enmDomain << 8)
3004 | ((uint32_t)enmType << 10);
3005}
3006
3007
3008/**
3009 * A64: SSBB
3010 */
3011DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSsbb(void)
3012{
3013 return Armv8A64MkInstrDsb(kArm64InstMbReqDomain_OuterShareable, kArm64InstMbReqType_All0);
3014}
3015
3016
3017/**
3018 * A64: PSSBB
3019 */
3020DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrPSsbb(void)
3021{
3022 return Armv8A64MkInstrDsb(kArm64InstMbReqDomain_Nonshareable, kArm64InstMbReqType_All0);
3023}
3024
3025
3026/**
3027 * A64: ISB option
3028 *
3029 * @note Only the default option selection is supported, all others are
3030 * currently reserved.
3031 */
3032DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrIsb(ARM64INSTRMBREQDOMAIN enmDomain = kArm64InstMbReqDomain_FullSystem,
3033 ARM64INSTRMBREQTYPE enmType = kArm64InstMbReqType_All)
3034{
3035 return UINT32_C(0xd50330df)
3036 | ((uint32_t)enmDomain << 8)
3037 | ((uint32_t)enmType << 10);
3038}
3039
3040
3041typedef enum
3042{
3043 /** Add @a iImm7*sizeof(reg) to @a iBaseReg after the store/load,
3044 * and update the register. */
3045 kArm64InstrStLdPairType_PostIndex = 1,
3046 /** Add @a iImm7*sizeof(reg) to @a iBaseReg before the store/load,
3047 * but don't update the register. */
3048 kArm64InstrStLdPairType_Signed = 2,
3049 /** Add @a iImm7*sizeof(reg) to @a iBaseReg before the store/load,
3050 * and update the register. */
3051 kArm64InstrStLdPairType_PreIndex = 3
3052} ARM64INSTRSTLDPAIRTYPE;
3053
3054/**
3055 * A64: Encodes either stp (store register pair) or ldp (load register pair).
3056 *
3057 * @returns The encoded instruction.
3058 * @param fLoad true for ldp, false of stp.
3059 * @param u2Opc When @a fSimdFp is @c false:
3060 * - 0 for 32-bit GPRs (Wt).
3061 * - 1 for encoding stgp or ldpsw.
3062 * - 2 for 64-bit GRPs (Xt).
3063 * - 3 illegal.
3064 * When @a fSimdFp is @c true:
3065 * - 0 for 32-bit SIMD&FP registers (St).
3066 * - 1 for 64-bit SIMD&FP registers (Dt).
3067 * - 2 for 128-bit SIMD&FP regsiters (Qt).
3068 * @param enmType The instruction variant wrt addressing and updating of the
3069 * addressing register.
3070 * @param iReg1 The first register to store/load.
3071 * @param iReg2 The second register to store/load.
3072 * @param iBaseReg The base register to use when addressing. SP is allowed.
3073 * @param iImm7 Signed addressing immediate value scaled, range -64..63,
3074 * will be multiplied by the register size.
3075 * @param fSimdFp true for SIMD&FP registers, false for GPRs and
3076 * stgp/ldpsw instructions.
3077 */
3078DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrStLdPair(bool fLoad, uint32_t u2Opc, ARM64INSTRSTLDPAIRTYPE enmType,
3079 uint32_t iReg1, uint32_t iReg2, uint32_t iBaseReg, int32_t iImm7 = 0,
3080 bool fSimdFp = false)
3081{
3082 Assert(u2Opc < 3); Assert(iReg1 <= 31); Assert(iReg2 <= 31); Assert(iBaseReg <= 31); Assert(iImm7 < 64 && iImm7 >= -64);
3083 return (u2Opc << 30)
3084 | UINT32_C(0x28000000) /* 0b101000000000000000000000000000 */
3085 | ((uint32_t)fSimdFp << 26) /* VR bit, see "Top-level encodings for A64" */
3086 | ((uint32_t)enmType << 23)
3087 | ((uint32_t)fLoad << 22)
3088 | (((uint32_t)iImm7 & UINT32_C(0x7f)) << 15)
3089 | (iReg2 << 10)
3090 | (iBaseReg << 5)
3091 | iReg1;
3092}
3093
3094
3095/** A64: ldp x1, x2, [x3] */
3096DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrLdPairGpr(uint32_t iReg1, uint32_t iReg2, uint32_t iBaseReg, int32_t iImm7 = 0,
3097 ARM64INSTRSTLDPAIRTYPE enmType = kArm64InstrStLdPairType_Signed,
3098 bool f64Bit = true)
3099{
3100 return Armv8A64MkInstrStLdPair(true /*fLoad*/, f64Bit ? 2 : 0, enmType, iReg1, iReg2, iBaseReg, iImm7);
3101}
3102
3103
3104/** A64: stp x1, x2, [x3] */
3105DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrStPairGpr(uint32_t iReg1, uint32_t iReg2, uint32_t iBaseReg, int32_t iImm7 = 0,
3106 ARM64INSTRSTLDPAIRTYPE enmType = kArm64InstrStLdPairType_Signed,
3107 bool f64Bit = true)
3108{
3109 return Armv8A64MkInstrStLdPair(false /*fLoad*/, f64Bit ? 2 : 0, enmType, iReg1, iReg2, iBaseReg, iImm7);
3110}
3111
3112
3113typedef enum /* Size VR Opc */
3114{ /* \ | / */
3115 kArmv8A64InstrLdStType_Mask_Size = 0x300,
3116 kArmv8A64InstrLdStType_Mask_VR = 0x010,
3117 kArmv8A64InstrLdStType_Mask_Opc = 0x003,
3118 kArmv8A64InstrLdStType_Shift_Size = 8,
3119 kArmv8A64InstrLdStType_Shift_VR = 4,
3120 kArmv8A64InstrLdStType_Shift_Opc = 0,
3121
3122 kArmv8A64InstrLdStType_St_Byte = 0x000,
3123 kArmv8A64InstrLdStType_Ld_Byte = 0x001,
3124 kArmv8A64InstrLdStType_Ld_SignByte64 = 0x002,
3125 kArmv8A64InstrLdStType_Ld_SignByte32 = 0x003,
3126
3127 kArmv8A64InstrLdStType_St_Half = 0x100, /**< Half = 16-bit */
3128 kArmv8A64InstrLdStType_Ld_Half = 0x101, /**< Half = 16-bit */
3129 kArmv8A64InstrLdStType_Ld_SignHalf64 = 0x102, /**< Half = 16-bit */
3130 kArmv8A64InstrLdStType_Ld_SignHalf32 = 0x103, /**< Half = 16-bit */
3131
3132 kArmv8A64InstrLdStType_St_Word = 0x200, /**< Word = 32-bit */
3133 kArmv8A64InstrLdStType_Ld_Word = 0x201, /**< Word = 32-bit */
3134 kArmv8A64InstrLdStType_Ld_SignWord64 = 0x202, /**< Word = 32-bit */
3135
3136 kArmv8A64InstrLdStType_St_Dword = 0x300, /**< Dword = 64-bit */
3137 kArmv8A64InstrLdStType_Ld_Dword = 0x301, /**< Dword = 64-bit */
3138
3139 kArmv8A64InstrLdStType_Prefetch = 0x302, /**< Not valid in all variations, check docs. */
3140
3141 kArmv8A64InstrLdStType_St_Vr_Byte = 0x010,
3142 kArmv8A64InstrLdStType_Ld_Vr_Byte = 0x011,
3143 kArmv8A64InstrLdStType_St_Vr_128 = 0x012,
3144 kArmv8A64InstrLdStType_Ld_Vr_128 = 0x013,
3145
3146 kArmv8A64InstrLdStType_St_Vr_Half = 0x110, /**< Half = 16-bit */
3147 kArmv8A64InstrLdStType_Ld_Vr_Half = 0x111, /**< Half = 16-bit */
3148
3149 kArmv8A64InstrLdStType_St_Vr_Word = 0x210, /**< Word = 32-bit */
3150 kArmv8A64InstrLdStType_Ld_Vr_Word = 0x211, /**< Word = 32-bit */
3151
3152 kArmv8A64InstrLdStType_St_Vr_Dword = 0x310, /**< Dword = 64-bit */
3153 kArmv8A64InstrLdStType_Ld_Vr_Dword = 0x311 /**< Dword = 64-bit */
3154
3155} ARMV8A64INSTRLDSTTYPE;
3156/** Checks if a ARMV8A64INSTRLDSTTYPE value is a store operation or not. */
3157#define ARMV8A64INSTRLDSTTYPE_IS_STORE(a_enmLdStType) (((unsigned)a_enmLdStType & (unsigned)kArmv8A64InstrLdStType_Mask_Opc) == 0)
3158
3159
3160/**
3161 * A64: Encodes load/store with unscaled 9-bit signed immediate.
3162 *
3163 * @returns The encoded instruction.
3164 * @param u32Opcode The base opcode value.
3165 * @param enmType The load/store instruction type. Prefech valid (PRFUM)
3166 * @param iReg The register to load into / store.
3167 * @param iBaseReg The base register to use when addressing. SP is allowed.
3168 * @param i9ImmDisp The 9-bit signed addressing displacement. Unscaled.
3169 */
3170DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrStLdImm9Ex(uint32_t u32Opcode, ARMV8A64INSTRLDSTTYPE enmType,
3171 uint32_t iReg, uint32_t iBaseReg, int32_t i9ImmDisp = 0)
3172{
3173 Assert(i9ImmDisp >= -256 && i9ImmDisp < 256); Assert(iReg < 32); Assert(iBaseReg < 32);
3174 return u32Opcode
3175 | (((uint32_t)enmType & (uint32_t)kArmv8A64InstrLdStType_Mask_Size) << (30 - kArmv8A64InstrLdStType_Shift_Size))
3176 | (((uint32_t)enmType & (uint32_t)kArmv8A64InstrLdStType_Mask_VR) << (26 - kArmv8A64InstrLdStType_Shift_VR))
3177 | (((uint32_t)enmType & (uint32_t)kArmv8A64InstrLdStType_Mask_Opc) << (22 - kArmv8A64InstrLdStType_Shift_Opc))
3178 | (((uint32_t)i9ImmDisp & UINT32_C(0x1ff)) << 12)
3179 | (iBaseReg << 5)
3180 | iReg;
3181}
3182
3183
3184/**
3185 * A64: Encodes load/store with unscaled 9-bit signed immediate.
3186 *
3187 * @returns The encoded instruction.
3188 * @param enmType The load/store instruction type. Prefech valid (PRFUM)
3189 * @param iReg The register to load into / store.
3190 * @param iBaseReg The base register to use when addressing. SP is allowed.
3191 * @param i9ImmDisp The 9-bit signed addressing displacement. Unscaled.
3192 */
3193DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSturLdur(ARMV8A64INSTRLDSTTYPE enmType,
3194 uint32_t iReg, uint32_t iBaseReg, int32_t i9ImmDisp = 0)
3195{
3196 /* 3 2 1 0 */
3197 /* 10987654321098765432109876543210 */
3198 return Armv8A64MkInstrStLdImm9Ex(UINT32_C(0x38000000) /* 0b00111000000000000000000000000000 */,
3199 enmType, iReg, iBaseReg, i9ImmDisp);
3200}
3201
3202/**
3203 * A64: Encodes load/store with unscaled 9-bit signed immediate, post-indexed.
3204 *
3205 * @returns The encoded instruction.
3206 * @param enmType The load/store instruction type. Prefech not valid.
3207 * @param iReg The register to load into / store.
3208 * @param iBaseReg The base register to use when addressing. SP is allowed.
3209 * Written back.
3210 * @param i9ImmDisp The 9-bit signed addressing displacement. Unscaled.
3211 */
3212DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrStrLdrPostIndex9(ARMV8A64INSTRLDSTTYPE enmType,
3213 uint32_t iReg, uint32_t iBaseReg, int32_t i9ImmDisp = 0)
3214{
3215 Assert(enmType != kArmv8A64InstrLdStType_Prefetch); /* 3 2 1 0 */
3216 /* 10987654321098765432109876543210 */
3217 return Armv8A64MkInstrStLdImm9Ex(UINT32_C(0x38000400) /* 0b00111000000000000000010000000000 */,
3218 enmType, iReg, iBaseReg, i9ImmDisp);
3219}
3220
3221/**
3222 * A64: Encodes load/store with unscaled 9-bit signed immediate, pre-indexed
3223 *
3224 * @returns The encoded instruction.
3225 * @param enmType The load/store instruction type. Prefech valid (PRFUM)
3226 * @param iReg The register to load into / store.
3227 * @param iBaseReg The base register to use when addressing. SP is allowed.
3228 * Written back.
3229 * @param i9ImmDisp The 9-bit signed addressing displacement. Unscaled.
3230 */
3231DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrStrLdrPreIndex9(ARMV8A64INSTRLDSTTYPE enmType,
3232 uint32_t iReg, uint32_t iBaseReg, int32_t i9ImmDisp = 0)
3233{
3234 Assert(enmType != kArmv8A64InstrLdStType_Prefetch); /* 3 2 1 0 */
3235 /* 10987654321098765432109876543210 */
3236 return Armv8A64MkInstrStLdImm9Ex(UINT32_C(0x38000c00) /* 0b00111000000000000000110000000000 */,
3237 enmType, iReg, iBaseReg, i9ImmDisp);
3238}
3239
3240/**
3241 * A64: Encodes unprivileged load/store with unscaled 9-bit signed immediate.
3242 *
3243 * @returns The encoded instruction.
3244 * @param enmType The load/store instruction type. Prefech not valid,
3245 * nor any SIMD&FP variants.
3246 * @param iReg The register to load into / store.
3247 * @param iBaseReg The base register to use when addressing. SP is allowed.
3248 * @param i9ImmDisp The 9-bit signed addressing displacement. Unscaled.
3249 */
3250DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSttrLdtr(ARMV8A64INSTRLDSTTYPE enmType,
3251 uint32_t iReg, uint32_t iBaseReg, int32_t i9ImmDisp = 0)
3252{
3253 Assert(enmType != kArmv8A64InstrLdStType_Prefetch);
3254 Assert(!((uint32_t)enmType & (uint32_t)kArmv8A64InstrLdStType_Mask_VR));
3255 /* 3 2 1 0 */
3256 /* 10987654321098765432109876543210 */
3257 return Armv8A64MkInstrStLdImm9Ex(UINT32_C(0x38000800) /* 0b00111000000000000000100000000000 */,
3258 enmType, iReg, iBaseReg, i9ImmDisp);
3259}
3260
3261
3262/**
3263 * A64: Encodes load/store w/ scaled 12-bit unsigned address displacement.
3264 *
3265 * @returns The encoded instruction.
3266 * @param enmType The load/store instruction type. Prefech not valid,
3267 * nor any SIMD&FP variants.
3268 * @param iReg The register to load into / store.
3269 * @param iBaseReg The base register to use when addressing. SP is allowed.
3270 * @param u12ImmDisp Addressing displacement, scaled by size.
3271 */
3272DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrStLdRUOff(ARMV8A64INSTRLDSTTYPE enmType,
3273 uint32_t iReg, uint32_t iBaseReg, uint32_t u12ImmDisp)
3274{
3275 Assert(u12ImmDisp < 4096U);
3276 Assert(iReg < 32); /* 3 2 1 0 */
3277 Assert(iBaseReg < 32); /* 10987654321098765432109876543210 */
3278 return UINT32_C(0x39000000) /* 0b00111001000000000000000000000000 */
3279 | (((uint32_t)enmType & (uint32_t)kArmv8A64InstrLdStType_Mask_Size) << (30 - kArmv8A64InstrLdStType_Shift_Size))
3280 | (((uint32_t)enmType & (uint32_t)kArmv8A64InstrLdStType_Mask_VR) << (26 - kArmv8A64InstrLdStType_Shift_VR))
3281 | (((uint32_t)enmType & (uint32_t)kArmv8A64InstrLdStType_Mask_Opc) << (22 - kArmv8A64InstrLdStType_Shift_Opc))
3282 | (u12ImmDisp << 10)
3283 | (iBaseReg << 5)
3284 | iReg;
3285}
3286
3287typedef enum
3288{
3289 kArmv8A64InstrLdStExtend_Uxtw = 2, /**< Zero-extend (32-bit) word. */
3290 kArmv8A64InstrLdStExtend_Lsl = 3, /**< Shift left (64-bit). */
3291 kArmv8A64InstrLdStExtend_Sxtw = 6, /**< Sign-extend (32-bit) word. */
3292 kArmv8A64InstrLdStExtend_Sxtx = 7 /**< Sign-extend (64-bit) dword (to 128-bit SIMD&FP reg, presumably). */
3293} ARMV8A64INSTRLDSTEXTEND;
3294
3295/**
3296 * A64: Encodes load/store w/ index register.
3297 *
3298 * @returns The encoded instruction.
3299 * @param enmType The load/store instruction type.
3300 * @param iReg The register to load into / store.
3301 * @param iBaseReg The base register to use when addressing. SP is allowed.
3302 * @param iRegIndex The index register.
3303 * @param enmExtend The extending to apply to @a iRegIndex.
3304 * @param fShifted Whether to shift the index. The shift amount corresponds
3305 * to the access size (thus irrelevant for byte accesses).
3306 */
3307DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrStLdRegIdx(ARMV8A64INSTRLDSTTYPE enmType,
3308 uint32_t iReg, uint32_t iBaseReg, uint32_t iRegIndex,
3309 ARMV8A64INSTRLDSTEXTEND enmExtend = kArmv8A64InstrLdStExtend_Lsl,
3310 bool fShifted = false)
3311{
3312 Assert(iRegIndex < 32);
3313 Assert(iReg < 32); /* 3 2 1 0 */
3314 Assert(iBaseReg < 32); /* 10987654321098765432109876543210 */
3315 return UINT32_C(0x38200800) /* 0b00111000001000000000100000000000 */
3316 | (((uint32_t)enmType & (uint32_t)kArmv8A64InstrLdStType_Mask_Size) << (30 - kArmv8A64InstrLdStType_Shift_Size))
3317 | (((uint32_t)enmType & (uint32_t)kArmv8A64InstrLdStType_Mask_VR) << (26 - kArmv8A64InstrLdStType_Shift_VR))
3318 | (((uint32_t)enmType & (uint32_t)kArmv8A64InstrLdStType_Mask_Opc) << (22 - kArmv8A64InstrLdStType_Shift_Opc))
3319 | (iRegIndex << 16)
3320 | ((uint32_t)enmExtend << 13)
3321 | ((uint32_t)fShifted << 12)
3322 | (iBaseReg << 5)
3323 | iReg;
3324}
3325
3326typedef enum /* VR Opc */
3327{ /* \ | */
3328 kArmv8A64InstrLdrLitteral_Mask_Vr = 0x10,
3329 kArmv8A64InstrLdrLitteral_Mask_Opc = 0x03,
3330 kArmv8A64InstrLdrLitteral_Shift_Vr = 4,
3331 kArmv8A64InstrLdrLitteral_Shift_Opc = 0,
3332
3333 kArmv8A64InstrLdrLitteral_Word = 0x00, /**< word = 32-bit */
3334 kArmv8A64InstrLdrLitteral_Dword = 0x01, /**< dword = 64-bit */
3335 kArmv8A64InstrLdrLitteral_SignWord64 = 0x02, /**< Loads word, signextending it to 64-bit */
3336 kArmv8A64InstrLdrLitteral_Prefetch = 0x03, /**< prfm */
3337
3338 kArmv8A64InstrLdrLitteral_Vr_Word = 0x10, /**< word = 32-bit */
3339 kArmv8A64InstrLdrLitteral_Vr_Dword = 0x11, /**< dword = 64-bit */
3340 kArmv8A64InstrLdrLitteral_Vr_128 = 0x12
3341} ARMV8A64INSTRLDRLITTERAL;
3342
3343
3344/**
3345 * A64: Encodes load w/ a PC relative 19-bit signed immediate.
3346 *
3347 * @returns The encoded instruction.
3348 * @param enmType The load instruction type.
3349 * @param iReg The register to load into.
3350 * @param i19Imm The signed immediate value, multiplied by 4 regardless
3351 * of access size.
3352 */
3353DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrLdrLitteral(ARMV8A64INSTRLDRLITTERAL enmType, uint32_t iReg, int32_t i19Imm)
3354{
3355 Assert(i19Imm >= -262144 && i19Imm < 262144);
3356 Assert(iReg < 32); /* 3 2 1 0 */
3357 /* 10987654321098765432109876543210 */
3358 return UINT32_C(0x30000000) /* 0b00110000000000000000000000000000 */
3359 | (((uint32_t)enmType & (uint32_t)kArmv8A64InstrLdrLitteral_Mask_Vr) << (26 - kArmv8A64InstrLdrLitteral_Shift_Vr))
3360 | (((uint32_t)enmType & (uint32_t)kArmv8A64InstrLdrLitteral_Mask_Opc) << (30 - kArmv8A64InstrLdrLitteral_Shift_Opc))
3361 | (((uint32_t)i19Imm & UINT32_C(0x00ffffe0)) << 5)
3362 | iReg;
3363}
3364
3365
3366typedef enum
3367{
3368 kArmv8A64InstrMovWide_Not = 0, /**< MOVN - reg = ~(imm16 << hw*16; */
3369 kArmv8A64InstrMovWide_Zero = 2, /**< MOVZ - reg = imm16 << hw*16; */
3370 kArmv8A64InstrMovWide_Keep = 3 /**< MOVK - keep the other halfwords. */
3371} ARMV8A64INSTRMOVWIDE;
3372
3373/**
3374 * A64: Encode a move wide immediate instruction.
3375 *
3376 * @returns The encoded instruction.
3377 * @param enmType The load instruction type.
3378 * @param iRegDst The register to mov the immediate into.
3379 * @param uImm16 The immediate value.
3380 * @param iHalfWord Which of the 4 (@a f64Bit = true) or 2 register (16-bit)
3381 * half-words to target:
3382 * - 0 for bits 15:00,
3383 * - 1 for bits 31:16,
3384 * - 2 for bits 47:32 (f64Bit=true only),
3385 * - 3 for bits 63:48 (f64Bit=true only).
3386 * @param f64Bit true for 64-bit GPRs (default), @c false for 32-bit GPRs.
3387 */
3388DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrMovWide(ARMV8A64INSTRMOVWIDE enmType, uint32_t iRegDst, uint32_t uImm16,
3389 uint32_t iHalfWord = 0, bool f64Bit = true)
3390{
3391 Assert(iRegDst < 32U); Assert(uImm16 <= (uint32_t)UINT16_MAX); Assert(iHalfWord < 2U + (2U * f64Bit));
3392 return ((uint32_t)f64Bit << 31)
3393 | ((uint32_t)enmType << 29)
3394 | UINT32_C(0x12800000)
3395 | (iHalfWord << 21)
3396 | (uImm16 << 5)
3397 | iRegDst;
3398}
3399
3400/** A64: Encodes a MOVN instruction.
3401 * @see Armv8A64MkInstrMovWide for parameter details. */
3402DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrMovN(uint32_t iRegDst, uint32_t uImm16, uint32_t iHalfWord = 0, bool f64Bit = true)
3403{
3404 return Armv8A64MkInstrMovWide(kArmv8A64InstrMovWide_Not, iRegDst, uImm16, iHalfWord, f64Bit);
3405}
3406
3407/** A64: Encodes a MOVZ instruction.
3408 * @see Armv8A64MkInstrMovWide for parameter details. */
3409DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrMovZ(uint32_t iRegDst, uint32_t uImm16, uint32_t iHalfWord = 0, bool f64Bit = true)
3410{
3411 return Armv8A64MkInstrMovWide(kArmv8A64InstrMovWide_Zero, iRegDst, uImm16, iHalfWord, f64Bit);
3412}
3413
3414/** A64: Encodes a MOVK instruction.
3415 * @see Armv8A64MkInstrMovWide for parameter details. */
3416DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrMovK(uint32_t iRegDst, uint32_t uImm16, uint32_t iHalfWord = 0, bool f64Bit = true)
3417{
3418 return Armv8A64MkInstrMovWide(kArmv8A64InstrMovWide_Keep, iRegDst, uImm16, iHalfWord, f64Bit);
3419}
3420
3421
3422typedef enum
3423{
3424 kArmv8A64InstrShift_Lsl = 0,
3425 kArmv8A64InstrShift_Lsr,
3426 kArmv8A64InstrShift_Asr,
3427 kArmv8A64InstrShift_Ror
3428} ARMV8A64INSTRSHIFT;
3429
3430
3431/**
3432 * A64: Encodes a logical instruction with a shifted 2nd register operand.
3433 *
3434 * @returns The encoded instruction.
3435 * @param u2Opc The logical operation to perform.
3436 * @param fNot Whether to complement the 2nd operand.
3437 * @param iRegResult The output register.
3438 * @param iReg1 The 1st register operand.
3439 * @param iReg2Shifted The 2nd register operand, to which the optional
3440 * shifting is applied.
3441 * @param f64Bit true for 64-bit GPRs (default), @c false for 32-bit
3442 * GPRs.
3443 * @param offShift6 The shift amount (default: none).
3444 * @param enmShift The shift operation (default: LSL).
3445 */
3446DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrLogicalShiftedReg(uint32_t u2Opc, bool fNot,
3447 uint32_t iRegResult, uint32_t iReg1, uint32_t iReg2Shifted,
3448 bool f64Bit, uint32_t offShift6, ARMV8A64INSTRSHIFT enmShift)
3449{
3450 Assert(u2Opc < 4); Assert(offShift6 < (f64Bit ? UINT32_C(64) : UINT32_C(32)));
3451 Assert(iRegResult < 32); Assert(iReg1 < 32); Assert(iReg2Shifted < 32);
3452 return ((uint32_t)f64Bit << 31)
3453 | (u2Opc << 29)
3454 | UINT32_C(0x0a000000)
3455 | ((uint32_t)enmShift << 22)
3456 | ((uint32_t)fNot << 21)
3457 | (iReg2Shifted << 16)
3458 | (offShift6 << 10)
3459 | (iReg1 << 5)
3460 | iRegResult;
3461}
3462
3463
3464/** A64: Encodes an AND instruction.
3465 * @see Armv8A64MkInstrLogicalShiftedReg for parameter details. */
3466DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAnd(uint32_t iRegResult, uint32_t iReg1, uint32_t iReg2Shifted, bool f64Bit = true,
3467 uint32_t offShift6 = 0, ARMV8A64INSTRSHIFT enmShift = kArmv8A64InstrShift_Lsl)
3468{
3469 return Armv8A64MkInstrLogicalShiftedReg(0, false /*fNot*/, iRegResult, iReg1, iReg2Shifted, f64Bit, offShift6, enmShift);
3470}
3471
3472
3473/** A64: Encodes an BIC instruction.
3474 * @see Armv8A64MkInstrLogicalShiftedReg for parameter details. */
3475DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrBic(uint32_t iRegResult, uint32_t iReg1, uint32_t iReg2Shifted, bool f64Bit = true,
3476 uint32_t offShift6 = 0, ARMV8A64INSTRSHIFT enmShift = kArmv8A64InstrShift_Lsl)
3477{
3478 return Armv8A64MkInstrLogicalShiftedReg(0, true /*fNot*/, iRegResult, iReg1, iReg2Shifted, f64Bit, offShift6, enmShift);
3479}
3480
3481
3482/** A64: Encodes an ORR instruction.
3483 * @see Armv8A64MkInstrLogicalShiftedReg for parameter details. */
3484DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrOrr(uint32_t iRegResult, uint32_t iReg1, uint32_t iReg2Shifted, bool f64Bit = true,
3485 uint32_t offShift6 = 0, ARMV8A64INSTRSHIFT enmShift = kArmv8A64InstrShift_Lsl)
3486{
3487 return Armv8A64MkInstrLogicalShiftedReg(1, false /*fNot*/, iRegResult, iReg1, iReg2Shifted, f64Bit, offShift6, enmShift);
3488}
3489
3490
3491/** A64: Encodes an MOV instruction.
3492 * This is an alias for "orr dst, xzr, src". */
3493DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrMov(uint32_t iRegResult, uint32_t idxRegSrc, bool f64Bit = true)
3494{
3495 return Armv8A64MkInstrOrr(iRegResult, ARMV8_A64_REG_XZR, idxRegSrc, f64Bit);
3496}
3497
3498
3499/** A64: Encodes an ORN instruction.
3500 * @see Armv8A64MkInstrLogicalShiftedReg for parameter details. */
3501DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrOrn(uint32_t iRegResult, uint32_t iReg1, uint32_t iReg2Shifted, bool f64Bit = true,
3502 uint32_t offShift6 = 0, ARMV8A64INSTRSHIFT enmShift = kArmv8A64InstrShift_Lsl)
3503{
3504 return Armv8A64MkInstrLogicalShiftedReg(1, true /*fNot*/, iRegResult, iReg1, iReg2Shifted, f64Bit, offShift6, enmShift);
3505}
3506
3507
3508/** A64: Encodes an EOR instruction.
3509 * @see Armv8A64MkInstrLogicalShiftedReg for parameter details. */
3510DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrEor(uint32_t iRegResult, uint32_t iReg1, uint32_t iReg2Shifted, bool f64Bit = true,
3511 uint32_t offShift6 = 0, ARMV8A64INSTRSHIFT enmShift = kArmv8A64InstrShift_Lsl)
3512{
3513 return Armv8A64MkInstrLogicalShiftedReg(2, false /*fNot*/, iRegResult, iReg1, iReg2Shifted, f64Bit, offShift6, enmShift);
3514}
3515
3516
3517/** A64: Encodes an EON instruction.
3518 * @see Armv8A64MkInstrLogicalShiftedReg for parameter details. */
3519DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrEon(uint32_t iRegResult, uint32_t iReg1, uint32_t iReg2Shifted, bool f64Bit = true,
3520 uint32_t offShift6 = 0, ARMV8A64INSTRSHIFT enmShift = kArmv8A64InstrShift_Lsl)
3521{
3522 return Armv8A64MkInstrLogicalShiftedReg(2, true /*fNot*/, iRegResult, iReg1, iReg2Shifted, f64Bit, offShift6, enmShift);
3523}
3524
3525
3526/** A64: Encodes an ANDS instruction.
3527 * @see Armv8A64MkInstrLogicalShiftedReg for parameter details. */
3528DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAnds(uint32_t iRegResult, uint32_t iReg1, uint32_t iReg2Shifted, bool f64Bit = true,
3529 uint32_t offShift6 = 0, ARMV8A64INSTRSHIFT enmShift = kArmv8A64InstrShift_Lsl)
3530{
3531 return Armv8A64MkInstrLogicalShiftedReg(3, false /*fNot*/, iRegResult, iReg1, iReg2Shifted, f64Bit, offShift6, enmShift);
3532}
3533
3534
3535/** A64: Encodes an BICS instruction.
3536 * @see Armv8A64MkInstrLogicalShiftedReg for parameter details. */
3537DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrBics(uint32_t iRegResult, uint32_t iReg1, uint32_t iReg2Shifted, bool f64Bit = true,
3538 uint32_t offShift6 = 0, ARMV8A64INSTRSHIFT enmShift = kArmv8A64InstrShift_Lsl)
3539{
3540 return Armv8A64MkInstrLogicalShiftedReg(3, true /*fNot*/, iRegResult, iReg1, iReg2Shifted, f64Bit, offShift6, enmShift);
3541}
3542
3543
3544
3545/*
3546 * Data processing instructions with two source register operands.
3547 */
3548
3549
3550/** A64: Encodes an SUBP instruction. */
3551DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSubP(uint32_t iRegResult, uint32_t iRegMinuend, uint32_t iRegSubtrahend)
3552{
3553 Assert(iRegResult < 32); Assert(iRegMinuend < 32); Assert(iRegSubtrahend < 32);
3554 return UINT32_C(0x80000000)
3555 | UINT32_C(0x1ac00000)
3556 | (UINT32_C(0) << 10)
3557 | (iRegSubtrahend << 16)
3558 | (iRegMinuend << 5)
3559 | iRegResult;
3560}
3561
3562
3563/** A64: Encodes an SUBPS instruction. */
3564DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSubPS(uint32_t iRegResult, uint32_t iRegMinuend, uint32_t iRegSubtrahend)
3565{
3566 Assert(iRegResult < 32); Assert(iRegMinuend < 32); Assert(iRegSubtrahend < 32);
3567 return UINT32_C(0x80000000)
3568 | UINT32_C(0x20000000)
3569 | UINT32_C(0x1ac00000)
3570 | (UINT32_C(0) << 10)
3571 | (iRegSubtrahend << 16)
3572 | (iRegMinuend << 5)
3573 | iRegResult;
3574}
3575
3576
3577/** A64: Encodes an UDIV instruction. */
3578DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrUDiv(uint32_t iRegResult, uint32_t iRegDividend, uint32_t iRegDivisor, bool f64Bit = true)
3579{
3580 Assert(iRegResult < 32); Assert(iRegDividend < 32); Assert(iRegDivisor < 32);
3581 return ((uint32_t)f64Bit << 31)
3582 | UINT32_C(0x1ac00000)
3583 | (UINT32_C(2) << 10)
3584 | (iRegDivisor << 16)
3585 | (iRegDividend << 5)
3586 | iRegResult;
3587}
3588
3589
3590/** A64: Encodes an SDIV instruction. */
3591DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSDiv(uint32_t iRegResult, uint32_t iRegDividend, uint32_t iRegDivisor, bool f64Bit = true)
3592{
3593 Assert(iRegResult < 32); Assert(iRegDividend < 32); Assert(iRegDivisor < 32);
3594 return ((uint32_t)f64Bit << 31)
3595 | UINT32_C(0x1ac00000)
3596 | (UINT32_C(3) << 10)
3597 | (iRegDivisor << 16)
3598 | (iRegDividend << 5)
3599 | iRegResult;
3600}
3601
3602
3603/** A64: Encodes an IRG instruction. */
3604DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrIrg(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2)
3605{
3606 Assert(iRegResult < 32); Assert(iRegSrc1 < 32); Assert(iRegSrc2 < 32);
3607 return UINT32_C(0x80000000)
3608 | UINT32_C(0x1ac00000)
3609 | (UINT32_C(4) << 10)
3610 | (iRegSrc2 << 16)
3611 | (iRegSrc1 << 5)
3612 | iRegResult;
3613}
3614
3615
3616/** A64: Encodes a GMI instruction. */
3617DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrGmi(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2)
3618{
3619 Assert(iRegResult < 32); Assert(iRegSrc1 < 32); Assert(iRegSrc2 < 32);
3620 return UINT32_C(0x80000000)
3621 | UINT32_C(0x1ac00000)
3622 | (UINT32_C(5) << 10)
3623 | (iRegSrc2 << 16)
3624 | (iRegSrc1 << 5)
3625 | iRegResult;
3626}
3627
3628
3629/** A64: Encodes an LSLV instruction. */
3630DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrLslv(uint32_t iRegResult, uint32_t iRegSrc, uint32_t iRegCount, bool f64Bit = true)
3631{
3632 Assert(iRegResult < 32); Assert(iRegSrc < 32); Assert(iRegCount < 32);
3633 return ((uint32_t)f64Bit << 31)
3634 | UINT32_C(0x1ac00000)
3635 | (UINT32_C(8) << 10)
3636 | (iRegCount << 16)
3637 | (iRegSrc << 5)
3638 | iRegResult;
3639}
3640
3641
3642/** A64: Encodes an LSRV instruction. */
3643DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrLsrv(uint32_t iRegResult, uint32_t iRegSrc, uint32_t iRegCount, bool f64Bit = true)
3644{
3645 Assert(iRegResult < 32); Assert(iRegSrc < 32); Assert(iRegCount < 32);
3646 return ((uint32_t)f64Bit << 31)
3647 | UINT32_C(0x1ac00000)
3648 | (UINT32_C(9) << 10)
3649 | (iRegCount << 16)
3650 | (iRegSrc << 5)
3651 | iRegResult;
3652}
3653
3654
3655/** A64: Encodes an ASRV instruction. */
3656DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAsrv(uint32_t iRegResult, uint32_t iRegSrc, uint32_t iRegCount, bool f64Bit = true)
3657{
3658 Assert(iRegResult < 32); Assert(iRegSrc < 32); Assert(iRegCount < 32);
3659 return ((uint32_t)f64Bit << 31)
3660 | UINT32_C(0x1ac00000)
3661 | (UINT32_C(10) << 10)
3662 | (iRegCount << 16)
3663 | (iRegSrc << 5)
3664 | iRegResult;
3665}
3666
3667
3668/** A64: Encodes a RORV instruction. */
3669DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrRorv(uint32_t iRegResult, uint32_t iRegSrc, uint32_t iRegCount, bool f64Bit = true)
3670{
3671 Assert(iRegResult < 32); Assert(iRegSrc < 32); Assert(iRegCount < 32);
3672 return ((uint32_t)f64Bit << 31)
3673 | UINT32_C(0x1ac00000)
3674 | (UINT32_C(11) << 10)
3675 | (iRegCount << 16)
3676 | (iRegSrc << 5)
3677 | iRegResult;
3678}
3679
3680
3681/** A64: Encodes a PACGA instruction. */
3682DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrPacga(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2)
3683{
3684 Assert(iRegResult < 32); Assert(iRegSrc1 < 32); Assert(iRegSrc2 < 32);
3685 return UINT32_C(0x80000000)
3686 | UINT32_C(0x1ac00000)
3687 | (UINT32_C(12) << 10)
3688 | (iRegSrc2 << 16)
3689 | (iRegSrc1 << 5)
3690 | iRegResult;
3691}
3692
3693
3694/** A64: Encodes a CRC32* instruction. */
3695DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCrc32(uint32_t iRegResult, uint32_t iRegCrc, uint32_t iRegValue, uint32_t uSize)
3696{
3697 Assert(iRegResult < 32); Assert(iRegCrc < 32); Assert(iRegValue < 32); Assert(uSize < 4);
3698 return ((uint32_t)(uSize == 3) << 31)
3699 | UINT32_C(0x1ac00000)
3700 | (UINT32_C(16) << 10)
3701 | (uSize << 10)
3702 | (iRegValue << 16)
3703 | (iRegCrc << 5)
3704 | iRegResult;
3705}
3706
3707
3708/** A64: Encodes a CRC32B instruction. */
3709DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCrc32B(uint32_t iRegResult, uint32_t iRegCrc, uint32_t iRegValue)
3710{
3711 return Armv8A64MkInstrCrc32(iRegResult, iRegCrc, iRegValue, 0);
3712}
3713
3714
3715/** A64: Encodes a CRC32H instruction. */
3716DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCrc32H(uint32_t iRegResult, uint32_t iRegCrc, uint32_t iRegValue)
3717{
3718 return Armv8A64MkInstrCrc32(iRegResult, iRegCrc, iRegValue, 1);
3719}
3720
3721
3722/** A64: Encodes a CRC32W instruction. */
3723DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCrc32W(uint32_t iRegResult, uint32_t iRegCrc, uint32_t iRegValue)
3724{
3725 return Armv8A64MkInstrCrc32(iRegResult, iRegCrc, iRegValue, 2);
3726}
3727
3728
3729/** A64: Encodes a CRC32X instruction. */
3730DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCrc32X(uint32_t iRegResult, uint32_t iRegCrc, uint32_t iRegValue)
3731{
3732 return Armv8A64MkInstrCrc32(iRegResult, iRegCrc, iRegValue, 3);
3733}
3734
3735
3736/** A64: Encodes a CRC32C* instruction. */
3737DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCrc32c(uint32_t iRegResult, uint32_t iRegCrc, uint32_t iRegValue, uint32_t uSize)
3738{
3739 Assert(iRegResult < 32); Assert(iRegCrc < 32); Assert(iRegValue < 32); Assert(uSize < 4);
3740 return ((uint32_t)(uSize == 3) << 31)
3741 | UINT32_C(0x1ac00000)
3742 | (UINT32_C(20) << 10)
3743 | (uSize << 10)
3744 | (iRegValue << 16)
3745 | (iRegCrc << 5)
3746 | iRegResult;
3747}
3748
3749
3750/** A64: Encodes a CRC32B instruction. */
3751DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCrc32cB(uint32_t iRegResult, uint32_t iRegCrc, uint32_t iRegValue)
3752{
3753 return Armv8A64MkInstrCrc32c(iRegResult, iRegCrc, iRegValue, 0);
3754}
3755
3756
3757/** A64: Encodes a CRC32CH instruction. */
3758DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCrc32cH(uint32_t iRegResult, uint32_t iRegCrc, uint32_t iRegValue)
3759{
3760 return Armv8A64MkInstrCrc32c(iRegResult, iRegCrc, iRegValue, 1);
3761}
3762
3763
3764/** A64: Encodes a CRC32CW instruction. */
3765DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCrc32cW(uint32_t iRegResult, uint32_t iRegCrc, uint32_t iRegValue)
3766{
3767 return Armv8A64MkInstrCrc32c(iRegResult, iRegCrc, iRegValue, 2);
3768}
3769
3770
3771/** A64: Encodes a CRC32CX instruction. */
3772DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCrc32cX(uint32_t iRegResult, uint32_t iRegCrc, uint32_t iRegValue)
3773{
3774 return Armv8A64MkInstrCrc32c(iRegResult, iRegCrc, iRegValue, 3);
3775}
3776
3777
3778/** A64: Encodes an SMAX instruction. */
3779DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSMax(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2, bool f64Bit = true)
3780{
3781 Assert(iRegResult < 32); Assert(iRegSrc1 < 32); Assert(iRegSrc2 < 32);
3782 return ((uint32_t)f64Bit << 31)
3783 | UINT32_C(0x1ac00000)
3784 | (UINT32_C(24) << 10)
3785 | (iRegSrc2 << 16)
3786 | (iRegSrc1 << 5)
3787 | iRegResult;
3788}
3789
3790
3791/** A64: Encodes an UMAX instruction. */
3792DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrUMax(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2, bool f64Bit = true)
3793{
3794 Assert(iRegResult < 32); Assert(iRegSrc1 < 32); Assert(iRegSrc2 < 32);
3795 return ((uint32_t)f64Bit << 31)
3796 | UINT32_C(0x1ac00000)
3797 | (UINT32_C(25) << 10)
3798 | (iRegSrc2 << 16)
3799 | (iRegSrc1 << 5)
3800 | iRegResult;
3801}
3802
3803
3804/** A64: Encodes an SMIN instruction. */
3805DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSMin(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2, bool f64Bit = true)
3806{
3807 Assert(iRegResult < 32); Assert(iRegSrc1 < 32); Assert(iRegSrc2 < 32);
3808 return ((uint32_t)f64Bit << 31)
3809 | UINT32_C(0x1ac00000)
3810 | (UINT32_C(26) << 10)
3811 | (iRegSrc2 << 16)
3812 | (iRegSrc1 << 5)
3813 | iRegResult;
3814}
3815
3816
3817/** A64: Encodes an UMIN instruction. */
3818DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrUMin(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2, bool f64Bit = true)
3819{
3820 Assert(iRegResult < 32); Assert(iRegSrc1 < 32); Assert(iRegSrc2 < 32);
3821 return ((uint32_t)f64Bit << 31)
3822 | UINT32_C(0x1ac00000)
3823 | (UINT32_C(27) << 10)
3824 | (iRegSrc2 << 16)
3825 | (iRegSrc1 << 5)
3826 | iRegResult;
3827}
3828
3829
3830# ifdef IPRT_INCLUDED_asm_h /* don't want this to be automatically included here. */
3831
3832/**
3833 * Converts immS and immR values (to logical instructions) to a 32-bit mask.
3834 *
3835 * @returns The decoded mask.
3836 * @param uImm6SizeLen The immS value from the instruction. (No N part
3837 * here, as that must be zero for instructions
3838 * operating on 32-bit wide registers.)
3839 * @param uImm6Rotations The immR value from the instruction.
3840 */
3841DECLINLINE(uint32_t) Armv8A64ConvertImmRImmS2Mask32(uint32_t uImm6SizeLen, uint32_t uImm6Rotations)
3842{
3843 Assert(uImm6SizeLen < 64); Assert(uImm6Rotations < 64);
3844
3845 /* Determine the element size. */
3846 unsigned const cBitsElementLog2 = ASMBitLastSetU32(uImm6SizeLen ^ 0x3f) - 1U;
3847 Assert(cBitsElementLog2 + 1U != 0U);
3848
3849 unsigned const cBitsElement = RT_BIT_32(cBitsElementLog2);
3850 Assert(uImm6Rotations < cBitsElement);
3851
3852 /* Extract the number of bits set to 1: */
3853 unsigned const cBitsSetTo1 = (uImm6SizeLen & (cBitsElement - 1U)) + 1;
3854 Assert(cBitsSetTo1 < cBitsElement);
3855 uint32_t const uElement = RT_BIT_32(cBitsSetTo1) - 1U;
3856
3857 /* Produce the unrotated pattern. */
3858 static const uint32_t s_auReplicate[]
3859 = { UINT32_MAX, UINT32_MAX / 3, UINT32_MAX / 15, UINT32_MAX / 255, UINT32_MAX / 65535, 1 };
3860 uint32_t const uPattern = s_auReplicate[cBitsElementLog2] * uElement;
3861
3862 /* Rotate it and return. */
3863 return ASMRotateRightU32(uPattern, uImm6Rotations & (cBitsElement - 1U));
3864}
3865
3866
3867/**
3868 * Converts N+immS and immR values (to logical instructions) to a 64-bit mask.
3869 *
3870 * @returns The decoded mask.
3871 * @param uImm7SizeLen The N:immS value from the instruction.
3872 * @param uImm6Rotations The immR value from the instruction.
3873 */
3874DECLINLINE(uint64_t) Armv8A64ConvertImmRImmS2Mask64(uint32_t uImm7SizeLen, uint32_t uImm6Rotations)
3875{
3876 Assert(uImm7SizeLen < 128); Assert(uImm6Rotations < 64);
3877
3878 /* Determine the element size. */
3879 unsigned const cBitsElementLog2 = ASMBitLastSetU32(uImm7SizeLen ^ 0x3f) - 1U;
3880 Assert(cBitsElementLog2 + 1U != 0U);
3881
3882 unsigned const cBitsElement = RT_BIT_32(cBitsElementLog2);
3883 Assert(uImm6Rotations < cBitsElement);
3884
3885 /* Extract the number of bits set to 1: */
3886 unsigned const cBitsSetTo1 = (uImm7SizeLen & (cBitsElement - 1U)) + 1;
3887 Assert(cBitsSetTo1 < cBitsElement);
3888 uint64_t const uElement = RT_BIT_64(cBitsSetTo1) - 1U;
3889
3890 /* Produce the unrotated pattern. */
3891 static const uint64_t s_auReplicate[]
3892 = { UINT64_MAX, UINT64_MAX / 3, UINT64_MAX / 15, UINT64_MAX / 255, UINT64_MAX / 65535, UINT64_MAX / UINT32_MAX, 1 };
3893 uint64_t const uPattern = s_auReplicate[cBitsElementLog2] * uElement;
3894
3895 /* Rotate it and return. */
3896 return ASMRotateRightU64(uPattern, uImm6Rotations & (cBitsElement - 1U));
3897}
3898
3899
3900/**
3901 * Variant of Armv8A64ConvertImmRImmS2Mask64 where the N bit is separate from
3902 * the immS value.
3903 */
3904DECLINLINE(uint64_t) Armv8A64ConvertImmRImmS2Mask64(uint32_t uN, uint32_t uImm6SizeLen, uint32_t uImm6Rotations)
3905{
3906 return Armv8A64ConvertImmRImmS2Mask64((uN << 6) | uImm6SizeLen, uImm6Rotations);
3907}
3908
3909
3910/**
3911 * Helper for Armv8A64MkInstrLogicalImm and friends that tries to convert a
3912 * 32-bit bitmask to a set of immediates for those instructions.
3913 *
3914 * @returns true if successful, false if not.
3915 * @param fMask The mask value to convert.
3916 * @param puImm6SizeLen Where to return the immS part (N is always zero for
3917 * 32-bit wide masks).
3918 * @param puImm6Rotations Where to return the immR.
3919 */
3920DECLINLINE(bool) Armv8A64ConvertMask32ToImmRImmS(uint32_t fMask, uint32_t *puImm6SizeLen, uint32_t *puImm6Rotations)
3921{
3922 /* Fend off 0 and UINT32_MAX as these cannot be represented. */
3923 if ((uint32_t)(fMask + 1U) <= 1)
3924 return false;
3925
3926 /* Rotate the value will we get all 1s at the bottom and the zeros at the top. */
3927 unsigned const cRor = ASMCountTrailingZerosU32(fMask);
3928 unsigned const cRol = ASMCountLeadingZerosU32(~fMask);
3929 if (cRor)
3930 fMask = ASMRotateRightU32(fMask, cRor);
3931 else
3932 fMask = ASMRotateLeftU32(fMask, cRol);
3933 Assert(fMask & RT_BIT_32(0));
3934 Assert(!(fMask & RT_BIT_32(31)));
3935
3936 /* Count the trailing ones and leading zeros. */
3937 unsigned const cOnes = ASMCountTrailingZerosU32(~fMask);
3938 unsigned const cZeros = ASMCountLeadingZerosU32(fMask);
3939
3940 /* The potential element length is then the sum of the two above. */
3941 unsigned const cBitsElement = cOnes + cZeros;
3942 if (!RT_IS_POWER_OF_TWO(cBitsElement) || cBitsElement < 2)
3943 return false;
3944
3945 /* Special case: 32 bits element size. Since we're done here. */
3946 if (cBitsElement == 32)
3947 *puImm6SizeLen = cOnes - 1;
3948 else
3949 {
3950 /* Extract the element bits and check that these are replicated in the whole pattern. */
3951 uint32_t const uElement = RT_BIT_32(cOnes) - 1U;
3952 unsigned const cBitsElementLog2 = ASMBitFirstSetU32(cBitsElement) - 1;
3953
3954 static const uint32_t s_auReplicate[]
3955 = { UINT32_MAX, UINT32_MAX / 3, UINT32_MAX / 15, UINT32_MAX / 255, UINT32_MAX / 65535, 1 };
3956 if (s_auReplicate[cBitsElementLog2] * uElement == fMask)
3957 *puImm6SizeLen = (cOnes - 1) | ((0x3e << cBitsElementLog2) & 0x3f);
3958 else
3959 return false;
3960 }
3961 *puImm6Rotations = cRor ? cBitsElement - cRor : cRol;
3962
3963 return true;
3964}
3965
3966
3967/**
3968 * Helper for Armv8A64MkInstrLogicalImm and friends that tries to convert a
3969 * 64-bit bitmask to a set of immediates for those instructions.
3970 *
3971 * @returns true if successful, false if not.
3972 * @param fMask The mask value to convert.
3973 * @param puImm7SizeLen Where to return the N:immS part.
3974 * @param puImm6Rotations Where to return the immR.
3975 */
3976DECLINLINE(bool) Armv8A64ConvertMask64ToImmRImmS(uint64_t fMask, uint32_t *puImm7SizeLen, uint32_t *puImm6Rotations)
3977{
3978 /* Fend off 0 and UINT64_MAX as these cannot be represented. */
3979 if ((uint64_t)(fMask + 1U) <= 1)
3980 return false;
3981
3982 /* Rotate the value will we get all 1s at the bottom and the zeros at the top. */
3983 unsigned const cRor = ASMCountTrailingZerosU64(fMask);
3984 unsigned const cRol = ASMCountLeadingZerosU64(~fMask);
3985 if (cRor)
3986 fMask = ASMRotateRightU64(fMask, cRor);
3987 else
3988 fMask = ASMRotateLeftU64(fMask, cRol);
3989 Assert(fMask & RT_BIT_64(0));
3990 Assert(!(fMask & RT_BIT_64(63)));
3991
3992 /* Count the trailing ones and leading zeros. */
3993 unsigned const cOnes = ASMCountTrailingZerosU64(~fMask);
3994 unsigned const cZeros = ASMCountLeadingZerosU64(fMask);
3995
3996 /* The potential element length is then the sum of the two above. */
3997 unsigned const cBitsElement = cOnes + cZeros;
3998 if (!RT_IS_POWER_OF_TWO(cBitsElement) || cBitsElement < 2)
3999 return false;
4000
4001 /* Special case: 64 bits element size. Since we're done here. */
4002 if (cBitsElement == 64)
4003 *puImm7SizeLen = (cOnes - 1) | 0x40 /*N*/;
4004 else
4005 {
4006 /* Extract the element bits and check that these are replicated in the whole pattern. */
4007 uint64_t const uElement = RT_BIT_64(cOnes) - 1U;
4008 unsigned const cBitsElementLog2 = ASMBitFirstSetU64(cBitsElement) - 1;
4009
4010 static const uint64_t s_auReplicate[]
4011 = { UINT64_MAX, UINT64_MAX / 3, UINT64_MAX / 15, UINT64_MAX / 255, UINT64_MAX / 65535, UINT64_MAX / UINT32_MAX, 1 };
4012 if (s_auReplicate[cBitsElementLog2] * uElement == fMask)
4013 *puImm7SizeLen = (cOnes - 1) | ((0x3e << cBitsElementLog2) & 0x3f);
4014 else
4015 return false;
4016 }
4017 *puImm6Rotations = cRor ? cBitsElement - cRor : cRol;
4018
4019 return true;
4020}
4021
4022# endif /* IPRT_INCLUDED_asm_h */
4023
4024/**
4025 * A64: Encodes a logical instruction with an complicated immediate mask.
4026 *
4027 * The @a uImm7SizeLen parameter specifies two things:
4028 * 1. the element size and
4029 * 2. the number of bits set to 1 in the pattern.
4030 *
4031 * The element size is extracted by NOT'ing bits 5:0 (excludes the N bit at the
4032 * top) and using the position of the first bit set as a power of two.
4033 *
4034 * | N | 5 | 4 | 3 | 2 | 1 | 0 | element size |
4035 * |---|---|---|---|---|---|---|--------------|
4036 * | 0 | 1 | 1 | 1 | 1 | 0 | x | 2 bits |
4037 * | 0 | 1 | 1 | 1 | 0 | x | x | 4 bits |
4038 * | 0 | 1 | 1 | 0 | x | x | x | 8 bits |
4039 * | 0 | 1 | 0 | x | x | x | x | 16 bits |
4040 * | 0 | 0 | x | x | x | x | x | 32 bits |
4041 * | 1 | x | x | x | x | x | x | 64 bits |
4042 *
4043 * The 'x' forms the number of 1 bits in the pattern, minus one (i.e.
4044 * there is always one zero bit in the pattern).
4045 *
4046 * The @a uImm6Rotations parameter specifies how many bits to the right,
4047 * the element pattern is rotated. The rotation count must be less than the
4048 * element bit count (size).
4049 *
4050 * @returns The encoded instruction.
4051 * @param u2Opc The logical operation to perform.
4052 * @param iRegResult The output register.
4053 * @param iRegSrc The 1st register operand.
4054 * @param uImm7SizeLen The size/pattern length. We've combined the 1-bit N
4055 * field at the top of the 6-bit 'imms' field.
4056 *
4057 * @param uImm6Rotations The rotation count.
4058 * @param f64Bit true for 64-bit GPRs, @c false for 32-bit GPRs.
4059 * @see https://dinfuehr.github.io/blog/encoding-of-immediate-values-on-aarch64/
4060 * https://gist.githubusercontent.com/dinfuehr/51a01ac58c0b23e4de9aac313ed6a06a/raw/1892a274aa3238d55f83eec5b3828da2aec5f229/aarch64-logical-immediates.txt
4061 */
4062DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrLogicalImm(uint32_t u2Opc, uint32_t iRegResult, uint32_t iRegSrc,
4063 uint32_t uImm7SizeLen, uint32_t uImm6Rotations, bool f64Bit)
4064{
4065 Assert(u2Opc < 4); Assert(uImm7SizeLen < (f64Bit ? UINT32_C(0x7f) : UINT32_C(0x3f)));
4066 Assert(uImm6Rotations <= UINT32_C(0x3f)); Assert(iRegResult < 32); Assert(iRegSrc < 32);
4067 return ((uint32_t)f64Bit << 31)
4068 | (u2Opc << 29)
4069 | UINT32_C(0x12000000)
4070 | ((uImm7SizeLen & UINT32_C(0x40)) << (22 - 6))
4071 | (uImm6Rotations << 16)
4072 | ((uImm7SizeLen & UINT32_C(0x3f)) << 10)
4073 | (iRegSrc << 5)
4074 | iRegResult;
4075}
4076
4077
4078/** A64: Encodes an AND instruction w/ complicated immediate mask.
4079 * @see Armv8A64MkInstrLogicalImm for parameter details. */
4080DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAndImm(uint32_t iRegResult, uint32_t iRegSrc,
4081 uint32_t uImm7SizeLen, uint32_t uImm6Rotations = 0, bool f64Bit = true)
4082{
4083 return Armv8A64MkInstrLogicalImm(0, iRegResult, iRegSrc, uImm7SizeLen, uImm6Rotations, f64Bit);
4084}
4085
4086
4087/** A64: Encodes an ORR instruction w/ complicated immediate mask.
4088 * @see Armv8A64MkInstrLogicalImm for parameter details. */
4089DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrOrrImm(uint32_t iRegResult, uint32_t iRegSrc,
4090 uint32_t uImm7SizeLen, uint32_t uImm6Rotations = 0, bool f64Bit = true)
4091{
4092 return Armv8A64MkInstrLogicalImm(1, iRegResult, iRegSrc, uImm7SizeLen, uImm6Rotations, f64Bit);
4093}
4094
4095
4096/** A64: Encodes an EOR instruction w/ complicated immediate mask.
4097 * @see Armv8A64MkInstrLogicalImm for parameter details. */
4098DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrEorImm(uint32_t iRegResult, uint32_t iRegSrc,
4099 uint32_t uImm7SizeLen, uint32_t uImm6Rotations = 0, bool f64Bit = true)
4100{
4101 return Armv8A64MkInstrLogicalImm(2, iRegResult, iRegSrc, uImm7SizeLen, uImm6Rotations, f64Bit);
4102}
4103
4104
4105/** A64: Encodes an ANDS instruction w/ complicated immediate mask.
4106 * @see Armv8A64MkInstrLogicalImm for parameter details. */
4107DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAndsImm(uint32_t iRegResult, uint32_t iRegSrc,
4108 uint32_t uImm7SizeLen, uint32_t uImm6Rotations = 0, bool f64Bit = true)
4109{
4110 return Armv8A64MkInstrLogicalImm(3, iRegResult, iRegSrc, uImm7SizeLen, uImm6Rotations, f64Bit);
4111}
4112
4113
4114/** A64: Encodes an TST instruction w/ complicated immediate mask.
4115 * @see Armv8A64MkInstrLogicalImm for parameter details. */
4116DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrTstImm(uint32_t iRegSrc,
4117 uint32_t uImm7SizeLen, uint32_t uImm6Rotations = 0, bool f64Bit = true)
4118{
4119 return Armv8A64MkInstrAndsImm(ARMV8_A64_REG_XZR, iRegSrc, uImm7SizeLen, uImm6Rotations, f64Bit);
4120}
4121
4122
4123/**
4124 * A64: Encodes a bitfield instruction.
4125 *
4126 * @returns The encoded instruction.
4127 * @param u2Opc The bitfield operation to perform.
4128 * @param iRegResult The output register.
4129 * @param iRegSrc The 1st register operand.
4130 * @param cImm6Ror The right rotation count.
4131 * @param uImm6S The leftmost bit to be moved.
4132 * @param f64Bit true for 64-bit GPRs, @c false for 32-bit GPRs.
4133 * @param uN1 This must match @a f64Bit for all instructions
4134 * currently specified.
4135 * @see https://dinfuehr.github.io/blog/encoding-of-immediate-values-on-aarch64/
4136 * https://gist.githubusercontent.com/dinfuehr/51a01ac58c0b23e4de9aac313ed6a06a/raw/1892a274aa3238d55f83eec5b3828da2aec5f229/aarch64-logical-immediates.txt
4137 */
4138DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrBitfieldImm(uint32_t u2Opc, uint32_t iRegResult, uint32_t iRegSrc,
4139 uint32_t cImm6Ror, uint32_t uImm6S, bool f64Bit, uint32_t uN1)
4140{
4141 Assert(cImm6Ror <= (f64Bit ? UINT32_C(0x3f) : UINT32_C(0x1f))); Assert(iRegResult < 32); Assert(u2Opc < 4);
4142 Assert(uImm6S <= (f64Bit ? UINT32_C(0x3f) : UINT32_C(0x1f))); Assert(iRegSrc < 32); Assert(uN1 <= (unsigned)f64Bit);
4143 return ((uint32_t)f64Bit << 31)
4144 | (u2Opc << 29)
4145 | UINT32_C(0x13000000)
4146 | (uN1 << 22)
4147 | (cImm6Ror << 16)
4148 | (uImm6S << 10)
4149 | (iRegSrc << 5)
4150 | iRegResult;
4151}
4152
4153
4154/** A64: Encodes a SBFM instruction.
4155 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4156DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSbfm(uint32_t iRegResult, uint32_t iRegSrc, uint32_t cImm6Ror, uint32_t uImm6S,
4157 bool f64Bit = true, uint32_t uN1 = UINT32_MAX)
4158{
4159 return Armv8A64MkInstrBitfieldImm(0, iRegResult, iRegSrc, cImm6Ror, uImm6S, f64Bit, uN1 == UINT32_MAX ? f64Bit : uN1);
4160}
4161
4162
4163/** A64: Encodes a SXTB instruction (sign-extend 8-bit value to 32/64-bit).
4164 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4165DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSxtb(uint32_t iRegResult, uint32_t iRegSrc, bool f64Bit = true)
4166{
4167 return Armv8A64MkInstrSbfm(iRegResult, iRegSrc, 0, 7, f64Bit);
4168}
4169
4170
4171/** A64: Encodes a SXTH instruction (sign-extend 16-bit value to 32/64-bit).
4172 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4173DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSxth(uint32_t iRegResult, uint32_t iRegSrc, bool f64Bit = true)
4174{
4175 return Armv8A64MkInstrSbfm(iRegResult, iRegSrc, 0, 15, f64Bit);
4176}
4177
4178
4179/** A64: Encodes a SXTH instruction (sign-extend 32-bit value to 64-bit).
4180 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4181DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSxtw(uint32_t iRegResult, uint32_t iRegSrc)
4182{
4183 return Armv8A64MkInstrSbfm(iRegResult, iRegSrc, 0, 31, true /*f64Bit*/);
4184}
4185
4186
4187/** A64: Encodes an ASR instruction w/ immediate shift value.
4188 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4189DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAsrImm(uint32_t iRegResult, uint32_t iRegSrc, uint32_t cShift, bool f64Bit = true)
4190{
4191 uint32_t const cWidth = f64Bit ? 63 : 31;
4192 Assert(cShift > 0); Assert(cShift <= cWidth);
4193 return Armv8A64MkInstrBitfieldImm(0, iRegResult, iRegSrc, cShift, cWidth /*uImm6S*/, f64Bit, f64Bit);
4194}
4195
4196
4197/** A64: Encodes a BFM instruction.
4198 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4199DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrBfm(uint32_t iRegResult, uint32_t iRegSrc, uint32_t cImm6Ror, uint32_t uImm6S,
4200 bool f64Bit = true, uint32_t uN1 = UINT32_MAX)
4201{
4202 return Armv8A64MkInstrBitfieldImm(1, iRegResult, iRegSrc, cImm6Ror, uImm6S, f64Bit, uN1 == UINT32_MAX ? f64Bit : uN1);
4203}
4204
4205
4206/** A64: Encodes a BFI instruction (insert).
4207 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4208DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrBfi(uint32_t iRegResult, uint32_t iRegSrc,
4209 uint32_t offFirstBit, uint32_t cBitsWidth, bool f64Bit = true)
4210{
4211 Assert(cBitsWidth > 0U); Assert(cBitsWidth < (f64Bit ? 64U : 32U)); Assert(offFirstBit < (f64Bit ? 64U : 32U));
4212 return Armv8A64MkInstrBfm(iRegResult, iRegSrc, (uint32_t)-(int32_t)offFirstBit & (f64Bit ? 0x3f : 0x1f),
4213 cBitsWidth - 1, f64Bit);
4214}
4215
4216
4217/** A64: Encodes a BFC instruction (clear).
4218 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4219DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrBfc(uint32_t iRegResult,
4220 uint32_t offFirstBit, uint32_t cBitsWidth, bool f64Bit = true)
4221{
4222 return Armv8A64MkInstrBfi(iRegResult, ARMV8_A64_REG_XZR, offFirstBit, cBitsWidth, f64Bit);
4223}
4224
4225
4226/** A64: Encodes a BFXIL instruction (insert low).
4227 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4228DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrBfxil(uint32_t iRegResult, uint32_t iRegSrc,
4229 uint32_t offFirstBit, uint32_t cBitsWidth, bool f64Bit = true)
4230{
4231 Assert(cBitsWidth > 0U); Assert(cBitsWidth < (f64Bit ? 64U : 32U)); Assert(offFirstBit < (f64Bit ? 64U : 32U));
4232 Assert(offFirstBit + cBitsWidth <= (f64Bit ? 64U : 32U));
4233 return Armv8A64MkInstrBfm(iRegResult, iRegSrc, (uint32_t)offFirstBit, offFirstBit + cBitsWidth - 1, f64Bit);
4234}
4235
4236
4237/** A64: Encodes an UBFM instruction.
4238 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4239DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrUbfm(uint32_t iRegResult, uint32_t iRegSrc, uint32_t cImm6Ror, uint32_t uImm6S,
4240 bool f64Bit = true, uint32_t uN1 = UINT32_MAX)
4241{
4242 return Armv8A64MkInstrBitfieldImm(2, iRegResult, iRegSrc, cImm6Ror, uImm6S, f64Bit, uN1 == UINT32_MAX ? f64Bit : uN1);
4243}
4244
4245
4246/** A64: Encodes an UBFX instruction (zero extending extract).
4247 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4248DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrUbfx(uint32_t iRegResult, uint32_t iRegSrc,
4249 uint32_t offFirstBit, uint32_t cBitsWidth, bool f64Bit = true)
4250{
4251 return Armv8A64MkInstrUbfm(iRegResult, iRegSrc, offFirstBit, offFirstBit + cBitsWidth - 1, f64Bit);
4252}
4253
4254
4255/** A64: Encodes an UBFIZ instruction (zero extending extract from bit zero,
4256 * shifted into destination).
4257 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4258DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrUbfiz(uint32_t iRegResult, uint32_t iRegSrc,
4259 uint32_t offFirstBitDst, uint32_t cBitsWidth, bool f64Bit = true)
4260{
4261 uint32_t fMask = f64Bit ? 0x3f : 0x1f;
4262 return Armv8A64MkInstrUbfm(iRegResult, iRegSrc, -(int32_t)offFirstBitDst & fMask, cBitsWidth - 1, f64Bit);
4263}
4264
4265
4266/** A64: Encodes an LSL instruction w/ immediate shift value.
4267 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4268DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrLslImm(uint32_t iRegResult, uint32_t iRegSrc, uint32_t cShift, bool f64Bit = true)
4269{
4270 uint32_t const cWidth = f64Bit ? 63 : 31;
4271 Assert(cShift > 0); Assert(cShift <= cWidth);
4272 return Armv8A64MkInstrBitfieldImm(2, iRegResult, iRegSrc, (uint32_t)(0 - cShift) & cWidth,
4273 cWidth - cShift /*uImm6S*/, f64Bit, f64Bit);
4274}
4275
4276
4277/** A64: Encodes an LSR instruction w/ immediate shift value.
4278 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4279DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrLsrImm(uint32_t iRegResult, uint32_t iRegSrc, uint32_t cShift, bool f64Bit = true)
4280{
4281 uint32_t const cWidth = f64Bit ? 63 : 31;
4282 Assert(cShift > 0); Assert(cShift <= cWidth);
4283 return Armv8A64MkInstrBitfieldImm(2, iRegResult, iRegSrc, cShift, cWidth /*uImm6S*/, f64Bit, f64Bit);
4284}
4285
4286
4287/** A64: Encodes an UXTB instruction - zero extend byte (8-bit).
4288 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4289DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrUxtb(uint32_t iRegResult, uint32_t iRegSrc, bool f64Bit = false)
4290{
4291 return Armv8A64MkInstrBitfieldImm(2, iRegResult, iRegSrc, 0, 7, f64Bit, f64Bit);
4292}
4293
4294
4295/** A64: Encodes an UXTH instruction - zero extend half word (16-bit).
4296 * @see Armv8A64MkInstrBitfieldImm for parameter details. */
4297DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrUxth(uint32_t iRegResult, uint32_t iRegSrc, bool f64Bit = false)
4298{
4299 return Armv8A64MkInstrBitfieldImm(2, iRegResult, iRegSrc, 0, 15, f64Bit, f64Bit);
4300}
4301
4302
4303/**
4304 * A64: Encodes an EXTR instruction with an immediate.
4305 *
4306 * @returns The encoded instruction.
4307 * @param iRegResult The register to store the result in. ZR is valid.
4308 * @param iRegLow The register holding the least significant bits in the
4309 * extraction. ZR is valid.
4310 * @param iRegHigh The register holding the most significant bits in the
4311 * extraction. ZR is valid.
4312 * @param uLsb The bit number of the least significant bit, or where in
4313 * @a iRegLow to start the
4314 * extraction.
4315 * @param f64Bit true for 64-bit GRPs (default), false for 32-bit GPRs.
4316 */
4317DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrExtrImm(uint32_t iRegResult, uint32_t iRegLow, uint32_t iRegHigh, uint32_t uLsb,
4318 bool f64Bit = true)
4319{
4320 Assert(uLsb < (uint32_t)(f64Bit ? 64 : 32)); Assert(iRegHigh < 32); Assert(iRegLow < 32); Assert(iRegResult < 32);
4321 return ((uint32_t)f64Bit << 31)
4322 | UINT32_C(0x13800000)
4323 | ((uint32_t)f64Bit << 22) /*N*/
4324 | (iRegHigh << 16)
4325 | (uLsb << 10)
4326 | (iRegLow << 5)
4327 | iRegResult;
4328}
4329
4330
4331/** A64: Rotates the value of a register (alias for EXTR). */
4332DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrRorImm(uint32_t iRegResult, uint32_t iRegSrc, uint32_t cShift, bool f64Bit = true)
4333{
4334 return Armv8A64MkInstrExtrImm(iRegResult, iRegSrc, iRegSrc, cShift, f64Bit);
4335}
4336
4337
4338/**
4339 * A64: Encodes either add, adds, sub or subs with unsigned 12-bit immediate.
4340 *
4341 * @returns The encoded instruction.
4342 * @param fSub true for sub and subs, false for add and
4343 * adds.
4344 * @param iRegResult The register to store the result in.
4345 * SP is valid when @a fSetFlags = false,
4346 * and ZR is valid otherwise.
4347 * @param iRegSrc The register containing the augend (@a fSub
4348 * = false) or minuend (@a fSub = true). SP is
4349 * a valid registers for all variations.
4350 * @param uImm12AddendSubtrahend The addend (@a fSub = false) or subtrahend
4351 * (@a fSub = true).
4352 * @param f64Bit true for 64-bit GRPs (default), false for
4353 * 32-bit GPRs.
4354 * @param fSetFlags Whether to set flags (adds / subs) or not
4355 * (add / sub - default).
4356 * @param fShift12 Whether to shift uImm12AddendSubtrahend 12
4357 * bits to the left, or not (default).
4358 */
4359DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAddSubUImm12(bool fSub, uint32_t iRegResult, uint32_t iRegSrc,
4360 uint32_t uImm12AddendSubtrahend, bool f64Bit = true,
4361 bool fSetFlags = false, bool fShift12 = false)
4362{
4363 Assert(uImm12AddendSubtrahend < 4096); Assert(iRegSrc < 32); Assert(iRegResult < 32);
4364 return ((uint32_t)f64Bit << 31)
4365 | ((uint32_t)fSub << 30)
4366 | ((uint32_t)fSetFlags << 29)
4367 | UINT32_C(0x11000000)
4368 | ((uint32_t)fShift12 << 22)
4369 | (uImm12AddendSubtrahend << 10)
4370 | (iRegSrc << 5)
4371 | iRegResult;
4372}
4373
4374
4375/** Alias for sub zxr, reg, \#uimm12. */
4376DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCmpUImm12(uint32_t iRegSrc, uint32_t uImm12Comprahend,
4377 bool f64Bit = true, bool fShift12 = false)
4378{
4379 return Armv8A64MkInstrAddSubUImm12(true /*fSub*/, ARMV8_A64_REG_XZR, iRegSrc, uImm12Comprahend,
4380 f64Bit, true /*fSetFlags*/, fShift12);
4381}
4382
4383
4384/** ADD dst, src, \#uimm12 */
4385DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAddUImm12(uint32_t iRegResult, uint32_t iRegSrc, uint32_t uImm12Addend,
4386 bool f64Bit = true, bool fSetFlags = false, bool fShift12 = false)
4387{
4388 return Armv8A64MkInstrAddSubUImm12(false /*fSub*/, iRegResult, iRegSrc, uImm12Addend, f64Bit, fSetFlags, fShift12);
4389}
4390
4391
4392/** SUB dst, src, \#uimm12 */
4393DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSubUImm12(uint32_t iRegResult, uint32_t iRegSrc, uint32_t uImm12Subtrahend,
4394 bool f64Bit = true, bool fSetFlags = false, bool fShift12 = false)
4395{
4396 return Armv8A64MkInstrAddSubUImm12(true /*fSub*/, iRegResult, iRegSrc, uImm12Subtrahend, f64Bit, fSetFlags, fShift12);
4397}
4398
4399
4400/**
4401 * A64: Encodes either add, adds, sub or subs with shifted register.
4402 *
4403 * @returns The encoded instruction.
4404 * @param fSub true for sub and subs, false for add and
4405 * adds.
4406 * @param iRegResult The register to store the result in.
4407 * SP is NOT valid, but ZR is.
4408 * @param iRegSrc1 The register containing the augend (@a fSub
4409 * = false) or minuend (@a fSub = true).
4410 * SP is NOT valid, but ZR is.
4411 * @param iRegSrc2 The register containing the addened (@a fSub
4412 * = false) or subtrahend (@a fSub = true).
4413 * SP is NOT valid, but ZR is.
4414 * @param f64Bit true for 64-bit GRPs (default), false for
4415 * 32-bit GPRs.
4416 * @param fSetFlags Whether to set flags (adds / subs) or not
4417 * (add / sub - default).
4418 * @param cShift The shift count to apply to @a iRegSrc2.
4419 * @param enmShift The shift type to apply to the @a iRegSrc2
4420 * register. kArmv8A64InstrShift_Ror is
4421 * reserved.
4422 */
4423DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAddSubReg(bool fSub, uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2,
4424 bool f64Bit = true, bool fSetFlags = false, uint32_t cShift = 0,
4425 ARMV8A64INSTRSHIFT enmShift = kArmv8A64InstrShift_Lsl)
4426{
4427 Assert(iRegResult < 32); Assert(iRegSrc1 < 32); Assert(iRegSrc2 < 32);
4428 Assert(cShift < (f64Bit ? 64U : 32U)); Assert(enmShift != kArmv8A64InstrShift_Ror);
4429
4430 return ((uint32_t)f64Bit << 31)
4431 | ((uint32_t)fSub << 30)
4432 | ((uint32_t)fSetFlags << 29)
4433 | UINT32_C(0x0b000000)
4434 | ((uint32_t)enmShift << 22)
4435 | (iRegSrc2 << 16)
4436 | (cShift << 10)
4437 | (iRegSrc1 << 5)
4438 | iRegResult;
4439}
4440
4441
4442/** Alias for sub zxr, reg1, reg2 [, LSL/LSR/ASR/ROR \#xx]. */
4443DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCmpReg(uint32_t iRegSrc1, uint32_t iRegSrc2, bool f64Bit = true, uint32_t cShift = 0,
4444 ARMV8A64INSTRSHIFT enmShift = kArmv8A64InstrShift_Lsl)
4445{
4446 return Armv8A64MkInstrAddSubReg(true /*fSub*/, ARMV8_A64_REG_XZR, iRegSrc1, iRegSrc2,
4447 f64Bit, true /*fSetFlags*/, cShift, enmShift);
4448}
4449
4450
4451/** ADD dst, reg1, reg2 [, LSL/LSR/ASR/ROR \#xx] */
4452DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAddReg(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2,
4453 bool f64Bit = true, bool fSetFlags = false, uint32_t cShift = 0,
4454 ARMV8A64INSTRSHIFT enmShift = kArmv8A64InstrShift_Lsl)
4455{
4456 return Armv8A64MkInstrAddSubReg(false /*fSub*/, iRegResult, iRegSrc1, iRegSrc2, f64Bit, fSetFlags, cShift, enmShift);
4457}
4458
4459
4460/** SUB dst, reg1, reg2 [, LSL/LSR/ASR/ROR \#xx] */
4461DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSubReg(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2,
4462 bool f64Bit = true, bool fSetFlags = false, uint32_t cShift = 0,
4463 ARMV8A64INSTRSHIFT enmShift = kArmv8A64InstrShift_Lsl)
4464{
4465 return Armv8A64MkInstrAddSubReg(true /*fSub*/, iRegResult, iRegSrc1, iRegSrc2, f64Bit, fSetFlags, cShift, enmShift);
4466}
4467
4468
4469/** NEG dst */
4470DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrNeg(uint32_t iRegResult, bool f64Bit = true, bool fSetFlags = false)
4471{
4472 return Armv8A64MkInstrAddSubReg(true /*fSub*/, iRegResult, ARMV8_A64_REG_XZR, iRegResult, f64Bit, fSetFlags);
4473}
4474
4475
4476/** Extension option for 'extended register' instructions. */
4477typedef enum ARMV8A64INSTREXTEND
4478{
4479 kArmv8A64InstrExtend_UxtB = 0,
4480 kArmv8A64InstrExtend_UxtH,
4481 kArmv8A64InstrExtend_UxtW,
4482 kArmv8A64InstrExtend_UxtX,
4483 kArmv8A64InstrExtend_SxtB,
4484 kArmv8A64InstrExtend_SxtH,
4485 kArmv8A64InstrExtend_SxtW,
4486 kArmv8A64InstrExtend_SxtX,
4487 /** The default is either UXTW or UXTX depending on whether the instruction
4488 * is in 32-bit or 64-bit mode. Thus, this needs to be resolved according
4489 * to the f64Bit value. */
4490 kArmv8A64InstrExtend_Default
4491} ARMV8A64INSTREXTEND;
4492
4493
4494/**
4495 * A64: Encodes either add, adds, sub or subs with extended register encoding.
4496 *
4497 * @returns The encoded instruction.
4498 * @param fSub true for sub and subs, false for add and
4499 * adds.
4500 * @param iRegResult The register to store the result in.
4501 * SP is NOT valid, but ZR is.
4502 * @param iRegSrc1 The register containing the augend (@a fSub
4503 * = false) or minuend (@a fSub = true).
4504 * SP is valid, but ZR is NOT.
4505 * @param iRegSrc2 The register containing the addened (@a fSub
4506 * = false) or subtrahend (@a fSub = true).
4507 * SP is NOT valid, but ZR is.
4508 * @param f64Bit true for 64-bit GRPs (default), false for
4509 * 32-bit GPRs.
4510 * @param fSetFlags Whether to set flags (adds / subs) or not
4511 * (add / sub - default).
4512 * @param enmExtend The type of extension to apply to @a
4513 * iRegSrc2.
4514 * @param cShift The left shift count to apply to @a iRegSrc2
4515 * after enmExtend processing is done.
4516 * Max shift is 4 for some reason.
4517 */
4518DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAddSubRegExtend(bool fSub, uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2,
4519 bool f64Bit = true, bool fSetFlags = false,
4520 ARMV8A64INSTREXTEND enmExtend = kArmv8A64InstrExtend_Default,
4521 uint32_t cShift = 0)
4522{
4523 if (enmExtend == kArmv8A64InstrExtend_Default)
4524 enmExtend = f64Bit ? kArmv8A64InstrExtend_UxtW : kArmv8A64InstrExtend_UxtX;
4525 Assert(iRegResult < 32); Assert(iRegSrc1 < 32); Assert(iRegSrc2 < 32); Assert(cShift <= 4);
4526
4527 return ((uint32_t)f64Bit << 31)
4528 | ((uint32_t)fSub << 30)
4529 | ((uint32_t)fSetFlags << 29)
4530 | UINT32_C(0x0b200000)
4531 | (iRegSrc2 << 16)
4532 | ((uint32_t)enmExtend << 13)
4533 | (cShift << 10)
4534 | (iRegSrc1 << 5)
4535 | iRegResult;
4536}
4537
4538
4539/**
4540 * A64: Encodes either adc, adcs, sbc or sbcs with two source registers.
4541 *
4542 * @returns The encoded instruction.
4543 * @param fSub true for sbc and sbcs, false for adc and
4544 * adcs.
4545 * @param iRegResult The register to store the result in. SP is
4546 * NOT valid, but ZR is.
4547 * @param iRegSrc1 The register containing the augend (@a fSub
4548 * = false) or minuend (@a fSub = true).
4549 * SP is NOT valid, but ZR is.
4550 * @param iRegSrc2 The register containing the addened (@a fSub
4551 * = false) or subtrahend (@a fSub = true).
4552 * SP is NOT valid, but ZR is.
4553 * @param f64Bit true for 64-bit GRPs (default), false for
4554 * 32-bit GPRs.
4555 * @param fSetFlags Whether to set flags (adds / subs) or not
4556 * (add / sub - default).
4557 */
4558DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAdcSbc(bool fSub, uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2,
4559 bool f64Bit = true, bool fSetFlags = false)
4560{
4561 Assert(iRegResult < 32); Assert(iRegSrc1 < 32); Assert(iRegSrc2 < 32);
4562
4563 return ((uint32_t)f64Bit << 31)
4564 | ((uint32_t)fSub << 30)
4565 | ((uint32_t)fSetFlags << 29)
4566 | UINT32_C(0x1a000000)
4567 | (iRegSrc2 << 16)
4568 | (iRegSrc1 << 5)
4569 | iRegResult;
4570}
4571
4572
4573/** ADC dst, reg1, reg2 */
4574DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAdc(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2,
4575 bool f64Bit = true, bool fSetFlags = false)
4576{
4577 return Armv8A64MkInstrAdcSbc(false /*fSub*/, iRegResult, iRegSrc1, iRegSrc2, f64Bit, fSetFlags);
4578}
4579
4580
4581/** ADCS dst, reg1, reg2 */
4582DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrAdcs(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2, bool f64Bit = true)
4583{
4584 return Armv8A64MkInstrAdcSbc(false /*fSub*/, iRegResult, iRegSrc1, iRegSrc2, f64Bit, true /*fSetFlags*/);
4585}
4586
4587
4588/** SBC dst, reg1, reg2 */
4589DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSbc(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2,
4590 bool f64Bit = true, bool fSetFlags = false)
4591{
4592 return Armv8A64MkInstrAdcSbc(true /*fSub*/, iRegResult, iRegSrc1, iRegSrc2, f64Bit, fSetFlags);
4593}
4594
4595
4596/** SBCS dst, reg1, reg2 */
4597DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSbcs(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2, bool f64Bit = true)
4598{
4599 return Armv8A64MkInstrAdcSbc(true /*fSub*/, iRegResult, iRegSrc1, iRegSrc2, f64Bit, true /*fSetFlags*/);
4600}
4601
4602
4603/**
4604 * A64: Encodes a B (unconditional branch w/ imm) instruction.
4605 *
4606 * @returns The encoded instruction.
4607 * @param iImm26 Signed number of instruction to jump (i.e. *4).
4608 */
4609DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrB(int32_t iImm26)
4610{
4611 Assert(iImm26 >= -67108864 && iImm26 < 67108864);
4612 return UINT32_C(0x14000000) | ((uint32_t)iImm26 & UINT32_C(0x3ffffff));
4613}
4614
4615
4616/**
4617 * A64: Encodes a BL (unconditional call w/ imm) instruction.
4618 *
4619 * @returns The encoded instruction.
4620 * @param iImm26 Signed number of instruction to jump (i.e. *4).
4621 */
4622DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrBl(int32_t iImm26)
4623{
4624 return Armv8A64MkInstrB(iImm26) | RT_BIT_32(31);
4625}
4626
4627
4628/**
4629 * A64: Encodes a BR (unconditional branch w/ register) instruction.
4630 *
4631 * @returns The encoded instruction.
4632 * @param iReg The register containing the target address.
4633 */
4634DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrBr(uint32_t iReg)
4635{
4636 Assert(iReg < 32);
4637 return UINT32_C(0xd61f0000) | (iReg << 5);
4638}
4639
4640
4641/**
4642 * A64: Encodes a BLR instruction.
4643 *
4644 * @returns The encoded instruction.
4645 * @param iReg The register containing the target address.
4646 */
4647DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrBlr(uint32_t iReg)
4648{
4649 return Armv8A64MkInstrBr(iReg) | RT_BIT_32(21);
4650}
4651
4652
4653/**
4654 * A64: Encodes CBZ and CBNZ (conditional branch w/ immediate) instructions.
4655 *
4656 * @returns The encoded instruction.
4657 * @param fJmpIfNotZero false to jump if register is zero, true to jump if
4658 * its not zero.
4659 * @param iImm19 Signed number of instruction to jump (i.e. *4).
4660 * @param iReg The GPR to check for zero / non-zero value.
4661 * @param f64Bit true for 64-bit register, false for 32-bit.
4662 */
4663DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCbzCbnz(bool fJmpIfNotZero, int32_t iImm19, uint32_t iReg, bool f64Bit = true)
4664{
4665 Assert(iReg < 32); Assert(iImm19 >= -262144 && iImm19 < 262144);
4666 return ((uint32_t)f64Bit << 31)
4667 | UINT32_C(0x34000000)
4668 | ((uint32_t)fJmpIfNotZero << 24)
4669 | (((uint32_t)iImm19 & 0x7ffff) << 5)
4670 | iReg;
4671}
4672
4673
4674/** A64: Encodes the CBZ instructions. */
4675DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCbz(int32_t iImm19, uint32_t iReg, bool f64Bit = true)
4676{
4677 return Armv8A64MkInstrCbzCbnz(false /*fJmpIfNotZero*/, iImm19, iReg, f64Bit);
4678}
4679
4680
4681/** A64: Encodes the CBNZ instructions. */
4682DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCbnz(int32_t iImm19, uint32_t iReg, bool f64Bit = true)
4683{
4684 return Armv8A64MkInstrCbzCbnz(true /*fJmpIfNotZero*/, iImm19, iReg, f64Bit);
4685}
4686
4687
4688/**
4689 * A64: Encodes TBZ and TBNZ (conditional branch w/ immediate) instructions.
4690 *
4691 * @returns The encoded instruction.
4692 * @param fJmpIfNotZero false to jump if register is zero, true to jump if
4693 * its not zero.
4694 * @param iImm14 Signed number of instruction to jump (i.e. *4).
4695 * @param iReg The GPR to check for zero / non-zero value.
4696 * @param iBitNo The bit to test for.
4697 */
4698DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrTbzTbnz(bool fJmpIfNotZero, int32_t iImm14, uint32_t iReg, uint32_t iBitNo)
4699{
4700 Assert(iReg < 32); Assert(iImm14 >= -8192 && iImm14 < 8192); Assert(iBitNo < 64);
4701 return ((uint32_t)(iBitNo & 0x20) << (31-5))
4702 | UINT32_C(0x36000000)
4703 | ((uint32_t)fJmpIfNotZero << 24)
4704 | ((iBitNo & 0x1f) << 19)
4705 | (((uint32_t)iImm14 & 0x3fff) << 5)
4706 | iReg;
4707}
4708
4709
4710/**
4711 * A64: Encodes TBZ (conditional branch w/ immediate) instructions.
4712 *
4713 * @returns The encoded instruction.
4714 * @param iImm14 Signed number of instruction to jump (i.e. *4).
4715 * @param iReg The GPR to check for zero / non-zero value.
4716 * @param iBitNo The bit to test for.
4717 */
4718DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrTbz(int32_t iImm14, uint32_t iReg, uint32_t iBitNo)
4719{
4720 return Armv8A64MkInstrTbzTbnz(false /*fJmpIfNotZero*/, iImm14, iReg, iBitNo);
4721}
4722
4723
4724/**
4725 * A64: Encodes TBNZ (conditional branch w/ immediate) instructions.
4726 *
4727 * @returns The encoded instruction.
4728 * @param iImm14 Signed number of instruction to jump (i.e. *4).
4729 * @param iReg The GPR to check for zero / non-zero value.
4730 * @param iBitNo The bit to test for.
4731 */
4732DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrTbnz(int32_t iImm14, uint32_t iReg, uint32_t iBitNo)
4733{
4734 return Armv8A64MkInstrTbzTbnz(true /*fJmpIfNotZero*/, iImm14, iReg, iBitNo);
4735}
4736
4737
4738
4739/** Armv8 Condition codes. */
4740typedef enum ARMV8INSTRCOND
4741{
4742 kArmv8InstrCond_Eq = 0, /**< 0 - Equal - Zero set. */
4743 kArmv8InstrCond_Ne, /**< 1 - Not equal - Zero clear. */
4744
4745 kArmv8InstrCond_Cs, /**< 2 - Carry set (also known as 'HS'). */
4746 kArmv8InstrCond_Hs = kArmv8InstrCond_Cs, /**< 2 - Unsigned higher or same. */
4747 kArmv8InstrCond_Cc, /**< 3 - Carry clear (also known as 'LO'). */
4748 kArmv8InstrCond_Lo = kArmv8InstrCond_Cc, /**< 3 - Unsigned lower. */
4749
4750 kArmv8InstrCond_Mi, /**< 4 - Negative result (minus). */
4751 kArmv8InstrCond_Pl, /**< 5 - Positive or zero result (plus). */
4752
4753 kArmv8InstrCond_Vs, /**< 6 - Overflow set. */
4754 kArmv8InstrCond_Vc, /**< 7 - Overflow clear. */
4755
4756 kArmv8InstrCond_Hi, /**< 8 - Unsigned higher. */
4757 kArmv8InstrCond_Ls, /**< 9 - Unsigned lower or same. */
4758
4759 kArmv8InstrCond_Ge, /**< a - Signed greater or equal. */
4760 kArmv8InstrCond_Lt, /**< b - Signed less than. */
4761
4762 kArmv8InstrCond_Gt, /**< c - Signed greater than. */
4763 kArmv8InstrCond_Le, /**< d - Signed less or equal. */
4764
4765 kArmv8InstrCond_Al, /**< e - Condition is always true. */
4766 kArmv8InstrCond_Al1 /**< f - Condition is always true. */
4767} ARMV8INSTRCOND;
4768
4769/**
4770 * A64: Encodes conditional branch instruction w/ immediate target.
4771 *
4772 * @returns The encoded instruction.
4773 * @param enmCond The branch condition.
4774 * @param iImm19 Signed number of instruction to jump (i.e. *4).
4775 */
4776DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrBCond(ARMV8INSTRCOND enmCond, int32_t iImm19)
4777{
4778 Assert((unsigned)enmCond < 16);
4779 return UINT32_C(0x54000000)
4780 | (((uint32_t)iImm19 & 0x7ffff) << 5)
4781 | (uint32_t)enmCond;
4782}
4783
4784
4785/**
4786 * A64: Encodes the BRK instruction.
4787 *
4788 * @returns The encoded instruction.
4789 * @param uImm16 Unsigned immediate value.
4790 */
4791DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrBrk(uint32_t uImm16)
4792{
4793 Assert(uImm16 < _64K);
4794 return UINT32_C(0xd4200000)
4795 | (uImm16 << 5);
4796}
4797
4798/** @name RMA64_NZCV_F_XXX - readable NZCV mask for CCMP and friends.
4799 * @{ */
4800#define ARMA64_NZCV_F_N0_Z0_C0_V0 UINT32_C(0x0)
4801#define ARMA64_NZCV_F_N0_Z0_C0_V1 UINT32_C(0x1)
4802#define ARMA64_NZCV_F_N0_Z0_C1_V0 UINT32_C(0x2)
4803#define ARMA64_NZCV_F_N0_Z0_C1_V1 UINT32_C(0x3)
4804#define ARMA64_NZCV_F_N0_Z1_C0_V0 UINT32_C(0x4)
4805#define ARMA64_NZCV_F_N0_Z1_C0_V1 UINT32_C(0x5)
4806#define ARMA64_NZCV_F_N0_Z1_C1_V0 UINT32_C(0x6)
4807#define ARMA64_NZCV_F_N0_Z1_C1_V1 UINT32_C(0x7)
4808
4809#define ARMA64_NZCV_F_N1_Z0_C0_V0 UINT32_C(0x8)
4810#define ARMA64_NZCV_F_N1_Z0_C0_V1 UINT32_C(0x9)
4811#define ARMA64_NZCV_F_N1_Z0_C1_V0 UINT32_C(0xa)
4812#define ARMA64_NZCV_F_N1_Z0_C1_V1 UINT32_C(0xb)
4813#define ARMA64_NZCV_F_N1_Z1_C0_V0 UINT32_C(0xc)
4814#define ARMA64_NZCV_F_N1_Z1_C0_V1 UINT32_C(0xd)
4815#define ARMA64_NZCV_F_N1_Z1_C1_V0 UINT32_C(0xe)
4816#define ARMA64_NZCV_F_N1_Z1_C1_V1 UINT32_C(0xf)
4817/** @} */
4818
4819/**
4820 * A64: Encodes CCMP or CCMN with two register operands.
4821 *
4822 * @returns The encoded instruction.
4823 * @param iRegSrc1 The 1st register. SP is NOT valid, but ZR is.
4824 * @param iRegSrc2 The 2nd register. SP is NOT valid, but ZR is.
4825 * @param fNzcv The N, Z, C & V flags values to load if the condition
4826 * does not match. See RMA64_NZCV_F_XXX.
4827 * @param enmCond The condition guarding the compare.
4828 * @param fCCmp Set for CCMP (default), clear for CCMN.
4829 * @param f64Bit true for 64-bit GRPs (default), false for 32-bit GPRs.
4830 */
4831DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCCmpCmnReg(uint32_t iRegSrc1, uint32_t iRegSrc2, uint32_t fNzcv,
4832 ARMV8INSTRCOND enmCond, bool fCCmp = true, bool f64Bit = true)
4833{
4834 Assert(iRegSrc1 < 32); Assert(iRegSrc2 < 32); Assert(fNzcv < 16);
4835
4836 return ((uint32_t)f64Bit << 31)
4837 | ((uint32_t)fCCmp << 30)
4838 | UINT32_C(0x3a400000)
4839 | (iRegSrc2 << 16)
4840 | ((uint32_t)enmCond << 12)
4841 | (iRegSrc1 << 5)
4842 | fNzcv;
4843}
4844
4845/** CCMP w/ reg. */
4846DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCCmpReg(uint32_t iRegSrc1, uint32_t iRegSrc2, uint32_t fNzcv,
4847 ARMV8INSTRCOND enmCond, bool f64Bit = true)
4848{
4849 return Armv8A64MkInstrCCmpCmnReg(iRegSrc1, iRegSrc2, fNzcv, enmCond, true /*fCCmp*/, f64Bit);
4850}
4851
4852
4853/** CCMN w/ reg. */
4854DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCCmnReg(uint32_t iRegSrc1, uint32_t iRegSrc2, uint32_t fNzcv,
4855 ARMV8INSTRCOND enmCond, bool f64Bit = true)
4856{
4857 return Armv8A64MkInstrCCmpCmnReg(iRegSrc1, iRegSrc2, fNzcv, enmCond, false /*fCCmp*/, f64Bit);
4858}
4859
4860
4861/**
4862 * A64: Encodes CCMP or CCMN with register and 5-bit immediate.
4863 *
4864 * @returns The encoded instruction.
4865 * @param iRegSrc The register. SP is NOT valid, but ZR is.
4866 * @param uImm5 The immediate, to compare iRegSrc with.
4867 * @param fNzcv The N, Z, C & V flags values to load if the condition
4868 * does not match. See RMA64_NZCV_F_XXX.
4869 * @param enmCond The condition guarding the compare.
4870 * @param fCCmp Set for CCMP (default), clear for CCMN.
4871 * @param f64Bit true for 64-bit GRPs (default), false for 32-bit GPRs.
4872 */
4873DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCCmpCmnImm(uint32_t iRegSrc, uint32_t uImm5, uint32_t fNzcv, ARMV8INSTRCOND enmCond,
4874 bool fCCmp = true, bool f64Bit = true)
4875{
4876 Assert(iRegSrc < 32); Assert(uImm5 < 32); Assert(fNzcv < 16);
4877
4878 return ((uint32_t)f64Bit << 31)
4879 | ((uint32_t)fCCmp << 30)
4880 | UINT32_C(0x3a400800)
4881 | (uImm5 << 16)
4882 | ((uint32_t)enmCond << 12)
4883 | (iRegSrc << 5)
4884 | fNzcv;
4885}
4886
4887/** CCMP w/ immediate. */
4888DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCCmpImm(uint32_t iRegSrc, uint32_t uImm5, uint32_t fNzcv,
4889 ARMV8INSTRCOND enmCond, bool f64Bit = true)
4890{
4891 return Armv8A64MkInstrCCmpCmnImm(iRegSrc, uImm5, fNzcv, enmCond, true /*fCCmp*/, f64Bit);
4892}
4893
4894
4895/** CCMN w/ immediate. */
4896DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCCmnImm(uint32_t iRegSrc, uint32_t uImm5, uint32_t fNzcv,
4897 ARMV8INSTRCOND enmCond, bool f64Bit = true)
4898{
4899 return Armv8A64MkInstrCCmpCmnImm(iRegSrc, uImm5, fNzcv, enmCond, false /*fCCmp*/, f64Bit);
4900}
4901
4902
4903/**
4904 * A64: Encodes CSEL, CSINC, CSINV and CSNEG (three registers)
4905 *
4906 * @returns The encoded instruction.
4907 * @param uOp Opcode bit 30.
4908 * @param uOp2 Opcode bits 11:10.
4909 * @param iRegResult The result register. SP is NOT valid, but ZR is.
4910 * @param iRegSrc1 The 1st source register. SP is NOT valid, but ZR is.
4911 * @param iRegSrc2 The 2nd source register. SP is NOT valid, but ZR is.
4912 * @param enmCond The condition guarding the compare.
4913 * @param f64Bit true for 64-bit GRPs (default), false for 32-bit GPRs.
4914 */
4915DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCondSelect(uint32_t uOp, uint32_t uOp2, uint32_t iRegResult, uint32_t iRegSrc1,
4916 uint32_t iRegSrc2, ARMV8INSTRCOND enmCond, bool f64Bit = true)
4917{
4918 Assert(uOp <= 1); Assert(uOp2 <= 1); Assert(iRegResult < 32); Assert(iRegSrc1 < 32); Assert(iRegSrc2 < 32);
4919
4920 return ((uint32_t)f64Bit << 31)
4921 | (uOp << 30)
4922 | UINT32_C(0x1a800000)
4923 | (iRegSrc2 << 16)
4924 | ((uint32_t)enmCond << 12)
4925 | (uOp2 << 10)
4926 | (iRegSrc1 << 5)
4927 | iRegResult;
4928}
4929
4930
4931/** A64: Encodes CSEL.
4932 * @see Armv8A64MkInstrCondSelect for details. */
4933DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCSel(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2,
4934 ARMV8INSTRCOND enmCond, bool f64Bit = true)
4935{
4936 return Armv8A64MkInstrCondSelect(0, 0, iRegResult, iRegSrc1, iRegSrc2, enmCond, f64Bit);
4937}
4938
4939
4940/** A64: Encodes CSINC.
4941 * @see Armv8A64MkInstrCondSelect for details. */
4942DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCSInc(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2,
4943 ARMV8INSTRCOND enmCond, bool f64Bit = true)
4944{
4945 return Armv8A64MkInstrCondSelect(0, 1, iRegResult, iRegSrc1, iRegSrc2, enmCond, f64Bit);
4946}
4947
4948
4949/** A64: Encodes CSET.
4950 * @see Armv8A64MkInstrCondSelect for details. */
4951DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCSet(uint32_t iRegResult, ARMV8INSTRCOND enmCond, bool f64Bit = true)
4952{
4953 Assert(enmCond != kArmv8InstrCond_Al && enmCond != kArmv8InstrCond_Al1);
4954 enmCond = (ARMV8INSTRCOND)((uint32_t)enmCond ^ 1);
4955 return Armv8A64MkInstrCSInc(iRegResult, ARMV8_A64_REG_XZR, ARMV8_A64_REG_XZR, enmCond, f64Bit);
4956}
4957
4958
4959/** A64: Encodes CSINV.
4960 * @see Armv8A64MkInstrCondSelect for details. */
4961DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCSInv(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2,
4962 ARMV8INSTRCOND enmCond, bool f64Bit = true)
4963{
4964 return Armv8A64MkInstrCondSelect(1, 0, iRegResult, iRegSrc1, iRegSrc2, enmCond, f64Bit);
4965}
4966
4967/** A64: Encodes CSETM.
4968 * @see Armv8A64MkInstrCondSelect for details. */
4969DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCSetM(uint32_t iRegResult, ARMV8INSTRCOND enmCond, bool f64Bit = true)
4970{
4971 Assert(enmCond != kArmv8InstrCond_Al && enmCond != kArmv8InstrCond_Al1);
4972 enmCond = (ARMV8INSTRCOND)((uint32_t)enmCond ^ 1);
4973 return Armv8A64MkInstrCSInv(iRegResult, ARMV8_A64_REG_XZR, ARMV8_A64_REG_XZR, enmCond, f64Bit);
4974}
4975
4976
4977/** A64: Encodes CSNEG.
4978 * @see Armv8A64MkInstrCondSelect for details. */
4979DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrCSNeg(uint32_t iRegResult, uint32_t iRegSrc1, uint32_t iRegSrc2,
4980 ARMV8INSTRCOND enmCond, bool f64Bit = true)
4981{
4982 return Armv8A64MkInstrCondSelect(1, 1, iRegResult, iRegSrc1, iRegSrc2, enmCond, f64Bit);
4983}
4984
4985
4986/**
4987 * A64: Encodes REV instruction.
4988 *
4989 * @returns The encoded instruction.
4990 * @param iRegDst The destination register. SP is NOT valid.
4991 * @param iRegSrc The source register. SP is NOT valid, but ZR is
4992 * @param f64Bit true for 64-bit GRPs (default), false for 32-bit GPRs.
4993 */
4994DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrRev(uint32_t iRegDst, uint32_t iRegSrc, bool f64Bit = true)
4995{
4996 Assert(iRegDst < 32); Assert(iRegSrc < 32);
4997
4998 return ((uint32_t)f64Bit << 31)
4999 | UINT32_C(0x5ac00800)
5000 | ((uint32_t)f64Bit << 10)
5001 | (iRegSrc << 5)
5002 | iRegDst;
5003}
5004
5005
5006/**
5007 * A64: Encodes REV16 instruction.
5008 *
5009 * @returns The encoded instruction.
5010 * @param iRegDst The destination register. SP is NOT valid.
5011 * @param iRegSrc The source register. SP is NOT valid, but ZR is
5012 * @param f64Bit true for 64-bit GRPs (default), false for 32-bit GPRs.
5013 */
5014DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrRev16(uint32_t iRegDst, uint32_t iRegSrc, bool f64Bit = true)
5015{
5016 Assert(iRegDst < 32); Assert(iRegSrc < 32);
5017
5018 return ((uint32_t)f64Bit << 31)
5019 | UINT32_C(0x5ac00400)
5020 | (iRegSrc << 5)
5021 | iRegDst;
5022}
5023
5024
5025/**
5026 * A64: Encodes SETF8 & SETF16.
5027 *
5028 * @returns The encoded instruction.
5029 * @param iRegResult The register holding the result. SP is NOT valid.
5030 * @param f16Bit Set for SETF16, clear for SETF8.
5031 */
5032DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrSetF8SetF16(uint32_t iRegResult, bool f16Bit)
5033{
5034 Assert(iRegResult < 32);
5035
5036 return UINT32_C(0x3a00080d)
5037 | ((uint32_t)f16Bit << 14)
5038 | (iRegResult << 5);
5039}
5040
5041
5042/**
5043 * A64: Encodes RMIF.
5044 *
5045 * @returns The encoded instruction.
5046 * @param iRegSrc The source register to get flags from.
5047 * @param cRotateRight The right rotate count (LSB bit offset).
5048 * @param fMask Mask of which flag bits to set:
5049 * - bit 0: V
5050 * - bit 1: C
5051 * - bit 2: Z
5052 * - bit 3: N
5053 */
5054DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrRmif(uint32_t iRegSrc, uint32_t cRotateRight, uint32_t fMask)
5055{
5056 Assert(iRegSrc < 32); Assert(cRotateRight < 64); Assert(fMask <= 0xf);
5057
5058 return UINT32_C(0xba000400)
5059 | (cRotateRight << 15)
5060 | (iRegSrc << 5)
5061 | fMask;
5062}
5063
5064
5065/**
5066 * A64: Encodes MRS (for reading a system register into a GPR).
5067 *
5068 * @returns The encoded instruction.
5069 * @param iRegDst The register to put the result into. SP is NOT valid.
5070 * @param idSysReg The system register ID (ARMV8_AARCH64_SYSREG_XXX),
5071 * IPRT specific format, of the register to read.
5072 */
5073DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrMrs(uint32_t iRegDst, uint32_t idSysReg)
5074{
5075 Assert(iRegDst < 32);
5076 Assert(idSysReg < RT_BIT_32(16) && (idSysReg & RT_BIT_32(15)));
5077
5078 /* Note. The top bit of idSysReg must always be set and is also set in
5079 0xd5300000, otherwise we'll be encoding a different instruction. */
5080 return UINT32_C(0xd5300000)
5081 | (idSysReg << 5)
5082 | iRegDst;
5083}
5084
5085
5086/**
5087 * A64: Encodes MSR (for writing a GPR to a system register).
5088 *
5089 * @returns The encoded instruction.
5090 * @param iRegSrc The register which value to write. SP is NOT valid.
5091 * @param idSysReg The system register ID (ARMV8_AARCH64_SYSREG_XXX),
5092 * IPRT specific format, of the register to write.
5093 */
5094DECL_FORCE_INLINE(uint32_t) Armv8A64MkInstrMsr(uint32_t iRegSrc, uint32_t idSysReg)
5095{
5096 Assert(iRegSrc < 32);
5097 Assert(idSysReg < RT_BIT_32(16) && (idSysReg & RT_BIT_32(15)));
5098
5099 /* Note. The top bit of idSysReg must always be set and is also set in
5100 0xd5100000, otherwise we'll be encoding a different instruction. */
5101 return UINT32_C(0xd5100000)
5102 | (idSysReg << 5)
5103 | iRegSrc;
5104}
5105
5106
5107/** @} */
5108
5109
5110/** @defgroup grp_rt_armv8_mkinstr_vec Vector Instruction Encoding Helpers
5111 * @ingroup grp_rt_armv8_mkinstr
5112 *
5113 * A few inlined functions and macros for assisting in encoding common ARMv8
5114 * Neon/SIMD instructions.
5115 *
5116 * @{ */
5117
5118/** Armv8 vector logical operation. */
5119typedef enum
5120{
5121 kArmv8VecInstrLogicOp_And = 0, /**< AND */
5122 kArmv8VecInstrLogicOp_Bic = RT_BIT_32(22), /**< BIC */
5123 kArmv8VecInstrLogicOp_Orr = RT_BIT_32(23), /**< ORR */
5124 kArmv8VecInstrLogicOp_Orn = RT_BIT_32(23) | RT_BIT_32(22), /**< ORN */
5125 kArmv8VecInstrLogicOp_Eor = RT_BIT_32(29), /**< EOR */
5126 kArmv8VecInstrLogicOp_Bsl = RT_BIT_32(29) | RT_BIT_32(22), /**< BSL */
5127 kArmv8VecInstrLogicOp_Bit = RT_BIT_32(29) | RT_BIT_32(23), /**< BIT */
5128 kArmv8VecInstrLogicOp_Bif = RT_BIT_32(29) | RT_BIT_32(23) | RT_BIT_32(22) /**< BIF */
5129} ARMV8INSTRVECLOGICOP;
5130
5131
5132/**
5133 * A64: Encodes logical instruction (vector, register).
5134 *
5135 * @returns The encoded instruction.
5136 * @param enmOp The operation to encode.
5137 * @param iVecRegDst The vector register to put the result into.
5138 * @param iVecRegSrc1 The 1st source register.
5139 * @param iVecRegSrc2 The 2nd source register.
5140 * @param f128Bit Flag whether this operates on the full 128-bit (true, default) of the vector register
5141 * or just the low 64-bit (false).
5142 */
5143DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrLogical(ARMV8INSTRVECLOGICOP enmOp, uint32_t iVecRegDst, uint32_t iVecRegSrc1, uint32_t iVecRegSrc2,
5144 bool f128Bit = true)
5145{
5146 Assert(iVecRegDst < 32); Assert(iVecRegSrc1 < 32); Assert(iVecRegSrc2 < 32);
5147
5148 return UINT32_C(0x0e201c00)
5149 | (uint32_t)enmOp
5150 | ((uint32_t)f128Bit << 30)
5151 | (iVecRegSrc2 << 16)
5152 | (iVecRegSrc1 << 5)
5153 | iVecRegDst;
5154}
5155
5156
5157/**
5158 * A64: Encodes ORR (vector, register).
5159 *
5160 * @returns The encoded instruction.
5161 * @param iVecRegDst The vector register to put the result into.
5162 * @param iVecRegSrc1 The 1st source register.
5163 * @param iVecRegSrc2 The 2nd source register.
5164 * @param f128Bit Flag whether this operates on the full 128-bit (true, default) of the vector register
5165 * or just the low 64-bit (false).
5166 */
5167DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrOrr(uint32_t iVecRegDst, uint32_t iVecRegSrc1, uint32_t iVecRegSrc2,
5168 bool f128Bit = true)
5169{
5170 return Armv8A64MkVecInstrLogical(kArmv8VecInstrLogicOp_Orr, iVecRegDst, iVecRegSrc1, iVecRegSrc2, f128Bit);
5171}
5172
5173
5174/**
5175 * A64: Encodes EOR (vector, register).
5176 *
5177 * @returns The encoded instruction.
5178 * @param iVecRegDst The vector register to put the result into.
5179 * @param iVecRegSrc1 The 1st source register.
5180 * @param iVecRegSrc2 The 2nd source register.
5181 * @param f128Bit Flag whether this operates on the full 128-bit (true, default) of the vector register
5182 * or just the low 64-bit (false).
5183 */
5184DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrEor(uint32_t iVecRegDst, uint32_t iVecRegSrc1, uint32_t iVecRegSrc2,
5185 bool f128Bit = true)
5186{
5187 return Armv8A64MkVecInstrLogical(kArmv8VecInstrLogicOp_Eor, iVecRegDst, iVecRegSrc1, iVecRegSrc2, f128Bit);
5188}
5189
5190
5191/**
5192 * A64: Encodes AND (vector, register).
5193 *
5194 * @returns The encoded instruction.
5195 * @param iVecRegDst The vector register to put the result into.
5196 * @param iVecRegSrc1 The 1st source register.
5197 * @param iVecRegSrc2 The 2nd source register.
5198 * @param f128Bit Flag whether this operates on the full 128-bit (true, default) of the vector register
5199 * or just the low 64-bit (false).
5200 */
5201DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrAnd(uint32_t iVecRegDst, uint32_t iVecRegSrc1, uint32_t iVecRegSrc2,
5202 bool f128Bit = true)
5203{
5204 return Armv8A64MkVecInstrLogical(kArmv8VecInstrLogicOp_And, iVecRegDst, iVecRegSrc1, iVecRegSrc2, f128Bit);
5205}
5206
5207
5208/** Armv8 UMOV/INS vector element size. */
5209typedef enum ARMV8INSTRUMOVINSSZ
5210{
5211 kArmv8InstrUmovInsSz_U8 = 0, /**< Byte. */
5212 kArmv8InstrUmovInsSz_U16 = 1, /**< Halfword. */
5213 kArmv8InstrUmovInsSz_U32 = 2, /**< 32-bit. */
5214 kArmv8InstrUmovInsSz_U64 = 3 /**< 64-bit (only valid when the destination is a 64-bit register. */
5215} ARMV8INSTRUMOVINSSZ;
5216
5217
5218/**
5219 * A64: Encodes UMOV (vector, register).
5220 *
5221 * @returns The encoded instruction.
5222 * @param iRegDst The register to put the result into.
5223 * @param iVecRegSrc The vector source register.
5224 * @param idxElem The element index.
5225 * @param enmSz Element size of the source vector register.
5226 * @param fDst64Bit Flag whether the destination register is 64-bit (true) or 32-bit (false).
5227 */
5228DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrUmov(uint32_t iRegDst, uint32_t iVecRegSrc, uint8_t idxElem,
5229 ARMV8INSTRUMOVINSSZ enmSz = kArmv8InstrUmovInsSz_U64, bool fDst64Bit = true)
5230{
5231 Assert(iRegDst < 32); Assert(iVecRegSrc < 32);
5232 Assert((fDst64Bit && enmSz == kArmv8InstrUmovInsSz_U64) || (!fDst64Bit && enmSz != kArmv8InstrUmovInsSz_U64));
5233 Assert( (enmSz == kArmv8InstrUmovInsSz_U8 && idxElem < 16)
5234 || (enmSz == kArmv8InstrUmovInsSz_U16 && idxElem < 8)
5235 || (enmSz == kArmv8InstrUmovInsSz_U32 && idxElem < 4)
5236 || (enmSz == kArmv8InstrUmovInsSz_U64 && idxElem < 2));
5237
5238 return UINT32_C(0x0e003c00)
5239 | ((uint32_t)fDst64Bit << 30)
5240 | ((uint32_t)idxElem << (16 + enmSz + 1))
5241 | (RT_BIT_32(enmSz) << 16)
5242 | (iVecRegSrc << 5)
5243 | iRegDst;
5244}
5245
5246
5247/**
5248 * A64: Encodes INS (vector, register).
5249 *
5250 * @returns The encoded instruction.
5251 * @param iVecRegDst The vector register to put the result into.
5252 * @param iRegSrc The source register.
5253 * @param idxElem The element index for the destination.
5254 * @param enmSz Element size of the source vector register.
5255 *
5256 * @note This instruction assumes a 32-bit W<n> register for all non 64bit vector sizes.
5257 */
5258DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrIns(uint32_t iVecRegDst, uint32_t iRegSrc, uint8_t idxElem,
5259 ARMV8INSTRUMOVINSSZ enmSz = kArmv8InstrUmovInsSz_U64)
5260{
5261 Assert(iRegSrc < 32); Assert(iVecRegDst < 32);
5262 Assert( (enmSz == kArmv8InstrUmovInsSz_U8 && idxElem < 16)
5263 || (enmSz == kArmv8InstrUmovInsSz_U16 && idxElem < 8)
5264 || (enmSz == kArmv8InstrUmovInsSz_U32 && idxElem < 4)
5265 || (enmSz == kArmv8InstrUmovInsSz_U64 && idxElem < 2));
5266
5267 return UINT32_C(0x4e001c00)
5268 | ((uint32_t)idxElem << (16 + enmSz + 1))
5269 | (RT_BIT_32(enmSz) << 16)
5270 | (iRegSrc << 5)
5271 | iVecRegDst;
5272}
5273
5274
5275/**
5276 * A64: Encodes DUP (vector, register).
5277 *
5278 * @returns The encoded instruction.
5279 * @param iVecRegDst The vector register to put the result into.
5280 * @param iRegSrc The source register (ZR is valid).
5281 * @param enmSz Element size of the source vector register.
5282 * @param f128Bit Flag whether the instruction operates on the whole 128-bit of the vector register (true) or
5283 * just the low 64-bit (false).
5284 *
5285 * @note This instruction assumes a 32-bit W<n> register for all non 64bit vector sizes.
5286 */
5287DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrDup(uint32_t iVecRegDst, uint32_t iRegSrc, ARMV8INSTRUMOVINSSZ enmSz,
5288 bool f128Bit = true)
5289{
5290 Assert(iRegSrc < 32); Assert(iVecRegDst < 32);
5291 Assert( (enmSz == kArmv8InstrUmovInsSz_U8)
5292 || (enmSz == kArmv8InstrUmovInsSz_U16)
5293 || (enmSz == kArmv8InstrUmovInsSz_U32)
5294 || (enmSz == kArmv8InstrUmovInsSz_U64));
5295
5296 return UINT32_C(0x0e000c00)
5297 | ((uint32_t)f128Bit << 30)
5298 | (RT_BIT_32(enmSz) << 16)
5299 | (iRegSrc << 5)
5300 | iVecRegDst;
5301}
5302
5303
5304/** Armv8 vector compare to zero vector element size. */
5305typedef enum ARMV8INSTRVECCMPZEROSZ
5306{
5307 kArmv8InstrCmpZeroSz_S8 = 0, /**< Byte. */
5308 kArmv8InstrCmpZeroSz_S16 = 1, /**< Halfword. */
5309 kArmv8InstrCmpZeroSz_S32 = 2, /**< 32-bit. */
5310 kArmv8InstrCmpZeroSz_S64 = 3 /**< 64-bit. */
5311} ARMV8INSTRVECCMPZEROSZ;
5312
5313
5314/** Armv8 vector compare to zero vector operation. */
5315typedef enum ARMV8INSTRVECCMPZEROOP
5316{
5317 kArmv8InstrCmpZeroOp_Gt = 0, /**< Greater than. */
5318 kArmv8InstrCmpZeroOp_Ge = RT_BIT_32(29), /**< Greater than or equal to. */
5319 kArmv8InstrCmpZeroOp_Eq = RT_BIT_32(12), /**< Equal to. */
5320 kArmv8InstrCmpZeroOp_Le = RT_BIT_32(29) | RT_BIT_32(12) /**< Lower than or equal to. */
5321} ARMV8INSTRVECCMPZEROOP;
5322
5323
5324/**
5325 * A64: Encodes CMGT, CMGE, CMEQ or CMLE against zero (vector, register).
5326 *
5327 * @returns The encoded instruction.
5328 * @param iVecRegDst The vector register to put the result into.
5329 * @param iVecRegSrc The vector source register.
5330 * @param enmSz Vector element size.
5331 * @param enmOp The compare operation against to encode.
5332 */
5333DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrCmpToZero(uint32_t iVecRegDst, uint32_t iVecRegSrc, ARMV8INSTRVECCMPZEROSZ enmSz,
5334 ARMV8INSTRVECCMPZEROOP enmOp)
5335{
5336 Assert(iVecRegDst < 32); Assert(iVecRegSrc < 32);
5337
5338 return UINT32_C(0x5e208800)
5339 | ((uint32_t)enmSz << 22)
5340 | (RT_BIT_32(enmSz) << 16)
5341 | (iVecRegSrc << 5)
5342 | iVecRegDst
5343 | (uint32_t)enmOp;
5344}
5345
5346
5347/**
5348 * A64: Encodes CNT (vector, register).
5349 *
5350 * @returns The encoded instruction.
5351 * @param iVecRegDst The vector register to put the result into.
5352 * @param iVecRegSrc The vector source register.
5353 * @param f128Bit Flag whether this operates on the full 128-bit (true, default) of the vector register
5354 * or just the low 64-bit (false).
5355 */
5356DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrCnt(uint32_t iVecRegDst, uint32_t iVecRegSrc, bool f128Bit = true)
5357{
5358 Assert(iVecRegDst < 32); Assert(iVecRegSrc < 32);
5359
5360 return UINT32_C(0x0e205800)
5361 | ((uint32_t)f128Bit << 30)
5362 | (iVecRegSrc << 5)
5363 | iVecRegDst;
5364}
5365
5366
5367/** Armv8 vector unsigned sum long across vector element size. */
5368typedef enum ARMV8INSTRVECUADDLVSZ
5369{
5370 kArmv8InstrUAddLVSz_8B = 0, /**< 8 x 8-bit. */
5371 kArmv8InstrUAddLVSz_16B = RT_BIT_32(30), /**< 16 x 8-bit. */
5372 kArmv8InstrUAddLVSz_4H = 1, /**< 4 x 16-bit. */
5373 kArmv8InstrUAddLVSz_8H = RT_BIT_32(30) | 1, /**< 8 x 16-bit. */
5374 kArmv8InstrUAddLVSz_4S = RT_BIT_32(30) | 2 /**< 4 x 32-bit. */
5375} ARMV8INSTRVECUADDLVSZ;
5376
5377
5378/**
5379 * A64: Encodes UADDLV (vector, register).
5380 *
5381 * @returns The encoded instruction.
5382 * @param iVecRegDst The vector register to put the result into.
5383 * @param iVecRegSrc The vector source register.
5384 * @param enmSz Element size.
5385 */
5386DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrUAddLV(uint32_t iVecRegDst, uint32_t iVecRegSrc, ARMV8INSTRVECUADDLVSZ enmSz)
5387{
5388 Assert(iVecRegDst < 32); Assert(iVecRegSrc < 32);
5389
5390 return UINT32_C(0x2e303800)
5391 | ((uint32_t)enmSz)
5392 | (iVecRegSrc << 5)
5393 | iVecRegDst;
5394}
5395
5396
5397/** Armv8 USHR/USRA/URSRA/SSHR/SRSA/SSHR vector element size. */
5398typedef enum ARMV8INSTRUSHIFTSZ
5399{
5400 kArmv8InstrShiftSz_U8 = 8, /**< Byte. */
5401 kArmv8InstrShiftSz_U16 = 16, /**< Halfword. */
5402 kArmv8InstrShiftSz_U32 = 32, /**< 32-bit. */
5403 kArmv8InstrShiftSz_U64 = 64 /**< 64-bit. */
5404} ARMV8INSTRUSHIFTSZ;
5405
5406/**
5407 * A64: Encodes USHR/USRA/URSRA/SSHR/SRSA/SSHR (vector, register).
5408 *
5409 * @returns The encoded instruction.
5410 * @param iVecRegDst The vector register to put the result into.
5411 * @param iVecRegSrc The vector source register.
5412 * @param cShift Number of bits to shift.
5413 * @param enmSz Element size.
5414 * @param fUnsigned Flag whether this a signed or unsigned shift,
5415 * @param fRound Flag whether this is the rounding shift variant.
5416 * @param fAccum Flag whether this is the accumulate shift variant.
5417 * @param f128Bit Flag whether this operates on the full 128-bit (true, default) of the vector register
5418 * or just the low 64-bit (false).
5419 */
5420DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrShrImm(uint32_t iVecRegDst, uint32_t iVecRegSrc, uint8_t cShift, ARMV8INSTRUSHIFTSZ enmSz,
5421 bool fUnsigned = true, bool fRound = false, bool fAccum = false, bool f128Bit = true)
5422{
5423 Assert(iVecRegDst < 32); Assert(iVecRegSrc < 32);
5424 Assert( cShift >= 1
5425 && ( (enmSz == kArmv8InstrShiftSz_U8 && cShift <= 8)
5426 || (enmSz == kArmv8InstrShiftSz_U16 && cShift <= 16)
5427 || (enmSz == kArmv8InstrShiftSz_U32 && cShift <= 32)
5428 || (enmSz == kArmv8InstrShiftSz_U64 && cShift <= 64)));
5429
5430 return UINT32_C(0x0f000400)
5431 | ((uint32_t)f128Bit << 30)
5432 | ((uint32_t)fUnsigned << 29)
5433 | ((((uint32_t)enmSz << 1) - cShift) << 16)
5434 | ((uint32_t)fRound << 13)
5435 | ((uint32_t)fAccum << 12)
5436 | (iVecRegSrc << 5)
5437 | iVecRegDst;
5438}
5439
5440
5441/**
5442 * A64: Encodes SHL (vector, register).
5443 *
5444 * @returns The encoded instruction.
5445 * @param iVecRegDst The vector register to put the result into.
5446 * @param iVecRegSrc The vector source register.
5447 * @param cShift Number of bits to shift.
5448 * @param enmSz Element size.
5449 * @param f128Bit Flag whether this operates on the full 128-bit (true, default) of the vector register
5450 * or just the low 64-bit (false).
5451 */
5452DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrShlImm(uint32_t iVecRegDst, uint32_t iVecRegSrc, uint8_t cShift, ARMV8INSTRUSHIFTSZ enmSz,
5453 bool f128Bit = true)
5454{
5455 Assert(iVecRegDst < 32); Assert(iVecRegSrc < 32);
5456 Assert( (enmSz == kArmv8InstrShiftSz_U8 && cShift < 8)
5457 || (enmSz == kArmv8InstrShiftSz_U16 && cShift < 16)
5458 || (enmSz == kArmv8InstrShiftSz_U32 && cShift < 32)
5459 || (enmSz == kArmv8InstrShiftSz_U64 && cShift < 64));
5460
5461 return UINT32_C(0x0f005400)
5462 | ((uint32_t)f128Bit << 30)
5463 | (((uint32_t)enmSz | cShift) << 16)
5464 | (iVecRegSrc << 5)
5465 | iVecRegDst;
5466}
5467
5468
5469/**
5470 * A64: Encodes SHLL/SHLL2/USHLL/USHLL2 (vector, register).
5471 *
5472 * @returns The encoded instruction.
5473 * @param iVecRegDst The vector register to put the result into.
5474 * @param iVecRegSrc The vector source register.
5475 * @param cShift Number of bits to shift.
5476 * @param enmSz Element size of the source vector register, the destination vector register
5477 * element size is twice as large, kArmv8InstrShiftSz_U64 is invalid.
5478 * @param fUnsigned Flag whether this is an unsigned shift left (true, default) or signed (false).
5479 * @param fUpper Flag whether this operates on the lower half (false, default) of the source vector register
5480 * or the upper half (true).
5481 */
5482DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrUShll(uint32_t iVecRegDst, uint32_t iVecRegSrc, uint8_t cShift, ARMV8INSTRUSHIFTSZ enmSz,
5483 bool fUnsigned = true, bool fUpper = false)
5484{
5485 Assert(iVecRegDst < 32); Assert(iVecRegSrc < 32);
5486 Assert( (enmSz == kArmv8InstrShiftSz_U8 && cShift < 8)
5487 || (enmSz == kArmv8InstrShiftSz_U16 && cShift < 16)
5488 || (enmSz == kArmv8InstrShiftSz_U32 && cShift < 32));
5489
5490 return UINT32_C(0x0f00a400)
5491 | ((uint32_t)fUpper << 30)
5492 | ((uint32_t)fUnsigned << 29)
5493 | (((uint32_t)enmSz | cShift) << 16)
5494 | (iVecRegSrc << 5)
5495 | iVecRegDst;
5496}
5497
5498
5499/** Armv8 vector arith ops element size. */
5500typedef enum ARMV8INSTRVECARITHSZ
5501{
5502 kArmv8VecInstrArithSz_8 = 0, /**< 8-bit. */
5503 kArmv8VecInstrArithSz_16 = 1, /**< 16-bit. */
5504 kArmv8VecInstrArithSz_32 = 2, /**< 32-bit. */
5505 kArmv8VecInstrArithSz_64 = 3 /**< 64-bit. */
5506} ARMV8INSTRVECARITHSZ;
5507
5508
5509/** Armv8 vector arithmetic operation. */
5510typedef enum
5511{
5512 kArmv8VecInstrArithOp_Add = RT_BIT_32(15), /**< ADD */
5513 kArmv8VecInstrArithOp_Sub = RT_BIT_32(29) | RT_BIT_32(15), /**< SUB */
5514 kArmv8VecInstrArithOp_UnsignSat_Add = RT_BIT_32(29) | RT_BIT_32(11), /**< UQADD */
5515 kArmv8VecInstrArithOp_UnsignSat_Sub = RT_BIT_32(29) | RT_BIT_32(13) | RT_BIT_32(11), /**< UQSUB */
5516 kArmv8VecInstrArithOp_SignSat_Add = RT_BIT_32(11), /**< SQADD */
5517 kArmv8VecInstrArithOp_SignSat_Sub = RT_BIT_32(13) | RT_BIT_32(11), /**< SQSUB */
5518 kArmv8VecInstrArithOp_Mul = RT_BIT_32(15) | RT_BIT_32(12) | RT_BIT_32(11) /**< MUL */
5519} ARMV8INSTRVECARITHOP;
5520
5521
5522/**
5523 * A64: Encodes an arithmetic operation (vector, register).
5524 *
5525 * @returns The encoded instruction.
5526 * @param enmOp The operation to encode.
5527 * @param iVecRegDst The vector register to put the result into.
5528 * @param iVecRegSrc1 The first vector source register.
5529 * @param iVecRegSrc2 The second vector source register.
5530 * @param enmSz Element size.
5531 * @param f128Bit Flag whether this operates on the full 128-bit (true, default) of the vector register
5532 * or just the low 64-bit (false).
5533 */
5534DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrArithOp(ARMV8INSTRVECARITHOP enmOp, uint32_t iVecRegDst, uint32_t iVecRegSrc1, uint32_t iVecRegSrc2,
5535 ARMV8INSTRVECARITHSZ enmSz, bool f128Bit = true)
5536{
5537 Assert(iVecRegDst < 32); Assert(iVecRegSrc1 < 32); Assert(iVecRegSrc2 < 32);
5538
5539 return UINT32_C(0x0e200400)
5540 | (uint32_t)enmOp
5541 | ((uint32_t)f128Bit << 30)
5542 | ((uint32_t)enmSz << 22)
5543 | (iVecRegSrc2 << 16)
5544 | (iVecRegSrc1 << 5)
5545 | iVecRegDst;
5546}
5547
5548
5549/** Armv8 vector compare operation. */
5550typedef enum ARMV8VECINSTRCMPOP
5551{
5552 /* U insn[15:10] */
5553 kArmv8VecInstrCmpOp_Gt = UINT32_C(0x3400), /**< Greater than (>) (signed) */
5554 kArmv8VecInstrCmpOp_Ge = UINT32_C(0x3c00), /**< Greater or equal (>=) (signed) */
5555 kArmv8VecInstrCmpOp_Hi = RT_BIT_32(29) | UINT32_C(0x3400), /**< Greater than (>) (unsigned) */
5556 kArmv8VecInstrCmpOp_Hs = RT_BIT_32(29) | UINT32_C(0x3c00), /**< Greater or equal (>=) (unsigned) */
5557 kArmv8VecInstrCmpOp_Eq = RT_BIT_32(29) | UINT32_C(0x8c00) /**< Equal (==) (unsigned) */
5558} ARMV8VECINSTRCMPOP;
5559
5560/**
5561 * A64: Encodes CMEQ/CMGE/CMGT/CMHI/CMHS (register variant) (vector, register).
5562 *
5563 * @returns The encoded instruction.
5564 * @param enmOp The operation to perform.
5565 * @param iVecRegDst The vector register to put the result into.
5566 * @param iVecRegSrc1 The first vector source register.
5567 * @param iVecRegSrc2 The second vector source register.
5568 * @param enmSz Element size.
5569 * @param f128Bit Flag whether this operates on the full 128-bit (true, default) of the vector register
5570 * or just the low 64-bit (false).
5571 */
5572DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrCmp(ARMV8VECINSTRCMPOP enmOp, uint32_t iVecRegDst, uint32_t iVecRegSrc1, uint32_t iVecRegSrc2,
5573 ARMV8INSTRVECARITHSZ enmSz, bool f128Bit = true)
5574{
5575 Assert(iVecRegDst < 32); Assert(iVecRegSrc1 < 32); Assert(iVecRegSrc2 < 32);
5576
5577 return UINT32_C(0x0e200000)
5578 | ((uint32_t)f128Bit << 30)
5579 | ((uint32_t)enmSz << 22)
5580 | (iVecRegSrc2 << 16)
5581 | ((uint32_t)enmOp)
5582 | (iVecRegSrc1 << 5)
5583 | iVecRegDst;
5584}
5585
5586
5587/** Armv8 vector compare against zero operation. */
5588typedef enum ARMV8VECINSTRCMPZEROOP
5589{
5590 /* U insn[15:10] */
5591 kArmv8VecInstrCmpZeroOp_Gt = UINT32_C(0x8800), /**< Greater than zero (>) (signed) */
5592 kArmv8VecInstrCmpZeroOp_Eq = UINT32_C(0x9800), /**< Equal to zero (==) */
5593 kArmv8VecInstrCmpZeroOp_Lt = UINT32_C(0xa800), /**< Lower than zero (>=) (signed) */
5594 kArmv8VecInstrCmpZeroOp_Ge = RT_BIT_32(29) | UINT32_C(0x8800), /**< Greater or equal to zero (>=) (signed) */
5595 kArmv8VecInstrCmpZeroOp_Le = RT_BIT_32(29) | UINT32_C(0x9800) /**< Lower or equal to zero (<=) (signed) */
5596} ARMV8VECINSTRCMPZEROOP;
5597
5598/**
5599 * A64: Encodes CMEQ/CMGE/CMGT/CMLE/CMLT (zero variant) (vector, register).
5600 *
5601 * @returns The encoded instruction.
5602 * @param enmOp The operation to perform.
5603 * @param iVecRegDst The vector register to put the result into.
5604 * @param iVecRegSrc The first vector source register.
5605 * @param enmSz Element size.
5606 * @param f128Bit Flag whether this operates on the full 128-bit (true, default) of the vector register
5607 * or just the low 64-bit (false).
5608 */
5609DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrCmpAgainstZero(ARMV8VECINSTRCMPOP enmOp, uint32_t iVecRegDst, uint32_t iVecRegSrc,
5610 ARMV8INSTRVECARITHSZ enmSz, bool f128Bit = true)
5611{
5612 Assert(iVecRegDst < 32); Assert(iVecRegSrc < 32);
5613
5614 return UINT32_C(0x0e200000)
5615 | ((uint32_t)f128Bit << 30)
5616 | ((uint32_t)enmSz << 22)
5617 | ((uint32_t)enmOp)
5618 | (iVecRegSrc << 5)
5619 | iVecRegDst;
5620}
5621
5622
5623/** Armv8 [Signed,Unsigned] Extract {Unsigned} operation. */
5624typedef enum
5625{
5626 kArmv8VecInstrQxtnOp_Sqxtn = RT_BIT_32(14), /**< SQXTN */
5627 kArmv8VecInstrQxtnOp_Sqxtun = RT_BIT_32(29) | RT_BIT_32(13), /**< SQXTUN */
5628 kArmv8VecInstrQxtnOp_Uqxtn = RT_BIT_32(29) | RT_BIT_32(14) /**< UQXTN */
5629} ARMV8INSTRVECQXTNOP;
5630
5631/**
5632 * A64: Encodes SQXTN/SQXTN2/UQXTN/UQXTN2/SQXTUN/SQXTUN2 (vector, register).
5633 *
5634 * @returns The encoded instruction.
5635 * @param enmOp The operation to perform.
5636 * @param fUpper Flag whether to write the result to the lower (false) or upper (true) half of the destinatiom register.
5637 * @param iVecRegDst The vector register to put the result into.
5638 * @param iVecRegSrc The first vector source register.
5639 * @param enmSz Element size.
5640 */
5641DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrQxtn(ARMV8INSTRVECQXTNOP enmOp, bool fUpper, uint32_t iVecRegDst, uint32_t iVecRegSrc, ARMV8INSTRVECARITHSZ enmSz)
5642{
5643 Assert(iVecRegDst < 32); Assert(iVecRegSrc < 32);
5644
5645 return UINT32_C(0x0e210800)
5646 | ((uint32_t)enmOp)
5647 | ((uint32_t)fUpper << 30)
5648 | ((uint32_t)enmSz << 22)
5649 | (iVecRegSrc << 5)
5650 | iVecRegDst;
5651}
5652
5653
5654/** Armv8 floating point size. */
5655typedef enum
5656{
5657 kArmv8VecInstrFpSz_2x_Single = 0, /**< 2x single precision values in the low 64-bit of the 128-bit register. */
5658 kArmv8VecInstrFpSz_4x_Single = RT_BIT_32(30), /**< 4x single precision values in the 128-bit register. */
5659 kArmv8VecInstrFpSz_2x_Double = RT_BIT_32(30) | RT_BIT_32(22) /**< 2x double precision values in the 128-bit register. */
5660} ARMV8INSTRVECFPSZ;
5661
5662
5663/** Armv8 3 operand floating point operation. */
5664typedef enum
5665{
5666 /* insn[29] insn[23] insn[15:11] */
5667 kArmv8VecInstrFpOp_Add = UINT32_C(0xd000), /**< FADD */
5668 kArmv8VecInstrFpOp_Sub = RT_BIT_32(23) | UINT32_C(0xd000), /**< FADD */
5669 kArmv8VecInstrFpOp_AddPairwise = RT_BIT_32(29) | UINT32_C(0xd000), /**< FADDP */
5670 kArmv8VecInstrFpOp_Mul = RT_BIT_32(29) | UINT32_C(0xd800), /**< FMUL */
5671 kArmv8VecInstrFpOp_Div = RT_BIT_32(29) | UINT32_C(0xf800), /**< FDIV */
5672
5673 kArmv8VecInstrFpOp_Max = UINT32_C(0xf000), /**< FMAX */
5674 kArmv8VecInstrFpOp_MaxNumber = UINT32_C(0xc000), /**< FMAXNM */
5675 kArmv8VecInstrFpOp_MaxNumberPairwise = RT_BIT_32(29) | UINT32_C(0xc000), /**< FMAXNMP */
5676 kArmv8VecInstrFpOp_MaxPairwise = RT_BIT_32(29) | UINT32_C(0xf000), /**< FMAXP */
5677
5678 kArmv8VecInstrFpOp_Min = RT_BIT_32(23) | UINT32_C(0xf000), /**< FMIN */
5679 kArmv8VecInstrFpOp_MinNumber = RT_BIT_32(23) | UINT32_C(0xc000), /**< FMINNM */
5680 kArmv8VecInstrFpOp_MinNumberPairwise = RT_BIT_32(29) | RT_BIT_32(23) | UINT32_C(0xc000), /**< FMINNMP */
5681 kArmv8VecInstrFpOp_MinPairwise = RT_BIT_32(29) | RT_BIT_32(23) | UINT32_C(0xf000), /**< FMINP */
5682
5683 kArmv8VecInstrFpOp_Fmla = UINT32_C(0xc800), /**< FMLA */
5684 kArmv8VecInstrFpOp_Fmls = RT_BIT_32(23) | UINT32_C(0xc800) /**< FMLS */
5685} ARMV8INSTRVECFPOP;
5686
5687/**
5688 * A64: Encodes a 3 operand floating point operation (vector, register).
5689 *
5690 * @returns The encoded instruction.
5691 * @param enmOp The operation to perform.
5692 * @param enmSz The size to operate on.
5693 * @param iVecRegDst The vector register to put the result into.
5694 * @param iVecRegSrc1 The first vector source register.
5695 * @param iVecRegSrc2 The second vector source register.
5696 */
5697DECL_FORCE_INLINE(uint32_t) Armv8A64MkVecInstrFp3Op(ARMV8INSTRVECFPOP enmOp, ARMV8INSTRVECFPSZ enmSz, uint32_t iVecRegDst,
5698 uint32_t iVecRegSrc1, uint32_t iVecRegSrc2)
5699{
5700 Assert(iVecRegDst < 32); Assert(iVecRegSrc1 < 32); Assert(iVecRegSrc2 < 32);
5701
5702 return UINT32_C(0x0e200400)
5703 | ((uint32_t)enmOp)
5704 | ((uint32_t)enmSz)
5705 | (iVecRegSrc2 << 16)
5706 | (iVecRegSrc1 << 5)
5707 | iVecRegDst;
5708}
5709
5710
5711/** @} */
5712
5713#endif /* !dtrace && __cplusplus */
5714
5715/** @} */
5716
5717#endif /* !IPRT_INCLUDED_armv8_h */
5718
Note: See TracBrowser for help on using the repository browser.

© 2025 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette