VirtualBox

source: vbox/trunk/include/iprt/x86.h@ 61072

Last change on this file since 61072 was 61072, checked in by vboxsync, 9 years ago

VMM/APIC: Get rid of a couple of duplicate macros, and added a couple of ones to x86.h.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 151.7 KB
Line 
1/** @file
2 * IPRT - X86 and AMD64 Structures and Definitions.
3 *
4 * @note x86.mac is generated from this file by running 'kmk incs' in the root.
5 */
6
7/*
8 * Copyright (C) 2006-2015 Oracle Corporation
9 *
10 * This file is part of VirtualBox Open Source Edition (OSE), as
11 * available from http://www.virtualbox.org. This file is free software;
12 * you can redistribute it and/or modify it under the terms of the GNU
13 * General Public License (GPL) as published by the Free Software
14 * Foundation, in version 2 as it comes in the "COPYING" file of the
15 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
16 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
17 *
18 * The contents of this file may alternatively be used under the terms
19 * of the Common Development and Distribution License Version 1.0
20 * (CDDL) only, as it comes in the "COPYING.CDDL" file of the
21 * VirtualBox OSE distribution, in which case the provisions of the
22 * CDDL are applicable instead of those of the GPL.
23 *
24 * You may elect to license modified versions of this file under the
25 * terms and conditions of either the GPL or the CDDL or both.
26 */
27
28#ifndef ___iprt_x86_h
29#define ___iprt_x86_h
30
31#ifndef VBOX_FOR_DTRACE_LIB
32# include <iprt/types.h>
33# include <iprt/assert.h>
34#else
35# pragma D depends_on library vbox-types.d
36#endif
37
38/* Workaround for Solaris sys/regset.h defining CS, DS */
39#ifdef RT_OS_SOLARIS
40# undef CS
41# undef DS
42#endif
43
44/** @defgroup grp_rt_x86 x86 Types and Definitions
45 * @ingroup grp_rt
46 * @{
47 */
48
49#ifndef VBOX_FOR_DTRACE_LIB
50/**
51 * EFLAGS Bits.
52 */
53typedef struct X86EFLAGSBITS
54{
55 /** Bit 0 - CF - Carry flag - Status flag. */
56 unsigned u1CF : 1;
57 /** Bit 1 - 1 - Reserved flag. */
58 unsigned u1Reserved0 : 1;
59 /** Bit 2 - PF - Parity flag - Status flag. */
60 unsigned u1PF : 1;
61 /** Bit 3 - 0 - Reserved flag. */
62 unsigned u1Reserved1 : 1;
63 /** Bit 4 - AF - Auxiliary carry flag - Status flag. */
64 unsigned u1AF : 1;
65 /** Bit 5 - 0 - Reserved flag. */
66 unsigned u1Reserved2 : 1;
67 /** Bit 6 - ZF - Zero flag - Status flag. */
68 unsigned u1ZF : 1;
69 /** Bit 7 - SF - Signed flag - Status flag. */
70 unsigned u1SF : 1;
71 /** Bit 8 - TF - Trap flag - System flag. */
72 unsigned u1TF : 1;
73 /** Bit 9 - IF - Interrupt flag - System flag. */
74 unsigned u1IF : 1;
75 /** Bit 10 - DF - Direction flag - Control flag. */
76 unsigned u1DF : 1;
77 /** Bit 11 - OF - Overflow flag - Status flag. */
78 unsigned u1OF : 1;
79 /** Bit 12-13 - IOPL - I/O privilege level flag - System flag. */
80 unsigned u2IOPL : 2;
81 /** Bit 14 - NT - Nested task flag - System flag. */
82 unsigned u1NT : 1;
83 /** Bit 15 - 0 - Reserved flag. */
84 unsigned u1Reserved3 : 1;
85 /** Bit 16 - RF - Resume flag - System flag. */
86 unsigned u1RF : 1;
87 /** Bit 17 - VM - Virtual 8086 mode - System flag. */
88 unsigned u1VM : 1;
89 /** Bit 18 - AC - Alignment check flag - System flag. Works with CR0.AM. */
90 unsigned u1AC : 1;
91 /** Bit 19 - VIF - Virtual interrupt flag - System flag. */
92 unsigned u1VIF : 1;
93 /** Bit 20 - VIP - Virtual interrupt pending flag - System flag. */
94 unsigned u1VIP : 1;
95 /** Bit 21 - ID - CPUID flag - System flag. If this responds to flipping CPUID is supported. */
96 unsigned u1ID : 1;
97 /** Bit 22-31 - 0 - Reserved flag. */
98 unsigned u10Reserved4 : 10;
99} X86EFLAGSBITS;
100/** Pointer to EFLAGS bits. */
101typedef X86EFLAGSBITS *PX86EFLAGSBITS;
102/** Pointer to const EFLAGS bits. */
103typedef const X86EFLAGSBITS *PCX86EFLAGSBITS;
104#endif /* !VBOX_FOR_DTRACE_LIB */
105
106/**
107 * EFLAGS.
108 */
109typedef union X86EFLAGS
110{
111 /** The plain unsigned view. */
112 uint32_t u;
113#ifndef VBOX_FOR_DTRACE_LIB
114 /** The bitfield view. */
115 X86EFLAGSBITS Bits;
116#endif
117 /** The 8-bit view. */
118 uint8_t au8[4];
119 /** The 16-bit view. */
120 uint16_t au16[2];
121 /** The 32-bit view. */
122 uint32_t au32[1];
123 /** The 32-bit view. */
124 uint32_t u32;
125} X86EFLAGS;
126/** Pointer to EFLAGS. */
127typedef X86EFLAGS *PX86EFLAGS;
128/** Pointer to const EFLAGS. */
129typedef const X86EFLAGS *PCX86EFLAGS;
130
131/**
132 * RFLAGS (32 upper bits are reserved).
133 */
134typedef union X86RFLAGS
135{
136 /** The plain unsigned view. */
137 uint64_t u;
138#ifndef VBOX_FOR_DTRACE_LIB
139 /** The bitfield view. */
140 X86EFLAGSBITS Bits;
141#endif
142 /** The 8-bit view. */
143 uint8_t au8[8];
144 /** The 16-bit view. */
145 uint16_t au16[4];
146 /** The 32-bit view. */
147 uint32_t au32[2];
148 /** The 64-bit view. */
149 uint64_t au64[1];
150 /** The 64-bit view. */
151 uint64_t u64;
152} X86RFLAGS;
153/** Pointer to RFLAGS. */
154typedef X86RFLAGS *PX86RFLAGS;
155/** Pointer to const RFLAGS. */
156typedef const X86RFLAGS *PCX86RFLAGS;
157
158
159/** @name EFLAGS
160 * @{
161 */
162/** Bit 0 - CF - Carry flag - Status flag. */
163#define X86_EFL_CF RT_BIT_32(0)
164#define X86_EFL_CF_BIT 0
165/** Bit 1 - Reserved, reads as 1. */
166#define X86_EFL_1 RT_BIT_32(1)
167/** Bit 2 - PF - Parity flag - Status flag. */
168#define X86_EFL_PF RT_BIT_32(2)
169/** Bit 4 - AF - Auxiliary carry flag - Status flag. */
170#define X86_EFL_AF RT_BIT_32(4)
171#define X86_EFL_AF_BIT 4
172/** Bit 6 - ZF - Zero flag - Status flag. */
173#define X86_EFL_ZF RT_BIT_32(6)
174#define X86_EFL_ZF_BIT 6
175/** Bit 7 - SF - Signed flag - Status flag. */
176#define X86_EFL_SF RT_BIT_32(7)
177#define X86_EFL_SF_BIT 7
178/** Bit 8 - TF - Trap flag - System flag. */
179#define X86_EFL_TF RT_BIT_32(8)
180/** Bit 9 - IF - Interrupt flag - System flag. */
181#define X86_EFL_IF RT_BIT_32(9)
182/** Bit 10 - DF - Direction flag - Control flag. */
183#define X86_EFL_DF RT_BIT_32(10)
184/** Bit 11 - OF - Overflow flag - Status flag. */
185#define X86_EFL_OF RT_BIT_32(11)
186#define X86_EFL_OF_BIT 11
187/** Bit 12-13 - IOPL - I/O privilege level flag - System flag. */
188#define X86_EFL_IOPL (RT_BIT_32(12) | RT_BIT_32(13))
189/** Bit 14 - NT - Nested task flag - System flag. */
190#define X86_EFL_NT RT_BIT_32(14)
191/** Bit 16 - RF - Resume flag - System flag. */
192#define X86_EFL_RF RT_BIT_32(16)
193/** Bit 17 - VM - Virtual 8086 mode - System flag. */
194#define X86_EFL_VM RT_BIT_32(17)
195/** Bit 18 - AC - Alignment check flag - System flag. Works with CR0.AM. */
196#define X86_EFL_AC RT_BIT_32(18)
197/** Bit 19 - VIF - Virtual interrupt flag - System flag. */
198#define X86_EFL_VIF RT_BIT_32(19)
199/** Bit 20 - VIP - Virtual interrupt pending flag - System flag. */
200#define X86_EFL_VIP RT_BIT_32(20)
201/** Bit 21 - ID - CPUID flag - System flag. If this responds to flipping CPUID is supported. */
202#define X86_EFL_ID RT_BIT_32(21)
203/** All live bits. */
204#define X86_EFL_LIVE_MASK UINT32_C(0x003f7fd5)
205/** Read as 1 bits. */
206#define X86_EFL_RA1_MASK RT_BIT_32(1)
207/** IOPL shift. */
208#define X86_EFL_IOPL_SHIFT 12
209/** The IOPL level from the flags. */
210#define X86_EFL_GET_IOPL(efl) (((efl) >> X86_EFL_IOPL_SHIFT) & 3)
211/** Bits restored by popf */
212#define X86_EFL_POPF_BITS ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_TF | X86_EFL_IF \
213 | X86_EFL_DF | X86_EFL_OF | X86_EFL_IOPL | X86_EFL_NT | X86_EFL_AC | X86_EFL_ID )
214/** Bits restored by popf */
215#define X86_EFL_POPF_BITS_386 ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_TF | X86_EFL_IF \
216 | X86_EFL_DF | X86_EFL_OF | X86_EFL_IOPL | X86_EFL_NT )
217/** The status bits commonly updated by arithmetic instructions. */
218#define X86_EFL_STATUS_BITS ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_OF )
219/** @} */
220
221
222/** CPUID Feature information - ECX.
223 * CPUID query with EAX=1.
224 */
225#ifndef VBOX_FOR_DTRACE_LIB
226typedef struct X86CPUIDFEATECX
227{
228 /** Bit 0 - SSE3 - Supports SSE3 or not. */
229 unsigned u1SSE3 : 1;
230 /** Bit 1 - PCLMULQDQ. */
231 unsigned u1PCLMULQDQ : 1;
232 /** Bit 2 - DS Area 64-bit layout. */
233 unsigned u1DTE64 : 1;
234 /** Bit 3 - MONITOR - Supports MONITOR/MWAIT. */
235 unsigned u1Monitor : 1;
236 /** Bit 4 - CPL-DS - CPL Qualified Debug Store. */
237 unsigned u1CPLDS : 1;
238 /** Bit 5 - VMX - Virtual Machine Technology. */
239 unsigned u1VMX : 1;
240 /** Bit 6 - SMX: Safer Mode Extensions. */
241 unsigned u1SMX : 1;
242 /** Bit 7 - EST - Enh. SpeedStep Tech. */
243 unsigned u1EST : 1;
244 /** Bit 8 - TM2 - Terminal Monitor 2. */
245 unsigned u1TM2 : 1;
246 /** Bit 9 - SSSE3 - Supplemental Streaming SIMD Extensions 3. */
247 unsigned u1SSSE3 : 1;
248 /** Bit 10 - CNTX-ID - L1 Context ID. */
249 unsigned u1CNTXID : 1;
250 /** Bit 11 - Reserved. */
251 unsigned u1Reserved1 : 1;
252 /** Bit 12 - FMA. */
253 unsigned u1FMA : 1;
254 /** Bit 13 - CX16 - CMPXCHG16B. */
255 unsigned u1CX16 : 1;
256 /** Bit 14 - xTPR Update Control. Processor supports changing IA32_MISC_ENABLES[bit 23]. */
257 unsigned u1TPRUpdate : 1;
258 /** Bit 15 - PDCM - Perf/Debug Capability MSR. */
259 unsigned u1PDCM : 1;
260 /** Bit 16 - Reserved. */
261 unsigned u1Reserved2 : 1;
262 /** Bit 17 - PCID - Process-context identifiers. */
263 unsigned u1PCID : 1;
264 /** Bit 18 - Direct Cache Access. */
265 unsigned u1DCA : 1;
266 /** Bit 19 - SSE4_1 - Supports SSE4_1 or not. */
267 unsigned u1SSE4_1 : 1;
268 /** Bit 20 - SSE4_2 - Supports SSE4_2 or not. */
269 unsigned u1SSE4_2 : 1;
270 /** Bit 21 - x2APIC. */
271 unsigned u1x2APIC : 1;
272 /** Bit 22 - MOVBE - Supports MOVBE. */
273 unsigned u1MOVBE : 1;
274 /** Bit 23 - POPCNT - Supports POPCNT. */
275 unsigned u1POPCNT : 1;
276 /** Bit 24 - TSC-Deadline. */
277 unsigned u1TSCDEADLINE : 1;
278 /** Bit 25 - AES. */
279 unsigned u1AES : 1;
280 /** Bit 26 - XSAVE - Supports XSAVE. */
281 unsigned u1XSAVE : 1;
282 /** Bit 27 - OSXSAVE - Supports OSXSAVE. */
283 unsigned u1OSXSAVE : 1;
284 /** Bit 28 - AVX - Supports AVX instruction extensions. */
285 unsigned u1AVX : 1;
286 /** Bit 29 - F16C - Supports 16-bit floating point conversion instructions. */
287 unsigned u1F16C : 1;
288 /** Bit 30 - RDRAND - Supports RDRAND. */
289 unsigned u1RDRAND : 1;
290 /** Bit 31 - Hypervisor present (we're a guest). */
291 unsigned u1HVP : 1;
292} X86CPUIDFEATECX;
293#else /* VBOX_FOR_DTRACE_LIB */
294typedef uint32_t X86CPUIDFEATECX;
295#endif /* VBOX_FOR_DTRACE_LIB */
296/** Pointer to CPUID Feature Information - ECX. */
297typedef X86CPUIDFEATECX *PX86CPUIDFEATECX;
298/** Pointer to const CPUID Feature Information - ECX. */
299typedef const X86CPUIDFEATECX *PCX86CPUIDFEATECX;
300
301
302/** CPUID Feature Information - EDX.
303 * CPUID query with EAX=1.
304 */
305#ifndef VBOX_FOR_DTRACE_LIB /* DTrace different (brain-dead from a C pov) bitfield implementation */
306typedef struct X86CPUIDFEATEDX
307{
308 /** Bit 0 - FPU - x87 FPU on Chip. */
309 unsigned u1FPU : 1;
310 /** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
311 unsigned u1VME : 1;
312 /** Bit 2 - DE - Debugging extensions. */
313 unsigned u1DE : 1;
314 /** Bit 3 - PSE - Page Size Extension. */
315 unsigned u1PSE : 1;
316 /** Bit 4 - TSC - Time Stamp Counter. */
317 unsigned u1TSC : 1;
318 /** Bit 5 - MSR - Model Specific Registers RDMSR and WRMSR Instructions. */
319 unsigned u1MSR : 1;
320 /** Bit 6 - PAE - Physical Address Extension. */
321 unsigned u1PAE : 1;
322 /** Bit 7 - MCE - Machine Check Exception. */
323 unsigned u1MCE : 1;
324 /** Bit 8 - CX8 - CMPXCHG8B instruction. */
325 unsigned u1CX8 : 1;
326 /** Bit 9 - APIC - APIC On-Chip. */
327 unsigned u1APIC : 1;
328 /** Bit 10 - Reserved. */
329 unsigned u1Reserved1 : 1;
330 /** Bit 11 - SEP - SYSENTER and SYSEXIT. */
331 unsigned u1SEP : 1;
332 /** Bit 12 - MTRR - Memory Type Range Registers. */
333 unsigned u1MTRR : 1;
334 /** Bit 13 - PGE - PTE Global Bit. */
335 unsigned u1PGE : 1;
336 /** Bit 14 - MCA - Machine Check Architecture. */
337 unsigned u1MCA : 1;
338 /** Bit 15 - CMOV - Conditional Move Instructions. */
339 unsigned u1CMOV : 1;
340 /** Bit 16 - PAT - Page Attribute Table. */
341 unsigned u1PAT : 1;
342 /** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
343 unsigned u1PSE36 : 1;
344 /** Bit 18 - PSN - Processor Serial Number. */
345 unsigned u1PSN : 1;
346 /** Bit 19 - CLFSH - CLFLUSH Instruction. */
347 unsigned u1CLFSH : 1;
348 /** Bit 20 - Reserved. */
349 unsigned u1Reserved2 : 1;
350 /** Bit 21 - DS - Debug Store. */
351 unsigned u1DS : 1;
352 /** Bit 22 - ACPI - Thermal Monitor and Software Controlled Clock Facilities. */
353 unsigned u1ACPI : 1;
354 /** Bit 23 - MMX - Intel MMX 'Technology'. */
355 unsigned u1MMX : 1;
356 /** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
357 unsigned u1FXSR : 1;
358 /** Bit 25 - SSE - SSE Support. */
359 unsigned u1SSE : 1;
360 /** Bit 26 - SSE2 - SSE2 Support. */
361 unsigned u1SSE2 : 1;
362 /** Bit 27 - SS - Self Snoop. */
363 unsigned u1SS : 1;
364 /** Bit 28 - HTT - Hyper-Threading Technology. */
365 unsigned u1HTT : 1;
366 /** Bit 29 - TM - Thermal Monitor. */
367 unsigned u1TM : 1;
368 /** Bit 30 - Reserved - . */
369 unsigned u1Reserved3 : 1;
370 /** Bit 31 - PBE - Pending Break Enabled. */
371 unsigned u1PBE : 1;
372} X86CPUIDFEATEDX;
373#else /* VBOX_FOR_DTRACE_LIB */
374typedef uint32_t X86CPUIDFEATEDX;
375#endif /* VBOX_FOR_DTRACE_LIB */
376/** Pointer to CPUID Feature Information - EDX. */
377typedef X86CPUIDFEATEDX *PX86CPUIDFEATEDX;
378/** Pointer to const CPUID Feature Information - EDX. */
379typedef const X86CPUIDFEATEDX *PCX86CPUIDFEATEDX;
380
381/** @name CPUID Vendor information.
382 * CPUID query with EAX=0.
383 * @{
384 */
385#define X86_CPUID_VENDOR_INTEL_EBX 0x756e6547 /* Genu */
386#define X86_CPUID_VENDOR_INTEL_ECX 0x6c65746e /* ntel */
387#define X86_CPUID_VENDOR_INTEL_EDX 0x49656e69 /* ineI */
388
389#define X86_CPUID_VENDOR_AMD_EBX 0x68747541 /* Auth */
390#define X86_CPUID_VENDOR_AMD_ECX 0x444d4163 /* cAMD */
391#define X86_CPUID_VENDOR_AMD_EDX 0x69746e65 /* enti */
392
393#define X86_CPUID_VENDOR_VIA_EBX 0x746e6543 /* Cent */
394#define X86_CPUID_VENDOR_VIA_ECX 0x736c7561 /* auls */
395#define X86_CPUID_VENDOR_VIA_EDX 0x48727561 /* aurH */
396/** @} */
397
398
399/** @name CPUID Feature information.
400 * CPUID query with EAX=1.
401 * @{
402 */
403/** ECX Bit 0 - SSE3 - Supports SSE3 or not. */
404#define X86_CPUID_FEATURE_ECX_SSE3 RT_BIT_32(0)
405/** ECX Bit 1 - PCLMUL - PCLMULQDQ support (for AES-GCM). */
406#define X86_CPUID_FEATURE_ECX_PCLMUL RT_BIT_32(1)
407/** ECX Bit 2 - DTES64 - DS Area 64-bit Layout. */
408#define X86_CPUID_FEATURE_ECX_DTES64 RT_BIT_32(2)
409/** ECX Bit 3 - MONITOR - Supports MONITOR/MWAIT. */
410#define X86_CPUID_FEATURE_ECX_MONITOR RT_BIT_32(3)
411/** ECX Bit 4 - CPL-DS - CPL Qualified Debug Store. */
412#define X86_CPUID_FEATURE_ECX_CPLDS RT_BIT_32(4)
413/** ECX Bit 5 - VMX - Virtual Machine Technology. */
414#define X86_CPUID_FEATURE_ECX_VMX RT_BIT_32(5)
415/** ECX Bit 6 - SMX - Safer Mode Extensions. */
416#define X86_CPUID_FEATURE_ECX_SMX RT_BIT_32(6)
417/** ECX Bit 7 - EST - Enh. SpeedStep Tech. */
418#define X86_CPUID_FEATURE_ECX_EST RT_BIT_32(7)
419/** ECX Bit 8 - TM2 - Terminal Monitor 2. */
420#define X86_CPUID_FEATURE_ECX_TM2 RT_BIT_32(8)
421/** ECX Bit 9 - SSSE3 - Supplemental Streaming SIMD Extensions 3. */
422#define X86_CPUID_FEATURE_ECX_SSSE3 RT_BIT_32(9)
423/** ECX Bit 10 - CNTX-ID - L1 Context ID. */
424#define X86_CPUID_FEATURE_ECX_CNTXID RT_BIT_32(10)
425/** ECX Bit 11 - SDBG - Sillicon debug interface (IA32_DEBUG_INTERFACE MSR).
426 * See figure 3-6 and table 3-10, in intel Vol. 2A. from 2015-01-01. */
427#define X86_CPUID_FEATURE_ECX_SDBG RT_BIT_32(11)
428/** ECX Bit 12 - FMA. */
429#define X86_CPUID_FEATURE_ECX_FMA RT_BIT_32(12)
430/** ECX Bit 13 - CX16 - CMPXCHG16B. */
431#define X86_CPUID_FEATURE_ECX_CX16 RT_BIT_32(13)
432/** ECX Bit 14 - xTPR Update Control. Processor supports changing IA32_MISC_ENABLES[bit 23]. */
433#define X86_CPUID_FEATURE_ECX_TPRUPDATE RT_BIT_32(14)
434/** ECX Bit 15 - PDCM - Perf/Debug Capability MSR. */
435#define X86_CPUID_FEATURE_ECX_PDCM RT_BIT_32(15)
436/** ECX Bit 17 - PCID - Process-context identifiers. */
437#define X86_CPUID_FEATURE_ECX_PCID RT_BIT_32(17)
438/** ECX Bit 18 - DCA - Direct Cache Access. */
439#define X86_CPUID_FEATURE_ECX_DCA RT_BIT_32(18)
440/** ECX Bit 19 - SSE4_1 - Supports SSE4_1 or not. */
441#define X86_CPUID_FEATURE_ECX_SSE4_1 RT_BIT_32(19)
442/** ECX Bit 20 - SSE4_2 - Supports SSE4_2 or not. */
443#define X86_CPUID_FEATURE_ECX_SSE4_2 RT_BIT_32(20)
444/** ECX Bit 21 - x2APIC support. */
445#define X86_CPUID_FEATURE_ECX_X2APIC RT_BIT_32(21)
446/** ECX Bit 22 - MOVBE instruction. */
447#define X86_CPUID_FEATURE_ECX_MOVBE RT_BIT_32(22)
448/** ECX Bit 23 - POPCNT instruction. */
449#define X86_CPUID_FEATURE_ECX_POPCNT RT_BIT_32(23)
450/** ECX Bir 24 - TSC-Deadline. */
451#define X86_CPUID_FEATURE_ECX_TSCDEADL RT_BIT_32(24)
452/** ECX Bit 25 - AES instructions. */
453#define X86_CPUID_FEATURE_ECX_AES RT_BIT_32(25)
454/** ECX Bit 26 - XSAVE instruction. */
455#define X86_CPUID_FEATURE_ECX_XSAVE RT_BIT_32(26)
456/** ECX Bit 27 - OSXSAVE instruction. */
457#define X86_CPUID_FEATURE_ECX_OSXSAVE RT_BIT_32(27)
458/** ECX Bit 28 - AVX. */
459#define X86_CPUID_FEATURE_ECX_AVX RT_BIT_32(28)
460/** ECX Bit 29 - F16C - Half-precision convert instruction support. */
461#define X86_CPUID_FEATURE_ECX_F16C RT_BIT_32(29)
462/** ECX Bit 30 - RDRAND instruction. */
463#define X86_CPUID_FEATURE_ECX_RDRAND RT_BIT_32(30)
464/** ECX Bit 31 - Hypervisor Present (software only). */
465#define X86_CPUID_FEATURE_ECX_HVP RT_BIT_32(31)
466
467
468/** Bit 0 - FPU - x87 FPU on Chip. */
469#define X86_CPUID_FEATURE_EDX_FPU RT_BIT_32(0)
470/** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
471#define X86_CPUID_FEATURE_EDX_VME RT_BIT_32(1)
472/** Bit 2 - DE - Debugging extensions. */
473#define X86_CPUID_FEATURE_EDX_DE RT_BIT_32(2)
474/** Bit 3 - PSE - Page Size Extension. */
475#define X86_CPUID_FEATURE_EDX_PSE RT_BIT_32(3)
476#define X86_CPUID_FEATURE_EDX_PSE_BIT 3 /**< Bit number for X86_CPUID_FEATURE_EDX_PSE. */
477/** Bit 4 - TSC - Time Stamp Counter. */
478#define X86_CPUID_FEATURE_EDX_TSC RT_BIT_32(4)
479/** Bit 5 - MSR - Model Specific Registers RDMSR and WRMSR Instructions. */
480#define X86_CPUID_FEATURE_EDX_MSR RT_BIT_32(5)
481/** Bit 6 - PAE - Physical Address Extension. */
482#define X86_CPUID_FEATURE_EDX_PAE RT_BIT_32(6)
483#define X86_CPUID_FEATURE_EDX_PAE_BIT 6 /**< Bit number for X86_CPUID_FEATURE_EDX_PAE. */
484/** Bit 7 - MCE - Machine Check Exception. */
485#define X86_CPUID_FEATURE_EDX_MCE RT_BIT_32(7)
486/** Bit 8 - CX8 - CMPXCHG8B instruction. */
487#define X86_CPUID_FEATURE_EDX_CX8 RT_BIT_32(8)
488/** Bit 9 - APIC - APIC On-Chip. */
489#define X86_CPUID_FEATURE_EDX_APIC RT_BIT_32(9)
490/** Bit 11 - SEP - SYSENTER and SYSEXIT Present. */
491#define X86_CPUID_FEATURE_EDX_SEP RT_BIT_32(11)
492/** Bit 12 - MTRR - Memory Type Range Registers. */
493#define X86_CPUID_FEATURE_EDX_MTRR RT_BIT_32(12)
494/** Bit 13 - PGE - PTE Global Bit. */
495#define X86_CPUID_FEATURE_EDX_PGE RT_BIT_32(13)
496/** Bit 14 - MCA - Machine Check Architecture. */
497#define X86_CPUID_FEATURE_EDX_MCA RT_BIT_32(14)
498/** Bit 15 - CMOV - Conditional Move Instructions. */
499#define X86_CPUID_FEATURE_EDX_CMOV RT_BIT_32(15)
500/** Bit 16 - PAT - Page Attribute Table. */
501#define X86_CPUID_FEATURE_EDX_PAT RT_BIT_32(16)
502/** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
503#define X86_CPUID_FEATURE_EDX_PSE36 RT_BIT_32(17)
504/** Bit 18 - PSN - Processor Serial Number. */
505#define X86_CPUID_FEATURE_EDX_PSN RT_BIT_32(18)
506/** Bit 19 - CLFSH - CLFLUSH Instruction. */
507#define X86_CPUID_FEATURE_EDX_CLFSH RT_BIT_32(19)
508/** Bit 21 - DS - Debug Store. */
509#define X86_CPUID_FEATURE_EDX_DS RT_BIT_32(21)
510/** Bit 22 - ACPI - Thermal Monitor and Software Controlled Clock Facilities. */
511#define X86_CPUID_FEATURE_EDX_ACPI RT_BIT_32(22)
512/** Bit 23 - MMX - Intel MMX Technology. */
513#define X86_CPUID_FEATURE_EDX_MMX RT_BIT_32(23)
514/** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
515#define X86_CPUID_FEATURE_EDX_FXSR RT_BIT_32(24)
516/** Bit 25 - SSE - SSE Support. */
517#define X86_CPUID_FEATURE_EDX_SSE RT_BIT_32(25)
518/** Bit 26 - SSE2 - SSE2 Support. */
519#define X86_CPUID_FEATURE_EDX_SSE2 RT_BIT_32(26)
520/** Bit 27 - SS - Self Snoop. */
521#define X86_CPUID_FEATURE_EDX_SS RT_BIT_32(27)
522/** Bit 28 - HTT - Hyper-Threading Technology. */
523#define X86_CPUID_FEATURE_EDX_HTT RT_BIT_32(28)
524/** Bit 29 - TM - Therm. Monitor. */
525#define X86_CPUID_FEATURE_EDX_TM RT_BIT_32(29)
526/** Bit 31 - PBE - Pending Break Enabled. */
527#define X86_CPUID_FEATURE_EDX_PBE RT_BIT_32(31)
528/** @} */
529
530/** @name CPUID mwait/monitor information.
531 * CPUID query with EAX=5.
532 * @{
533 */
534/** ECX Bit 0 - MWAITEXT - Supports mwait/monitor extensions or not. */
535#define X86_CPUID_MWAIT_ECX_EXT RT_BIT_32(0)
536/** ECX Bit 1 - MWAITBREAK - Break mwait for external interrupt even if EFLAGS.IF=0. */
537#define X86_CPUID_MWAIT_ECX_BREAKIRQIF0 RT_BIT_32(1)
538/** @} */
539
540
541/** @name CPUID Structured Extended Feature information.
542 * CPUID query with EAX=7.
543 * @{
544 */
545/** EBX Bit 0 - FSGSBASE - Supports RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE. */
546#define X86_CPUID_STEXT_FEATURE_EBX_FSGSBASE RT_BIT_32(0)
547/** EBX Bit 1 - TSCADJUST - Supports MSR_IA32_TSC_ADJUST. */
548#define X86_CPUID_STEXT_FEATURE_EBX_TSC_ADJUST RT_BIT_32(1)
549/** EBX Bit 2 - SGX - Supports Software Guard Extensions . */
550#define X86_CPUID_STEXT_FEATURE_EBX_SGX RT_BIT_32(2)
551/** EBX Bit 3 - BMI1 - Advanced Bit Manipulation extension 1. */
552#define X86_CPUID_STEXT_FEATURE_EBX_BMI1 RT_BIT_32(3)
553/** EBX Bit 4 - HLE - Hardware Lock Elision. */
554#define X86_CPUID_STEXT_FEATURE_EBX_HLE RT_BIT_32(4)
555/** EBX Bit 5 - AVX2 - Advanced Vector Extensions 2. */
556#define X86_CPUID_STEXT_FEATURE_EBX_AVX2 RT_BIT_32(5)
557/** EBX Bit 6 - FDP_EXCPTN_ONLY - FPU data pointer only updated on exceptions if set. */
558#define X86_CPUID_STEXT_FEATURE_EBX_FDP_EXCPTN_ONLY RT_BIT_32(6)
559/** EBX Bit 7 - SMEP - Supervisor Mode Execution Prevention. */
560#define X86_CPUID_STEXT_FEATURE_EBX_SMEP RT_BIT_32(7)
561/** EBX Bit 8 - BMI2 - Advanced Bit Manipulation extension 2. */
562#define X86_CPUID_STEXT_FEATURE_EBX_BMI2 RT_BIT_32(8)
563/** EBX Bit 9 - ERMS - Supports Enhanced REP MOVSB/STOSB. */
564#define X86_CPUID_STEXT_FEATURE_EBX_ERMS RT_BIT_32(9)
565/** EBX Bit 10 - INVPCID - Supports INVPCID. */
566#define X86_CPUID_STEXT_FEATURE_EBX_INVPCID RT_BIT_32(10)
567/** EBX Bit 11 - RTM - Supports Restricted Transactional Memory. */
568#define X86_CPUID_STEXT_FEATURE_EBX_RTM RT_BIT_32(11)
569/** EBX Bit 12 - PQM - Supports Platform Quality of Service Monitoring. */
570#define X86_CPUID_STEXT_FEATURE_EBX_PQM RT_BIT_32(12)
571/** EBX Bit 13 - DEPFPU_CS_DS - Deprecates FPU CS, FPU DS values if set. */
572#define X86_CPUID_STEXT_FEATURE_EBX_DEPR_FPU_CS_DS RT_BIT_32(13)
573/** EBX Bit 14 - MPE - Supports Intel Memory Protection Extensions. */
574#define X86_CPUID_STEXT_FEATURE_EBX_MPE RT_BIT_32(14)
575/** EBX Bit 15 - PQE - Supports Platform Quality of Service Enforcement. */
576#define X86_CPUID_STEXT_FEATURE_EBX_PQE RT_BIT_32(15)
577/** EBX Bit 16 - AVX512F - Supports AVX512F. */
578#define X86_CPUID_STEXT_FEATURE_EBX_AVX512F RT_BIT_32(16)
579/** EBX Bit 18 - RDSEED - Supports RDSEED. */
580#define X86_CPUID_STEXT_FEATURE_EBX_RDSEED RT_BIT_32(18)
581/** EBX Bit 19 - ADX - Supports ADCX/ADOX. */
582#define X86_CPUID_STEXT_FEATURE_EBX_ADX RT_BIT_32(19)
583/** EBX Bit 20 - SMAP - Supports Supervisor Mode Access Prevention. */
584#define X86_CPUID_STEXT_FEATURE_EBX_SMAP RT_BIT_32(20)
585/** EBX Bit 23 - CLFLUSHOPT - Supports CLFLUSHOPT (Cache Line Flush). */
586#define X86_CPUID_STEXT_FEATURE_EBX_CLFLUSHOPT RT_BIT_32(23)
587/** EBX Bit 25 - INTEL_PT - Supports Intel Processor Trace. */
588#define X86_CPUID_STEXT_FEATURE_EBX_INTEL_PT RT_BIT_32(25)
589/** EBX Bit 26 - AVX512PF - Supports AVX512PF. */
590#define X86_CPUID_STEXT_FEATURE_EBX_AVX512PF RT_BIT_32(26)
591/** EBX Bit 27 - AVX512ER - Supports AVX512ER. */
592#define X86_CPUID_STEXT_FEATURE_EBX_AVX512ER RT_BIT_32(27)
593/** EBX Bit 28 - AVX512CD - Supports AVX512CD. */
594#define X86_CPUID_STEXT_FEATURE_EBX_AVX512CD RT_BIT_32(28)
595/** EBX Bit 29 - SHA - Supports Secure Hash Algorithm extensions. */
596#define X86_CPUID_STEXT_FEATURE_EBX_SHA RT_BIT_32(29)
597
598/** ECX Bit 0 - PREFETCHWT1 - Supports the PREFETCHWT1 instruction. */
599#define X86_CPUID_STEXT_FEATURE_ECX_PREFETCHWT1 RT_BIT_32(0)
600/** @} */
601
602
603/** @name CPUID Extended Feature information.
604 * CPUID query with EAX=0x80000001.
605 * @{
606 */
607/** ECX Bit 0 - LAHF/SAHF support in 64-bit mode. */
608#define X86_CPUID_EXT_FEATURE_ECX_LAHF_SAHF RT_BIT_32(0)
609
610/** EDX Bit 11 - SYSCALL/SYSRET. */
611#define X86_CPUID_EXT_FEATURE_EDX_SYSCALL RT_BIT_32(11)
612/** EDX Bit 20 - No-Execute/Execute-Disable. */
613#define X86_CPUID_EXT_FEATURE_EDX_NX RT_BIT_32(20)
614/** EDX Bit 26 - 1 GB large page. */
615#define X86_CPUID_EXT_FEATURE_EDX_PAGE1GB RT_BIT_32(26)
616/** EDX Bit 27 - RDTSCP. */
617#define X86_CPUID_EXT_FEATURE_EDX_RDTSCP RT_BIT_32(27)
618/** EDX Bit 29 - AMD Long Mode/Intel-64 Instructions. */
619#define X86_CPUID_EXT_FEATURE_EDX_LONG_MODE RT_BIT_32(29)
620/** @}*/
621
622/** @name CPUID AMD Feature information.
623 * CPUID query with EAX=0x80000001.
624 * @{
625 */
626/** Bit 0 - FPU - x87 FPU on Chip. */
627#define X86_CPUID_AMD_FEATURE_EDX_FPU RT_BIT_32(0)
628/** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
629#define X86_CPUID_AMD_FEATURE_EDX_VME RT_BIT_32(1)
630/** Bit 2 - DE - Debugging extensions. */
631#define X86_CPUID_AMD_FEATURE_EDX_DE RT_BIT_32(2)
632/** Bit 3 - PSE - Page Size Extension. */
633#define X86_CPUID_AMD_FEATURE_EDX_PSE RT_BIT_32(3)
634/** Bit 4 - TSC - Time Stamp Counter. */
635#define X86_CPUID_AMD_FEATURE_EDX_TSC RT_BIT_32(4)
636/** Bit 5 - MSR - K86 Model Specific Registers RDMSR and WRMSR Instructions. */
637#define X86_CPUID_AMD_FEATURE_EDX_MSR RT_BIT_32(5)
638/** Bit 6 - PAE - Physical Address Extension. */
639#define X86_CPUID_AMD_FEATURE_EDX_PAE RT_BIT_32(6)
640/** Bit 7 - MCE - Machine Check Exception. */
641#define X86_CPUID_AMD_FEATURE_EDX_MCE RT_BIT_32(7)
642/** Bit 8 - CX8 - CMPXCHG8B instruction. */
643#define X86_CPUID_AMD_FEATURE_EDX_CX8 RT_BIT_32(8)
644/** Bit 9 - APIC - APIC On-Chip. */
645#define X86_CPUID_AMD_FEATURE_EDX_APIC RT_BIT_32(9)
646/** Bit 12 - MTRR - Memory Type Range Registers. */
647#define X86_CPUID_AMD_FEATURE_EDX_MTRR RT_BIT_32(12)
648/** Bit 13 - PGE - PTE Global Bit. */
649#define X86_CPUID_AMD_FEATURE_EDX_PGE RT_BIT_32(13)
650/** Bit 14 - MCA - Machine Check Architecture. */
651#define X86_CPUID_AMD_FEATURE_EDX_MCA RT_BIT_32(14)
652/** Bit 15 - CMOV - Conditional Move Instructions. */
653#define X86_CPUID_AMD_FEATURE_EDX_CMOV RT_BIT_32(15)
654/** Bit 16 - PAT - Page Attribute Table. */
655#define X86_CPUID_AMD_FEATURE_EDX_PAT RT_BIT_32(16)
656/** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
657#define X86_CPUID_AMD_FEATURE_EDX_PSE36 RT_BIT_32(17)
658/** Bit 22 - AXMMX - AMD Extensions to MMX Instructions. */
659#define X86_CPUID_AMD_FEATURE_EDX_AXMMX RT_BIT_32(22)
660/** Bit 23 - MMX - Intel MMX Technology. */
661#define X86_CPUID_AMD_FEATURE_EDX_MMX RT_BIT_32(23)
662/** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
663#define X86_CPUID_AMD_FEATURE_EDX_FXSR RT_BIT_32(24)
664/** Bit 25 - FFXSR - AMD fast FXSAVE and FXRSTOR Instructions. */
665#define X86_CPUID_AMD_FEATURE_EDX_FFXSR RT_BIT_32(25)
666/** Bit 30 - 3DNOWEXT - AMD Extensions to 3DNow. */
667#define X86_CPUID_AMD_FEATURE_EDX_3DNOW_EX RT_BIT_32(30)
668/** Bit 31 - 3DNOW - AMD 3DNow. */
669#define X86_CPUID_AMD_FEATURE_EDX_3DNOW RT_BIT_32(31)
670
671/** Bit 1 - CmpLegacy - Core multi-processing legacy mode. */
672#define X86_CPUID_AMD_FEATURE_ECX_CMPL RT_BIT_32(1)
673/** Bit 2 - SVM - AMD VM extensions. */
674#define X86_CPUID_AMD_FEATURE_ECX_SVM RT_BIT_32(2)
675/** Bit 3 - EXTAPIC - AMD extended APIC registers starting at 0x400. */
676#define X86_CPUID_AMD_FEATURE_ECX_EXT_APIC RT_BIT_32(3)
677/** Bit 4 - CR8L - AMD LOCK MOV CR0 means MOV CR8. */
678#define X86_CPUID_AMD_FEATURE_ECX_CR8L RT_BIT_32(4)
679/** Bit 5 - ABM - AMD Advanced bit manipulation. LZCNT instruction support. */
680#define X86_CPUID_AMD_FEATURE_ECX_ABM RT_BIT_32(5)
681/** Bit 6 - SSE4A - AMD EXTRQ, INSERTQ, MOVNTSS, and MOVNTSD instruction support. */
682#define X86_CPUID_AMD_FEATURE_ECX_SSE4A RT_BIT_32(6)
683/** Bit 7 - MISALIGNSSE - AMD Misaligned SSE mode. */
684#define X86_CPUID_AMD_FEATURE_ECX_MISALNSSE RT_BIT_32(7)
685/** Bit 8 - 3DNOWPRF - AMD PREFETCH and PREFETCHW instruction support. */
686#define X86_CPUID_AMD_FEATURE_ECX_3DNOWPRF RT_BIT_32(8)
687/** Bit 9 - OSVW - AMD OS visible workaround. */
688#define X86_CPUID_AMD_FEATURE_ECX_OSVW RT_BIT_32(9)
689/** Bit 10 - IBS - Instruct based sampling. */
690#define X86_CPUID_AMD_FEATURE_ECX_IBS RT_BIT_32(10)
691/** Bit 11 - XOP - Extended operation support (see APM6). */
692#define X86_CPUID_AMD_FEATURE_ECX_XOP RT_BIT_32(11)
693/** Bit 12 - SKINIT - AMD SKINIT: SKINIT, STGI, and DEV support. */
694#define X86_CPUID_AMD_FEATURE_ECX_SKINIT RT_BIT_32(12)
695/** Bit 13 - WDT - AMD Watchdog timer support. */
696#define X86_CPUID_AMD_FEATURE_ECX_WDT RT_BIT_32(13)
697/** Bit 15 - LWP - Lightweight profiling support. */
698#define X86_CPUID_AMD_FEATURE_ECX_LWP RT_BIT_32(15)
699/** Bit 16 - FMA4 - Four operand FMA instruction support. */
700#define X86_CPUID_AMD_FEATURE_ECX_FMA4 RT_BIT_32(16)
701/** Bit 19 - NodeId - Indicates support for
702 * MSR_C001_100C[NodeId,NodesPerProcessr]. */
703#define X86_CPUID_AMD_FEATURE_ECX_NODEID RT_BIT_32(19)
704/** Bit 21 - TBM - Trailing bit manipulation instruction support. */
705#define X86_CPUID_AMD_FEATURE_ECX_TBM RT_BIT_32(21)
706/** Bit 22 - TopologyExtensions - . */
707#define X86_CPUID_AMD_FEATURE_ECX_TOPOEXT RT_BIT_32(22)
708/** @} */
709
710
711/** @name CPUID AMD Feature information.
712 * CPUID query with EAX=0x80000007.
713 * @{
714 */
715/** Bit 0 - TS - Temperature Sensor. */
716#define X86_CPUID_AMD_ADVPOWER_EDX_TS RT_BIT_32(0)
717/** Bit 1 - FID - Frequency ID Control. */
718#define X86_CPUID_AMD_ADVPOWER_EDX_FID RT_BIT_32(1)
719/** Bit 2 - VID - Voltage ID Control. */
720#define X86_CPUID_AMD_ADVPOWER_EDX_VID RT_BIT_32(2)
721/** Bit 3 - TTP - THERMTRIP. */
722#define X86_CPUID_AMD_ADVPOWER_EDX_TTP RT_BIT_32(3)
723/** Bit 4 - TM - Hardware Thermal Control. */
724#define X86_CPUID_AMD_ADVPOWER_EDX_TM RT_BIT_32(4)
725/** Bit 5 - STC - Software Thermal Control. */
726#define X86_CPUID_AMD_ADVPOWER_EDX_STC RT_BIT_32(5)
727/** Bit 6 - MC - 100 Mhz Multiplier Control. */
728#define X86_CPUID_AMD_ADVPOWER_EDX_MC RT_BIT_32(6)
729/** Bit 7 - HWPSTATE - Hardware P-State Control. */
730#define X86_CPUID_AMD_ADVPOWER_EDX_HWPSTATE RT_BIT_32(7)
731/** Bit 8 - TSCINVAR - TSC Invariant. */
732#define X86_CPUID_AMD_ADVPOWER_EDX_TSCINVAR RT_BIT_32(8)
733/** Bit 9 - CPB - TSC Invariant. */
734#define X86_CPUID_AMD_ADVPOWER_EDX_CPB RT_BIT_32(9)
735/** Bit 10 - EffFreqRO - MPERF/APERF. */
736#define X86_CPUID_AMD_ADVPOWER_EDX_EFRO RT_BIT_32(10)
737/** Bit 11 - PFI - Processor feedback interface (see EAX). */
738#define X86_CPUID_AMD_ADVPOWER_EDX_PFI RT_BIT_32(11)
739/** Bit 12 - PA - Processor accumulator (MSR c001_007a). */
740#define X86_CPUID_AMD_ADVPOWER_EDX_PA RT_BIT_32(12)
741/** @} */
742
743
744/** @name CR0
745 * @remarks The 286 (MSW), 386 and 486 ignores attempts at setting
746 * reserved flags.
747 * @{ */
748/** Bit 0 - PE - Protection Enabled */
749#define X86_CR0_PE RT_BIT_32(0)
750#define X86_CR0_PROTECTION_ENABLE RT_BIT_32(0)
751/** Bit 1 - MP - Monitor Coprocessor */
752#define X86_CR0_MP RT_BIT_32(1)
753#define X86_CR0_MONITOR_COPROCESSOR RT_BIT_32(1)
754/** Bit 2 - EM - Emulation. */
755#define X86_CR0_EM RT_BIT_32(2)
756#define X86_CR0_EMULATE_FPU RT_BIT_32(2)
757/** Bit 3 - TS - Task Switch. */
758#define X86_CR0_TS RT_BIT_32(3)
759#define X86_CR0_TASK_SWITCH RT_BIT_32(3)
760/** Bit 4 - ET - Extension flag. (386, 'hardcoded' to 1 on 486+) */
761#define X86_CR0_ET RT_BIT_32(4)
762#define X86_CR0_EXTENSION_TYPE RT_BIT_32(4)
763/** Bit 5 - NE - Numeric error (486+). */
764#define X86_CR0_NE RT_BIT_32(5)
765#define X86_CR0_NUMERIC_ERROR RT_BIT_32(5)
766/** Bit 16 - WP - Write Protect (486+). */
767#define X86_CR0_WP RT_BIT_32(16)
768#define X86_CR0_WRITE_PROTECT RT_BIT_32(16)
769/** Bit 18 - AM - Alignment Mask (486+). */
770#define X86_CR0_AM RT_BIT_32(18)
771#define X86_CR0_ALIGMENT_MASK RT_BIT_32(18)
772/** Bit 29 - NW - Not Write-though (486+). */
773#define X86_CR0_NW RT_BIT_32(29)
774#define X86_CR0_NOT_WRITE_THROUGH RT_BIT_32(29)
775/** Bit 30 - WP - Cache Disable (486+). */
776#define X86_CR0_CD RT_BIT_32(30)
777#define X86_CR0_CACHE_DISABLE RT_BIT_32(30)
778/** Bit 31 - PG - Paging. */
779#define X86_CR0_PG RT_BIT_32(31)
780#define X86_CR0_PAGING RT_BIT_32(31)
781/** @} */
782
783
784/** @name CR3
785 * @{ */
786/** Bit 3 - PWT - Page-level Writes Transparent. */
787#define X86_CR3_PWT RT_BIT_32(3)
788/** Bit 4 - PCD - Page-level Cache Disable. */
789#define X86_CR3_PCD RT_BIT_32(4)
790/** Bits 12-31 - - Page directory page number. */
791#define X86_CR3_PAGE_MASK (0xfffff000)
792/** Bits 5-31 - - PAE Page directory page number. */
793#define X86_CR3_PAE_PAGE_MASK (0xffffffe0)
794/** Bits 12-51 - - AMD64 Page directory page number. */
795#define X86_CR3_AMD64_PAGE_MASK UINT64_C(0x000ffffffffff000)
796/** @} */
797
798
799/** @name CR4
800 * @{ */
801/** Bit 0 - VME - Virtual-8086 Mode Extensions. */
802#define X86_CR4_VME RT_BIT_32(0)
803/** Bit 1 - PVI - Protected-Mode Virtual Interrupts. */
804#define X86_CR4_PVI RT_BIT_32(1)
805/** Bit 2 - TSD - Time Stamp Disable. */
806#define X86_CR4_TSD RT_BIT_32(2)
807/** Bit 3 - DE - Debugging Extensions. */
808#define X86_CR4_DE RT_BIT_32(3)
809/** Bit 4 - PSE - Page Size Extension. */
810#define X86_CR4_PSE RT_BIT_32(4)
811/** Bit 5 - PAE - Physical Address Extension. */
812#define X86_CR4_PAE RT_BIT_32(5)
813/** Bit 6 - MCE - Machine-Check Enable. */
814#define X86_CR4_MCE RT_BIT_32(6)
815/** Bit 7 - PGE - Page Global Enable. */
816#define X86_CR4_PGE RT_BIT_32(7)
817/** Bit 8 - PCE - Performance-Monitoring Counter Enable. */
818#define X86_CR4_PCE RT_BIT_32(8)
819/** Bit 9 - OSFXSR - Operating System Support for FXSAVE and FXRSTORE instructions. */
820#define X86_CR4_OSFXSR RT_BIT_32(9)
821/** Bit 10 - OSXMMEEXCPT - Operating System Support for Unmasked SIMD Floating-Point Exceptions. */
822#define X86_CR4_OSXMMEEXCPT RT_BIT_32(10)
823/** Bit 13 - VMXE - VMX mode is enabled. */
824#define X86_CR4_VMXE RT_BIT_32(13)
825/** Bit 14 - SMXE - Safer Mode Extensions Enabled. */
826#define X86_CR4_SMXE RT_BIT_32(14)
827/** Bit 17 - PCIDE - Process-Context Identifiers Enabled. */
828#define X86_CR4_PCIDE RT_BIT_32(17)
829/** Bit 18 - OSXSAVE - Operating System Support for XSAVE and processor
830 * extended states. */
831#define X86_CR4_OSXSAVE RT_BIT_32(18)
832/** Bit 20 - SMEP - Supervisor-mode Execution Prevention enabled. */
833#define X86_CR4_SMEP RT_BIT_32(20)
834/** Bit 21 - SMAP - Supervisor-mode Access Prevention enabled. */
835#define X86_CR4_SMAP RT_BIT_32(21)
836/** Bit 22 - PKE - Protection Key Enable. */
837#define X86_CR4_PKE RT_BIT_32(22)
838/** @} */
839
840
841/** @name DR6
842 * @{ */
843/** Bit 0 - B0 - Breakpoint 0 condition detected. */
844#define X86_DR6_B0 RT_BIT_32(0)
845/** Bit 1 - B1 - Breakpoint 1 condition detected. */
846#define X86_DR6_B1 RT_BIT_32(1)
847/** Bit 2 - B2 - Breakpoint 2 condition detected. */
848#define X86_DR6_B2 RT_BIT_32(2)
849/** Bit 3 - B3 - Breakpoint 3 condition detected. */
850#define X86_DR6_B3 RT_BIT_32(3)
851/** Mask of all the Bx bits. */
852#define X86_DR6_B_MASK UINT64_C(0x0000000f)
853/** Bit 13 - BD - Debug register access detected. Corresponds to the X86_DR7_GD bit. */
854#define X86_DR6_BD RT_BIT_32(13)
855/** Bit 14 - BS - Single step */
856#define X86_DR6_BS RT_BIT_32(14)
857/** Bit 15 - BT - Task switch. (TSS T bit.) */
858#define X86_DR6_BT RT_BIT_32(15)
859/** Value of DR6 after powerup/reset. */
860#define X86_DR6_INIT_VAL UINT64_C(0xFFFF0FF0)
861/** Bits which must be 1s in DR6. */
862#define X86_DR6_RA1_MASK UINT64_C(0xffff0ff0)
863/** Bits which must be 0s in DR6. */
864#define X86_DR6_RAZ_MASK RT_BIT_64(12)
865/** Bits which must be 0s on writes to DR6. */
866#define X86_DR6_MBZ_MASK UINT64_C(0xffffffff00000000)
867/** @} */
868
869/** Get the DR6.Bx bit for a the given breakpoint. */
870#define X86_DR6_B(iBp) RT_BIT_64(iBp)
871
872
873/** @name DR7
874 * @{ */
875/** Bit 0 - L0 - Local breakpoint enable. Cleared on task switch. */
876#define X86_DR7_L0 RT_BIT_32(0)
877/** Bit 1 - G0 - Global breakpoint enable. Not cleared on task switch. */
878#define X86_DR7_G0 RT_BIT_32(1)
879/** Bit 2 - L1 - Local breakpoint enable. Cleared on task switch. */
880#define X86_DR7_L1 RT_BIT_32(2)
881/** Bit 3 - G1 - Global breakpoint enable. Not cleared on task switch. */
882#define X86_DR7_G1 RT_BIT_32(3)
883/** Bit 4 - L2 - Local breakpoint enable. Cleared on task switch. */
884#define X86_DR7_L2 RT_BIT_32(4)
885/** Bit 5 - G2 - Global breakpoint enable. Not cleared on task switch. */
886#define X86_DR7_G2 RT_BIT_32(5)
887/** Bit 6 - L3 - Local breakpoint enable. Cleared on task switch. */
888#define X86_DR7_L3 RT_BIT_32(6)
889/** Bit 7 - G3 - Global breakpoint enable. Not cleared on task switch. */
890#define X86_DR7_G3 RT_BIT_32(7)
891/** Bit 8 - LE - Local breakpoint exact. (Not supported (read ignored) by P6 and later.) */
892#define X86_DR7_LE RT_BIT_32(8)
893/** Bit 9 - GE - Local breakpoint exact. (Not supported (read ignored) by P6 and later.) */
894#define X86_DR7_GE RT_BIT_32(9)
895
896/** L0, L1, L2, and L3. */
897#define X86_DR7_LE_ALL UINT64_C(0x0000000000000055)
898/** L0, L1, L2, and L3. */
899#define X86_DR7_GE_ALL UINT64_C(0x00000000000000aa)
900
901/** Bit 12 - IR (ICE) - Interrupt redirection on Pentium. When set, the in
902 * Circuit Emulator (ICE) will break emulation on breakpoints and stuff.
903 * May cause CPU hang if enabled without ICE attached when the ICEBP/INT1
904 * instruction is executed.
905 * @see http://www.rcollins.org/secrets/DR7.html */
906#define X86_DR7_ICE_IR RT_BIT_32(12)
907/** Bit 13 - GD - General detect enable. Enables emulators to get exceptions when
908 * any DR register is accessed. */
909#define X86_DR7_GD RT_BIT_32(13)
910/** Bit 14 - TR1 (ICE) - Code discontinuity trace for use with ICE on
911 * Pentium. */
912#define X86_DR7_ICE_TR1 RT_BIT_32(14)
913/** Bit 15 - TR2 (ICE) - Controls unknown ICE trace feature of the pentium. */
914#define X86_DR7_ICE_TR2 RT_BIT_32(15)
915/** Bit 16 & 17 - R/W0 - Read write field 0. Values X86_DR7_RW_*. */
916#define X86_DR7_RW0_MASK (3 << 16)
917/** Bit 18 & 19 - LEN0 - Length field 0. Values X86_DR7_LEN_*. */
918#define X86_DR7_LEN0_MASK (3 << 18)
919/** Bit 20 & 21 - R/W1 - Read write field 0. Values X86_DR7_RW_*. */
920#define X86_DR7_RW1_MASK (3 << 20)
921/** Bit 22 & 23 - LEN1 - Length field 0. Values X86_DR7_LEN_*. */
922#define X86_DR7_LEN1_MASK (3 << 22)
923/** Bit 24 & 25 - R/W2 - Read write field 0. Values X86_DR7_RW_*. */
924#define X86_DR7_RW2_MASK (3 << 24)
925/** Bit 26 & 27 - LEN2 - Length field 0. Values X86_DR7_LEN_*. */
926#define X86_DR7_LEN2_MASK (3 << 26)
927/** Bit 28 & 29 - R/W3 - Read write field 0. Values X86_DR7_RW_*. */
928#define X86_DR7_RW3_MASK (3 << 28)
929/** Bit 30 & 31 - LEN3 - Length field 0. Values X86_DR7_LEN_*. */
930#define X86_DR7_LEN3_MASK (3 << 30)
931
932/** Bits which reads as 1s. */
933#define X86_DR7_RA1_MASK RT_BIT_32(10)
934/** Bits which reads as zeros. These are related to ICE (bits 12, 14, 15). */
935#define X86_DR7_RAZ_MASK UINT64_C(0x0000d800)
936/** Bits which must be 0s when writing to DR7. */
937#define X86_DR7_MBZ_MASK UINT64_C(0xffffffff00000000)
938
939/** Calcs the L bit of Nth breakpoint.
940 * @param iBp The breakpoint number [0..3].
941 */
942#define X86_DR7_L(iBp) ( UINT32_C(1) << (iBp * 2) )
943
944/** Calcs the G bit of Nth breakpoint.
945 * @param iBp The breakpoint number [0..3].
946 */
947#define X86_DR7_G(iBp) ( UINT32_C(1) << (iBp * 2 + 1) )
948
949/** Calcs the L and G bits of Nth breakpoint.
950 * @param iBp The breakpoint number [0..3].
951 */
952#define X86_DR7_L_G(iBp) ( UINT32_C(3) << (iBp * 2) )
953
954/** @name Read/Write values.
955 * @{ */
956/** Break on instruction fetch only. */
957#define X86_DR7_RW_EO 0U
958/** Break on write only. */
959#define X86_DR7_RW_WO 1U
960/** Break on I/O read/write. This is only defined if CR4.DE is set. */
961#define X86_DR7_RW_IO 2U
962/** Break on read or write (but not instruction fetches). */
963#define X86_DR7_RW_RW 3U
964/** @} */
965
966/** Shifts a X86_DR7_RW_* value to its right place.
967 * @param iBp The breakpoint number [0..3].
968 * @param fRw One of the X86_DR7_RW_* value.
969 */
970#define X86_DR7_RW(iBp, fRw) ( (fRw) << ((iBp) * 4 + 16) )
971
972/** Fetch the R/Wx bits for a given breakpoint (so it can be compared with
973 * one of the X86_DR7_RW_XXX constants).
974 *
975 * @returns X86_DR7_RW_XXX
976 * @param uDR7 DR7 value
977 * @param iBp The breakpoint number [0..3].
978 */
979#define X86_DR7_GET_RW(uDR7, iBp) ( ( (uDR7) >> ((iBp) * 4 + 16) ) & UINT32_C(3) )
980
981/** R/W0, R/W1, R/W2, and R/W3. */
982#define X86_DR7_RW_ALL_MASKS UINT32_C(0x33330000)
983
984#ifndef VBOX_FOR_DTRACE_LIB
985/** Checks if there are any I/O breakpoint types configured in the RW
986 * registers. Does NOT check if these are enabled, sorry. */
987# define X86_DR7_ANY_RW_IO(uDR7) \
988 ( ( UINT32_C(0x22220000) & (uDR7) ) /* any candidates? */ \
989 && ( ( (UINT32_C(0x22220000) & (uDR7) ) >> 1 ) & ~(uDR7) ) )
990AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x33330000)) == 0);
991AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x22220000)) == 1);
992AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x32320000)) == 1);
993AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x23230000)) == 1);
994AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00000000)) == 0);
995AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00010000)) == 0);
996AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00020000)) == 1);
997AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00030000)) == 0);
998AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00040000)) == 0);
999#endif /* !VBOX_FOR_DTRACE_LIB */
1000
1001/** @name Length values.
1002 * @{ */
1003#define X86_DR7_LEN_BYTE 0U
1004#define X86_DR7_LEN_WORD 1U
1005#define X86_DR7_LEN_QWORD 2U /**< AMD64 long mode only. */
1006#define X86_DR7_LEN_DWORD 3U
1007/** @} */
1008
1009/** Shifts a X86_DR7_LEN_* value to its right place.
1010 * @param iBp The breakpoint number [0..3].
1011 * @param cb One of the X86_DR7_LEN_* values.
1012 */
1013#define X86_DR7_LEN(iBp, cb) ( (cb) << ((iBp) * 4 + 18) )
1014
1015/** Fetch the breakpoint length bits from the DR7 value.
1016 * @param uDR7 DR7 value
1017 * @param iBp The breakpoint number [0..3].
1018 */
1019#define X86_DR7_GET_LEN(uDR7, iBp) ( ( (uDR7) >> ((iBp) * 4 + 18) ) & UINT32_C(0x3) )
1020
1021/** Mask used to check if any breakpoints are enabled. */
1022#define X86_DR7_ENABLED_MASK UINT32_C(0x000000ff)
1023
1024/** LEN0, LEN1, LEN2, and LEN3. */
1025#define X86_DR7_LEN_ALL_MASKS UINT32_C(0xcccc0000)
1026/** R/W0, R/W1, R/W2, R/W3,LEN0, LEN1, LEN2, and LEN3. */
1027#define X86_DR7_RW_LEN_ALL_MASKS UINT32_C(0xffff0000)
1028
1029/** Value of DR7 after powerup/reset. */
1030#define X86_DR7_INIT_VAL 0x400
1031/** @} */
1032
1033
1034/** @name Machine Specific Registers
1035 * @{
1036 */
1037/** Machine check address register (P5). */
1038#define MSR_P5_MC_ADDR UINT32_C(0x00000000)
1039/** Machine check type register (P5). */
1040#define MSR_P5_MC_TYPE UINT32_C(0x00000001)
1041/** Time Stamp Counter. */
1042#define MSR_IA32_TSC 0x10
1043#define MSR_IA32_CESR UINT32_C(0x00000011)
1044#define MSR_IA32_CTR0 UINT32_C(0x00000012)
1045#define MSR_IA32_CTR1 UINT32_C(0x00000013)
1046
1047#define MSR_IA32_PLATFORM_ID 0x17
1048
1049#ifndef MSR_IA32_APICBASE /* qemu cpu.h kludge */
1050# define MSR_IA32_APICBASE 0x1b
1051/** Local APIC enabled. */
1052# define MSR_IA32_APICBASE_EN RT_BIT_64(11)
1053/** X2APIC enabled (requires the EN bit to be set). */
1054# define MSR_IA32_APICBASE_EXTD RT_BIT_64(10)
1055/** The processor is the boot strap processor (BSP). */
1056# define MSR_IA32_APICBASE_BSP RT_BIT_64(8)
1057/** Minimum base address mask, consult CPUID leaf 0x80000008 for the actual
1058 * width. */
1059# define MSR_IA32_APICBASE_BASE_MIN UINT64_C(0x0000000ffffff000)
1060/** The default physical base address of the APIC. */
1061# define MSR_IA32_APICBASE_ADDR UINT64_C(0x00000000fee00000)
1062/** Gets the physical base address from the MSR. */
1063# define MSR_IA32_APICBASE_GET_ADDR(a_Msr) ((a_Msr) & X86_PAGE_4K_BASE_MASK)
1064#endif
1065
1066/** Undocumented intel MSR for reporting thread and core counts.
1067 * Judging from the XNU sources, it seems to be introduced in Nehalem. The
1068 * first 16 bits is the thread count. The next 16 bits the core count, except
1069 * on Westmere where it seems it's only the next 4 bits for some reason. */
1070#define MSR_CORE_THREAD_COUNT 0x35
1071
1072/** CPU Feature control. */
1073#define MSR_IA32_FEATURE_CONTROL 0x3A
1074#define MSR_IA32_FEATURE_CONTROL_LOCK RT_BIT_32(0)
1075#define MSR_IA32_FEATURE_CONTROL_SMX_VMXON RT_BIT_32(1)
1076#define MSR_IA32_FEATURE_CONTROL_VMXON RT_BIT_32(2)
1077
1078/** Per-processor TSC adjust MSR. */
1079#define MSR_IA32_TSC_ADJUST 0x3B
1080
1081/** BIOS update trigger (microcode update). */
1082#define MSR_IA32_BIOS_UPDT_TRIG 0x79
1083
1084/** BIOS update signature (microcode). */
1085#define MSR_IA32_BIOS_SIGN_ID 0x8B
1086
1087/** SMM monitor control. */
1088#define MSR_IA32_SMM_MONITOR_CTL 0x9B
1089
1090/** General performance counter no. 0. */
1091#define MSR_IA32_PMC0 0xC1
1092/** General performance counter no. 1. */
1093#define MSR_IA32_PMC1 0xC2
1094/** General performance counter no. 2. */
1095#define MSR_IA32_PMC2 0xC3
1096/** General performance counter no. 3. */
1097#define MSR_IA32_PMC3 0xC4
1098
1099/** Nehalem power control. */
1100#define MSR_IA32_PLATFORM_INFO 0xCE
1101
1102/** Get FSB clock status (Intel-specific). */
1103#define MSR_IA32_FSB_CLOCK_STS 0xCD
1104
1105/** C-State configuration control. Intel specific: Nehalem, Sandy Bridge. */
1106#define MSR_PKG_CST_CONFIG_CONTROL UINT32_C(0x000000e2)
1107
1108/** C0 Maximum Frequency Clock Count */
1109#define MSR_IA32_MPERF 0xE7
1110/** C0 Actual Frequency Clock Count */
1111#define MSR_IA32_APERF 0xE8
1112
1113/** MTRR Capabilities. */
1114#define MSR_IA32_MTRR_CAP 0xFE
1115
1116/** Cache control/info. */
1117#define MSR_BBL_CR_CTL3 UINT32_C(0x11e)
1118
1119#ifndef MSR_IA32_SYSENTER_CS /* qemu cpu.h kludge */
1120/** SYSENTER_CS - the R0 CS, indirectly giving R0 SS, R3 CS and R3 DS.
1121 * R0 SS == CS + 8
1122 * R3 CS == CS + 16
1123 * R3 SS == CS + 24
1124 */
1125#define MSR_IA32_SYSENTER_CS 0x174
1126/** SYSENTER_ESP - the R0 ESP. */
1127#define MSR_IA32_SYSENTER_ESP 0x175
1128/** SYSENTER_EIP - the R0 EIP. */
1129#define MSR_IA32_SYSENTER_EIP 0x176
1130#endif
1131
1132/** Machine Check Global Capabilities Register. */
1133#define MSR_IA32_MCG_CAP 0x179
1134/** Machine Check Global Status Register. */
1135#define MSR_IA32_MCG_STATUS 0x17A
1136/** Machine Check Global Control Register. */
1137#define MSR_IA32_MCG_CTRL 0x17B
1138
1139/** Page Attribute Table. */
1140#define MSR_IA32_CR_PAT 0x277
1141
1142/** Performance counter MSRs. (Intel only) */
1143#define MSR_IA32_PERFEVTSEL0 0x186
1144#define MSR_IA32_PERFEVTSEL1 0x187
1145/** Flexible ratio, seems to be undocumented, used by XNU (tsc.c).
1146 * The 16th bit whether flex ratio is being used, in which case bits 15:8
1147 * holds a ratio that Apple takes for TSC granularity.
1148 *
1149 * @note This MSR conflicts the P4 MSR_MCG_R12 register. */
1150#define MSR_FLEX_RATIO 0x194
1151/** Performance state value and starting with Intel core more.
1152 * Apple uses the >=core features to determine TSC granularity on older CPUs. */
1153#define MSR_IA32_PERF_STATUS 0x198
1154#define MSR_IA32_PERF_CTL 0x199
1155#define MSR_IA32_THERM_STATUS 0x19c
1156
1157/** Enable misc. processor features (R/W). */
1158#define MSR_IA32_MISC_ENABLE 0x1A0
1159/** Enable fast-strings feature (for REP MOVS and REP STORS). */
1160#define MSR_IA32_MISC_ENABLE_FAST_STRINGS RT_BIT_64(0)
1161/** Automatic Thermal Control Circuit Enable (R/W). */
1162#define MSR_IA32_MISC_ENABLE_TCC RT_BIT_64(3)
1163/** Performance Monitoring Available (R). */
1164#define MSR_IA32_MISC_ENABLE_PERF_MON RT_BIT_64(7)
1165/** Branch Trace Storage Unavailable (R/O). */
1166#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL RT_BIT_64(11)
1167/** Precise Event Based Sampling (PEBS) Unavailable (R/O). */
1168#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL RT_BIT_64(12)
1169/** Enhanced Intel SpeedStep Technology Enable (R/W). */
1170#define MSR_IA32_MISC_ENABLE_SST_ENABLE RT_BIT_64(16)
1171/** If MONITOR/MWAIT is supported (R/W). */
1172#define MSR_IA32_MISC_ENABLE_MONITOR RT_BIT_64(18)
1173/** Limit CPUID Maxval to 3 leafs (R/W). */
1174#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID RT_BIT_64(22)
1175/** When set to 1, xTPR messages are disabled (R/W). */
1176#define MSR_IA32_MISC_ENABLE_XTPR_MSG_DISABLE RT_BIT_64(23)
1177/** When set to 1, the Execute Disable Bit feature (XD Bit) is disabled (R/W). */
1178#define MSR_IA32_MISC_ENABLE_XD_DISABLE RT_BIT_64(34)
1179
1180/** Trace/Profile Resource Control (R/W) */
1181#define MSR_IA32_DEBUGCTL UINT32_C(0x000001d9)
1182/** The number (0..3 or 0..15) of the last branch record register on P4 and
1183 * related Xeons. */
1184#define MSR_P4_LASTBRANCH_TOS UINT32_C(0x000001da)
1185/** @name Last branch registers for P4 and Xeon, models 0 thru 2.
1186 * @{ */
1187#define MSR_P4_LASTBRANCH_0 UINT32_C(0x000001db)
1188#define MSR_P4_LASTBRANCH_1 UINT32_C(0x000001dc)
1189#define MSR_P4_LASTBRANCH_2 UINT32_C(0x000001dd)
1190#define MSR_P4_LASTBRANCH_3 UINT32_C(0x000001de)
1191/** @} */
1192
1193
1194#define IA32_MTRR_PHYSBASE0 0x200
1195#define IA32_MTRR_PHYSMASK0 0x201
1196#define IA32_MTRR_PHYSBASE1 0x202
1197#define IA32_MTRR_PHYSMASK1 0x203
1198#define IA32_MTRR_PHYSBASE2 0x204
1199#define IA32_MTRR_PHYSMASK2 0x205
1200#define IA32_MTRR_PHYSBASE3 0x206
1201#define IA32_MTRR_PHYSMASK3 0x207
1202#define IA32_MTRR_PHYSBASE4 0x208
1203#define IA32_MTRR_PHYSMASK4 0x209
1204#define IA32_MTRR_PHYSBASE5 0x20a
1205#define IA32_MTRR_PHYSMASK5 0x20b
1206#define IA32_MTRR_PHYSBASE6 0x20c
1207#define IA32_MTRR_PHYSMASK6 0x20d
1208#define IA32_MTRR_PHYSBASE7 0x20e
1209#define IA32_MTRR_PHYSMASK7 0x20f
1210#define IA32_MTRR_PHYSBASE8 0x210
1211#define IA32_MTRR_PHYSMASK8 0x211
1212#define IA32_MTRR_PHYSBASE9 0x212
1213#define IA32_MTRR_PHYSMASK9 0x213
1214
1215/** Fixed range MTRRs.
1216 * @{ */
1217#define IA32_MTRR_FIX64K_00000 0x250
1218#define IA32_MTRR_FIX16K_80000 0x258
1219#define IA32_MTRR_FIX16K_A0000 0x259
1220#define IA32_MTRR_FIX4K_C0000 0x268
1221#define IA32_MTRR_FIX4K_C8000 0x269
1222#define IA32_MTRR_FIX4K_D0000 0x26a
1223#define IA32_MTRR_FIX4K_D8000 0x26b
1224#define IA32_MTRR_FIX4K_E0000 0x26c
1225#define IA32_MTRR_FIX4K_E8000 0x26d
1226#define IA32_MTRR_FIX4K_F0000 0x26e
1227#define IA32_MTRR_FIX4K_F8000 0x26f
1228/** @} */
1229
1230/** MTRR Default Range. */
1231#define MSR_IA32_MTRR_DEF_TYPE 0x2FF
1232
1233#define MSR_IA32_MC0_CTL 0x400
1234#define MSR_IA32_MC0_STATUS 0x401
1235
1236/** Basic VMX information. */
1237#define MSR_IA32_VMX_BASIC_INFO 0x480
1238/** Allowed settings for pin-based VM execution controls */
1239#define MSR_IA32_VMX_PINBASED_CTLS 0x481
1240/** Allowed settings for proc-based VM execution controls */
1241#define MSR_IA32_VMX_PROCBASED_CTLS 0x482
1242/** Allowed settings for the VMX exit controls. */
1243#define MSR_IA32_VMX_EXIT_CTLS 0x483
1244/** Allowed settings for the VMX entry controls. */
1245#define MSR_IA32_VMX_ENTRY_CTLS 0x484
1246/** Misc VMX info. */
1247#define MSR_IA32_VMX_MISC 0x485
1248/** Fixed cleared bits in CR0. */
1249#define MSR_IA32_VMX_CR0_FIXED0 0x486
1250/** Fixed set bits in CR0. */
1251#define MSR_IA32_VMX_CR0_FIXED1 0x487
1252/** Fixed cleared bits in CR4. */
1253#define MSR_IA32_VMX_CR4_FIXED0 0x488
1254/** Fixed set bits in CR4. */
1255#define MSR_IA32_VMX_CR4_FIXED1 0x489
1256/** Information for enumerating fields in the VMCS. */
1257#define MSR_IA32_VMX_VMCS_ENUM 0x48A
1258/** Allowed settings for the VM-functions controls. */
1259#define MSR_IA32_VMX_VMFUNC 0x491
1260/** Allowed settings for secondary proc-based VM execution controls */
1261#define MSR_IA32_VMX_PROCBASED_CTLS2 0x48B
1262/** EPT capabilities. */
1263#define MSR_IA32_VMX_EPT_VPID_CAP 0x48C
1264/** DS Save Area (R/W). */
1265#define MSR_IA32_DS_AREA 0x600
1266/** Running Average Power Limit (RAPL) power units. */
1267#define MSR_RAPL_POWER_UNIT 0x606
1268
1269/** X2APIC MSR range start. */
1270#define MSR_IA32_X2APIC_START 0x800
1271/** X2APIC MSR - APIC ID Register. */
1272#define MSR_IA32_X2APIC_ID 0x802
1273/** X2APIC MSR - APIC Version Register. */
1274#define MSR_IA32_X2APIC_VERSION 0x803
1275/** X2APIC MSR - Task Priority Register. */
1276#define MSR_IA32_X2APIC_TPR 0x808
1277/** X2APIC MSR - Processor Priority register. */
1278#define MSR_IA32_X2APIC_PPR 0x80A
1279/** X2APIC MSR - End Of Interrupt register. */
1280#define MSR_IA32_X2APIC_EOI 0x80B
1281/** X2APIC MSR - Logical Destination Register. */
1282#define MSR_IA32_X2APIC_LDR 0x80D
1283/** X2APIC MSR - Spurious Interrupt Vector Register. */
1284#define MSR_IA32_X2APIC_SVR 0x80F
1285/** X2APIC MSR - In-service Register (bits 31:0). */
1286#define MSR_IA32_X2APIC_ISR0 0x810
1287/** X2APIC MSR - In-service Register (bits 63:32). */
1288#define MSR_IA32_X2APIC_ISR1 0x811
1289/** X2APIC MSR - In-service Register (bits 95:64). */
1290#define MSR_IA32_X2APIC_ISR2 0x812
1291/** X2APIC MSR - In-service Register (bits 127:96). */
1292#define MSR_IA32_X2APIC_ISR3 0x813
1293/** X2APIC MSR - In-service Register (bits 159:128). */
1294#define MSR_IA32_X2APIC_ISR4 0x814
1295/** X2APIC MSR - In-service Register (bits 191:160). */
1296#define MSR_IA32_X2APIC_ISR5 0x815
1297/** X2APIC MSR - In-service Register (bits 223:192). */
1298#define MSR_IA32_X2APIC_ISR6 0x816
1299/** X2APIC MSR - In-service Register (bits 255:224). */
1300#define MSR_IA32_X2APIC_ISR7 0x817
1301/** X2APIC MSR - Trigger Mode Register (bits 31:0). */
1302#define MSR_IA32_X2APIC_TMR0 0x818
1303/** X2APIC MSR - Trigger Mode Register (bits 63:32). */
1304#define MSR_IA32_X2APIC_TMR1 0x819
1305/** X2APIC MSR - Trigger Mode Register (bits 95:64). */
1306#define MSR_IA32_X2APIC_TMR2 0x81A
1307/** X2APIC MSR - Trigger Mode Register (bits 127:96). */
1308#define MSR_IA32_X2APIC_TMR3 0x81B
1309/** X2APIC MSR - Trigger Mode Register (bits 159:128). */
1310#define MSR_IA32_X2APIC_TMR4 0x81C
1311/** X2APIC MSR - Trigger Mode Register (bits 191:160). */
1312#define MSR_IA32_X2APIC_TMR5 0x81D
1313/** X2APIC MSR - Trigger Mode Register (bits 223:192). */
1314#define MSR_IA32_X2APIC_TMR6 0x81E
1315/** X2APIC MSR - Trigger Mode Register (bits 255:224). */
1316#define MSR_IA32_X2APIC_TMR7 0x81F
1317/** X2APIC MSR - Interrupt Request Register (bits 31:0). */
1318#define MSR_IA32_X2APIC_IRR0 0x820
1319/** X2APIC MSR - Interrupt Request Register (bits 63:32). */
1320#define MSR_IA32_X2APIC_IRR1 0x821
1321/** X2APIC MSR - Interrupt Request Register (bits 95:64). */
1322#define MSR_IA32_X2APIC_IRR2 0x822
1323/** X2APIC MSR - Interrupt Request Register (bits 127:96). */
1324#define MSR_IA32_X2APIC_IRR3 0x823
1325/** X2APIC MSR - Interrupt Request Register (bits 159:128). */
1326#define MSR_IA32_X2APIC_IRR4 0x824
1327/** X2APIC MSR - Interrupt Request Register (bits 191:160). */
1328#define MSR_IA32_X2APIC_IRR5 0x825
1329/** X2APIC MSR - Interrupt Request Register (bits 223:192). */
1330#define MSR_IA32_X2APIC_IRR6 0x826
1331/** X2APIC MSR - Interrupt Request Register (bits 255:224). */
1332#define MSR_IA32_X2APIC_IRR7 0x827
1333/** X2APIC MSR - Error Status Register. */
1334#define MSR_IA32_X2APIC_ESR 0x828
1335/** X2APIC MSR - LVT CMCI Register. */
1336#define MSR_IA32_X2APIC_LVT_CMCI 0x82F
1337/** X2APIC MSR - Interrupt Command Register. */
1338#define MSR_IA32_X2APIC_ICR 0x830
1339/** X2APIC MSR - LVT Timer Register. */
1340#define MSR_IA32_X2APIC_LVT_TIMER 0x832
1341/** X2APIC MSR - LVT Thermal Sensor Register. */
1342#define MSR_IA32_X2APIC_LVT_THERMAL 0x833
1343/** X2APIC MSR - LVT Performance Counter Register. */
1344#define MSR_IA32_X2APIC_LVT_PERF 0x834
1345/** X2APIC MSR - LVT LINT0 Register. */
1346#define MSR_IA32_X2APIC_LVT_LINT0 0x835
1347/** X2APIC MSR - LVT LINT1 Register. */
1348#define MSR_IA32_X2APIC_LVT_LINT1 0x836
1349/** X2APIC MSR - LVT Error Register . */
1350#define MSR_IA32_X2APIC_LVT_ERROR 0x837
1351/** X2APIC MSR - Timer Initial Count Register. */
1352#define MSR_IA32_X2APIC_TIMER_ICR 0x838
1353/** X2APIC MSR - Timer Current Count Register. */
1354#define MSR_IA32_X2APIC_TIMER_CCR 0x839
1355/** X2APIC MSR - Timer Divide Configuration Register. */
1356#define MSR_IA32_X2APIC_TIMER_DCR 0x83E
1357/** X2APIC MSR - Self IPI. */
1358#define MSR_IA32_X2APIC_SELF_IPI 0x83F
1359/** X2APIC MSR range end. */
1360#define MSR_IA32_X2APIC_END 0xBFF
1361/** X2APIC MSR - LVT start range. */
1362#define MSR_IA32_X2APIC_LVT_START MSR_IA32_X2APIC_LVT_TIMER
1363/** X2APIC MSR - LVT end range (inclusive). */
1364#define MSR_IA32_X2APIC_LVT_END MSR_IA32_X2APIC_LVT_ERROR
1365
1366/** K6 EFER - Extended Feature Enable Register. */
1367#define MSR_K6_EFER UINT32_C(0xc0000080)
1368/** @todo document EFER */
1369/** Bit 0 - SCE - System call extensions (SYSCALL / SYSRET). (R/W) */
1370#define MSR_K6_EFER_SCE RT_BIT_32(0)
1371/** Bit 8 - LME - Long mode enabled. (R/W) */
1372#define MSR_K6_EFER_LME RT_BIT_32(8)
1373/** Bit 10 - LMA - Long mode active. (R) */
1374#define MSR_K6_EFER_LMA RT_BIT_32(10)
1375/** Bit 11 - NXE - No-Execute Page Protection Enabled. (R/W) */
1376#define MSR_K6_EFER_NXE RT_BIT_32(11)
1377/** Bit 12 - SVME - Secure VM Extension Enabled. (R/W) */
1378#define MSR_K6_EFER_SVME RT_BIT_32(12)
1379/** Bit 13 - LMSLE - Long Mode Segment Limit Enable. (R/W?) */
1380#define MSR_K6_EFER_LMSLE RT_BIT_32(13)
1381/** Bit 14 - FFXSR - Fast FXSAVE / FXRSTOR (skip XMM*). (R/W) */
1382#define MSR_K6_EFER_FFXSR RT_BIT_32(14)
1383/** Bit 15 - TCE - Translation Cache Extension. (R/W) */
1384#define MSR_K6_EFER_TCE RT_BIT_32(15)
1385/** K6 STAR - SYSCALL/RET targets. */
1386#define MSR_K6_STAR UINT32_C(0xc0000081)
1387/** Shift value for getting the SYSRET CS and SS value. */
1388#define MSR_K6_STAR_SYSRET_CS_SS_SHIFT 48
1389/** Shift value for getting the SYSCALL CS and SS value. */
1390#define MSR_K6_STAR_SYSCALL_CS_SS_SHIFT 32
1391/** Selector mask for use after shifting. */
1392#define MSR_K6_STAR_SEL_MASK UINT32_C(0xffff)
1393/** The mask which give the SYSCALL EIP. */
1394#define MSR_K6_STAR_SYSCALL_EIP_MASK UINT32_C(0xffffffff)
1395/** K6 WHCR - Write Handling Control Register. */
1396#define MSR_K6_WHCR UINT32_C(0xc0000082)
1397/** K6 UWCCR - UC/WC Cacheability Control Register. */
1398#define MSR_K6_UWCCR UINT32_C(0xc0000085)
1399/** K6 PSOR - Processor State Observability Register. */
1400#define MSR_K6_PSOR UINT32_C(0xc0000087)
1401/** K6 PFIR - Page Flush/Invalidate Register. */
1402#define MSR_K6_PFIR UINT32_C(0xc0000088)
1403
1404/** Performance counter MSRs. (AMD only) */
1405#define MSR_K7_EVNTSEL0 UINT32_C(0xc0010000)
1406#define MSR_K7_EVNTSEL1 UINT32_C(0xc0010001)
1407#define MSR_K7_EVNTSEL2 UINT32_C(0xc0010002)
1408#define MSR_K7_EVNTSEL3 UINT32_C(0xc0010003)
1409#define MSR_K7_PERFCTR0 UINT32_C(0xc0010004)
1410#define MSR_K7_PERFCTR1 UINT32_C(0xc0010005)
1411#define MSR_K7_PERFCTR2 UINT32_C(0xc0010006)
1412#define MSR_K7_PERFCTR3 UINT32_C(0xc0010007)
1413
1414/** K8 LSTAR - Long mode SYSCALL target (RIP). */
1415#define MSR_K8_LSTAR UINT32_C(0xc0000082)
1416/** K8 CSTAR - Compatibility mode SYSCALL target (RIP). */
1417#define MSR_K8_CSTAR UINT32_C(0xc0000083)
1418/** K8 SF_MASK - SYSCALL flag mask. (aka SFMASK) */
1419#define MSR_K8_SF_MASK UINT32_C(0xc0000084)
1420/** K8 FS.base - The 64-bit base FS register. */
1421#define MSR_K8_FS_BASE UINT32_C(0xc0000100)
1422/** K8 GS.base - The 64-bit base GS register. */
1423#define MSR_K8_GS_BASE UINT32_C(0xc0000101)
1424/** K8 KernelGSbase - Used with SWAPGS. */
1425#define MSR_K8_KERNEL_GS_BASE UINT32_C(0xc0000102)
1426/** K8 TSC_AUX - Used with RDTSCP. */
1427#define MSR_K8_TSC_AUX UINT32_C(0xc0000103)
1428#define MSR_K8_SYSCFG UINT32_C(0xc0010010)
1429#define MSR_K8_HWCR UINT32_C(0xc0010015)
1430#define MSR_K8_IORRBASE0 UINT32_C(0xc0010016)
1431#define MSR_K8_IORRMASK0 UINT32_C(0xc0010017)
1432#define MSR_K8_IORRBASE1 UINT32_C(0xc0010018)
1433#define MSR_K8_IORRMASK1 UINT32_C(0xc0010019)
1434#define MSR_K8_TOP_MEM1 UINT32_C(0xc001001a)
1435#define MSR_K8_TOP_MEM2 UINT32_C(0xc001001d)
1436/** North bridge config? See BIOS & Kernel dev guides for
1437 * details. */
1438#define MSR_K8_NB_CFG UINT32_C(0xc001001f)
1439
1440/** Hypertransport interrupt pending register.
1441 * "BIOS and Kernel Developer's Guide for AMD NPT Family 0Fh Processors" */
1442#define MSR_K8_INT_PENDING UINT32_C(0xc0010055)
1443#define MSR_K8_VM_CR UINT32_C(0xc0010114)
1444#define MSR_K8_VM_CR_SVM_DISABLE RT_BIT_32(4)
1445
1446#define MSR_K8_IGNNE UINT32_C(0xc0010115)
1447#define MSR_K8_SMM_CTL UINT32_C(0xc0010116)
1448/** SVM - VM_HSAVE_PA - Physical address for saving and restoring
1449 * host state during world switch. */
1450#define MSR_K8_VM_HSAVE_PA UINT32_C(0xc0010117)
1451
1452/** @} */
1453
1454
1455/** @name Page Table / Directory / Directory Pointers / L4.
1456 * @{
1457 */
1458
1459/** Page table/directory entry as an unsigned integer. */
1460typedef uint32_t X86PGUINT;
1461/** Pointer to a page table/directory table entry as an unsigned integer. */
1462typedef X86PGUINT *PX86PGUINT;
1463/** Pointer to an const page table/directory table entry as an unsigned integer. */
1464typedef X86PGUINT const *PCX86PGUINT;
1465
1466/** Number of entries in a 32-bit PT/PD. */
1467#define X86_PG_ENTRIES 1024
1468
1469
1470/** PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1471typedef uint64_t X86PGPAEUINT;
1472/** Pointer to a PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1473typedef X86PGPAEUINT *PX86PGPAEUINT;
1474/** Pointer to an const PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1475typedef X86PGPAEUINT const *PCX86PGPAEUINT;
1476
1477/** Number of entries in a PAE PT/PD. */
1478#define X86_PG_PAE_ENTRIES 512
1479/** Number of entries in a PAE PDPT. */
1480#define X86_PG_PAE_PDPE_ENTRIES 4
1481
1482/** Number of entries in an AMD64 PT/PD/PDPT/L4/L5. */
1483#define X86_PG_AMD64_ENTRIES X86_PG_PAE_ENTRIES
1484/** Number of entries in an AMD64 PDPT.
1485 * Just for complementing X86_PG_PAE_PDPE_ENTRIES, using X86_PG_AMD64_ENTRIES for this is fine too. */
1486#define X86_PG_AMD64_PDPE_ENTRIES X86_PG_AMD64_ENTRIES
1487
1488/** The size of a default page. */
1489#define X86_PAGE_SIZE X86_PAGE_4K_SIZE
1490/** The page shift of a default page. */
1491#define X86_PAGE_SHIFT X86_PAGE_4K_SHIFT
1492/** The default page offset mask. */
1493#define X86_PAGE_OFFSET_MASK X86_PAGE_4K_OFFSET_MASK
1494/** The default page base mask for virtual addresses. */
1495#define X86_PAGE_BASE_MASK X86_PAGE_4K_BASE_MASK
1496/** The default page base mask for virtual addresses - 32bit version. */
1497#define X86_PAGE_BASE_MASK_32 X86_PAGE_4K_BASE_MASK_32
1498
1499/** The size of a 4KB page. */
1500#define X86_PAGE_4K_SIZE _4K
1501/** The page shift of a 4KB page. */
1502#define X86_PAGE_4K_SHIFT 12
1503/** The 4KB page offset mask. */
1504#define X86_PAGE_4K_OFFSET_MASK 0xfff
1505/** The 4KB page base mask for virtual addresses. */
1506#define X86_PAGE_4K_BASE_MASK 0xfffffffffffff000ULL
1507/** The 4KB page base mask for virtual addresses - 32bit version. */
1508#define X86_PAGE_4K_BASE_MASK_32 0xfffff000U
1509
1510/** The size of a 2MB page. */
1511#define X86_PAGE_2M_SIZE _2M
1512/** The page shift of a 2MB page. */
1513#define X86_PAGE_2M_SHIFT 21
1514/** The 2MB page offset mask. */
1515#define X86_PAGE_2M_OFFSET_MASK 0x001fffff
1516/** The 2MB page base mask for virtual addresses. */
1517#define X86_PAGE_2M_BASE_MASK 0xffffffffffe00000ULL
1518/** The 2MB page base mask for virtual addresses - 32bit version. */
1519#define X86_PAGE_2M_BASE_MASK_32 0xffe00000U
1520
1521/** The size of a 4MB page. */
1522#define X86_PAGE_4M_SIZE _4M
1523/** The page shift of a 4MB page. */
1524#define X86_PAGE_4M_SHIFT 22
1525/** The 4MB page offset mask. */
1526#define X86_PAGE_4M_OFFSET_MASK 0x003fffff
1527/** The 4MB page base mask for virtual addresses. */
1528#define X86_PAGE_4M_BASE_MASK 0xffffffffffc00000ULL
1529/** The 4MB page base mask for virtual addresses - 32bit version. */
1530#define X86_PAGE_4M_BASE_MASK_32 0xffc00000U
1531
1532/**
1533 * Check if the given address is canonical.
1534 */
1535#define X86_IS_CANONICAL(a_u64Addr) ((uint64_t)(a_u64Addr) + UINT64_C(0x800000000000) < UINT64_C(0x1000000000000))
1536
1537
1538/** @name Page Table Entry
1539 * @{
1540 */
1541/** Bit 0 - P - Present bit. */
1542#define X86_PTE_BIT_P 0
1543/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
1544#define X86_PTE_BIT_RW 1
1545/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
1546#define X86_PTE_BIT_US 2
1547/** Bit 3 - PWT - Page level write thru bit. */
1548#define X86_PTE_BIT_PWT 3
1549/** Bit 4 - PCD - Page level cache disable bit. */
1550#define X86_PTE_BIT_PCD 4
1551/** Bit 5 - A - Access bit. */
1552#define X86_PTE_BIT_A 5
1553/** Bit 6 - D - Dirty bit. */
1554#define X86_PTE_BIT_D 6
1555/** Bit 7 - PAT - Page Attribute Table index bit. Reserved and 0 if not supported. */
1556#define X86_PTE_BIT_PAT 7
1557/** Bit 8 - G - Global flag. */
1558#define X86_PTE_BIT_G 8
1559
1560/** Bit 0 - P - Present bit mask. */
1561#define X86_PTE_P RT_BIT_32(0)
1562/** Bit 1 - R/W - Read (clear) / Write (set) bit mask. */
1563#define X86_PTE_RW RT_BIT_32(1)
1564/** Bit 2 - U/S - User (set) / Supervisor (clear) bit mask. */
1565#define X86_PTE_US RT_BIT_32(2)
1566/** Bit 3 - PWT - Page level write thru bit mask. */
1567#define X86_PTE_PWT RT_BIT_32(3)
1568/** Bit 4 - PCD - Page level cache disable bit mask. */
1569#define X86_PTE_PCD RT_BIT_32(4)
1570/** Bit 5 - A - Access bit mask. */
1571#define X86_PTE_A RT_BIT_32(5)
1572/** Bit 6 - D - Dirty bit mask. */
1573#define X86_PTE_D RT_BIT_32(6)
1574/** Bit 7 - PAT - Page Attribute Table index bit mask. Reserved and 0 if not supported. */
1575#define X86_PTE_PAT RT_BIT_32(7)
1576/** Bit 8 - G - Global bit mask. */
1577#define X86_PTE_G RT_BIT_32(8)
1578
1579/** Bits 9-11 - - Available for use to system software. */
1580#define X86_PTE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
1581/** Bits 12-31 - - Physical Page number of the next level. */
1582#define X86_PTE_PG_MASK ( 0xfffff000 )
1583
1584/** Bits 12-51 - - PAE - Physical Page number of the next level. */
1585#define X86_PTE_PAE_PG_MASK UINT64_C(0x000ffffffffff000)
1586/** Bits 63 - NX - PAE/LM - No execution flag. */
1587#define X86_PTE_PAE_NX RT_BIT_64(63)
1588/** Bits 62-52 - - PAE - MBZ bits when NX is active. */
1589#define X86_PTE_PAE_MBZ_MASK_NX UINT64_C(0x7ff0000000000000)
1590/** Bits 63-52 - - PAE - MBZ bits when no NX. */
1591#define X86_PTE_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff0000000000000)
1592/** No bits - - LM - MBZ bits when NX is active. */
1593#define X86_PTE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000000)
1594/** Bits 63 - - LM - MBZ bits when no NX. */
1595#define X86_PTE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000000)
1596
1597/**
1598 * Page table entry.
1599 */
1600typedef struct X86PTEBITS
1601{
1602 /** Flags whether(=1) or not the page is present. */
1603 uint32_t u1Present : 1;
1604 /** Read(=0) / Write(=1) flag. */
1605 uint32_t u1Write : 1;
1606 /** User(=1) / Supervisor (=0) flag. */
1607 uint32_t u1User : 1;
1608 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
1609 uint32_t u1WriteThru : 1;
1610 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
1611 uint32_t u1CacheDisable : 1;
1612 /** Accessed flag.
1613 * Indicates that the page have been read or written to. */
1614 uint32_t u1Accessed : 1;
1615 /** Dirty flag.
1616 * Indicates that the page has been written to. */
1617 uint32_t u1Dirty : 1;
1618 /** Reserved / If PAT enabled, bit 2 of the index. */
1619 uint32_t u1PAT : 1;
1620 /** Global flag. (Ignored in all but final level.) */
1621 uint32_t u1Global : 1;
1622 /** Available for use to system software. */
1623 uint32_t u3Available : 3;
1624 /** Physical Page number of the next level. */
1625 uint32_t u20PageNo : 20;
1626} X86PTEBITS;
1627#ifndef VBOX_FOR_DTRACE_LIB
1628AssertCompileSize(X86PTEBITS, 4);
1629#endif
1630/** Pointer to a page table entry. */
1631typedef X86PTEBITS *PX86PTEBITS;
1632/** Pointer to a const page table entry. */
1633typedef const X86PTEBITS *PCX86PTEBITS;
1634
1635/**
1636 * Page table entry.
1637 */
1638typedef union X86PTE
1639{
1640 /** Unsigned integer view */
1641 X86PGUINT u;
1642 /** Bit field view. */
1643 X86PTEBITS n;
1644 /** 32-bit view. */
1645 uint32_t au32[1];
1646 /** 16-bit view. */
1647 uint16_t au16[2];
1648 /** 8-bit view. */
1649 uint8_t au8[4];
1650} X86PTE;
1651#ifndef VBOX_FOR_DTRACE_LIB
1652AssertCompileSize(X86PTE, 4);
1653#endif
1654/** Pointer to a page table entry. */
1655typedef X86PTE *PX86PTE;
1656/** Pointer to a const page table entry. */
1657typedef const X86PTE *PCX86PTE;
1658
1659
1660/**
1661 * PAE page table entry.
1662 */
1663typedef struct X86PTEPAEBITS
1664{
1665 /** Flags whether(=1) or not the page is present. */
1666 uint32_t u1Present : 1;
1667 /** Read(=0) / Write(=1) flag. */
1668 uint32_t u1Write : 1;
1669 /** User(=1) / Supervisor(=0) flag. */
1670 uint32_t u1User : 1;
1671 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
1672 uint32_t u1WriteThru : 1;
1673 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
1674 uint32_t u1CacheDisable : 1;
1675 /** Accessed flag.
1676 * Indicates that the page have been read or written to. */
1677 uint32_t u1Accessed : 1;
1678 /** Dirty flag.
1679 * Indicates that the page has been written to. */
1680 uint32_t u1Dirty : 1;
1681 /** Reserved / If PAT enabled, bit 2 of the index. */
1682 uint32_t u1PAT : 1;
1683 /** Global flag. (Ignored in all but final level.) */
1684 uint32_t u1Global : 1;
1685 /** Available for use to system software. */
1686 uint32_t u3Available : 3;
1687 /** Physical Page number of the next level - Low Part. Don't use this. */
1688 uint32_t u20PageNoLow : 20;
1689 /** Physical Page number of the next level - High Part. Don't use this. */
1690 uint32_t u20PageNoHigh : 20;
1691 /** MBZ bits */
1692 uint32_t u11Reserved : 11;
1693 /** No Execute flag. */
1694 uint32_t u1NoExecute : 1;
1695} X86PTEPAEBITS;
1696#ifndef VBOX_FOR_DTRACE_LIB
1697AssertCompileSize(X86PTEPAEBITS, 8);
1698#endif
1699/** Pointer to a page table entry. */
1700typedef X86PTEPAEBITS *PX86PTEPAEBITS;
1701/** Pointer to a page table entry. */
1702typedef const X86PTEPAEBITS *PCX86PTEPAEBITS;
1703
1704/**
1705 * PAE Page table entry.
1706 */
1707typedef union X86PTEPAE
1708{
1709 /** Unsigned integer view */
1710 X86PGPAEUINT u;
1711 /** Bit field view. */
1712 X86PTEPAEBITS n;
1713 /** 32-bit view. */
1714 uint32_t au32[2];
1715 /** 16-bit view. */
1716 uint16_t au16[4];
1717 /** 8-bit view. */
1718 uint8_t au8[8];
1719} X86PTEPAE;
1720#ifndef VBOX_FOR_DTRACE_LIB
1721AssertCompileSize(X86PTEPAE, 8);
1722#endif
1723/** Pointer to a PAE page table entry. */
1724typedef X86PTEPAE *PX86PTEPAE;
1725/** Pointer to a const PAE page table entry. */
1726typedef const X86PTEPAE *PCX86PTEPAE;
1727/** @} */
1728
1729/**
1730 * Page table.
1731 */
1732typedef struct X86PT
1733{
1734 /** PTE Array. */
1735 X86PTE a[X86_PG_ENTRIES];
1736} X86PT;
1737#ifndef VBOX_FOR_DTRACE_LIB
1738AssertCompileSize(X86PT, 4096);
1739#endif
1740/** Pointer to a page table. */
1741typedef X86PT *PX86PT;
1742/** Pointer to a const page table. */
1743typedef const X86PT *PCX86PT;
1744
1745/** The page shift to get the PT index. */
1746#define X86_PT_SHIFT 12
1747/** The PT index mask (apply to a shifted page address). */
1748#define X86_PT_MASK 0x3ff
1749
1750
1751/**
1752 * Page directory.
1753 */
1754typedef struct X86PTPAE
1755{
1756 /** PTE Array. */
1757 X86PTEPAE a[X86_PG_PAE_ENTRIES];
1758} X86PTPAE;
1759#ifndef VBOX_FOR_DTRACE_LIB
1760AssertCompileSize(X86PTPAE, 4096);
1761#endif
1762/** Pointer to a page table. */
1763typedef X86PTPAE *PX86PTPAE;
1764/** Pointer to a const page table. */
1765typedef const X86PTPAE *PCX86PTPAE;
1766
1767/** The page shift to get the PA PTE index. */
1768#define X86_PT_PAE_SHIFT 12
1769/** The PAE PT index mask (apply to a shifted page address). */
1770#define X86_PT_PAE_MASK 0x1ff
1771
1772
1773/** @name 4KB Page Directory Entry
1774 * @{
1775 */
1776/** Bit 0 - P - Present bit. */
1777#define X86_PDE_P RT_BIT_32(0)
1778/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
1779#define X86_PDE_RW RT_BIT_32(1)
1780/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
1781#define X86_PDE_US RT_BIT_32(2)
1782/** Bit 3 - PWT - Page level write thru bit. */
1783#define X86_PDE_PWT RT_BIT_32(3)
1784/** Bit 4 - PCD - Page level cache disable bit. */
1785#define X86_PDE_PCD RT_BIT_32(4)
1786/** Bit 5 - A - Access bit. */
1787#define X86_PDE_A RT_BIT_32(5)
1788/** Bit 7 - PS - Page size attribute.
1789 * Clear mean 4KB pages, set means large pages (2/4MB). */
1790#define X86_PDE_PS RT_BIT_32(7)
1791/** Bits 9-11 - - Available for use to system software. */
1792#define X86_PDE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
1793/** Bits 12-31 - - Physical Page number of the next level. */
1794#define X86_PDE_PG_MASK ( 0xfffff000 )
1795
1796/** Bits 12-51 - - PAE - Physical Page number of the next level. */
1797#define X86_PDE_PAE_PG_MASK UINT64_C(0x000ffffffffff000)
1798/** Bits 63 - NX - PAE/LM - No execution flag. */
1799#define X86_PDE_PAE_NX RT_BIT_64(63)
1800/** Bits 62-52, 7 - - PAE - MBZ bits when NX is active. */
1801#define X86_PDE_PAE_MBZ_MASK_NX UINT64_C(0x7ff0000000000080)
1802/** Bits 63-52, 7 - - PAE - MBZ bits when no NX. */
1803#define X86_PDE_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff0000000000080)
1804/** Bit 7 - - LM - MBZ bits when NX is active. */
1805#define X86_PDE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000080)
1806/** Bits 63, 7 - - LM - MBZ bits when no NX. */
1807#define X86_PDE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000080)
1808
1809/**
1810 * Page directory entry.
1811 */
1812typedef struct X86PDEBITS
1813{
1814 /** Flags whether(=1) or not the page is present. */
1815 uint32_t u1Present : 1;
1816 /** Read(=0) / Write(=1) flag. */
1817 uint32_t u1Write : 1;
1818 /** User(=1) / Supervisor (=0) flag. */
1819 uint32_t u1User : 1;
1820 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
1821 uint32_t u1WriteThru : 1;
1822 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
1823 uint32_t u1CacheDisable : 1;
1824 /** Accessed flag.
1825 * Indicates that the page has been read or written to. */
1826 uint32_t u1Accessed : 1;
1827 /** Reserved / Ignored (dirty bit). */
1828 uint32_t u1Reserved0 : 1;
1829 /** Size bit if PSE is enabled - in any event it's 0. */
1830 uint32_t u1Size : 1;
1831 /** Reserved / Ignored (global bit). */
1832 uint32_t u1Reserved1 : 1;
1833 /** Available for use to system software. */
1834 uint32_t u3Available : 3;
1835 /** Physical Page number of the next level. */
1836 uint32_t u20PageNo : 20;
1837} X86PDEBITS;
1838#ifndef VBOX_FOR_DTRACE_LIB
1839AssertCompileSize(X86PDEBITS, 4);
1840#endif
1841/** Pointer to a page directory entry. */
1842typedef X86PDEBITS *PX86PDEBITS;
1843/** Pointer to a const page directory entry. */
1844typedef const X86PDEBITS *PCX86PDEBITS;
1845
1846
1847/**
1848 * PAE page directory entry.
1849 */
1850typedef struct X86PDEPAEBITS
1851{
1852 /** Flags whether(=1) or not the page is present. */
1853 uint32_t u1Present : 1;
1854 /** Read(=0) / Write(=1) flag. */
1855 uint32_t u1Write : 1;
1856 /** User(=1) / Supervisor (=0) flag. */
1857 uint32_t u1User : 1;
1858 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
1859 uint32_t u1WriteThru : 1;
1860 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
1861 uint32_t u1CacheDisable : 1;
1862 /** Accessed flag.
1863 * Indicates that the page has been read or written to. */
1864 uint32_t u1Accessed : 1;
1865 /** Reserved / Ignored (dirty bit). */
1866 uint32_t u1Reserved0 : 1;
1867 /** Size bit if PSE is enabled - in any event it's 0. */
1868 uint32_t u1Size : 1;
1869 /** Reserved / Ignored (global bit). / */
1870 uint32_t u1Reserved1 : 1;
1871 /** Available for use to system software. */
1872 uint32_t u3Available : 3;
1873 /** Physical Page number of the next level - Low Part. Don't use! */
1874 uint32_t u20PageNoLow : 20;
1875 /** Physical Page number of the next level - High Part. Don't use! */
1876 uint32_t u20PageNoHigh : 20;
1877 /** MBZ bits */
1878 uint32_t u11Reserved : 11;
1879 /** No Execute flag. */
1880 uint32_t u1NoExecute : 1;
1881} X86PDEPAEBITS;
1882#ifndef VBOX_FOR_DTRACE_LIB
1883AssertCompileSize(X86PDEPAEBITS, 8);
1884#endif
1885/** Pointer to a page directory entry. */
1886typedef X86PDEPAEBITS *PX86PDEPAEBITS;
1887/** Pointer to a const page directory entry. */
1888typedef const X86PDEPAEBITS *PCX86PDEPAEBITS;
1889
1890/** @} */
1891
1892
1893/** @name 2/4MB Page Directory Entry
1894 * @{
1895 */
1896/** Bit 0 - P - Present bit. */
1897#define X86_PDE4M_P RT_BIT_32(0)
1898/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
1899#define X86_PDE4M_RW RT_BIT_32(1)
1900/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
1901#define X86_PDE4M_US RT_BIT_32(2)
1902/** Bit 3 - PWT - Page level write thru bit. */
1903#define X86_PDE4M_PWT RT_BIT_32(3)
1904/** Bit 4 - PCD - Page level cache disable bit. */
1905#define X86_PDE4M_PCD RT_BIT_32(4)
1906/** Bit 5 - A - Access bit. */
1907#define X86_PDE4M_A RT_BIT_32(5)
1908/** Bit 6 - D - Dirty bit. */
1909#define X86_PDE4M_D RT_BIT_32(6)
1910/** Bit 7 - PS - Page size attribute. Clear mean 4KB pages, set means large pages (2/4MB). */
1911#define X86_PDE4M_PS RT_BIT_32(7)
1912/** Bit 8 - G - Global flag. */
1913#define X86_PDE4M_G RT_BIT_32(8)
1914/** Bits 9-11 - AVL - Available for use to system software. */
1915#define X86_PDE4M_AVL (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
1916/** Bit 12 - PAT - Page Attribute Table index bit. Reserved and 0 if not supported. */
1917#define X86_PDE4M_PAT RT_BIT_32(12)
1918/** Shift to get from X86_PTE_PAT to X86_PDE4M_PAT. */
1919#define X86_PDE4M_PAT_SHIFT (12 - 7)
1920/** Bits 22-31 - - Physical Page number. */
1921#define X86_PDE4M_PG_MASK ( 0xffc00000 )
1922/** Bits 20-13 - - Physical Page number high part (32-39 bits). AMD64 hack. */
1923#define X86_PDE4M_PG_HIGH_MASK ( 0x001fe000 )
1924/** The number of bits to the high part of the page number. */
1925#define X86_PDE4M_PG_HIGH_SHIFT 19
1926/** Bit 21 - - MBZ bits for AMD CPUs, no PSE36. */
1927#define X86_PDE4M_MBZ_MASK RT_BIT_32(21)
1928
1929/** Bits 21-51 - - PAE/LM - Physical Page number.
1930 * (Bits 40-51 (long mode) & bits 36-51 (pae legacy) are reserved according to the Intel docs; AMD allows for more.) */
1931#define X86_PDE2M_PAE_PG_MASK UINT64_C(0x000fffffffe00000)
1932/** Bits 63 - NX - PAE/LM - No execution flag. */
1933#define X86_PDE2M_PAE_NX RT_BIT_64(63)
1934/** Bits 62-52, 20-13 - - PAE - MBZ bits when NX is active. */
1935#define X86_PDE2M_PAE_MBZ_MASK_NX UINT64_C(0x7ff00000001fe000)
1936/** Bits 63-52, 20-13 - - PAE - MBZ bits when no NX. */
1937#define X86_PDE2M_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff00000001fe000)
1938/** Bits 20-13 - - LM - MBZ bits when NX is active. */
1939#define X86_PDE2M_LM_MBZ_MASK_NX UINT64_C(0x00000000001fe000)
1940/** Bits 63, 20-13 - - LM - MBZ bits when no NX. */
1941#define X86_PDE2M_LM_MBZ_MASK_NO_NX UINT64_C(0x80000000001fe000)
1942
1943/**
1944 * 4MB page directory entry.
1945 */
1946typedef struct X86PDE4MBITS
1947{
1948 /** Flags whether(=1) or not the page is present. */
1949 uint32_t u1Present : 1;
1950 /** Read(=0) / Write(=1) flag. */
1951 uint32_t u1Write : 1;
1952 /** User(=1) / Supervisor (=0) flag. */
1953 uint32_t u1User : 1;
1954 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
1955 uint32_t u1WriteThru : 1;
1956 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
1957 uint32_t u1CacheDisable : 1;
1958 /** Accessed flag.
1959 * Indicates that the page have been read or written to. */
1960 uint32_t u1Accessed : 1;
1961 /** Dirty flag.
1962 * Indicates that the page has been written to. */
1963 uint32_t u1Dirty : 1;
1964 /** Page size flag - always 1 for 4MB entries. */
1965 uint32_t u1Size : 1;
1966 /** Global flag. */
1967 uint32_t u1Global : 1;
1968 /** Available for use to system software. */
1969 uint32_t u3Available : 3;
1970 /** Reserved / If PAT enabled, bit 2 of the index. */
1971 uint32_t u1PAT : 1;
1972 /** Bits 32-39 of the page number on AMD64.
1973 * This AMD64 hack allows accessing 40bits of physical memory without PAE. */
1974 uint32_t u8PageNoHigh : 8;
1975 /** Reserved. */
1976 uint32_t u1Reserved : 1;
1977 /** Physical Page number of the page. */
1978 uint32_t u10PageNo : 10;
1979} X86PDE4MBITS;
1980#ifndef VBOX_FOR_DTRACE_LIB
1981AssertCompileSize(X86PDE4MBITS, 4);
1982#endif
1983/** Pointer to a page table entry. */
1984typedef X86PDE4MBITS *PX86PDE4MBITS;
1985/** Pointer to a const page table entry. */
1986typedef const X86PDE4MBITS *PCX86PDE4MBITS;
1987
1988
1989/**
1990 * 2MB PAE page directory entry.
1991 */
1992typedef struct X86PDE2MPAEBITS
1993{
1994 /** Flags whether(=1) or not the page is present. */
1995 uint32_t u1Present : 1;
1996 /** Read(=0) / Write(=1) flag. */
1997 uint32_t u1Write : 1;
1998 /** User(=1) / Supervisor(=0) flag. */
1999 uint32_t u1User : 1;
2000 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2001 uint32_t u1WriteThru : 1;
2002 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2003 uint32_t u1CacheDisable : 1;
2004 /** Accessed flag.
2005 * Indicates that the page have been read or written to. */
2006 uint32_t u1Accessed : 1;
2007 /** Dirty flag.
2008 * Indicates that the page has been written to. */
2009 uint32_t u1Dirty : 1;
2010 /** Page size flag - always 1 for 2MB entries. */
2011 uint32_t u1Size : 1;
2012 /** Global flag. */
2013 uint32_t u1Global : 1;
2014 /** Available for use to system software. */
2015 uint32_t u3Available : 3;
2016 /** Reserved / If PAT enabled, bit 2 of the index. */
2017 uint32_t u1PAT : 1;
2018 /** Reserved. */
2019 uint32_t u9Reserved : 9;
2020 /** Physical Page number of the next level - Low part. Don't use! */
2021 uint32_t u10PageNoLow : 10;
2022 /** Physical Page number of the next level - High part. Don't use! */
2023 uint32_t u20PageNoHigh : 20;
2024 /** MBZ bits */
2025 uint32_t u11Reserved : 11;
2026 /** No Execute flag. */
2027 uint32_t u1NoExecute : 1;
2028} X86PDE2MPAEBITS;
2029#ifndef VBOX_FOR_DTRACE_LIB
2030AssertCompileSize(X86PDE2MPAEBITS, 8);
2031#endif
2032/** Pointer to a 2MB PAE page table entry. */
2033typedef X86PDE2MPAEBITS *PX86PDE2MPAEBITS;
2034/** Pointer to a 2MB PAE page table entry. */
2035typedef const X86PDE2MPAEBITS *PCX86PDE2MPAEBITS;
2036
2037/** @} */
2038
2039/**
2040 * Page directory entry.
2041 */
2042typedef union X86PDE
2043{
2044 /** Unsigned integer view. */
2045 X86PGUINT u;
2046 /** Normal view. */
2047 X86PDEBITS n;
2048 /** 4MB view (big). */
2049 X86PDE4MBITS b;
2050 /** 8 bit unsigned integer view. */
2051 uint8_t au8[4];
2052 /** 16 bit unsigned integer view. */
2053 uint16_t au16[2];
2054 /** 32 bit unsigned integer view. */
2055 uint32_t au32[1];
2056} X86PDE;
2057#ifndef VBOX_FOR_DTRACE_LIB
2058AssertCompileSize(X86PDE, 4);
2059#endif
2060/** Pointer to a page directory entry. */
2061typedef X86PDE *PX86PDE;
2062/** Pointer to a const page directory entry. */
2063typedef const X86PDE *PCX86PDE;
2064
2065/**
2066 * PAE page directory entry.
2067 */
2068typedef union X86PDEPAE
2069{
2070 /** Unsigned integer view. */
2071 X86PGPAEUINT u;
2072 /** Normal view. */
2073 X86PDEPAEBITS n;
2074 /** 2MB page view (big). */
2075 X86PDE2MPAEBITS b;
2076 /** 8 bit unsigned integer view. */
2077 uint8_t au8[8];
2078 /** 16 bit unsigned integer view. */
2079 uint16_t au16[4];
2080 /** 32 bit unsigned integer view. */
2081 uint32_t au32[2];
2082} X86PDEPAE;
2083#ifndef VBOX_FOR_DTRACE_LIB
2084AssertCompileSize(X86PDEPAE, 8);
2085#endif
2086/** Pointer to a page directory entry. */
2087typedef X86PDEPAE *PX86PDEPAE;
2088/** Pointer to a const page directory entry. */
2089typedef const X86PDEPAE *PCX86PDEPAE;
2090
2091/**
2092 * Page directory.
2093 */
2094typedef struct X86PD
2095{
2096 /** PDE Array. */
2097 X86PDE a[X86_PG_ENTRIES];
2098} X86PD;
2099#ifndef VBOX_FOR_DTRACE_LIB
2100AssertCompileSize(X86PD, 4096);
2101#endif
2102/** Pointer to a page directory. */
2103typedef X86PD *PX86PD;
2104/** Pointer to a const page directory. */
2105typedef const X86PD *PCX86PD;
2106
2107/** The page shift to get the PD index. */
2108#define X86_PD_SHIFT 22
2109/** The PD index mask (apply to a shifted page address). */
2110#define X86_PD_MASK 0x3ff
2111
2112
2113/**
2114 * PAE page directory.
2115 */
2116typedef struct X86PDPAE
2117{
2118 /** PDE Array. */
2119 X86PDEPAE a[X86_PG_PAE_ENTRIES];
2120} X86PDPAE;
2121#ifndef VBOX_FOR_DTRACE_LIB
2122AssertCompileSize(X86PDPAE, 4096);
2123#endif
2124/** Pointer to a PAE page directory. */
2125typedef X86PDPAE *PX86PDPAE;
2126/** Pointer to a const PAE page directory. */
2127typedef const X86PDPAE *PCX86PDPAE;
2128
2129/** The page shift to get the PAE PD index. */
2130#define X86_PD_PAE_SHIFT 21
2131/** The PAE PD index mask (apply to a shifted page address). */
2132#define X86_PD_PAE_MASK 0x1ff
2133
2134
2135/** @name Page Directory Pointer Table Entry (PAE)
2136 * @{
2137 */
2138/** Bit 0 - P - Present bit. */
2139#define X86_PDPE_P RT_BIT_32(0)
2140/** Bit 1 - R/W - Read (clear) / Write (set) bit. Long Mode only. */
2141#define X86_PDPE_RW RT_BIT_32(1)
2142/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. Long Mode only. */
2143#define X86_PDPE_US RT_BIT_32(2)
2144/** Bit 3 - PWT - Page level write thru bit. */
2145#define X86_PDPE_PWT RT_BIT_32(3)
2146/** Bit 4 - PCD - Page level cache disable bit. */
2147#define X86_PDPE_PCD RT_BIT_32(4)
2148/** Bit 5 - A - Access bit. Long Mode only. */
2149#define X86_PDPE_A RT_BIT_32(5)
2150/** Bit 7 - PS - Page size (1GB). Long Mode only. */
2151#define X86_PDPE_LM_PS RT_BIT_32(7)
2152/** Bits 9-11 - - Available for use to system software. */
2153#define X86_PDPE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2154/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2155#define X86_PDPE_PG_MASK UINT64_C(0x000ffffffffff000)
2156/** Bits 63-52, 8-5, 2-1 - - PAE - MBZ bits (NX is long mode only). */
2157#define X86_PDPE_PAE_MBZ_MASK UINT64_C(0xfff00000000001e6)
2158/** Bits 63 - NX - LM - No execution flag. Long Mode only. */
2159#define X86_PDPE_LM_NX RT_BIT_64(63)
2160/** Bits 8, 7 - - LM - MBZ bits when NX is active. */
2161#define X86_PDPE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000180)
2162/** Bits 63, 8, 7 - - LM - MBZ bits when no NX. */
2163#define X86_PDPE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000180)
2164/** Bits 29-13 - - LM - MBZ bits for 1GB page entry when NX is active. */
2165#define X86_PDPE1G_LM_MBZ_MASK_NX UINT64_C(0x000000003fffe000)
2166/** Bits 63, 29-13 - - LM - MBZ bits for 1GB page entry when no NX. */
2167#define X86_PDPE1G_LM_MBZ_MASK_NO_NX UINT64_C(0x800000003fffe000)
2168
2169
2170/**
2171 * Page directory pointer table entry.
2172 */
2173typedef struct X86PDPEBITS
2174{
2175 /** Flags whether(=1) or not the page is present. */
2176 uint32_t u1Present : 1;
2177 /** Chunk of reserved bits. */
2178 uint32_t u2Reserved : 2;
2179 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2180 uint32_t u1WriteThru : 1;
2181 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2182 uint32_t u1CacheDisable : 1;
2183 /** Chunk of reserved bits. */
2184 uint32_t u4Reserved : 4;
2185 /** Available for use to system software. */
2186 uint32_t u3Available : 3;
2187 /** Physical Page number of the next level - Low Part. Don't use! */
2188 uint32_t u20PageNoLow : 20;
2189 /** Physical Page number of the next level - High Part. Don't use! */
2190 uint32_t u20PageNoHigh : 20;
2191 /** MBZ bits */
2192 uint32_t u12Reserved : 12;
2193} X86PDPEBITS;
2194#ifndef VBOX_FOR_DTRACE_LIB
2195AssertCompileSize(X86PDPEBITS, 8);
2196#endif
2197/** Pointer to a page directory pointer table entry. */
2198typedef X86PDPEBITS *PX86PTPEBITS;
2199/** Pointer to a const page directory pointer table entry. */
2200typedef const X86PDPEBITS *PCX86PTPEBITS;
2201
2202/**
2203 * Page directory pointer table entry. AMD64 version
2204 */
2205typedef struct X86PDPEAMD64BITS
2206{
2207 /** Flags whether(=1) or not the page is present. */
2208 uint32_t u1Present : 1;
2209 /** Read(=0) / Write(=1) flag. */
2210 uint32_t u1Write : 1;
2211 /** User(=1) / Supervisor (=0) flag. */
2212 uint32_t u1User : 1;
2213 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2214 uint32_t u1WriteThru : 1;
2215 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2216 uint32_t u1CacheDisable : 1;
2217 /** Accessed flag.
2218 * Indicates that the page have been read or written to. */
2219 uint32_t u1Accessed : 1;
2220 /** Chunk of reserved bits. */
2221 uint32_t u3Reserved : 3;
2222 /** Available for use to system software. */
2223 uint32_t u3Available : 3;
2224 /** Physical Page number of the next level - Low Part. Don't use! */
2225 uint32_t u20PageNoLow : 20;
2226 /** Physical Page number of the next level - High Part. Don't use! */
2227 uint32_t u20PageNoHigh : 20;
2228 /** MBZ bits */
2229 uint32_t u11Reserved : 11;
2230 /** No Execute flag. */
2231 uint32_t u1NoExecute : 1;
2232} X86PDPEAMD64BITS;
2233#ifndef VBOX_FOR_DTRACE_LIB
2234AssertCompileSize(X86PDPEAMD64BITS, 8);
2235#endif
2236/** Pointer to a page directory pointer table entry. */
2237typedef X86PDPEAMD64BITS *PX86PDPEAMD64BITS;
2238/** Pointer to a const page directory pointer table entry. */
2239typedef const X86PDPEAMD64BITS *PCX86PDPEAMD64BITS;
2240
2241/**
2242 * Page directory pointer table entry for 1GB page. (AMD64 only)
2243 */
2244typedef struct X86PDPE1GB
2245{
2246 /** 0: Flags whether(=1) or not the page is present. */
2247 uint32_t u1Present : 1;
2248 /** 1: Read(=0) / Write(=1) flag. */
2249 uint32_t u1Write : 1;
2250 /** 2: User(=1) / Supervisor (=0) flag. */
2251 uint32_t u1User : 1;
2252 /** 3: Write Thru flag. If PAT enabled, bit 0 of the index. */
2253 uint32_t u1WriteThru : 1;
2254 /** 4: Cache disabled flag. If PAT enabled, bit 1 of the index. */
2255 uint32_t u1CacheDisable : 1;
2256 /** 5: Accessed flag.
2257 * Indicates that the page have been read or written to. */
2258 uint32_t u1Accessed : 1;
2259 /** 6: Dirty flag for 1GB pages. */
2260 uint32_t u1Dirty : 1;
2261 /** 7: Indicates 1GB page if set. */
2262 uint32_t u1Size : 1;
2263 /** 8: Global 1GB page. */
2264 uint32_t u1Global: 1;
2265 /** 9-11: Available for use to system software. */
2266 uint32_t u3Available : 3;
2267 /** 12: PAT bit for 1GB page. */
2268 uint32_t u1PAT : 1;
2269 /** 13-29: MBZ bits. */
2270 uint32_t u17Reserved : 17;
2271 /** 30-31: Physical page number - Low Part. Don't use! */
2272 uint32_t u2PageNoLow : 2;
2273 /** 32-51: Physical Page number of the next level - High Part. Don't use! */
2274 uint32_t u20PageNoHigh : 20;
2275 /** 52-62: MBZ bits */
2276 uint32_t u11Reserved : 11;
2277 /** 63: No Execute flag. */
2278 uint32_t u1NoExecute : 1;
2279} X86PDPE1GB;
2280#ifndef VBOX_FOR_DTRACE_LIB
2281AssertCompileSize(X86PDPE1GB, 8);
2282#endif
2283/** Pointer to a page directory pointer table entry for a 1GB page. */
2284typedef X86PDPE1GB *PX86PDPE1GB;
2285/** Pointer to a const page directory pointer table entry for a 1GB page. */
2286typedef const X86PDPE1GB *PCX86PDPE1GB;
2287
2288/**
2289 * Page directory pointer table entry.
2290 */
2291typedef union X86PDPE
2292{
2293 /** Unsigned integer view. */
2294 X86PGPAEUINT u;
2295 /** Normal view. */
2296 X86PDPEBITS n;
2297 /** AMD64 view. */
2298 X86PDPEAMD64BITS lm;
2299 /** AMD64 big view. */
2300 X86PDPE1GB b;
2301 /** 8 bit unsigned integer view. */
2302 uint8_t au8[8];
2303 /** 16 bit unsigned integer view. */
2304 uint16_t au16[4];
2305 /** 32 bit unsigned integer view. */
2306 uint32_t au32[2];
2307} X86PDPE;
2308#ifndef VBOX_FOR_DTRACE_LIB
2309AssertCompileSize(X86PDPE, 8);
2310#endif
2311/** Pointer to a page directory pointer table entry. */
2312typedef X86PDPE *PX86PDPE;
2313/** Pointer to a const page directory pointer table entry. */
2314typedef const X86PDPE *PCX86PDPE;
2315
2316
2317/**
2318 * Page directory pointer table.
2319 */
2320typedef struct X86PDPT
2321{
2322 /** PDE Array. */
2323 X86PDPE a[X86_PG_AMD64_PDPE_ENTRIES];
2324} X86PDPT;
2325#ifndef VBOX_FOR_DTRACE_LIB
2326AssertCompileSize(X86PDPT, 4096);
2327#endif
2328/** Pointer to a page directory pointer table. */
2329typedef X86PDPT *PX86PDPT;
2330/** Pointer to a const page directory pointer table. */
2331typedef const X86PDPT *PCX86PDPT;
2332
2333/** The page shift to get the PDPT index. */
2334#define X86_PDPT_SHIFT 30
2335/** The PDPT index mask (apply to a shifted page address). (32 bits PAE) */
2336#define X86_PDPT_MASK_PAE 0x3
2337/** The PDPT index mask (apply to a shifted page address). (64 bits PAE)*/
2338#define X86_PDPT_MASK_AMD64 0x1ff
2339
2340/** @} */
2341
2342
2343/** @name Page Map Level-4 Entry (Long Mode PAE)
2344 * @{
2345 */
2346/** Bit 0 - P - Present bit. */
2347#define X86_PML4E_P RT_BIT_32(0)
2348/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
2349#define X86_PML4E_RW RT_BIT_32(1)
2350/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
2351#define X86_PML4E_US RT_BIT_32(2)
2352/** Bit 3 - PWT - Page level write thru bit. */
2353#define X86_PML4E_PWT RT_BIT_32(3)
2354/** Bit 4 - PCD - Page level cache disable bit. */
2355#define X86_PML4E_PCD RT_BIT_32(4)
2356/** Bit 5 - A - Access bit. */
2357#define X86_PML4E_A RT_BIT_32(5)
2358/** Bits 9-11 - - Available for use to system software. */
2359#define X86_PML4E_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2360/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2361#define X86_PML4E_PG_MASK UINT64_C(0x000ffffffffff000)
2362/** Bits 8, 7 - - MBZ bits when NX is active. */
2363#define X86_PML4E_MBZ_MASK_NX UINT64_C(0x0000000000000080)
2364/** Bits 63, 7 - - MBZ bits when no NX. */
2365#define X86_PML4E_MBZ_MASK_NO_NX UINT64_C(0x8000000000000080)
2366/** Bits 63 - NX - PAE - No execution flag. */
2367#define X86_PML4E_NX RT_BIT_64(63)
2368
2369/**
2370 * Page Map Level-4 Entry
2371 */
2372typedef struct X86PML4EBITS
2373{
2374 /** Flags whether(=1) or not the page is present. */
2375 uint32_t u1Present : 1;
2376 /** Read(=0) / Write(=1) flag. */
2377 uint32_t u1Write : 1;
2378 /** User(=1) / Supervisor (=0) flag. */
2379 uint32_t u1User : 1;
2380 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2381 uint32_t u1WriteThru : 1;
2382 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2383 uint32_t u1CacheDisable : 1;
2384 /** Accessed flag.
2385 * Indicates that the page have been read or written to. */
2386 uint32_t u1Accessed : 1;
2387 /** Chunk of reserved bits. */
2388 uint32_t u3Reserved : 3;
2389 /** Available for use to system software. */
2390 uint32_t u3Available : 3;
2391 /** Physical Page number of the next level - Low Part. Don't use! */
2392 uint32_t u20PageNoLow : 20;
2393 /** Physical Page number of the next level - High Part. Don't use! */
2394 uint32_t u20PageNoHigh : 20;
2395 /** MBZ bits */
2396 uint32_t u11Reserved : 11;
2397 /** No Execute flag. */
2398 uint32_t u1NoExecute : 1;
2399} X86PML4EBITS;
2400#ifndef VBOX_FOR_DTRACE_LIB
2401AssertCompileSize(X86PML4EBITS, 8);
2402#endif
2403/** Pointer to a page map level-4 entry. */
2404typedef X86PML4EBITS *PX86PML4EBITS;
2405/** Pointer to a const page map level-4 entry. */
2406typedef const X86PML4EBITS *PCX86PML4EBITS;
2407
2408/**
2409 * Page Map Level-4 Entry.
2410 */
2411typedef union X86PML4E
2412{
2413 /** Unsigned integer view. */
2414 X86PGPAEUINT u;
2415 /** Normal view. */
2416 X86PML4EBITS n;
2417 /** 8 bit unsigned integer view. */
2418 uint8_t au8[8];
2419 /** 16 bit unsigned integer view. */
2420 uint16_t au16[4];
2421 /** 32 bit unsigned integer view. */
2422 uint32_t au32[2];
2423} X86PML4E;
2424#ifndef VBOX_FOR_DTRACE_LIB
2425AssertCompileSize(X86PML4E, 8);
2426#endif
2427/** Pointer to a page map level-4 entry. */
2428typedef X86PML4E *PX86PML4E;
2429/** Pointer to a const page map level-4 entry. */
2430typedef const X86PML4E *PCX86PML4E;
2431
2432
2433/**
2434 * Page Map Level-4.
2435 */
2436typedef struct X86PML4
2437{
2438 /** PDE Array. */
2439 X86PML4E a[X86_PG_PAE_ENTRIES];
2440} X86PML4;
2441#ifndef VBOX_FOR_DTRACE_LIB
2442AssertCompileSize(X86PML4, 4096);
2443#endif
2444/** Pointer to a page map level-4. */
2445typedef X86PML4 *PX86PML4;
2446/** Pointer to a const page map level-4. */
2447typedef const X86PML4 *PCX86PML4;
2448
2449/** The page shift to get the PML4 index. */
2450#define X86_PML4_SHIFT 39
2451/** The PML4 index mask (apply to a shifted page address). */
2452#define X86_PML4_MASK 0x1ff
2453
2454/** @} */
2455
2456/** @} */
2457
2458/**
2459 * 32-bit protected mode FSTENV image.
2460 */
2461typedef struct X86FSTENV32P
2462{
2463 uint16_t FCW;
2464 uint16_t padding1;
2465 uint16_t FSW;
2466 uint16_t padding2;
2467 uint16_t FTW;
2468 uint16_t padding3;
2469 uint32_t FPUIP;
2470 uint16_t FPUCS;
2471 uint16_t FOP;
2472 uint32_t FPUDP;
2473 uint16_t FPUDS;
2474 uint16_t padding4;
2475} X86FSTENV32P;
2476/** Pointer to a 32-bit protected mode FSTENV image. */
2477typedef X86FSTENV32P *PX86FSTENV32P;
2478/** Pointer to a const 32-bit protected mode FSTENV image. */
2479typedef X86FSTENV32P const *PCX86FSTENV32P;
2480
2481
2482/**
2483 * 80-bit MMX/FPU register type.
2484 */
2485typedef struct X86FPUMMX
2486{
2487 uint8_t reg[10];
2488} X86FPUMMX;
2489#ifndef VBOX_FOR_DTRACE_LIB
2490AssertCompileSize(X86FPUMMX, 10);
2491#endif
2492/** Pointer to a 80-bit MMX/FPU register type. */
2493typedef X86FPUMMX *PX86FPUMMX;
2494/** Pointer to a const 80-bit MMX/FPU register type. */
2495typedef const X86FPUMMX *PCX86FPUMMX;
2496
2497/** FPU (x87) register. */
2498typedef union X86FPUREG
2499{
2500 /** MMX view. */
2501 uint64_t mmx;
2502 /** FPU view - todo. */
2503 X86FPUMMX fpu;
2504 /** Extended precision floating point view. */
2505 RTFLOAT80U r80;
2506 /** Extended precision floating point view v2 */
2507 RTFLOAT80U2 r80Ex;
2508 /** 8-bit view. */
2509 uint8_t au8[16];
2510 /** 16-bit view. */
2511 uint16_t au16[8];
2512 /** 32-bit view. */
2513 uint32_t au32[4];
2514 /** 64-bit view. */
2515 uint64_t au64[2];
2516 /** 128-bit view. (yeah, very helpful) */
2517 uint128_t au128[1];
2518} X86FPUREG;
2519#ifndef VBOX_FOR_DTRACE_LIB
2520AssertCompileSize(X86FPUREG, 16);
2521#endif
2522/** Pointer to a FPU register. */
2523typedef X86FPUREG *PX86FPUREG;
2524/** Pointer to a const FPU register. */
2525typedef X86FPUREG const *PCX86FPUREG;
2526
2527/**
2528 * XMM register union.
2529 */
2530typedef union X86XMMREG
2531{
2532 /** XMM Register view *. */
2533 uint128_t xmm;
2534 /** 8-bit view. */
2535 uint8_t au8[16];
2536 /** 16-bit view. */
2537 uint16_t au16[8];
2538 /** 32-bit view. */
2539 uint32_t au32[4];
2540 /** 64-bit view. */
2541 uint64_t au64[2];
2542 /** 128-bit view. (yeah, very helpful) */
2543 uint128_t au128[1];
2544} X86XMMREG;
2545#ifndef VBOX_FOR_DTRACE_LIB
2546AssertCompileSize(X86XMMREG, 16);
2547#endif
2548/** Pointer to an XMM register state. */
2549typedef X86XMMREG *PX86XMMREG;
2550/** Pointer to a const XMM register state. */
2551typedef X86XMMREG const *PCX86XMMREG;
2552
2553/**
2554 * YMM register union.
2555 */
2556typedef union X86YMMREG
2557{
2558 /** 8-bit view. */
2559 uint8_t au8[32];
2560 /** 16-bit view. */
2561 uint16_t au16[16];
2562 /** 32-bit view. */
2563 uint32_t au32[8];
2564 /** 64-bit view. */
2565 uint64_t au64[4];
2566 /** 128-bit view. (yeah, very helpful) */
2567 uint128_t au128[2];
2568 /** XMM sub register view. */
2569 X86XMMREG aXmm[2];
2570} X86YMMREG;
2571#ifndef VBOX_FOR_DTRACE_LIB
2572AssertCompileSize(X86YMMREG, 32);
2573#endif
2574/** Pointer to an YMM register state. */
2575typedef X86YMMREG *PX86YMMREG;
2576/** Pointer to a const YMM register state. */
2577typedef X86YMMREG const *PCX86YMMREG;
2578
2579/**
2580 * ZMM register union.
2581 */
2582typedef union X86ZMMREG
2583{
2584 /** 8-bit view. */
2585 uint8_t au8[64];
2586 /** 16-bit view. */
2587 uint16_t au16[32];
2588 /** 32-bit view. */
2589 uint32_t au32[16];
2590 /** 64-bit view. */
2591 uint64_t au64[8];
2592 /** 128-bit view. (yeah, very helpful) */
2593 uint128_t au128[4];
2594 /** XMM sub register view. */
2595 X86XMMREG aXmm[4];
2596 /** YMM sub register view. */
2597 X86YMMREG aYmm[2];
2598} X86ZMMREG;
2599#ifndef VBOX_FOR_DTRACE_LIB
2600AssertCompileSize(X86ZMMREG, 64);
2601#endif
2602/** Pointer to an ZMM register state. */
2603typedef X86ZMMREG *PX86ZMMREG;
2604/** Pointer to a const ZMM register state. */
2605typedef X86ZMMREG const *PCX86ZMMREG;
2606
2607
2608/**
2609 * 32-bit FPU state (aka FSAVE/FRSTOR Memory Region).
2610 * @todo verify this...
2611 */
2612#pragma pack(1)
2613typedef struct X86FPUSTATE
2614{
2615 /** 0x00 - Control word. */
2616 uint16_t FCW;
2617 /** 0x02 - Alignment word */
2618 uint16_t Dummy1;
2619 /** 0x04 - Status word. */
2620 uint16_t FSW;
2621 /** 0x06 - Alignment word */
2622 uint16_t Dummy2;
2623 /** 0x08 - Tag word */
2624 uint16_t FTW;
2625 /** 0x0a - Alignment word */
2626 uint16_t Dummy3;
2627
2628 /** 0x0c - Instruction pointer. */
2629 uint32_t FPUIP;
2630 /** 0x10 - Code selector. */
2631 uint16_t CS;
2632 /** 0x12 - Opcode. */
2633 uint16_t FOP;
2634 /** 0x14 - FOO. */
2635 uint32_t FPUOO;
2636 /** 0x18 - FOS. */
2637 uint32_t FPUOS;
2638 /** 0x1c - FPU register. */
2639 X86FPUREG regs[8];
2640} X86FPUSTATE;
2641#pragma pack()
2642/** Pointer to a FPU state. */
2643typedef X86FPUSTATE *PX86FPUSTATE;
2644/** Pointer to a const FPU state. */
2645typedef const X86FPUSTATE *PCX86FPUSTATE;
2646
2647/**
2648 * FPU Extended state (aka FXSAVE/FXRSTORE Memory Region).
2649 */
2650#pragma pack(1)
2651typedef struct X86FXSTATE
2652{
2653 /** 0x00 - Control word. */
2654 uint16_t FCW;
2655 /** 0x02 - Status word. */
2656 uint16_t FSW;
2657 /** 0x04 - Tag word. (The upper byte is always zero.) */
2658 uint16_t FTW;
2659 /** 0x06 - Opcode. */
2660 uint16_t FOP;
2661 /** 0x08 - Instruction pointer. */
2662 uint32_t FPUIP;
2663 /** 0x0c - Code selector. */
2664 uint16_t CS;
2665 uint16_t Rsrvd1;
2666 /** 0x10 - Data pointer. */
2667 uint32_t FPUDP;
2668 /** 0x14 - Data segment */
2669 uint16_t DS;
2670 /** 0x16 */
2671 uint16_t Rsrvd2;
2672 /** 0x18 */
2673 uint32_t MXCSR;
2674 /** 0x1c */
2675 uint32_t MXCSR_MASK;
2676 /** 0x20 - FPU registers. */
2677 X86FPUREG aRegs[8];
2678 /** 0xA0 - XMM registers - 8 registers in 32 bits mode, 16 in long mode. */
2679 X86XMMREG aXMM[16];
2680 /* - offset 416 - */
2681 uint32_t au32RsrvdRest[(464 - 416) / sizeof(uint32_t)];
2682 /* - offset 464 - Software usable reserved bits. */
2683 uint32_t au32RsrvdForSoftware[(512 - 464) / sizeof(uint32_t)];
2684} X86FXSTATE;
2685#pragma pack()
2686/** Pointer to a FPU Extended state. */
2687typedef X86FXSTATE *PX86FXSTATE;
2688/** Pointer to a const FPU Extended state. */
2689typedef const X86FXSTATE *PCX86FXSTATE;
2690
2691/** Offset for software usable reserved bits (464:511) where we store a 32-bit
2692 * magic. Don't forget to update x86.mac if you change this! */
2693#define X86_OFF_FXSTATE_RSVD 0x1d0
2694/** The 32-bit magic used to recognize if this a 32-bit FPU state. Don't
2695 * forget to update x86.mac if you change this!
2696 * @todo r=bird: This has nothing what-so-ever to do here.... */
2697#define X86_FXSTATE_RSVD_32BIT_MAGIC 0x32b3232b
2698#ifndef VBOX_FOR_DTRACE_LIB
2699AssertCompileSize(X86FXSTATE, 512);
2700AssertCompileMemberOffset(X86FXSTATE, au32RsrvdForSoftware, X86_OFF_FXSTATE_RSVD);
2701#endif
2702
2703/** @name FPU status word flags.
2704 * @{ */
2705/** Exception Flag: Invalid operation. */
2706#define X86_FSW_IE RT_BIT_32(0)
2707/** Exception Flag: Denormalized operand. */
2708#define X86_FSW_DE RT_BIT_32(1)
2709/** Exception Flag: Zero divide. */
2710#define X86_FSW_ZE RT_BIT_32(2)
2711/** Exception Flag: Overflow. */
2712#define X86_FSW_OE RT_BIT_32(3)
2713/** Exception Flag: Underflow. */
2714#define X86_FSW_UE RT_BIT_32(4)
2715/** Exception Flag: Precision. */
2716#define X86_FSW_PE RT_BIT_32(5)
2717/** Stack fault. */
2718#define X86_FSW_SF RT_BIT_32(6)
2719/** Error summary status. */
2720#define X86_FSW_ES RT_BIT_32(7)
2721/** Mask of exceptions flags, excluding the summary bit. */
2722#define X86_FSW_XCPT_MASK UINT16_C(0x007f)
2723/** Mask of exceptions flags, including the summary bit. */
2724#define X86_FSW_XCPT_ES_MASK UINT16_C(0x00ff)
2725/** Condition code 0. */
2726#define X86_FSW_C0 RT_BIT_32(8)
2727/** Condition code 1. */
2728#define X86_FSW_C1 RT_BIT_32(9)
2729/** Condition code 2. */
2730#define X86_FSW_C2 RT_BIT_32(10)
2731/** Top of the stack mask. */
2732#define X86_FSW_TOP_MASK UINT16_C(0x3800)
2733/** TOP shift value. */
2734#define X86_FSW_TOP_SHIFT 11
2735/** Mask for getting TOP value after shifting it right. */
2736#define X86_FSW_TOP_SMASK UINT16_C(0x0007)
2737/** Get the TOP value. */
2738#define X86_FSW_TOP_GET(a_uFsw) (((a_uFsw) >> X86_FSW_TOP_SHIFT) & X86_FSW_TOP_SMASK)
2739/** Condition code 3. */
2740#define X86_FSW_C3 RT_BIT_32(14)
2741/** Mask of exceptions flags, including the summary bit. */
2742#define X86_FSW_C_MASK UINT16_C(0x4700)
2743/** FPU busy. */
2744#define X86_FSW_B RT_BIT_32(15)
2745/** @} */
2746
2747
2748/** @name FPU control word flags.
2749 * @{ */
2750/** Exception Mask: Invalid operation. */
2751#define X86_FCW_IM RT_BIT_32(0)
2752/** Exception Mask: Denormalized operand. */
2753#define X86_FCW_DM RT_BIT_32(1)
2754/** Exception Mask: Zero divide. */
2755#define X86_FCW_ZM RT_BIT_32(2)
2756/** Exception Mask: Overflow. */
2757#define X86_FCW_OM RT_BIT_32(3)
2758/** Exception Mask: Underflow. */
2759#define X86_FCW_UM RT_BIT_32(4)
2760/** Exception Mask: Precision. */
2761#define X86_FCW_PM RT_BIT_32(5)
2762/** Mask all exceptions, the value typically loaded (by for instance fninit).
2763 * @remarks This includes reserved bit 6. */
2764#define X86_FCW_MASK_ALL UINT16_C(0x007f)
2765/** Mask all exceptions. Same as X86_FSW_XCPT_MASK. */
2766#define X86_FCW_XCPT_MASK UINT16_C(0x003f)
2767/** Precision control mask. */
2768#define X86_FCW_PC_MASK UINT16_C(0x0300)
2769/** Precision control: 24-bit. */
2770#define X86_FCW_PC_24 UINT16_C(0x0000)
2771/** Precision control: Reserved. */
2772#define X86_FCW_PC_RSVD UINT16_C(0x0100)
2773/** Precision control: 53-bit. */
2774#define X86_FCW_PC_53 UINT16_C(0x0200)
2775/** Precision control: 64-bit. */
2776#define X86_FCW_PC_64 UINT16_C(0x0300)
2777/** Rounding control mask. */
2778#define X86_FCW_RC_MASK UINT16_C(0x0c00)
2779/** Rounding control: To nearest. */
2780#define X86_FCW_RC_NEAREST UINT16_C(0x0000)
2781/** Rounding control: Down. */
2782#define X86_FCW_RC_DOWN UINT16_C(0x0400)
2783/** Rounding control: Up. */
2784#define X86_FCW_RC_UP UINT16_C(0x0800)
2785/** Rounding control: Towards zero. */
2786#define X86_FCW_RC_ZERO UINT16_C(0x0c00)
2787/** Bits which should be zero, apparently. */
2788#define X86_FCW_ZERO_MASK UINT16_C(0xf080)
2789/** @} */
2790
2791/** @name SSE MXCSR
2792 * @{ */
2793/** Exception Flag: Invalid operation. */
2794#define X86_MXSCR_IE RT_BIT_32(0)
2795/** Exception Flag: Denormalized operand. */
2796#define X86_MXSCR_DE RT_BIT_32(1)
2797/** Exception Flag: Zero divide. */
2798#define X86_MXSCR_ZE RT_BIT_32(2)
2799/** Exception Flag: Overflow. */
2800#define X86_MXSCR_OE RT_BIT_32(3)
2801/** Exception Flag: Underflow. */
2802#define X86_MXSCR_UE RT_BIT_32(4)
2803/** Exception Flag: Precision. */
2804#define X86_MXSCR_PE RT_BIT_32(5)
2805
2806/** Denormals are zero. */
2807#define X86_MXSCR_DAZ RT_BIT_32(6)
2808
2809/** Exception Mask: Invalid operation. */
2810#define X86_MXSCR_IM RT_BIT_32(7)
2811/** Exception Mask: Denormalized operand. */
2812#define X86_MXSCR_DM RT_BIT_32(8)
2813/** Exception Mask: Zero divide. */
2814#define X86_MXSCR_ZM RT_BIT_32(9)
2815/** Exception Mask: Overflow. */
2816#define X86_MXSCR_OM RT_BIT_32(10)
2817/** Exception Mask: Underflow. */
2818#define X86_MXSCR_UM RT_BIT_32(11)
2819/** Exception Mask: Precision. */
2820#define X86_MXSCR_PM RT_BIT_32(12)
2821
2822/** Rounding control mask. */
2823#define X86_MXSCR_RC_MASK UINT16_C(0x6000)
2824/** Rounding control: To nearest. */
2825#define X86_MXSCR_RC_NEAREST UINT16_C(0x0000)
2826/** Rounding control: Down. */
2827#define X86_MXSCR_RC_DOWN UINT16_C(0x2000)
2828/** Rounding control: Up. */
2829#define X86_MXSCR_RC_UP UINT16_C(0x4000)
2830/** Rounding control: Towards zero. */
2831#define X86_MXSCR_RC_ZERO UINT16_C(0x6000)
2832
2833/** Flush-to-zero for masked underflow. */
2834#define X86_MXSCR_FZ RT_BIT_32(15)
2835
2836/** Misaligned Exception Mask (AMD MISALIGNSSE). */
2837#define X86_MXSCR_MM RT_BIT_32(17)
2838/** @} */
2839
2840/**
2841 * XSAVE header.
2842 */
2843typedef struct X86XSAVEHDR
2844{
2845 /** XTATE_BV - Bitmap indicating whether a component is in the state. */
2846 uint64_t bmXState;
2847 /** XCOMP_BC - Bitmap used by instructions applying structure compaction. */
2848 uint64_t bmXComp;
2849 /** Reserved for furture extensions, probably MBZ. */
2850 uint64_t au64Reserved[6];
2851} X86XSAVEHDR;
2852#ifndef VBOX_FOR_DTRACE_LIB
2853AssertCompileSize(X86XSAVEHDR, 64);
2854#endif
2855/** Pointer to an XSAVE header. */
2856typedef X86XSAVEHDR *PX86XSAVEHDR;
2857/** Pointer to a const XSAVE header. */
2858typedef X86XSAVEHDR const *PCX86XSAVEHDR;
2859
2860
2861/**
2862 * The high 128-bit YMM register state (XSAVE_C_YMM).
2863 * (The lower 128-bits being in X86FXSTATE.)
2864 */
2865typedef struct X86XSAVEYMMHI
2866{
2867 /** 16 registers in 64-bit mode, 8 in 32-bit mode. */
2868 X86XMMREG aYmmHi[16];
2869} X86XSAVEYMMHI;
2870#ifndef VBOX_FOR_DTRACE_LIB
2871AssertCompileSize(X86XSAVEYMMHI, 256);
2872#endif
2873/** Pointer to a high 128-bit YMM register state. */
2874typedef X86XSAVEYMMHI *PX86XSAVEYMMHI;
2875/** Pointer to a const high 128-bit YMM register state. */
2876typedef X86XSAVEYMMHI const *PCX86XSAVEYMMHI;
2877
2878/**
2879 * Intel MPX bound registers state (XSAVE_C_BNDREGS).
2880 */
2881typedef struct X86XSAVEBNDREGS
2882{
2883 /** Array of registers (BND0...BND3). */
2884 struct
2885 {
2886 /** Lower bound. */
2887 uint64_t uLowerBound;
2888 /** Upper bound. */
2889 uint64_t uUpperBound;
2890 } aRegs[4];
2891} X86XSAVEBNDREGS;
2892#ifndef VBOX_FOR_DTRACE_LIB
2893AssertCompileSize(X86XSAVEBNDREGS, 64);
2894#endif
2895/** Pointer to a MPX bound register state. */
2896typedef X86XSAVEBNDREGS *PX86XSAVEBNDREGS;
2897/** Pointer to a const MPX bound register state. */
2898typedef X86XSAVEBNDREGS const *PCX86XSAVEBNDREGS;
2899
2900/**
2901 * Intel MPX bound config and status register state (XSAVE_C_BNDCSR).
2902 */
2903typedef struct X86XSAVEBNDCFG
2904{
2905 uint64_t fConfig;
2906 uint64_t fStatus;
2907} X86XSAVEBNDCFG;
2908#ifndef VBOX_FOR_DTRACE_LIB
2909AssertCompileSize(X86XSAVEBNDCFG, 16);
2910#endif
2911/** Pointer to a MPX bound config and status register state. */
2912typedef X86XSAVEBNDCFG *PX86XSAVEBNDCFG;
2913/** Pointer to a const MPX bound config and status register state. */
2914typedef X86XSAVEBNDCFG *PCX86XSAVEBNDCFG;
2915
2916/**
2917 * AVX-512 opmask state (XSAVE_C_OPMASK).
2918 */
2919typedef struct X86XSAVEOPMASK
2920{
2921 /** The K0..K7 values. */
2922 uint64_t aKRegs[8];
2923} X86XSAVEOPMASK;
2924#ifndef VBOX_FOR_DTRACE_LIB
2925AssertCompileSize(X86XSAVEOPMASK, 64);
2926#endif
2927/** Pointer to a AVX-512 opmask state. */
2928typedef X86XSAVEOPMASK *PX86XSAVEOPMASK;
2929/** Pointer to a const AVX-512 opmask state. */
2930typedef X86XSAVEOPMASK const *PCX86XSAVEOPMASK;
2931
2932/**
2933 * ZMM0-15 upper 256 bits introduced in AVX-512 (XSAVE_C_ZMM_HI256).
2934 */
2935typedef struct X86XSAVEZMMHI256
2936{
2937 /** Upper 256-bits of ZMM0-15. */
2938 X86YMMREG aHi256Regs[16];
2939} X86XSAVEZMMHI256;
2940#ifndef VBOX_FOR_DTRACE_LIB
2941AssertCompileSize(X86XSAVEZMMHI256, 512);
2942#endif
2943/** Pointer to a state comprising the upper 256-bits of ZMM0-15. */
2944typedef X86XSAVEZMMHI256 *PX86XSAVEZMMHI256;
2945/** Pointer to a const state comprising the upper 256-bits of ZMM0-15. */
2946typedef X86XSAVEZMMHI256 const *PCX86XSAVEZMMHI256;
2947
2948/**
2949 * ZMM16-31 register state introduced in AVX-512 (XSAVE_C_ZMM_16HI).
2950 */
2951typedef struct X86XSAVEZMM16HI
2952{
2953 /** ZMM16 thru ZMM31. */
2954 X86ZMMREG aRegs[16];
2955} X86XSAVEZMM16HI;
2956#ifndef VBOX_FOR_DTRACE_LIB
2957AssertCompileSize(X86XSAVEZMM16HI, 1024);
2958#endif
2959/** Pointer to a state comprising ZMM16-32. */
2960typedef X86XSAVEZMM16HI *PX86XSAVEZMM16HI;
2961/** Pointer to a const state comprising ZMM16-32. */
2962typedef X86XSAVEZMM16HI const *PCX86XSAVEZMM16HI;
2963
2964/**
2965 * AMD Light weight profiling state (XSAVE_C_LWP).
2966 *
2967 * We probably won't play with this as AMD seems to be dropping from their "zen"
2968 * processor micro architecture.
2969 */
2970typedef struct X86XSAVELWP
2971{
2972 /** Details when needed. */
2973 uint64_t auLater[128/8];
2974} X86XSAVELWP;
2975#ifndef VBOX_FOR_DTRACE_LIB
2976AssertCompileSize(X86XSAVELWP, 128);
2977#endif
2978
2979
2980/**
2981 * x86 FPU/SSE/AVX/XXXX state.
2982 *
2983 * Please bump DBGFCORE_FMT_VERSION by 1 in dbgfcorefmt.h if you make any
2984 * changes to this structure.
2985 */
2986typedef struct X86XSAVEAREA
2987{
2988 /** The x87 and SSE region (or legacy region if you like). */
2989 X86FXSTATE x87;
2990 /** The XSAVE header. */
2991 X86XSAVEHDR Hdr;
2992 /** Beyond the header, there isn't really a fixed layout, but we can
2993 generally assume the YMM (AVX) register extensions are present and
2994 follows immediately. */
2995 union
2996 {
2997 /** This is a typical layout on intel CPUs (good for debuggers). */
2998 struct
2999 {
3000 X86XSAVEYMMHI YmmHi;
3001 X86XSAVEBNDREGS BndRegs;
3002 X86XSAVEBNDCFG BndCfg;
3003 uint8_t abFudgeToMatchDocs[0xB0];
3004 X86XSAVEOPMASK Opmask;
3005 X86XSAVEZMMHI256 ZmmHi256;
3006 X86XSAVEZMM16HI Zmm16Hi;
3007 } Intel;
3008
3009 /** This is a typical layout on AMD Bulldozer type CPUs (good for debuggers). */
3010 struct
3011 {
3012 X86XSAVEYMMHI YmmHi;
3013 X86XSAVELWP Lwp;
3014 } AmdBd;
3015
3016 /** To enbling static deployments that have a reasonable chance of working for
3017 * the next 3-6 CPU generations without running short on space, we allocate a
3018 * lot of extra space here, making the structure a round 8KB in size. This
3019 * leaves us 7616 bytes for extended state. The skylake xeons are likely to use
3020 * 2112 of these, leaving us with 5504 bytes for future Intel generations. */
3021 uint8_t ab[8192 - 512 - 64];
3022 } u;
3023} X86XSAVEAREA;
3024#ifndef VBOX_FOR_DTRACE_LIB
3025AssertCompileSize(X86XSAVEAREA, 8192);
3026AssertCompileMemberSize(X86XSAVEAREA, u.Intel, 0x840 /*2112 => total 0xa80 (2688) */);
3027AssertCompileMemberOffset(X86XSAVEAREA, Hdr, 0x200);
3028AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.YmmHi, 0x240);
3029AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.BndRegs, 0x340);
3030AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.BndCfg, 0x380);
3031AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.Opmask, 0x440 /* 1088 */);
3032AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.ZmmHi256, 0x480 /* 1152 */);
3033AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.Zmm16Hi, 0x680 /* 1664 */);
3034#endif
3035/** Pointer to a XSAVE area. */
3036typedef X86XSAVEAREA *PX86XSAVEAREA;
3037/** Pointer to a const XSAVE area. */
3038typedef X86XSAVEAREA const *PCX86XSAVEAREA;
3039
3040
3041/** @name XSAVE_C_XXX - XSAVE State Components Bits.
3042 * @{ */
3043/** Bit 0 - x87 - Legacy FPU state (bit number) */
3044#define XSAVE_C_X87_BIT 0
3045/** Bit 0 - x87 - Legacy FPU state. */
3046#define XSAVE_C_X87 RT_BIT_64(XSAVE_C_X87_BIT)
3047/** Bit 1 - SSE - 128-bit SSE state (bit number). */
3048#define XSAVE_C_SSE_BIT 1
3049/** Bit 1 - SSE - 128-bit SSE state. */
3050#define XSAVE_C_SSE RT_BIT_64(XSAVE_C_SSE_BIT)
3051/** Bit 2 - YMM_Hi128 - Upper 128 bits of YMM0-15 (AVX) (bit number). */
3052#define XSAVE_C_YMM_BIT 2
3053/** Bit 2 - YMM_Hi128 - Upper 128 bits of YMM0-15 (AVX). */
3054#define XSAVE_C_YMM RT_BIT_64(XSAVE_C_YMM_BIT)
3055/** Bit 3 - BNDREGS - MPX bound register state (bit number). */
3056#define XSAVE_C_BNDREGS_BIT 3
3057/** Bit 3 - BNDREGS - MPX bound register state. */
3058#define XSAVE_C_BNDREGS RT_BIT_64(XSAVE_C_BNDREGS_BIT)
3059/** Bit 4 - BNDCSR - MPX bound config and status state (bit number). */
3060#define XSAVE_C_BNDCSR_BIT 4
3061/** Bit 4 - BNDCSR - MPX bound config and status state. */
3062#define XSAVE_C_BNDCSR RT_BIT_64(XSAVE_C_BNDCSR_BIT)
3063/** Bit 5 - Opmask - opmask state (bit number). */
3064#define XSAVE_C_OPMASK_BIT 5
3065/** Bit 5 - Opmask - opmask state. */
3066#define XSAVE_C_OPMASK RT_BIT_64(XSAVE_C_OPMASK_BIT)
3067/** Bit 6 - ZMM_Hi256 - Upper 256 bits of ZMM0-15 (AVX-512) (bit number). */
3068#define XSAVE_C_ZMM_HI256_BIT 6
3069/** Bit 6 - ZMM_Hi256 - Upper 256 bits of ZMM0-15 (AVX-512). */
3070#define XSAVE_C_ZMM_HI256 RT_BIT_64(XSAVE_C_ZMM_HI256_BIT)
3071/** Bit 7 - Hi16_ZMM - 512-bits ZMM16-31 state (AVX-512) (bit number). */
3072#define XSAVE_C_ZMM_16HI_BIT 7
3073/** Bit 7 - Hi16_ZMM - 512-bits ZMM16-31 state (AVX-512). */
3074#define XSAVE_C_ZMM_16HI RT_BIT_64(XSAVE_C_ZMM_16HI_BIT)
3075/** Bit 9 - PKRU - Protection-key state (bit number). */
3076#define XSAVE_C_PKRU_BIT 9
3077/** Bit 9 - PKRU - Protection-key state. */
3078#define XSAVE_C_PKRU RT_BIT_64(XSAVE_C_PKRU_BIT)
3079/** Bit 62 - LWP - Lightweight Profiling (AMD) (bit number). */
3080#define XSAVE_C_LWP_BIT 62
3081/** Bit 62 - LWP - Lightweight Profiling (AMD). */
3082#define XSAVE_C_LWP RT_BIT_64(XSAVE_C_LWP_BIT)
3083/** @} */
3084
3085
3086
3087/** @name Selector Descriptor
3088 * @{
3089 */
3090
3091#ifndef VBOX_FOR_DTRACE_LIB
3092/**
3093 * Descriptor attributes (as seen by VT-x).
3094 */
3095typedef struct X86DESCATTRBITS
3096{
3097 /** 00 - Segment Type. */
3098 unsigned u4Type : 4;
3099 /** 04 - Descriptor Type. System(=0) or code/data selector */
3100 unsigned u1DescType : 1;
3101 /** 05 - Descriptor Privilege level. */
3102 unsigned u2Dpl : 2;
3103 /** 07 - Flags selector present(=1) or not. */
3104 unsigned u1Present : 1;
3105 /** 08 - Segment limit 16-19. */
3106 unsigned u4LimitHigh : 4;
3107 /** 0c - Available for system software. */
3108 unsigned u1Available : 1;
3109 /** 0d - 32 bits mode: Reserved - 0, long mode: Long Attribute Bit. */
3110 unsigned u1Long : 1;
3111 /** 0e - This flags meaning depends on the segment type. Try make sense out
3112 * of the intel manual yourself. */
3113 unsigned u1DefBig : 1;
3114 /** 0f - Granularity of the limit. If set 4KB granularity is used, if
3115 * clear byte. */
3116 unsigned u1Granularity : 1;
3117 /** 10 - "Unusable" selector, special Intel (VT-x only?) bit. */
3118 unsigned u1Unusable : 1;
3119} X86DESCATTRBITS;
3120#endif /* !VBOX_FOR_DTRACE_LIB */
3121
3122/** @name X86DESCATTR masks
3123 * @{ */
3124#define X86DESCATTR_TYPE UINT32_C(0x0000000f)
3125#define X86DESCATTR_DT UINT32_C(0x00000010)
3126#define X86DESCATTR_DPL UINT32_C(0x00000060)
3127#define X86DESCATTR_DPL_SHIFT 5 /**< Shift count for the DPL value. */
3128#define X86DESCATTR_P UINT32_C(0x00000080)
3129#define X86DESCATTR_LIMIT_HIGH UINT32_C(0x00000f00)
3130#define X86DESCATTR_AVL UINT32_C(0x00001000)
3131#define X86DESCATTR_L UINT32_C(0x00002000)
3132#define X86DESCATTR_D UINT32_C(0x00004000)
3133#define X86DESCATTR_G UINT32_C(0x00008000)
3134#define X86DESCATTR_UNUSABLE UINT32_C(0x00010000)
3135/** @} */
3136
3137#pragma pack(1)
3138typedef union X86DESCATTR
3139{
3140 /** Unsigned integer view. */
3141 uint32_t u;
3142#ifndef VBOX_FOR_DTRACE_LIB
3143 /** Normal view. */
3144 X86DESCATTRBITS n;
3145#endif
3146} X86DESCATTR;
3147#pragma pack()
3148/** Pointer to descriptor attributes. */
3149typedef X86DESCATTR *PX86DESCATTR;
3150/** Pointer to const descriptor attributes. */
3151typedef const X86DESCATTR *PCX86DESCATTR;
3152
3153#ifndef VBOX_FOR_DTRACE_LIB
3154
3155/**
3156 * Generic descriptor table entry
3157 */
3158#pragma pack(1)
3159typedef struct X86DESCGENERIC
3160{
3161 /** 00 - Limit - Low word. */
3162 unsigned u16LimitLow : 16;
3163 /** 10 - Base address - low word.
3164 * Don't try set this to 24 because MSC is doing stupid things then. */
3165 unsigned u16BaseLow : 16;
3166 /** 20 - Base address - first 8 bits of high word. */
3167 unsigned u8BaseHigh1 : 8;
3168 /** 28 - Segment Type. */
3169 unsigned u4Type : 4;
3170 /** 2c - Descriptor Type. System(=0) or code/data selector */
3171 unsigned u1DescType : 1;
3172 /** 2d - Descriptor Privilege level. */
3173 unsigned u2Dpl : 2;
3174 /** 2f - Flags selector present(=1) or not. */
3175 unsigned u1Present : 1;
3176 /** 30 - Segment limit 16-19. */
3177 unsigned u4LimitHigh : 4;
3178 /** 34 - Available for system software. */
3179 unsigned u1Available : 1;
3180 /** 35 - 32 bits mode: Reserved - 0, long mode: Long Attribute Bit. */
3181 unsigned u1Long : 1;
3182 /** 36 - This flags meaning depends on the segment type. Try make sense out
3183 * of the intel manual yourself. */
3184 unsigned u1DefBig : 1;
3185 /** 37 - Granularity of the limit. If set 4KB granularity is used, if
3186 * clear byte. */
3187 unsigned u1Granularity : 1;
3188 /** 38 - Base address - highest 8 bits. */
3189 unsigned u8BaseHigh2 : 8;
3190} X86DESCGENERIC;
3191#pragma pack()
3192/** Pointer to a generic descriptor entry. */
3193typedef X86DESCGENERIC *PX86DESCGENERIC;
3194/** Pointer to a const generic descriptor entry. */
3195typedef const X86DESCGENERIC *PCX86DESCGENERIC;
3196
3197/** @name Bit offsets of X86DESCGENERIC members.
3198 * @{*/
3199#define X86DESCGENERIC_BIT_OFF_LIMIT_LOW (0) /**< Bit offset of X86DESCGENERIC::u16LimitLow. */
3200#define X86DESCGENERIC_BIT_OFF_BASE_LOW (16) /**< Bit offset of X86DESCGENERIC::u16BaseLow. */
3201#define X86DESCGENERIC_BIT_OFF_BASE_HIGH1 (32) /**< Bit offset of X86DESCGENERIC::u8BaseHigh1. */
3202#define X86DESCGENERIC_BIT_OFF_TYPE (40) /**< Bit offset of X86DESCGENERIC::u4Type. */
3203#define X86DESCGENERIC_BIT_OFF_DESC_TYPE (44) /**< Bit offset of X86DESCGENERIC::u1DescType. */
3204#define X86DESCGENERIC_BIT_OFF_DPL (45) /**< Bit offset of X86DESCGENERIC::u2Dpl. */
3205#define X86DESCGENERIC_BIT_OFF_PRESENT (47) /**< Bit offset of X86DESCGENERIC::uu1Present. */
3206#define X86DESCGENERIC_BIT_OFF_LIMIT_HIGH (48) /**< Bit offset of X86DESCGENERIC::u4LimitHigh. */
3207#define X86DESCGENERIC_BIT_OFF_AVAILABLE (52) /**< Bit offset of X86DESCGENERIC::u1Available. */
3208#define X86DESCGENERIC_BIT_OFF_LONG (53) /**< Bit offset of X86DESCGENERIC::u1Long. */
3209#define X86DESCGENERIC_BIT_OFF_DEF_BIG (54) /**< Bit offset of X86DESCGENERIC::u1DefBig. */
3210#define X86DESCGENERIC_BIT_OFF_GRANULARITY (55) /**< Bit offset of X86DESCGENERIC::u1Granularity. */
3211#define X86DESCGENERIC_BIT_OFF_BASE_HIGH2 (56) /**< Bit offset of X86DESCGENERIC::u8BaseHigh2. */
3212/** @} */
3213
3214
3215/** @name LAR mask
3216 * @{ */
3217#define X86LAR_F_TYPE UINT16_C( 0x0f00)
3218#define X86LAR_F_DT UINT16_C( 0x1000)
3219#define X86LAR_F_DPL UINT16_C( 0x6000)
3220#define X86LAR_F_DPL_SHIFT 13 /**< Shift count for the DPL value. */
3221#define X86LAR_F_P UINT16_C( 0x8000)
3222#define X86LAR_F_AVL UINT32_C(0x00100000)
3223#define X86LAR_F_L UINT32_C(0x00200000)
3224#define X86LAR_F_D UINT32_C(0x00400000)
3225#define X86LAR_F_G UINT32_C(0x00800000)
3226/** @} */
3227
3228
3229/**
3230 * Call-, Interrupt-, Trap- or Task-gate descriptor (legacy).
3231 */
3232typedef struct X86DESCGATE
3233{
3234 /** 00 - Target code segment offset - Low word.
3235 * Ignored if task-gate. */
3236 unsigned u16OffsetLow : 16;
3237 /** 10 - Target code segment selector for call-, interrupt- and trap-gates,
3238 * TSS selector if task-gate. */
3239 unsigned u16Sel : 16;
3240 /** 20 - Number of parameters for a call-gate.
3241 * Ignored if interrupt-, trap- or task-gate. */
3242 unsigned u4ParmCount : 4;
3243 /** 24 - Reserved / ignored. */
3244 unsigned u4Reserved : 4;
3245 /** 28 - Segment Type. */
3246 unsigned u4Type : 4;
3247 /** 2c - Descriptor Type (0 = system). */
3248 unsigned u1DescType : 1;
3249 /** 2d - Descriptor Privilege level. */
3250 unsigned u2Dpl : 2;
3251 /** 2f - Flags selector present(=1) or not. */
3252 unsigned u1Present : 1;
3253 /** 30 - Target code segment offset - High word.
3254 * Ignored if task-gate. */
3255 unsigned u16OffsetHigh : 16;
3256} X86DESCGATE;
3257/** Pointer to a Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3258typedef X86DESCGATE *PX86DESCGATE;
3259/** Pointer to a const Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3260typedef const X86DESCGATE *PCX86DESCGATE;
3261
3262#endif /* VBOX_FOR_DTRACE_LIB */
3263
3264/**
3265 * Descriptor table entry.
3266 */
3267#pragma pack(1)
3268typedef union X86DESC
3269{
3270#ifndef VBOX_FOR_DTRACE_LIB
3271 /** Generic descriptor view. */
3272 X86DESCGENERIC Gen;
3273 /** Gate descriptor view. */
3274 X86DESCGATE Gate;
3275#endif
3276
3277 /** 8 bit unsigned integer view. */
3278 uint8_t au8[8];
3279 /** 16 bit unsigned integer view. */
3280 uint16_t au16[4];
3281 /** 32 bit unsigned integer view. */
3282 uint32_t au32[2];
3283 /** 64 bit unsigned integer view. */
3284 uint64_t au64[1];
3285 /** Unsigned integer view. */
3286 uint64_t u;
3287} X86DESC;
3288#ifndef VBOX_FOR_DTRACE_LIB
3289AssertCompileSize(X86DESC, 8);
3290#endif
3291#pragma pack()
3292/** Pointer to descriptor table entry. */
3293typedef X86DESC *PX86DESC;
3294/** Pointer to const descriptor table entry. */
3295typedef const X86DESC *PCX86DESC;
3296
3297/** @def X86DESC_BASE
3298 * Return the base address of a descriptor.
3299 */
3300#define X86DESC_BASE(a_pDesc) /*ASM-NOINC*/ \
3301 ( ((uint32_t)((a_pDesc)->Gen.u8BaseHigh2) << 24) \
3302 | ( (a_pDesc)->Gen.u8BaseHigh1 << 16) \
3303 | ( (a_pDesc)->Gen.u16BaseLow ) )
3304
3305/** @def X86DESC_LIMIT
3306 * Return the limit of a descriptor.
3307 */
3308#define X86DESC_LIMIT(a_pDesc) /*ASM-NOINC*/ \
3309 ( ((uint32_t)((a_pDesc)->Gen.u4LimitHigh) << 16) \
3310 | ( (a_pDesc)->Gen.u16LimitLow ) )
3311
3312/** @def X86DESC_LIMIT_G
3313 * Return the limit of a descriptor with the granularity bit taken into account.
3314 * @returns Selector limit (uint32_t).
3315 * @param a_pDesc Pointer to the descriptor.
3316 */
3317#define X86DESC_LIMIT_G(a_pDesc) /*ASM-NOINC*/ \
3318 ( (a_pDesc)->Gen.u1Granularity \
3319 ? ( ( ((uint32_t)(a_pDesc)->Gen.u4LimitHigh << 16) | (a_pDesc)->Gen.u16LimitLow ) << 12 ) | UINT32_C(0xfff) \
3320 : ((uint32_t)(a_pDesc)->Gen.u4LimitHigh << 16) | (a_pDesc)->Gen.u16LimitLow \
3321 )
3322
3323/** @def X86DESC_GET_HID_ATTR
3324 * Get the descriptor attributes for the hidden register.
3325 */
3326#define X86DESC_GET_HID_ATTR(a_pDesc) /*ASM-NOINC*/ \
3327 ( ((a_pDesc)->u >> (16+16+8)) & UINT32_C(0xf0ff) ) /** @todo do we have a define for 0xf0ff? */
3328
3329#ifndef VBOX_FOR_DTRACE_LIB
3330
3331/**
3332 * 64 bits generic descriptor table entry
3333 * Note: most of these bits have no meaning in long mode.
3334 */
3335#pragma pack(1)
3336typedef struct X86DESC64GENERIC
3337{
3338 /** Limit - Low word - *IGNORED*. */
3339 uint32_t u16LimitLow : 16;
3340 /** Base address - low word. - *IGNORED*
3341 * Don't try set this to 24 because MSC is doing stupid things then. */
3342 uint32_t u16BaseLow : 16;
3343 /** Base address - first 8 bits of high word. - *IGNORED* */
3344 uint32_t u8BaseHigh1 : 8;
3345 /** Segment Type. */
3346 uint32_t u4Type : 4;
3347 /** Descriptor Type. System(=0) or code/data selector */
3348 uint32_t u1DescType : 1;
3349 /** Descriptor Privilege level. */
3350 uint32_t u2Dpl : 2;
3351 /** Flags selector present(=1) or not. */
3352 uint32_t u1Present : 1;
3353 /** Segment limit 16-19. - *IGNORED* */
3354 uint32_t u4LimitHigh : 4;
3355 /** Available for system software. - *IGNORED* */
3356 uint32_t u1Available : 1;
3357 /** Long mode flag. */
3358 uint32_t u1Long : 1;
3359 /** This flags meaning depends on the segment type. Try make sense out
3360 * of the intel manual yourself. */
3361 uint32_t u1DefBig : 1;
3362 /** Granularity of the limit. If set 4KB granularity is used, if
3363 * clear byte. - *IGNORED* */
3364 uint32_t u1Granularity : 1;
3365 /** Base address - highest 8 bits. - *IGNORED* */
3366 uint32_t u8BaseHigh2 : 8;
3367 /** Base address - bits 63-32. */
3368 uint32_t u32BaseHigh3 : 32;
3369 uint32_t u8Reserved : 8;
3370 uint32_t u5Zeros : 5;
3371 uint32_t u19Reserved : 19;
3372} X86DESC64GENERIC;
3373#pragma pack()
3374/** Pointer to a generic descriptor entry. */
3375typedef X86DESC64GENERIC *PX86DESC64GENERIC;
3376/** Pointer to a const generic descriptor entry. */
3377typedef const X86DESC64GENERIC *PCX86DESC64GENERIC;
3378
3379/**
3380 * System descriptor table entry (64 bits)
3381 *
3382 * @remarks This is, save a couple of comments, identical to X86DESC64GENERIC...
3383 */
3384#pragma pack(1)
3385typedef struct X86DESC64SYSTEM
3386{
3387 /** Limit - Low word. */
3388 uint32_t u16LimitLow : 16;
3389 /** Base address - low word.
3390 * Don't try set this to 24 because MSC is doing stupid things then. */
3391 uint32_t u16BaseLow : 16;
3392 /** Base address - first 8 bits of high word. */
3393 uint32_t u8BaseHigh1 : 8;
3394 /** Segment Type. */
3395 uint32_t u4Type : 4;
3396 /** Descriptor Type. System(=0) or code/data selector */
3397 uint32_t u1DescType : 1;
3398 /** Descriptor Privilege level. */
3399 uint32_t u2Dpl : 2;
3400 /** Flags selector present(=1) or not. */
3401 uint32_t u1Present : 1;
3402 /** Segment limit 16-19. */
3403 uint32_t u4LimitHigh : 4;
3404 /** Available for system software. */
3405 uint32_t u1Available : 1;
3406 /** Reserved - 0. */
3407 uint32_t u1Reserved : 1;
3408 /** This flags meaning depends on the segment type. Try make sense out
3409 * of the intel manual yourself. */
3410 uint32_t u1DefBig : 1;
3411 /** Granularity of the limit. If set 4KB granularity is used, if
3412 * clear byte. */
3413 uint32_t u1Granularity : 1;
3414 /** Base address - bits 31-24. */
3415 uint32_t u8BaseHigh2 : 8;
3416 /** Base address - bits 63-32. */
3417 uint32_t u32BaseHigh3 : 32;
3418 uint32_t u8Reserved : 8;
3419 uint32_t u5Zeros : 5;
3420 uint32_t u19Reserved : 19;
3421} X86DESC64SYSTEM;
3422#pragma pack()
3423/** Pointer to a system descriptor entry. */
3424typedef X86DESC64SYSTEM *PX86DESC64SYSTEM;
3425/** Pointer to a const system descriptor entry. */
3426typedef const X86DESC64SYSTEM *PCX86DESC64SYSTEM;
3427
3428/**
3429 * Call-, Interrupt-, Trap- or Task-gate descriptor (64-bit).
3430 */
3431typedef struct X86DESC64GATE
3432{
3433 /** Target code segment offset - Low word. */
3434 uint32_t u16OffsetLow : 16;
3435 /** Target code segment selector. */
3436 uint32_t u16Sel : 16;
3437 /** Interrupt stack table for interrupt- and trap-gates.
3438 * Ignored by call-gates. */
3439 uint32_t u3IST : 3;
3440 /** Reserved / ignored. */
3441 uint32_t u5Reserved : 5;
3442 /** Segment Type. */
3443 uint32_t u4Type : 4;
3444 /** Descriptor Type (0 = system). */
3445 uint32_t u1DescType : 1;
3446 /** Descriptor Privilege level. */
3447 uint32_t u2Dpl : 2;
3448 /** Flags selector present(=1) or not. */
3449 uint32_t u1Present : 1;
3450 /** Target code segment offset - High word.
3451 * Ignored if task-gate. */
3452 uint32_t u16OffsetHigh : 16;
3453 /** Target code segment offset - Top dword.
3454 * Ignored if task-gate. */
3455 uint32_t u32OffsetTop : 32;
3456 /** Reserved / ignored / must be zero.
3457 * For call-gates bits 8 thru 12 must be zero, the other gates ignores this. */
3458 uint32_t u32Reserved : 32;
3459} X86DESC64GATE;
3460AssertCompileSize(X86DESC64GATE, 16);
3461/** Pointer to a Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3462typedef X86DESC64GATE *PX86DESC64GATE;
3463/** Pointer to a const Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3464typedef const X86DESC64GATE *PCX86DESC64GATE;
3465
3466#endif /* VBOX_FOR_DTRACE_LIB */
3467
3468/**
3469 * Descriptor table entry.
3470 */
3471#pragma pack(1)
3472typedef union X86DESC64
3473{
3474#ifndef VBOX_FOR_DTRACE_LIB
3475 /** Generic descriptor view. */
3476 X86DESC64GENERIC Gen;
3477 /** System descriptor view. */
3478 X86DESC64SYSTEM System;
3479 /** Gate descriptor view. */
3480 X86DESC64GATE Gate;
3481#endif
3482
3483 /** 8 bit unsigned integer view. */
3484 uint8_t au8[16];
3485 /** 16 bit unsigned integer view. */
3486 uint16_t au16[8];
3487 /** 32 bit unsigned integer view. */
3488 uint32_t au32[4];
3489 /** 64 bit unsigned integer view. */
3490 uint64_t au64[2];
3491} X86DESC64;
3492#ifndef VBOX_FOR_DTRACE_LIB
3493AssertCompileSize(X86DESC64, 16);
3494#endif
3495#pragma pack()
3496/** Pointer to descriptor table entry. */
3497typedef X86DESC64 *PX86DESC64;
3498/** Pointer to const descriptor table entry. */
3499typedef const X86DESC64 *PCX86DESC64;
3500
3501/** @def X86DESC64_BASE
3502 * Return the base of a 64-bit descriptor.
3503 */
3504#define X86DESC64_BASE(a_pDesc) /*ASM-NOINC*/ \
3505 ( ((uint64_t)((a_pDesc)->Gen.u32BaseHigh3) << 32) \
3506 | ((uint32_t)((a_pDesc)->Gen.u8BaseHigh2) << 24) \
3507 | ( (a_pDesc)->Gen.u8BaseHigh1 << 16) \
3508 | ( (a_pDesc)->Gen.u16BaseLow ) )
3509
3510
3511
3512/** @name Host system descriptor table entry - Use with care!
3513 * @{ */
3514/** Host system descriptor table entry. */
3515#if HC_ARCH_BITS == 64
3516typedef X86DESC64 X86DESCHC;
3517#else
3518typedef X86DESC X86DESCHC;
3519#endif
3520/** Pointer to a host system descriptor table entry. */
3521#if HC_ARCH_BITS == 64
3522typedef PX86DESC64 PX86DESCHC;
3523#else
3524typedef PX86DESC PX86DESCHC;
3525#endif
3526/** Pointer to a const host system descriptor table entry. */
3527#if HC_ARCH_BITS == 64
3528typedef PCX86DESC64 PCX86DESCHC;
3529#else
3530typedef PCX86DESC PCX86DESCHC;
3531#endif
3532/** @} */
3533
3534
3535/** @name Selector Descriptor Types.
3536 * @{
3537 */
3538
3539/** @name Non-System Selector Types.
3540 * @{ */
3541/** Code(=set)/Data(=clear) bit. */
3542#define X86_SEL_TYPE_CODE 8
3543/** Memory(=set)/System(=clear) bit. */
3544#define X86_SEL_TYPE_MEMORY RT_BIT_32(4)
3545/** Accessed bit. */
3546#define X86_SEL_TYPE_ACCESSED 1
3547/** Expand down bit (for data selectors only). */
3548#define X86_SEL_TYPE_DOWN 4
3549/** Conforming bit (for code selectors only). */
3550#define X86_SEL_TYPE_CONF 4
3551/** Write bit (for data selectors only). */
3552#define X86_SEL_TYPE_WRITE 2
3553/** Read bit (for code selectors only). */
3554#define X86_SEL_TYPE_READ 2
3555/** The bit number of the code segment read bit (relative to u4Type). */
3556#define X86_SEL_TYPE_READ_BIT 1
3557
3558/** Read only selector type. */
3559#define X86_SEL_TYPE_RO 0
3560/** Accessed read only selector type. */
3561#define X86_SEL_TYPE_RO_ACC (0 | X86_SEL_TYPE_ACCESSED)
3562/** Read write selector type. */
3563#define X86_SEL_TYPE_RW 2
3564/** Accessed read write selector type. */
3565#define X86_SEL_TYPE_RW_ACC (2 | X86_SEL_TYPE_ACCESSED)
3566/** Expand down read only selector type. */
3567#define X86_SEL_TYPE_RO_DOWN 4
3568/** Accessed expand down read only selector type. */
3569#define X86_SEL_TYPE_RO_DOWN_ACC (4 | X86_SEL_TYPE_ACCESSED)
3570/** Expand down read write selector type. */
3571#define X86_SEL_TYPE_RW_DOWN 6
3572/** Accessed expand down read write selector type. */
3573#define X86_SEL_TYPE_RW_DOWN_ACC (6 | X86_SEL_TYPE_ACCESSED)
3574/** Execute only selector type. */
3575#define X86_SEL_TYPE_EO (0 | X86_SEL_TYPE_CODE)
3576/** Accessed execute only selector type. */
3577#define X86_SEL_TYPE_EO_ACC (0 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
3578/** Execute and read selector type. */
3579#define X86_SEL_TYPE_ER (2 | X86_SEL_TYPE_CODE)
3580/** Accessed execute and read selector type. */
3581#define X86_SEL_TYPE_ER_ACC (2 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
3582/** Conforming execute only selector type. */
3583#define X86_SEL_TYPE_EO_CONF (4 | X86_SEL_TYPE_CODE)
3584/** Accessed Conforming execute only selector type. */
3585#define X86_SEL_TYPE_EO_CONF_ACC (4 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
3586/** Conforming execute and write selector type. */
3587#define X86_SEL_TYPE_ER_CONF (6 | X86_SEL_TYPE_CODE)
3588/** Accessed Conforming execute and write selector type. */
3589#define X86_SEL_TYPE_ER_CONF_ACC (6 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
3590/** @} */
3591
3592
3593/** @name System Selector Types.
3594 * @{ */
3595/** The TSS busy bit mask. */
3596#define X86_SEL_TYPE_SYS_TSS_BUSY_MASK 2
3597
3598/** Undefined system selector type. */
3599#define X86_SEL_TYPE_SYS_UNDEFINED 0
3600/** 286 TSS selector. */
3601#define X86_SEL_TYPE_SYS_286_TSS_AVAIL 1
3602/** LDT selector. */
3603#define X86_SEL_TYPE_SYS_LDT 2
3604/** 286 TSS selector - Busy. */
3605#define X86_SEL_TYPE_SYS_286_TSS_BUSY 3
3606/** 286 Callgate selector. */
3607#define X86_SEL_TYPE_SYS_286_CALL_GATE 4
3608/** Taskgate selector. */
3609#define X86_SEL_TYPE_SYS_TASK_GATE 5
3610/** 286 Interrupt gate selector. */
3611#define X86_SEL_TYPE_SYS_286_INT_GATE 6
3612/** 286 Trapgate selector. */
3613#define X86_SEL_TYPE_SYS_286_TRAP_GATE 7
3614/** Undefined system selector. */
3615#define X86_SEL_TYPE_SYS_UNDEFINED2 8
3616/** 386 TSS selector. */
3617#define X86_SEL_TYPE_SYS_386_TSS_AVAIL 9
3618/** Undefined system selector. */
3619#define X86_SEL_TYPE_SYS_UNDEFINED3 0xA
3620/** 386 TSS selector - Busy. */
3621#define X86_SEL_TYPE_SYS_386_TSS_BUSY 0xB
3622/** 386 Callgate selector. */
3623#define X86_SEL_TYPE_SYS_386_CALL_GATE 0xC
3624/** Undefined system selector. */
3625#define X86_SEL_TYPE_SYS_UNDEFINED4 0xD
3626/** 386 Interruptgate selector. */
3627#define X86_SEL_TYPE_SYS_386_INT_GATE 0xE
3628/** 386 Trapgate selector. */
3629#define X86_SEL_TYPE_SYS_386_TRAP_GATE 0xF
3630/** @} */
3631
3632/** @name AMD64 System Selector Types.
3633 * @{ */
3634/** LDT selector. */
3635#define AMD64_SEL_TYPE_SYS_LDT 2
3636/** TSS selector - Busy. */
3637#define AMD64_SEL_TYPE_SYS_TSS_AVAIL 9
3638/** TSS selector - Busy. */
3639#define AMD64_SEL_TYPE_SYS_TSS_BUSY 0xB
3640/** Callgate selector. */
3641#define AMD64_SEL_TYPE_SYS_CALL_GATE 0xC
3642/** Interruptgate selector. */
3643#define AMD64_SEL_TYPE_SYS_INT_GATE 0xE
3644/** Trapgate selector. */
3645#define AMD64_SEL_TYPE_SYS_TRAP_GATE 0xF
3646/** @} */
3647
3648/** @} */
3649
3650
3651/** @name Descriptor Table Entry Flag Masks.
3652 * These are for the 2nd 32-bit word of a descriptor.
3653 * @{ */
3654/** Bits 8-11 - TYPE - Descriptor type mask. */
3655#define X86_DESC_TYPE_MASK (RT_BIT_32(8) | RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
3656/** Bit 12 - S - System (=0) or Code/Data (=1). */
3657#define X86_DESC_S RT_BIT_32(12)
3658/** Bits 13-14 - DPL - Descriptor Privilege Level. */
3659#define X86_DESC_DPL (RT_BIT_32(13) | RT_BIT_32(14))
3660/** Bit 15 - P - Present. */
3661#define X86_DESC_P RT_BIT_32(15)
3662/** Bit 20 - AVL - Available for system software. */
3663#define X86_DESC_AVL RT_BIT_32(20)
3664/** Bit 22 - DB - Default operation size. 0 = 16 bit, 1 = 32 bit. */
3665#define X86_DESC_DB RT_BIT_32(22)
3666/** Bit 23 - G - Granularity of the limit. If set 4KB granularity is
3667 * used, if clear byte. */
3668#define X86_DESC_G RT_BIT_32(23)
3669/** @} */
3670
3671/** @} */
3672
3673
3674/** @name Task Segments.
3675 * @{
3676 */
3677
3678/**
3679 * The minimum TSS descriptor limit for 286 tasks.
3680 */
3681#define X86_SEL_TYPE_SYS_286_TSS_LIMIT_MIN 0x2b
3682
3683/**
3684 * The minimum TSS descriptor segment limit for 386 tasks.
3685 */
3686#define X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN 0x67
3687
3688/**
3689 * 16-bit Task Segment (TSS).
3690 */
3691#pragma pack(1)
3692typedef struct X86TSS16
3693{
3694 /** Back link to previous task. (static) */
3695 RTSEL selPrev;
3696 /** Ring-0 stack pointer. (static) */
3697 uint16_t sp0;
3698 /** Ring-0 stack segment. (static) */
3699 RTSEL ss0;
3700 /** Ring-1 stack pointer. (static) */
3701 uint16_t sp1;
3702 /** Ring-1 stack segment. (static) */
3703 RTSEL ss1;
3704 /** Ring-2 stack pointer. (static) */
3705 uint16_t sp2;
3706 /** Ring-2 stack segment. (static) */
3707 RTSEL ss2;
3708 /** IP before task switch. */
3709 uint16_t ip;
3710 /** FLAGS before task switch. */
3711 uint16_t flags;
3712 /** AX before task switch. */
3713 uint16_t ax;
3714 /** CX before task switch. */
3715 uint16_t cx;
3716 /** DX before task switch. */
3717 uint16_t dx;
3718 /** BX before task switch. */
3719 uint16_t bx;
3720 /** SP before task switch. */
3721 uint16_t sp;
3722 /** BP before task switch. */
3723 uint16_t bp;
3724 /** SI before task switch. */
3725 uint16_t si;
3726 /** DI before task switch. */
3727 uint16_t di;
3728 /** ES before task switch. */
3729 RTSEL es;
3730 /** CS before task switch. */
3731 RTSEL cs;
3732 /** SS before task switch. */
3733 RTSEL ss;
3734 /** DS before task switch. */
3735 RTSEL ds;
3736 /** LDTR before task switch. */
3737 RTSEL selLdt;
3738} X86TSS16;
3739#ifndef VBOX_FOR_DTRACE_LIB
3740AssertCompileSize(X86TSS16, X86_SEL_TYPE_SYS_286_TSS_LIMIT_MIN + 1);
3741#endif
3742#pragma pack()
3743/** Pointer to a 16-bit task segment. */
3744typedef X86TSS16 *PX86TSS16;
3745/** Pointer to a const 16-bit task segment. */
3746typedef const X86TSS16 *PCX86TSS16;
3747
3748
3749/**
3750 * 32-bit Task Segment (TSS).
3751 */
3752#pragma pack(1)
3753typedef struct X86TSS32
3754{
3755 /** Back link to previous task. (static) */
3756 RTSEL selPrev;
3757 uint16_t padding1;
3758 /** Ring-0 stack pointer. (static) */
3759 uint32_t esp0;
3760 /** Ring-0 stack segment. (static) */
3761 RTSEL ss0;
3762 uint16_t padding_ss0;
3763 /** Ring-1 stack pointer. (static) */
3764 uint32_t esp1;
3765 /** Ring-1 stack segment. (static) */
3766 RTSEL ss1;
3767 uint16_t padding_ss1;
3768 /** Ring-2 stack pointer. (static) */
3769 uint32_t esp2;
3770 /** Ring-2 stack segment. (static) */
3771 RTSEL ss2;
3772 uint16_t padding_ss2;
3773 /** Page directory for the task. (static) */
3774 uint32_t cr3;
3775 /** EIP before task switch. */
3776 uint32_t eip;
3777 /** EFLAGS before task switch. */
3778 uint32_t eflags;
3779 /** EAX before task switch. */
3780 uint32_t eax;
3781 /** ECX before task switch. */
3782 uint32_t ecx;
3783 /** EDX before task switch. */
3784 uint32_t edx;
3785 /** EBX before task switch. */
3786 uint32_t ebx;
3787 /** ESP before task switch. */
3788 uint32_t esp;
3789 /** EBP before task switch. */
3790 uint32_t ebp;
3791 /** ESI before task switch. */
3792 uint32_t esi;
3793 /** EDI before task switch. */
3794 uint32_t edi;
3795 /** ES before task switch. */
3796 RTSEL es;
3797 uint16_t padding_es;
3798 /** CS before task switch. */
3799 RTSEL cs;
3800 uint16_t padding_cs;
3801 /** SS before task switch. */
3802 RTSEL ss;
3803 uint16_t padding_ss;
3804 /** DS before task switch. */
3805 RTSEL ds;
3806 uint16_t padding_ds;
3807 /** FS before task switch. */
3808 RTSEL fs;
3809 uint16_t padding_fs;
3810 /** GS before task switch. */
3811 RTSEL gs;
3812 uint16_t padding_gs;
3813 /** LDTR before task switch. */
3814 RTSEL selLdt;
3815 uint16_t padding_ldt;
3816 /** Debug trap flag */
3817 uint16_t fDebugTrap;
3818 /** Offset relative to the TSS of the start of the I/O Bitmap
3819 * and the end of the interrupt redirection bitmap. */
3820 uint16_t offIoBitmap;
3821} X86TSS32;
3822#pragma pack()
3823/** Pointer to task segment. */
3824typedef X86TSS32 *PX86TSS32;
3825/** Pointer to const task segment. */
3826typedef const X86TSS32 *PCX86TSS32;
3827#ifndef VBOX_FOR_DTRACE_LIB
3828AssertCompileSize(X86TSS32, X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN + 1);
3829AssertCompileMemberOffset(X86TSS32, cr3, 28);
3830AssertCompileMemberOffset(X86TSS32, offIoBitmap, 102);
3831#endif
3832
3833/**
3834 * 64-bit Task segment.
3835 */
3836#pragma pack(1)
3837typedef struct X86TSS64
3838{
3839 /** Reserved. */
3840 uint32_t u32Reserved;
3841 /** Ring-0 stack pointer. (static) */
3842 uint64_t rsp0;
3843 /** Ring-1 stack pointer. (static) */
3844 uint64_t rsp1;
3845 /** Ring-2 stack pointer. (static) */
3846 uint64_t rsp2;
3847 /** Reserved. */
3848 uint32_t u32Reserved2[2];
3849 /* IST */
3850 uint64_t ist1;
3851 uint64_t ist2;
3852 uint64_t ist3;
3853 uint64_t ist4;
3854 uint64_t ist5;
3855 uint64_t ist6;
3856 uint64_t ist7;
3857 /* Reserved. */
3858 uint16_t u16Reserved[5];
3859 /** Offset relative to the TSS of the start of the I/O Bitmap
3860 * and the end of the interrupt redirection bitmap. */
3861 uint16_t offIoBitmap;
3862} X86TSS64;
3863#pragma pack()
3864/** Pointer to a 64-bit task segment. */
3865typedef X86TSS64 *PX86TSS64;
3866/** Pointer to a const 64-bit task segment. */
3867typedef const X86TSS64 *PCX86TSS64;
3868#ifndef VBOX_FOR_DTRACE_LIB
3869AssertCompileSize(X86TSS64, X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN + 1);
3870#endif
3871
3872/** @} */
3873
3874
3875/** @name Selectors.
3876 * @{
3877 */
3878
3879/**
3880 * The shift used to convert a selector from and to index an index (C).
3881 */
3882#define X86_SEL_SHIFT 3
3883
3884/**
3885 * The mask used to mask off the table indicator and RPL of an selector.
3886 */
3887#define X86_SEL_MASK 0xfff8U
3888
3889/**
3890 * The mask used to mask off the RPL of an selector.
3891 * This is suitable for checking for NULL selectors.
3892 */
3893#define X86_SEL_MASK_OFF_RPL 0xfffcU
3894
3895/**
3896 * The bit indicating that a selector is in the LDT and not in the GDT.
3897 */
3898#define X86_SEL_LDT 0x0004U
3899
3900/**
3901 * The bit mask for getting the RPL of a selector.
3902 */
3903#define X86_SEL_RPL 0x0003U
3904
3905/**
3906 * The mask covering both RPL and LDT.
3907 * This is incidentally the same as sizeof(X86DESC) - 1, so good for limit
3908 * checks.
3909 */
3910#define X86_SEL_RPL_LDT 0x0007U
3911
3912/** @} */
3913
3914
3915/**
3916 * x86 Exceptions/Faults/Traps.
3917 */
3918typedef enum X86XCPT
3919{
3920 /** \#DE - Divide error. */
3921 X86_XCPT_DE = 0x00,
3922 /** \#DB - Debug event (single step, DRx, ..) */
3923 X86_XCPT_DB = 0x01,
3924 /** NMI - Non-Maskable Interrupt */
3925 X86_XCPT_NMI = 0x02,
3926 /** \#BP - Breakpoint (INT3). */
3927 X86_XCPT_BP = 0x03,
3928 /** \#OF - Overflow (INTO). */
3929 X86_XCPT_OF = 0x04,
3930 /** \#BR - Bound range exceeded (BOUND). */
3931 X86_XCPT_BR = 0x05,
3932 /** \#UD - Undefined opcode. */
3933 X86_XCPT_UD = 0x06,
3934 /** \#NM - Device not available (math coprocessor device). */
3935 X86_XCPT_NM = 0x07,
3936 /** \#DF - Double fault. */
3937 X86_XCPT_DF = 0x08,
3938 /** ??? - Coprocessor segment overrun (obsolete). */
3939 X86_XCPT_CO_SEG_OVERRUN = 0x09,
3940 /** \#TS - Taskswitch (TSS). */
3941 X86_XCPT_TS = 0x0a,
3942 /** \#NP - Segment no present. */
3943 X86_XCPT_NP = 0x0b,
3944 /** \#SS - Stack segment fault. */
3945 X86_XCPT_SS = 0x0c,
3946 /** \#GP - General protection fault. */
3947 X86_XCPT_GP = 0x0d,
3948 /** \#PF - Page fault. */
3949 X86_XCPT_PF = 0x0e,
3950 /* 0x0f is reserved (to avoid conflict with spurious interrupts in BIOS setup). */
3951 /** \#MF - Math fault (FPU). */
3952 X86_XCPT_MF = 0x10,
3953 /** \#AC - Alignment check. */
3954 X86_XCPT_AC = 0x11,
3955 /** \#MC - Machine check. */
3956 X86_XCPT_MC = 0x12,
3957 /** \#XF - SIMD Floating-Pointer Exception. */
3958 X86_XCPT_XF = 0x13,
3959 /** \#VE - Virtualization Exception. */
3960 X86_XCPT_VE = 0x14,
3961 /** \#SX - Security Exception. */
3962 X86_XCPT_SX = 0x1f
3963} X86XCPT;
3964/** Pointer to a x86 exception code. */
3965typedef X86XCPT *PX86XCPT;
3966/** Pointer to a const x86 exception code. */
3967typedef const X86XCPT *PCX86XCPT;
3968/** The maximum exception value. */
3969#define X86_XCPT_MAX (X86_XCPT_SX)
3970
3971
3972/** @name Trap Error Codes
3973 * @{
3974 */
3975/** External indicator. */
3976#define X86_TRAP_ERR_EXTERNAL 1
3977/** IDT indicator. */
3978#define X86_TRAP_ERR_IDT 2
3979/** Descriptor table indicator - If set LDT, if clear GDT. */
3980#define X86_TRAP_ERR_TI 4
3981/** Mask for getting the selector. */
3982#define X86_TRAP_ERR_SEL_MASK 0xfff8
3983/** Shift for getting the selector table index (C type index). */
3984#define X86_TRAP_ERR_SEL_SHIFT 3
3985/** @} */
3986
3987
3988/** @name \#PF Trap Error Codes
3989 * @{
3990 */
3991/** Bit 0 - P - Not present (clear) or page level protection (set) fault. */
3992#define X86_TRAP_PF_P RT_BIT_32(0)
3993/** Bit 1 - R/W - Read (clear) or write (set) access. */
3994#define X86_TRAP_PF_RW RT_BIT_32(1)
3995/** Bit 2 - U/S - CPU executing in user mode (set) or supervisor mode (clear). */
3996#define X86_TRAP_PF_US RT_BIT_32(2)
3997/** Bit 3 - RSVD- Reserved bit violation (set), i.e. reserved bit was set to 1. */
3998#define X86_TRAP_PF_RSVD RT_BIT_32(3)
3999/** Bit 4 - I/D - Instruction fetch (set) / Data access (clear) - PAE + NXE. */
4000#define X86_TRAP_PF_ID RT_BIT_32(4)
4001/** Bit 5 - PK - Protection-key violation (AMD64 mode only). */
4002#define X86_TRAP_PF_PK RT_BIT_32(5)
4003/** @} */
4004
4005#pragma pack(1)
4006/**
4007 * 16-bit IDTR.
4008 */
4009typedef struct X86IDTR16
4010{
4011 /** Offset. */
4012 uint16_t offSel;
4013 /** Selector. */
4014 uint16_t uSel;
4015} X86IDTR16, *PX86IDTR16;
4016#pragma pack()
4017
4018#pragma pack(1)
4019/**
4020 * 32-bit IDTR/GDTR.
4021 */
4022typedef struct X86XDTR32
4023{
4024 /** Size of the descriptor table. */
4025 uint16_t cb;
4026 /** Address of the descriptor table. */
4027#ifndef VBOX_FOR_DTRACE_LIB
4028 uint32_t uAddr;
4029#else
4030 uint16_t au16Addr[2];
4031#endif
4032} X86XDTR32, *PX86XDTR32;
4033#pragma pack()
4034
4035#pragma pack(1)
4036/**
4037 * 64-bit IDTR/GDTR.
4038 */
4039typedef struct X86XDTR64
4040{
4041 /** Size of the descriptor table. */
4042 uint16_t cb;
4043 /** Address of the descriptor table. */
4044#ifndef VBOX_FOR_DTRACE_LIB
4045 uint64_t uAddr;
4046#else
4047 uint16_t au16Addr[4];
4048#endif
4049} X86XDTR64, *PX86XDTR64;
4050#pragma pack()
4051
4052
4053/** @name ModR/M
4054 * @{ */
4055#define X86_MODRM_RM_MASK UINT8_C(0x07)
4056#define X86_MODRM_REG_MASK UINT8_C(0x38)
4057#define X86_MODRM_REG_SMASK UINT8_C(0x07)
4058#define X86_MODRM_REG_SHIFT 3
4059#define X86_MODRM_MOD_MASK UINT8_C(0xc0)
4060#define X86_MODRM_MOD_SMASK UINT8_C(0x03)
4061#define X86_MODRM_MOD_SHIFT 6
4062#ifndef VBOX_FOR_DTRACE_LIB
4063AssertCompile((X86_MODRM_RM_MASK | X86_MODRM_REG_MASK | X86_MODRM_MOD_MASK) == 0xff);
4064AssertCompile((X86_MODRM_REG_MASK >> X86_MODRM_REG_SHIFT) == X86_MODRM_REG_SMASK);
4065AssertCompile((X86_MODRM_MOD_MASK >> X86_MODRM_MOD_SHIFT) == X86_MODRM_MOD_SMASK);
4066#endif
4067/** @} */
4068
4069/** @name SIB
4070 * @{ */
4071#define X86_SIB_BASE_MASK UINT8_C(0x07)
4072#define X86_SIB_INDEX_MASK UINT8_C(0x38)
4073#define X86_SIB_INDEX_SMASK UINT8_C(0x07)
4074#define X86_SIB_INDEX_SHIFT 3
4075#define X86_SIB_SCALE_MASK UINT8_C(0xc0)
4076#define X86_SIB_SCALE_SMASK UINT8_C(0x03)
4077#define X86_SIB_SCALE_SHIFT 6
4078#ifndef VBOX_FOR_DTRACE_LIB
4079AssertCompile((X86_SIB_BASE_MASK | X86_SIB_INDEX_MASK | X86_SIB_SCALE_MASK) == 0xff);
4080AssertCompile((X86_SIB_INDEX_MASK >> X86_SIB_INDEX_SHIFT) == X86_SIB_INDEX_SMASK);
4081AssertCompile((X86_SIB_SCALE_MASK >> X86_SIB_SCALE_SHIFT) == X86_SIB_SCALE_SMASK);
4082#endif
4083/** @} */
4084
4085/** @name General register indexes
4086 * @{ */
4087#define X86_GREG_xAX 0
4088#define X86_GREG_xCX 1
4089#define X86_GREG_xDX 2
4090#define X86_GREG_xBX 3
4091#define X86_GREG_xSP 4
4092#define X86_GREG_xBP 5
4093#define X86_GREG_xSI 6
4094#define X86_GREG_xDI 7
4095#define X86_GREG_x8 8
4096#define X86_GREG_x9 9
4097#define X86_GREG_x10 10
4098#define X86_GREG_x11 11
4099#define X86_GREG_x12 12
4100#define X86_GREG_x13 13
4101#define X86_GREG_x14 14
4102#define X86_GREG_x15 15
4103/** @} */
4104
4105/** @name X86_SREG_XXX - Segment register indexes.
4106 * @{ */
4107#define X86_SREG_ES 0
4108#define X86_SREG_CS 1
4109#define X86_SREG_SS 2
4110#define X86_SREG_DS 3
4111#define X86_SREG_FS 4
4112#define X86_SREG_GS 5
4113/** @} */
4114/** Segment register count. */
4115#define X86_SREG_COUNT 6
4116
4117
4118/** @name X86_OP_XXX - Prefixes
4119 * @{ */
4120#define X86_OP_PRF_CS UINT8_C(0x2e)
4121#define X86_OP_PRF_SS UINT8_C(0x36)
4122#define X86_OP_PRF_DS UINT8_C(0x3e)
4123#define X86_OP_PRF_ES UINT8_C(0x26)
4124#define X86_OP_PRF_FS UINT8_C(0x64)
4125#define X86_OP_PRF_GS UINT8_C(0x65)
4126#define X86_OP_PRF_SIZE_OP UINT8_C(0x66)
4127#define X86_OP_PRF_SIZE_ADDR UINT8_C(0x67)
4128#define X86_OP_PRF_LOCK UINT8_C(0xf0)
4129#define X86_OP_PRF_REPZ UINT8_C(0xf2)
4130#define X86_OP_PRF_REPNZ UINT8_C(0xf3)
4131#define X86_OP_REX_B UINT8_C(0x41)
4132#define X86_OP_REX_X UINT8_C(0x42)
4133#define X86_OP_REX_R UINT8_C(0x44)
4134#define X86_OP_REX_W UINT8_C(0x48)
4135/** @} */
4136
4137
4138/** @} */
4139
4140#endif
4141
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette