VirtualBox

source: vbox/trunk/include/iprt/x86.h@ 85419

Last change on this file since 85419 was 85419, checked in by vboxsync, 4 years ago

include/iprt/x86.h,VMM/CPUMR3CpuId: Work around a bug in some Linux kernel versions causing a NULL pointer exception when trying to configure SSBD in a single vCPU VM

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 175.1 KB
Line 
1/** @file
2 * IPRT - X86 and AMD64 Structures and Definitions.
3 *
4 * @note x86.mac is generated from this file by running 'kmk incs' in the root.
5 */
6
7/*
8 * Copyright (C) 2006-2020 Oracle Corporation
9 *
10 * This file is part of VirtualBox Open Source Edition (OSE), as
11 * available from http://www.virtualbox.org. This file is free software;
12 * you can redistribute it and/or modify it under the terms of the GNU
13 * General Public License (GPL) as published by the Free Software
14 * Foundation, in version 2 as it comes in the "COPYING" file of the
15 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
16 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
17 *
18 * The contents of this file may alternatively be used under the terms
19 * of the Common Development and Distribution License Version 1.0
20 * (CDDL) only, as it comes in the "COPYING.CDDL" file of the
21 * VirtualBox OSE distribution, in which case the provisions of the
22 * CDDL are applicable instead of those of the GPL.
23 *
24 * You may elect to license modified versions of this file under the
25 * terms and conditions of either the GPL or the CDDL or both.
26 */
27
28#ifndef IPRT_INCLUDED_x86_h
29#define IPRT_INCLUDED_x86_h
30#ifndef RT_WITHOUT_PRAGMA_ONCE
31# pragma once
32#endif
33
34#ifndef VBOX_FOR_DTRACE_LIB
35# include <iprt/types.h>
36# include <iprt/assert.h>
37#else
38# pragma D depends_on library vbox-types.d
39#endif
40
41/* Workaround for Solaris sys/regset.h defining CS, DS */
42#ifdef RT_OS_SOLARIS
43# undef CS
44# undef DS
45#endif
46
47/** @defgroup grp_rt_x86 x86 Types and Definitions
48 * @ingroup grp_rt
49 * @{
50 */
51
52#ifndef VBOX_FOR_DTRACE_LIB
53/**
54 * EFLAGS Bits.
55 */
56typedef struct X86EFLAGSBITS
57{
58 /** Bit 0 - CF - Carry flag - Status flag. */
59 unsigned u1CF : 1;
60 /** Bit 1 - 1 - Reserved flag. */
61 unsigned u1Reserved0 : 1;
62 /** Bit 2 - PF - Parity flag - Status flag. */
63 unsigned u1PF : 1;
64 /** Bit 3 - 0 - Reserved flag. */
65 unsigned u1Reserved1 : 1;
66 /** Bit 4 - AF - Auxiliary carry flag - Status flag. */
67 unsigned u1AF : 1;
68 /** Bit 5 - 0 - Reserved flag. */
69 unsigned u1Reserved2 : 1;
70 /** Bit 6 - ZF - Zero flag - Status flag. */
71 unsigned u1ZF : 1;
72 /** Bit 7 - SF - Signed flag - Status flag. */
73 unsigned u1SF : 1;
74 /** Bit 8 - TF - Trap flag - System flag. */
75 unsigned u1TF : 1;
76 /** Bit 9 - IF - Interrupt flag - System flag. */
77 unsigned u1IF : 1;
78 /** Bit 10 - DF - Direction flag - Control flag. */
79 unsigned u1DF : 1;
80 /** Bit 11 - OF - Overflow flag - Status flag. */
81 unsigned u1OF : 1;
82 /** Bit 12-13 - IOPL - I/O privilege level flag - System flag. */
83 unsigned u2IOPL : 2;
84 /** Bit 14 - NT - Nested task flag - System flag. */
85 unsigned u1NT : 1;
86 /** Bit 15 - 0 - Reserved flag. */
87 unsigned u1Reserved3 : 1;
88 /** Bit 16 - RF - Resume flag - System flag. */
89 unsigned u1RF : 1;
90 /** Bit 17 - VM - Virtual 8086 mode - System flag. */
91 unsigned u1VM : 1;
92 /** Bit 18 - AC - Alignment check flag - System flag. Works with CR0.AM. */
93 unsigned u1AC : 1;
94 /** Bit 19 - VIF - Virtual interrupt flag - System flag. */
95 unsigned u1VIF : 1;
96 /** Bit 20 - VIP - Virtual interrupt pending flag - System flag. */
97 unsigned u1VIP : 1;
98 /** Bit 21 - ID - CPUID flag - System flag. If this responds to flipping CPUID is supported. */
99 unsigned u1ID : 1;
100 /** Bit 22-31 - 0 - Reserved flag. */
101 unsigned u10Reserved4 : 10;
102} X86EFLAGSBITS;
103/** Pointer to EFLAGS bits. */
104typedef X86EFLAGSBITS *PX86EFLAGSBITS;
105/** Pointer to const EFLAGS bits. */
106typedef const X86EFLAGSBITS *PCX86EFLAGSBITS;
107#endif /* !VBOX_FOR_DTRACE_LIB */
108
109/**
110 * EFLAGS.
111 */
112typedef union X86EFLAGS
113{
114 /** The plain unsigned view. */
115 uint32_t u;
116#ifndef VBOX_FOR_DTRACE_LIB
117 /** The bitfield view. */
118 X86EFLAGSBITS Bits;
119#endif
120 /** The 8-bit view. */
121 uint8_t au8[4];
122 /** The 16-bit view. */
123 uint16_t au16[2];
124 /** The 32-bit view. */
125 uint32_t au32[1];
126 /** The 32-bit view. */
127 uint32_t u32;
128} X86EFLAGS;
129/** Pointer to EFLAGS. */
130typedef X86EFLAGS *PX86EFLAGS;
131/** Pointer to const EFLAGS. */
132typedef const X86EFLAGS *PCX86EFLAGS;
133
134/**
135 * RFLAGS (32 upper bits are reserved).
136 */
137typedef union X86RFLAGS
138{
139 /** The plain unsigned view. */
140 uint64_t u;
141#ifndef VBOX_FOR_DTRACE_LIB
142 /** The bitfield view. */
143 X86EFLAGSBITS Bits;
144#endif
145 /** The 8-bit view. */
146 uint8_t au8[8];
147 /** The 16-bit view. */
148 uint16_t au16[4];
149 /** The 32-bit view. */
150 uint32_t au32[2];
151 /** The 64-bit view. */
152 uint64_t au64[1];
153 /** The 64-bit view. */
154 uint64_t u64;
155} X86RFLAGS;
156/** Pointer to RFLAGS. */
157typedef X86RFLAGS *PX86RFLAGS;
158/** Pointer to const RFLAGS. */
159typedef const X86RFLAGS *PCX86RFLAGS;
160
161
162/** @name EFLAGS
163 * @{
164 */
165/** Bit 0 - CF - Carry flag - Status flag. */
166#define X86_EFL_CF RT_BIT_32(0)
167#define X86_EFL_CF_BIT 0
168/** Bit 1 - Reserved, reads as 1. */
169#define X86_EFL_1 RT_BIT_32(1)
170/** Bit 2 - PF - Parity flag - Status flag. */
171#define X86_EFL_PF RT_BIT_32(2)
172/** Bit 4 - AF - Auxiliary carry flag - Status flag. */
173#define X86_EFL_AF RT_BIT_32(4)
174#define X86_EFL_AF_BIT 4
175/** Bit 6 - ZF - Zero flag - Status flag. */
176#define X86_EFL_ZF RT_BIT_32(6)
177#define X86_EFL_ZF_BIT 6
178/** Bit 7 - SF - Signed flag - Status flag. */
179#define X86_EFL_SF RT_BIT_32(7)
180#define X86_EFL_SF_BIT 7
181/** Bit 8 - TF - Trap flag - System flag. */
182#define X86_EFL_TF RT_BIT_32(8)
183/** Bit 9 - IF - Interrupt flag - System flag. */
184#define X86_EFL_IF RT_BIT_32(9)
185/** Bit 10 - DF - Direction flag - Control flag. */
186#define X86_EFL_DF RT_BIT_32(10)
187/** Bit 11 - OF - Overflow flag - Status flag. */
188#define X86_EFL_OF RT_BIT_32(11)
189#define X86_EFL_OF_BIT 11
190/** Bit 12-13 - IOPL - I/O privilege level flag - System flag. */
191#define X86_EFL_IOPL (RT_BIT_32(12) | RT_BIT_32(13))
192/** Bit 14 - NT - Nested task flag - System flag. */
193#define X86_EFL_NT RT_BIT_32(14)
194/** Bit 16 - RF - Resume flag - System flag. */
195#define X86_EFL_RF RT_BIT_32(16)
196/** Bit 17 - VM - Virtual 8086 mode - System flag. */
197#define X86_EFL_VM RT_BIT_32(17)
198/** Bit 18 - AC - Alignment check flag - System flag. Works with CR0.AM. */
199#define X86_EFL_AC RT_BIT_32(18)
200/** Bit 19 - VIF - Virtual interrupt flag - System flag. */
201#define X86_EFL_VIF RT_BIT_32(19)
202/** Bit 20 - VIP - Virtual interrupt pending flag - System flag. */
203#define X86_EFL_VIP RT_BIT_32(20)
204/** Bit 21 - ID - CPUID flag - System flag. If this responds to flipping CPUID is supported. */
205#define X86_EFL_ID RT_BIT_32(21)
206/** All live bits. */
207#define X86_EFL_LIVE_MASK UINT32_C(0x003f7fd5)
208/** Read as 1 bits. */
209#define X86_EFL_RA1_MASK RT_BIT_32(1)
210/** IOPL shift. */
211#define X86_EFL_IOPL_SHIFT 12
212/** The IOPL level from the flags. */
213#define X86_EFL_GET_IOPL(efl) (((efl) >> X86_EFL_IOPL_SHIFT) & 3)
214/** Bits restored by popf */
215#define X86_EFL_POPF_BITS ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_TF | X86_EFL_IF \
216 | X86_EFL_DF | X86_EFL_OF | X86_EFL_IOPL | X86_EFL_NT | X86_EFL_AC | X86_EFL_ID )
217/** Bits restored by popf */
218#define X86_EFL_POPF_BITS_386 ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_TF | X86_EFL_IF \
219 | X86_EFL_DF | X86_EFL_OF | X86_EFL_IOPL | X86_EFL_NT )
220/** The status bits commonly updated by arithmetic instructions. */
221#define X86_EFL_STATUS_BITS ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_OF )
222/** @} */
223
224
225/** CPUID Feature information - ECX.
226 * CPUID query with EAX=1.
227 */
228#ifndef VBOX_FOR_DTRACE_LIB
229typedef struct X86CPUIDFEATECX
230{
231 /** Bit 0 - SSE3 - Supports SSE3 or not. */
232 unsigned u1SSE3 : 1;
233 /** Bit 1 - PCLMULQDQ. */
234 unsigned u1PCLMULQDQ : 1;
235 /** Bit 2 - DS Area 64-bit layout. */
236 unsigned u1DTE64 : 1;
237 /** Bit 3 - MONITOR - Supports MONITOR/MWAIT. */
238 unsigned u1Monitor : 1;
239 /** Bit 4 - CPL-DS - CPL Qualified Debug Store. */
240 unsigned u1CPLDS : 1;
241 /** Bit 5 - VMX - Virtual Machine Technology. */
242 unsigned u1VMX : 1;
243 /** Bit 6 - SMX: Safer Mode Extensions. */
244 unsigned u1SMX : 1;
245 /** Bit 7 - EST - Enh. SpeedStep Tech. */
246 unsigned u1EST : 1;
247 /** Bit 8 - TM2 - Terminal Monitor 2. */
248 unsigned u1TM2 : 1;
249 /** Bit 9 - SSSE3 - Supplemental Streaming SIMD Extensions 3. */
250 unsigned u1SSSE3 : 1;
251 /** Bit 10 - CNTX-ID - L1 Context ID. */
252 unsigned u1CNTXID : 1;
253 /** Bit 11 - Reserved. */
254 unsigned u1Reserved1 : 1;
255 /** Bit 12 - FMA. */
256 unsigned u1FMA : 1;
257 /** Bit 13 - CX16 - CMPXCHG16B. */
258 unsigned u1CX16 : 1;
259 /** Bit 14 - xTPR Update Control. Processor supports changing IA32_MISC_ENABLES[bit 23]. */
260 unsigned u1TPRUpdate : 1;
261 /** Bit 15 - PDCM - Perf/Debug Capability MSR. */
262 unsigned u1PDCM : 1;
263 /** Bit 16 - Reserved. */
264 unsigned u1Reserved2 : 1;
265 /** Bit 17 - PCID - Process-context identifiers. */
266 unsigned u1PCID : 1;
267 /** Bit 18 - Direct Cache Access. */
268 unsigned u1DCA : 1;
269 /** Bit 19 - SSE4_1 - Supports SSE4_1 or not. */
270 unsigned u1SSE4_1 : 1;
271 /** Bit 20 - SSE4_2 - Supports SSE4_2 or not. */
272 unsigned u1SSE4_2 : 1;
273 /** Bit 21 - x2APIC. */
274 unsigned u1x2APIC : 1;
275 /** Bit 22 - MOVBE - Supports MOVBE. */
276 unsigned u1MOVBE : 1;
277 /** Bit 23 - POPCNT - Supports POPCNT. */
278 unsigned u1POPCNT : 1;
279 /** Bit 24 - TSC-Deadline. */
280 unsigned u1TSCDEADLINE : 1;
281 /** Bit 25 - AES. */
282 unsigned u1AES : 1;
283 /** Bit 26 - XSAVE - Supports XSAVE. */
284 unsigned u1XSAVE : 1;
285 /** Bit 27 - OSXSAVE - Supports OSXSAVE. */
286 unsigned u1OSXSAVE : 1;
287 /** Bit 28 - AVX - Supports AVX instruction extensions. */
288 unsigned u1AVX : 1;
289 /** Bit 29 - F16C - Supports 16-bit floating point conversion instructions. */
290 unsigned u1F16C : 1;
291 /** Bit 30 - RDRAND - Supports RDRAND. */
292 unsigned u1RDRAND : 1;
293 /** Bit 31 - Hypervisor present (we're a guest). */
294 unsigned u1HVP : 1;
295} X86CPUIDFEATECX;
296#else /* VBOX_FOR_DTRACE_LIB */
297typedef uint32_t X86CPUIDFEATECX;
298#endif /* VBOX_FOR_DTRACE_LIB */
299/** Pointer to CPUID Feature Information - ECX. */
300typedef X86CPUIDFEATECX *PX86CPUIDFEATECX;
301/** Pointer to const CPUID Feature Information - ECX. */
302typedef const X86CPUIDFEATECX *PCX86CPUIDFEATECX;
303
304
305/** CPUID Feature Information - EDX.
306 * CPUID query with EAX=1.
307 */
308#ifndef VBOX_FOR_DTRACE_LIB /* DTrace different (brain-dead from a C pov) bitfield implementation */
309typedef struct X86CPUIDFEATEDX
310{
311 /** Bit 0 - FPU - x87 FPU on Chip. */
312 unsigned u1FPU : 1;
313 /** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
314 unsigned u1VME : 1;
315 /** Bit 2 - DE - Debugging extensions. */
316 unsigned u1DE : 1;
317 /** Bit 3 - PSE - Page Size Extension. */
318 unsigned u1PSE : 1;
319 /** Bit 4 - TSC - Time Stamp Counter. */
320 unsigned u1TSC : 1;
321 /** Bit 5 - MSR - Model Specific Registers RDMSR and WRMSR Instructions. */
322 unsigned u1MSR : 1;
323 /** Bit 6 - PAE - Physical Address Extension. */
324 unsigned u1PAE : 1;
325 /** Bit 7 - MCE - Machine Check Exception. */
326 unsigned u1MCE : 1;
327 /** Bit 8 - CX8 - CMPXCHG8B instruction. */
328 unsigned u1CX8 : 1;
329 /** Bit 9 - APIC - APIC On-Chip. */
330 unsigned u1APIC : 1;
331 /** Bit 10 - Reserved. */
332 unsigned u1Reserved1 : 1;
333 /** Bit 11 - SEP - SYSENTER and SYSEXIT. */
334 unsigned u1SEP : 1;
335 /** Bit 12 - MTRR - Memory Type Range Registers. */
336 unsigned u1MTRR : 1;
337 /** Bit 13 - PGE - PTE Global Bit. */
338 unsigned u1PGE : 1;
339 /** Bit 14 - MCA - Machine Check Architecture. */
340 unsigned u1MCA : 1;
341 /** Bit 15 - CMOV - Conditional Move Instructions. */
342 unsigned u1CMOV : 1;
343 /** Bit 16 - PAT - Page Attribute Table. */
344 unsigned u1PAT : 1;
345 /** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
346 unsigned u1PSE36 : 1;
347 /** Bit 18 - PSN - Processor Serial Number. */
348 unsigned u1PSN : 1;
349 /** Bit 19 - CLFSH - CLFLUSH Instruction. */
350 unsigned u1CLFSH : 1;
351 /** Bit 20 - Reserved. */
352 unsigned u1Reserved2 : 1;
353 /** Bit 21 - DS - Debug Store. */
354 unsigned u1DS : 1;
355 /** Bit 22 - ACPI - Thermal Monitor and Software Controlled Clock Facilities. */
356 unsigned u1ACPI : 1;
357 /** Bit 23 - MMX - Intel MMX 'Technology'. */
358 unsigned u1MMX : 1;
359 /** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
360 unsigned u1FXSR : 1;
361 /** Bit 25 - SSE - SSE Support. */
362 unsigned u1SSE : 1;
363 /** Bit 26 - SSE2 - SSE2 Support. */
364 unsigned u1SSE2 : 1;
365 /** Bit 27 - SS - Self Snoop. */
366 unsigned u1SS : 1;
367 /** Bit 28 - HTT - Hyper-Threading Technology. */
368 unsigned u1HTT : 1;
369 /** Bit 29 - TM - Thermal Monitor. */
370 unsigned u1TM : 1;
371 /** Bit 30 - Reserved - . */
372 unsigned u1Reserved3 : 1;
373 /** Bit 31 - PBE - Pending Break Enabled. */
374 unsigned u1PBE : 1;
375} X86CPUIDFEATEDX;
376#else /* VBOX_FOR_DTRACE_LIB */
377typedef uint32_t X86CPUIDFEATEDX;
378#endif /* VBOX_FOR_DTRACE_LIB */
379/** Pointer to CPUID Feature Information - EDX. */
380typedef X86CPUIDFEATEDX *PX86CPUIDFEATEDX;
381/** Pointer to const CPUID Feature Information - EDX. */
382typedef const X86CPUIDFEATEDX *PCX86CPUIDFEATEDX;
383
384/** @name CPUID Vendor information.
385 * CPUID query with EAX=0.
386 * @{
387 */
388#define X86_CPUID_VENDOR_INTEL_EBX 0x756e6547 /* Genu */
389#define X86_CPUID_VENDOR_INTEL_ECX 0x6c65746e /* ntel */
390#define X86_CPUID_VENDOR_INTEL_EDX 0x49656e69 /* ineI */
391
392#define X86_CPUID_VENDOR_AMD_EBX 0x68747541 /* Auth */
393#define X86_CPUID_VENDOR_AMD_ECX 0x444d4163 /* cAMD */
394#define X86_CPUID_VENDOR_AMD_EDX 0x69746e65 /* enti */
395
396#define X86_CPUID_VENDOR_VIA_EBX 0x746e6543 /* Cent */
397#define X86_CPUID_VENDOR_VIA_ECX 0x736c7561 /* auls */
398#define X86_CPUID_VENDOR_VIA_EDX 0x48727561 /* aurH */
399
400#define X86_CPUID_VENDOR_SHANGHAI_EBX 0x68532020 /* Sh */
401#define X86_CPUID_VENDOR_SHANGHAI_ECX 0x20206961 /* ai */
402#define X86_CPUID_VENDOR_SHANGHAI_EDX 0x68676e61 /* angh */
403
404#define X86_CPUID_VENDOR_HYGON_EBX 0x6f677948 /* Hygo */
405#define X86_CPUID_VENDOR_HYGON_ECX 0x656e6975 /* uine */
406#define X86_CPUID_VENDOR_HYGON_EDX 0x6e65476e /* nGen */
407/** @} */
408
409
410/** @name CPUID Feature information.
411 * CPUID query with EAX=1.
412 * @{
413 */
414/** ECX Bit 0 - SSE3 - Supports SSE3 or not. */
415#define X86_CPUID_FEATURE_ECX_SSE3 RT_BIT_32(0)
416/** ECX Bit 1 - PCLMUL - PCLMULQDQ support (for AES-GCM). */
417#define X86_CPUID_FEATURE_ECX_PCLMUL RT_BIT_32(1)
418/** ECX Bit 2 - DTES64 - DS Area 64-bit Layout. */
419#define X86_CPUID_FEATURE_ECX_DTES64 RT_BIT_32(2)
420/** ECX Bit 3 - MONITOR - Supports MONITOR/MWAIT. */
421#define X86_CPUID_FEATURE_ECX_MONITOR RT_BIT_32(3)
422/** ECX Bit 4 - CPL-DS - CPL Qualified Debug Store. */
423#define X86_CPUID_FEATURE_ECX_CPLDS RT_BIT_32(4)
424/** ECX Bit 5 - VMX - Virtual Machine Technology. */
425#define X86_CPUID_FEATURE_ECX_VMX RT_BIT_32(5)
426/** ECX Bit 6 - SMX - Safer Mode Extensions. */
427#define X86_CPUID_FEATURE_ECX_SMX RT_BIT_32(6)
428/** ECX Bit 7 - EST - Enh. SpeedStep Tech. */
429#define X86_CPUID_FEATURE_ECX_EST RT_BIT_32(7)
430/** ECX Bit 8 - TM2 - Terminal Monitor 2. */
431#define X86_CPUID_FEATURE_ECX_TM2 RT_BIT_32(8)
432/** ECX Bit 9 - SSSE3 - Supplemental Streaming SIMD Extensions 3. */
433#define X86_CPUID_FEATURE_ECX_SSSE3 RT_BIT_32(9)
434/** ECX Bit 10 - CNTX-ID - L1 Context ID. */
435#define X86_CPUID_FEATURE_ECX_CNTXID RT_BIT_32(10)
436/** ECX Bit 11 - SDBG - Sillicon debug interface (IA32_DEBUG_INTERFACE MSR).
437 * See figure 3-6 and table 3-10, in intel Vol. 2A. from 2015-01-01. */
438#define X86_CPUID_FEATURE_ECX_SDBG RT_BIT_32(11)
439/** ECX Bit 12 - FMA. */
440#define X86_CPUID_FEATURE_ECX_FMA RT_BIT_32(12)
441/** ECX Bit 13 - CX16 - CMPXCHG16B. */
442#define X86_CPUID_FEATURE_ECX_CX16 RT_BIT_32(13)
443/** ECX Bit 14 - xTPR Update Control. Processor supports changing IA32_MISC_ENABLES[bit 23]. */
444#define X86_CPUID_FEATURE_ECX_TPRUPDATE RT_BIT_32(14)
445/** ECX Bit 15 - PDCM - Perf/Debug Capability MSR. */
446#define X86_CPUID_FEATURE_ECX_PDCM RT_BIT_32(15)
447/** ECX Bit 17 - PCID - Process-context identifiers. */
448#define X86_CPUID_FEATURE_ECX_PCID RT_BIT_32(17)
449/** ECX Bit 18 - DCA - Direct Cache Access. */
450#define X86_CPUID_FEATURE_ECX_DCA RT_BIT_32(18)
451/** ECX Bit 19 - SSE4_1 - Supports SSE4_1 or not. */
452#define X86_CPUID_FEATURE_ECX_SSE4_1 RT_BIT_32(19)
453/** ECX Bit 20 - SSE4_2 - Supports SSE4_2 or not. */
454#define X86_CPUID_FEATURE_ECX_SSE4_2 RT_BIT_32(20)
455/** ECX Bit 21 - x2APIC support. */
456#define X86_CPUID_FEATURE_ECX_X2APIC RT_BIT_32(21)
457/** ECX Bit 22 - MOVBE instruction. */
458#define X86_CPUID_FEATURE_ECX_MOVBE RT_BIT_32(22)
459/** ECX Bit 23 - POPCNT instruction. */
460#define X86_CPUID_FEATURE_ECX_POPCNT RT_BIT_32(23)
461/** ECX Bir 24 - TSC-Deadline. */
462#define X86_CPUID_FEATURE_ECX_TSCDEADL RT_BIT_32(24)
463/** ECX Bit 25 - AES instructions. */
464#define X86_CPUID_FEATURE_ECX_AES RT_BIT_32(25)
465/** ECX Bit 26 - XSAVE instruction. */
466#define X86_CPUID_FEATURE_ECX_XSAVE RT_BIT_32(26)
467/** ECX Bit 27 - Copy of CR4.OSXSAVE. */
468#define X86_CPUID_FEATURE_ECX_OSXSAVE RT_BIT_32(27)
469/** ECX Bit 28 - AVX. */
470#define X86_CPUID_FEATURE_ECX_AVX RT_BIT_32(28)
471/** ECX Bit 29 - F16C - Half-precision convert instruction support. */
472#define X86_CPUID_FEATURE_ECX_F16C RT_BIT_32(29)
473/** ECX Bit 30 - RDRAND instruction. */
474#define X86_CPUID_FEATURE_ECX_RDRAND RT_BIT_32(30)
475/** ECX Bit 31 - Hypervisor Present (software only). */
476#define X86_CPUID_FEATURE_ECX_HVP RT_BIT_32(31)
477
478
479/** Bit 0 - FPU - x87 FPU on Chip. */
480#define X86_CPUID_FEATURE_EDX_FPU RT_BIT_32(0)
481/** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
482#define X86_CPUID_FEATURE_EDX_VME RT_BIT_32(1)
483/** Bit 2 - DE - Debugging extensions. */
484#define X86_CPUID_FEATURE_EDX_DE RT_BIT_32(2)
485/** Bit 3 - PSE - Page Size Extension. */
486#define X86_CPUID_FEATURE_EDX_PSE RT_BIT_32(3)
487#define X86_CPUID_FEATURE_EDX_PSE_BIT 3 /**< Bit number for X86_CPUID_FEATURE_EDX_PSE. */
488/** Bit 4 - TSC - Time Stamp Counter. */
489#define X86_CPUID_FEATURE_EDX_TSC RT_BIT_32(4)
490/** Bit 5 - MSR - Model Specific Registers RDMSR and WRMSR Instructions. */
491#define X86_CPUID_FEATURE_EDX_MSR RT_BIT_32(5)
492/** Bit 6 - PAE - Physical Address Extension. */
493#define X86_CPUID_FEATURE_EDX_PAE RT_BIT_32(6)
494#define X86_CPUID_FEATURE_EDX_PAE_BIT 6 /**< Bit number for X86_CPUID_FEATURE_EDX_PAE. */
495/** Bit 7 - MCE - Machine Check Exception. */
496#define X86_CPUID_FEATURE_EDX_MCE RT_BIT_32(7)
497/** Bit 8 - CX8 - CMPXCHG8B instruction. */
498#define X86_CPUID_FEATURE_EDX_CX8 RT_BIT_32(8)
499/** Bit 9 - APIC - APIC On-Chip. */
500#define X86_CPUID_FEATURE_EDX_APIC RT_BIT_32(9)
501/** Bit 11 - SEP - SYSENTER and SYSEXIT Present. */
502#define X86_CPUID_FEATURE_EDX_SEP RT_BIT_32(11)
503/** Bit 12 - MTRR - Memory Type Range Registers. */
504#define X86_CPUID_FEATURE_EDX_MTRR RT_BIT_32(12)
505/** Bit 13 - PGE - PTE Global Bit. */
506#define X86_CPUID_FEATURE_EDX_PGE RT_BIT_32(13)
507/** Bit 14 - MCA - Machine Check Architecture. */
508#define X86_CPUID_FEATURE_EDX_MCA RT_BIT_32(14)
509/** Bit 15 - CMOV - Conditional Move Instructions. */
510#define X86_CPUID_FEATURE_EDX_CMOV RT_BIT_32(15)
511/** Bit 16 - PAT - Page Attribute Table. */
512#define X86_CPUID_FEATURE_EDX_PAT RT_BIT_32(16)
513/** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
514#define X86_CPUID_FEATURE_EDX_PSE36 RT_BIT_32(17)
515/** Bit 18 - PSN - Processor Serial Number. */
516#define X86_CPUID_FEATURE_EDX_PSN RT_BIT_32(18)
517/** Bit 19 - CLFSH - CLFLUSH Instruction. */
518#define X86_CPUID_FEATURE_EDX_CLFSH RT_BIT_32(19)
519/** Bit 21 - DS - Debug Store. */
520#define X86_CPUID_FEATURE_EDX_DS RT_BIT_32(21)
521/** Bit 22 - ACPI - Thermal Monitor and Software Controlled Clock Facilities. */
522#define X86_CPUID_FEATURE_EDX_ACPI RT_BIT_32(22)
523/** Bit 23 - MMX - Intel MMX Technology. */
524#define X86_CPUID_FEATURE_EDX_MMX RT_BIT_32(23)
525/** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
526#define X86_CPUID_FEATURE_EDX_FXSR RT_BIT_32(24)
527/** Bit 25 - SSE - SSE Support. */
528#define X86_CPUID_FEATURE_EDX_SSE RT_BIT_32(25)
529/** Bit 26 - SSE2 - SSE2 Support. */
530#define X86_CPUID_FEATURE_EDX_SSE2 RT_BIT_32(26)
531/** Bit 27 - SS - Self Snoop. */
532#define X86_CPUID_FEATURE_EDX_SS RT_BIT_32(27)
533/** Bit 28 - HTT - Hyper-Threading Technology. */
534#define X86_CPUID_FEATURE_EDX_HTT RT_BIT_32(28)
535/** Bit 29 - TM - Therm. Monitor. */
536#define X86_CPUID_FEATURE_EDX_TM RT_BIT_32(29)
537/** Bit 31 - PBE - Pending Break Enabled. */
538#define X86_CPUID_FEATURE_EDX_PBE RT_BIT_32(31)
539/** @} */
540
541/** @name CPUID mwait/monitor information.
542 * CPUID query with EAX=5.
543 * @{
544 */
545/** ECX Bit 0 - MWAITEXT - Supports mwait/monitor extensions or not. */
546#define X86_CPUID_MWAIT_ECX_EXT RT_BIT_32(0)
547/** ECX Bit 1 - MWAITBREAK - Break mwait for external interrupt even if EFLAGS.IF=0. */
548#define X86_CPUID_MWAIT_ECX_BREAKIRQIF0 RT_BIT_32(1)
549/** @} */
550
551
552/** @name CPUID Structured Extended Feature information.
553 * CPUID query with EAX=7.
554 * @{
555 */
556/** EBX Bit 0 - FSGSBASE - Supports RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE. */
557#define X86_CPUID_STEXT_FEATURE_EBX_FSGSBASE RT_BIT_32(0)
558/** EBX Bit 1 - TSCADJUST - Supports MSR_IA32_TSC_ADJUST. */
559#define X86_CPUID_STEXT_FEATURE_EBX_TSC_ADJUST RT_BIT_32(1)
560/** EBX Bit 2 - SGX - Supports Software Guard Extensions . */
561#define X86_CPUID_STEXT_FEATURE_EBX_SGX RT_BIT_32(2)
562/** EBX Bit 3 - BMI1 - Advanced Bit Manipulation extension 1. */
563#define X86_CPUID_STEXT_FEATURE_EBX_BMI1 RT_BIT_32(3)
564/** EBX Bit 4 - HLE - Hardware Lock Elision. */
565#define X86_CPUID_STEXT_FEATURE_EBX_HLE RT_BIT_32(4)
566/** EBX Bit 5 - AVX2 - Advanced Vector Extensions 2. */
567#define X86_CPUID_STEXT_FEATURE_EBX_AVX2 RT_BIT_32(5)
568/** EBX Bit 6 - FDP_EXCPTN_ONLY - FPU data pointer only updated on exceptions if set. */
569#define X86_CPUID_STEXT_FEATURE_EBX_FDP_EXCPTN_ONLY RT_BIT_32(6)
570/** EBX Bit 7 - SMEP - Supervisor Mode Execution Prevention. */
571#define X86_CPUID_STEXT_FEATURE_EBX_SMEP RT_BIT_32(7)
572/** EBX Bit 8 - BMI2 - Advanced Bit Manipulation extension 2. */
573#define X86_CPUID_STEXT_FEATURE_EBX_BMI2 RT_BIT_32(8)
574/** EBX Bit 9 - ERMS - Supports Enhanced REP MOVSB/STOSB. */
575#define X86_CPUID_STEXT_FEATURE_EBX_ERMS RT_BIT_32(9)
576/** EBX Bit 10 - INVPCID - Supports INVPCID. */
577#define X86_CPUID_STEXT_FEATURE_EBX_INVPCID RT_BIT_32(10)
578/** EBX Bit 11 - RTM - Supports Restricted Transactional Memory. */
579#define X86_CPUID_STEXT_FEATURE_EBX_RTM RT_BIT_32(11)
580/** EBX Bit 12 - PQM - Supports Platform Quality of Service Monitoring. */
581#define X86_CPUID_STEXT_FEATURE_EBX_PQM RT_BIT_32(12)
582/** EBX Bit 13 - DEPFPU_CS_DS - Deprecates FPU CS, FPU DS values if set. */
583#define X86_CPUID_STEXT_FEATURE_EBX_DEPR_FPU_CS_DS RT_BIT_32(13)
584/** EBX Bit 14 - MPE - Supports Intel Memory Protection Extensions. */
585#define X86_CPUID_STEXT_FEATURE_EBX_MPE RT_BIT_32(14)
586/** EBX Bit 15 - PQE - Supports Platform Quality of Service Enforcement. */
587#define X86_CPUID_STEXT_FEATURE_EBX_PQE RT_BIT_32(15)
588/** EBX Bit 16 - AVX512F - Supports AVX512F. */
589#define X86_CPUID_STEXT_FEATURE_EBX_AVX512F RT_BIT_32(16)
590/** EBX Bit 18 - RDSEED - Supports RDSEED. */
591#define X86_CPUID_STEXT_FEATURE_EBX_RDSEED RT_BIT_32(18)
592/** EBX Bit 19 - ADX - Supports ADCX/ADOX. */
593#define X86_CPUID_STEXT_FEATURE_EBX_ADX RT_BIT_32(19)
594/** EBX Bit 20 - SMAP - Supports Supervisor Mode Access Prevention. */
595#define X86_CPUID_STEXT_FEATURE_EBX_SMAP RT_BIT_32(20)
596/** EBX Bit 23 - CLFLUSHOPT - Supports CLFLUSHOPT (Cache Line Flush). */
597#define X86_CPUID_STEXT_FEATURE_EBX_CLFLUSHOPT RT_BIT_32(23)
598/** EBX Bit 25 - INTEL_PT - Supports Intel Processor Trace. */
599#define X86_CPUID_STEXT_FEATURE_EBX_INTEL_PT RT_BIT_32(25)
600/** EBX Bit 26 - AVX512PF - Supports AVX512PF. */
601#define X86_CPUID_STEXT_FEATURE_EBX_AVX512PF RT_BIT_32(26)
602/** EBX Bit 27 - AVX512ER - Supports AVX512ER. */
603#define X86_CPUID_STEXT_FEATURE_EBX_AVX512ER RT_BIT_32(27)
604/** EBX Bit 28 - AVX512CD - Supports AVX512CD. */
605#define X86_CPUID_STEXT_FEATURE_EBX_AVX512CD RT_BIT_32(28)
606/** EBX Bit 29 - SHA - Supports Secure Hash Algorithm extensions. */
607#define X86_CPUID_STEXT_FEATURE_EBX_SHA RT_BIT_32(29)
608
609/** ECX Bit 0 - PREFETCHWT1 - Supports the PREFETCHWT1 instruction. */
610#define X86_CPUID_STEXT_FEATURE_ECX_PREFETCHWT1 RT_BIT_32(0)
611/** ECX Bit 2 - UIMP - Supports user mode instruction prevention. */
612#define X86_CPUID_STEXT_FEATURE_ECX_UMIP RT_BIT_32(2)
613/** ECX Bit 3 - PKU - Supports protection keys for user-mode pages. */
614#define X86_CPUID_STEXT_FEATURE_ECX_PKU RT_BIT_32(3)
615/** ECX Bit 4 - OSPKE - Protection keys for user mode pages enabled. */
616#define X86_CPUID_STEXT_FEATURE_ECX_OSPKE RT_BIT_32(4)
617/** ECX Bits 17-21 - MAWAU - Value used by BNDLDX and BNDSTX. */
618#define X86_CPUID_STEXT_FEATURE_ECX_MAWAU UINT32_C(0x003e0000)
619/** ECX Bit 22 - RDPID - Support pread process ID. */
620#define X86_CPUID_STEXT_FEATURE_ECX_RDPID RT_BIT_32(2)
621/** ECX Bit 30 - SGX_LC - Supports SGX launch configuration. */
622#define X86_CPUID_STEXT_FEATURE_ECX_SGX_LC RT_BIT_32(30)
623
624/** EDX Bit 10 - MD_CLEAR - Supports flushing MDS related buffers. */
625#define X86_CPUID_STEXT_FEATURE_EDX_MD_CLEAR RT_BIT_32(10)
626/** EDX Bit 26 - IBRS & IBPB - Supports the IBRS flag in IA32_SPEC_CTRL and
627 * IBPB command in IA32_PRED_CMD. */
628#define X86_CPUID_STEXT_FEATURE_EDX_IBRS_IBPB RT_BIT_32(26)
629/** EDX Bit 27 - IBRS & IBPB - Supports the STIBP flag in IA32_SPEC_CTRL. */
630#define X86_CPUID_STEXT_FEATURE_EDX_STIBP RT_BIT_32(27)
631/** EDX Bit 28 - FLUSH_CMD - Supports IA32_FLUSH_CMD MSR. */
632#define X86_CPUID_STEXT_FEATURE_EDX_FLUSH_CMD RT_BIT_32(28)
633/** EDX Bit 29 - ARCHCAP - Supports the IA32_ARCH_CAPABILITIES MSR. */
634#define X86_CPUID_STEXT_FEATURE_EDX_ARCHCAP RT_BIT_32(29)
635/** EDX Bit 31 - SSBD - Supports the SSBD flag in IA32_SPEC_CTRL. */
636#define X86_CPUID_STEXT_FEATURE_EDX_SSBD RT_BIT_32(31)
637
638/** @} */
639
640
641/** @name CPUID Extended Feature information.
642 * CPUID query with EAX=0x80000001.
643 * @{
644 */
645/** ECX Bit 0 - LAHF/SAHF support in 64-bit mode. */
646#define X86_CPUID_EXT_FEATURE_ECX_LAHF_SAHF RT_BIT_32(0)
647
648/** EDX Bit 11 - SYSCALL/SYSRET. */
649#define X86_CPUID_EXT_FEATURE_EDX_SYSCALL RT_BIT_32(11)
650/** EDX Bit 20 - No-Execute/Execute-Disable. */
651#define X86_CPUID_EXT_FEATURE_EDX_NX RT_BIT_32(20)
652/** EDX Bit 26 - 1 GB large page. */
653#define X86_CPUID_EXT_FEATURE_EDX_PAGE1GB RT_BIT_32(26)
654/** EDX Bit 27 - RDTSCP. */
655#define X86_CPUID_EXT_FEATURE_EDX_RDTSCP RT_BIT_32(27)
656/** EDX Bit 29 - AMD Long Mode/Intel-64 Instructions. */
657#define X86_CPUID_EXT_FEATURE_EDX_LONG_MODE RT_BIT_32(29)
658/** @}*/
659
660/** @name CPUID AMD Feature information.
661 * CPUID query with EAX=0x80000001.
662 * @{
663 */
664/** Bit 0 - FPU - x87 FPU on Chip. */
665#define X86_CPUID_AMD_FEATURE_EDX_FPU RT_BIT_32(0)
666/** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
667#define X86_CPUID_AMD_FEATURE_EDX_VME RT_BIT_32(1)
668/** Bit 2 - DE - Debugging extensions. */
669#define X86_CPUID_AMD_FEATURE_EDX_DE RT_BIT_32(2)
670/** Bit 3 - PSE - Page Size Extension. */
671#define X86_CPUID_AMD_FEATURE_EDX_PSE RT_BIT_32(3)
672/** Bit 4 - TSC - Time Stamp Counter. */
673#define X86_CPUID_AMD_FEATURE_EDX_TSC RT_BIT_32(4)
674/** Bit 5 - MSR - K86 Model Specific Registers RDMSR and WRMSR Instructions. */
675#define X86_CPUID_AMD_FEATURE_EDX_MSR RT_BIT_32(5)
676/** Bit 6 - PAE - Physical Address Extension. */
677#define X86_CPUID_AMD_FEATURE_EDX_PAE RT_BIT_32(6)
678/** Bit 7 - MCE - Machine Check Exception. */
679#define X86_CPUID_AMD_FEATURE_EDX_MCE RT_BIT_32(7)
680/** Bit 8 - CX8 - CMPXCHG8B instruction. */
681#define X86_CPUID_AMD_FEATURE_EDX_CX8 RT_BIT_32(8)
682/** Bit 9 - APIC - APIC On-Chip. */
683#define X86_CPUID_AMD_FEATURE_EDX_APIC RT_BIT_32(9)
684/** Bit 12 - MTRR - Memory Type Range Registers. */
685#define X86_CPUID_AMD_FEATURE_EDX_MTRR RT_BIT_32(12)
686/** Bit 13 - PGE - PTE Global Bit. */
687#define X86_CPUID_AMD_FEATURE_EDX_PGE RT_BIT_32(13)
688/** Bit 14 - MCA - Machine Check Architecture. */
689#define X86_CPUID_AMD_FEATURE_EDX_MCA RT_BIT_32(14)
690/** Bit 15 - CMOV - Conditional Move Instructions. */
691#define X86_CPUID_AMD_FEATURE_EDX_CMOV RT_BIT_32(15)
692/** Bit 16 - PAT - Page Attribute Table. */
693#define X86_CPUID_AMD_FEATURE_EDX_PAT RT_BIT_32(16)
694/** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
695#define X86_CPUID_AMD_FEATURE_EDX_PSE36 RT_BIT_32(17)
696/** Bit 22 - AXMMX - AMD Extensions to MMX Instructions. */
697#define X86_CPUID_AMD_FEATURE_EDX_AXMMX RT_BIT_32(22)
698/** Bit 23 - MMX - Intel MMX Technology. */
699#define X86_CPUID_AMD_FEATURE_EDX_MMX RT_BIT_32(23)
700/** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
701#define X86_CPUID_AMD_FEATURE_EDX_FXSR RT_BIT_32(24)
702/** Bit 25 - FFXSR - AMD fast FXSAVE and FXRSTOR Instructions. */
703#define X86_CPUID_AMD_FEATURE_EDX_FFXSR RT_BIT_32(25)
704/** Bit 30 - 3DNOWEXT - AMD Extensions to 3DNow. */
705#define X86_CPUID_AMD_FEATURE_EDX_3DNOW_EX RT_BIT_32(30)
706/** Bit 31 - 3DNOW - AMD 3DNow. */
707#define X86_CPUID_AMD_FEATURE_EDX_3DNOW RT_BIT_32(31)
708
709/** Bit 1 - CmpLegacy - Core multi-processing legacy mode. */
710#define X86_CPUID_AMD_FEATURE_ECX_CMPL RT_BIT_32(1)
711/** Bit 2 - SVM - AMD VM extensions. */
712#define X86_CPUID_AMD_FEATURE_ECX_SVM RT_BIT_32(2)
713/** Bit 3 - EXTAPIC - AMD extended APIC registers starting at 0x400. */
714#define X86_CPUID_AMD_FEATURE_ECX_EXT_APIC RT_BIT_32(3)
715/** Bit 4 - CR8L - AMD LOCK MOV CR0 means MOV CR8. */
716#define X86_CPUID_AMD_FEATURE_ECX_CR8L RT_BIT_32(4)
717/** Bit 5 - ABM - AMD Advanced bit manipulation. LZCNT instruction support. */
718#define X86_CPUID_AMD_FEATURE_ECX_ABM RT_BIT_32(5)
719/** Bit 6 - SSE4A - AMD EXTRQ, INSERTQ, MOVNTSS, and MOVNTSD instruction support. */
720#define X86_CPUID_AMD_FEATURE_ECX_SSE4A RT_BIT_32(6)
721/** Bit 7 - MISALIGNSSE - AMD Misaligned SSE mode. */
722#define X86_CPUID_AMD_FEATURE_ECX_MISALNSSE RT_BIT_32(7)
723/** Bit 8 - 3DNOWPRF - AMD PREFETCH and PREFETCHW instruction support. */
724#define X86_CPUID_AMD_FEATURE_ECX_3DNOWPRF RT_BIT_32(8)
725/** Bit 9 - OSVW - AMD OS visible workaround. */
726#define X86_CPUID_AMD_FEATURE_ECX_OSVW RT_BIT_32(9)
727/** Bit 10 - IBS - Instruct based sampling. */
728#define X86_CPUID_AMD_FEATURE_ECX_IBS RT_BIT_32(10)
729/** Bit 11 - XOP - Extended operation support (see APM6). */
730#define X86_CPUID_AMD_FEATURE_ECX_XOP RT_BIT_32(11)
731/** Bit 12 - SKINIT - AMD SKINIT: SKINIT, STGI, and DEV support. */
732#define X86_CPUID_AMD_FEATURE_ECX_SKINIT RT_BIT_32(12)
733/** Bit 13 - WDT - AMD Watchdog timer support. */
734#define X86_CPUID_AMD_FEATURE_ECX_WDT RT_BIT_32(13)
735/** Bit 15 - LWP - Lightweight profiling support. */
736#define X86_CPUID_AMD_FEATURE_ECX_LWP RT_BIT_32(15)
737/** Bit 16 - FMA4 - Four operand FMA instruction support. */
738#define X86_CPUID_AMD_FEATURE_ECX_FMA4 RT_BIT_32(16)
739/** Bit 19 - NodeId - Indicates support for
740 * MSR_C001_100C[NodeId,NodesPerProcessr]. */
741#define X86_CPUID_AMD_FEATURE_ECX_NODEID RT_BIT_32(19)
742/** Bit 21 - TBM - Trailing bit manipulation instruction support. */
743#define X86_CPUID_AMD_FEATURE_ECX_TBM RT_BIT_32(21)
744/** Bit 22 - TopologyExtensions - . */
745#define X86_CPUID_AMD_FEATURE_ECX_TOPOEXT RT_BIT_32(22)
746/** @} */
747
748
749/** @name CPUID AMD Feature information.
750 * CPUID query with EAX=0x80000007.
751 * @{
752 */
753/** Bit 0 - TS - Temperature Sensor. */
754#define X86_CPUID_AMD_ADVPOWER_EDX_TS RT_BIT_32(0)
755/** Bit 1 - FID - Frequency ID Control. */
756#define X86_CPUID_AMD_ADVPOWER_EDX_FID RT_BIT_32(1)
757/** Bit 2 - VID - Voltage ID Control. */
758#define X86_CPUID_AMD_ADVPOWER_EDX_VID RT_BIT_32(2)
759/** Bit 3 - TTP - THERMTRIP. */
760#define X86_CPUID_AMD_ADVPOWER_EDX_TTP RT_BIT_32(3)
761/** Bit 4 - TM - Hardware Thermal Control. */
762#define X86_CPUID_AMD_ADVPOWER_EDX_TM RT_BIT_32(4)
763/** Bit 5 - STC - Software Thermal Control. */
764#define X86_CPUID_AMD_ADVPOWER_EDX_STC RT_BIT_32(5)
765/** Bit 6 - MC - 100 Mhz Multiplier Control. */
766#define X86_CPUID_AMD_ADVPOWER_EDX_MC RT_BIT_32(6)
767/** Bit 7 - HWPSTATE - Hardware P-State Control. */
768#define X86_CPUID_AMD_ADVPOWER_EDX_HWPSTATE RT_BIT_32(7)
769/** Bit 8 - TSCINVAR - TSC Invariant. */
770#define X86_CPUID_AMD_ADVPOWER_EDX_TSCINVAR RT_BIT_32(8)
771/** Bit 9 - CPB - TSC Invariant. */
772#define X86_CPUID_AMD_ADVPOWER_EDX_CPB RT_BIT_32(9)
773/** Bit 10 - EffFreqRO - MPERF/APERF. */
774#define X86_CPUID_AMD_ADVPOWER_EDX_EFRO RT_BIT_32(10)
775/** Bit 11 - PFI - Processor feedback interface (see EAX). */
776#define X86_CPUID_AMD_ADVPOWER_EDX_PFI RT_BIT_32(11)
777/** Bit 12 - PA - Processor accumulator (MSR c001_007a). */
778#define X86_CPUID_AMD_ADVPOWER_EDX_PA RT_BIT_32(12)
779/** @} */
780
781
782/** @name CPUID AMD extended feature extensions ID (EBX).
783 * CPUID query with EAX=0x80000008.
784 * @{
785 */
786/** Bit 0 - CLZERO - Clear zero instruction. */
787#define X86_CPUID_AMD_EFEID_EBX_CLZERO RT_BIT_32(0)
788/** Bit 1 - IRPerf - Instructions retired count support. */
789#define X86_CPUID_AMD_EFEID_EBX_IRPERF RT_BIT_32(1)
790/** Bit 2 - XSaveErPtr - Always XSAVE* and XRSTR* error pointers. */
791#define X86_CPUID_AMD_EFEID_EBX_XSAVE_ER_PTR RT_BIT_32(2)
792/** Bit 4 - RDPRU - Supports the RDPRU instruction. */
793#define X86_CPUID_AMD_EFEID_EBX_RDPRU RT_BIT_32(4)
794/** Bit 8 - MCOMMIT - Supports the MCOMMIT instruction. */
795#define X86_CPUID_AMD_EFEID_EBX_MCOMMIT RT_BIT_32(8)
796/* AMD pipeline length: 9 feature bits ;-) */
797/** Bit 12 - IBPB - Supports the IBPB command in IA32_PRED_CMD. */
798#define X86_CPUID_AMD_EFEID_EBX_IBPB RT_BIT_32(12)
799/** Bit 14 - IBRS - Supports the IBRS bit in IA32_SPEC_CTRL. */
800#define X86_CPUID_AMD_EFEID_EBX_IBRS RT_BIT_32(14)
801/** Bit 15 - STIBP - Supports the STIBP bit in IA32_SPEC_CTRL. */
802#define X86_CPUID_AMD_EFEID_EBX_STIBP RT_BIT_32(15)
803/** Bit 16 - IBRS always on mode - IBRS should be set once during boot only. */
804#define X86_CPUID_AMD_EFEID_EBX_IBRS_ALWAYS_ON RT_BIT_32(16)
805/** Bit 17 - STIBP always on mode - STIBP should be set once during boot only. */
806#define X86_CPUID_AMD_EFEID_EBX_STIBP_ALWAYS_ON RT_BIT_32(17)
807/** Bit 18 - IBRS preferred - IBRS is preferred over software mitigations. */
808#define X86_CPUID_AMD_EFEID_EBX_IBRS_PREFERRED RT_BIT_32(18)
809/** Bit 24 - Speculative Store Bypass Disable supported in SPEC_CTL. */
810#define X86_CPUID_AMD_EFEID_EBX_SPEC_CTRL_SSBD RT_BIT_32(24)
811/** Bit 25 - Speculative Store Bypass Disable supported in VIRT_SPEC_CTL. */
812#define X86_CPUID_AMD_EFEID_EBX_VIRT_SPEC_CTRL_SSBD RT_BIT_32(25)
813/** Bit 26 - Speculative Store Bypass Disable not required. */
814#define X86_CPUID_AMD_EFEID_EBX_NO_SSBD_REQUIRED RT_BIT_32(26)
815/** @} */
816
817
818/** @name CPUID AMD SVM Feature information.
819 * CPUID query with EAX=0x8000000a.
820 * @{
821 */
822/** Bit 0 - NP - Nested Paging supported. */
823#define X86_CPUID_SVM_FEATURE_EDX_NESTED_PAGING RT_BIT(0)
824/** Bit 1 - LbrVirt - Support for saving five debug MSRs. */
825#define X86_CPUID_SVM_FEATURE_EDX_LBR_VIRT RT_BIT(1)
826/** Bit 2 - SVML - SVM locking bit supported. */
827#define X86_CPUID_SVM_FEATURE_EDX_SVM_LOCK RT_BIT(2)
828/** Bit 3 - NRIPS - Saving the next instruction pointer is supported. */
829#define X86_CPUID_SVM_FEATURE_EDX_NRIP_SAVE RT_BIT(3)
830/** Bit 4 - TscRateMsr - Support for MSR TSC ratio. */
831#define X86_CPUID_SVM_FEATURE_EDX_TSC_RATE_MSR RT_BIT(4)
832/** Bit 5 - VmcbClean - Support VMCB clean bits. */
833#define X86_CPUID_SVM_FEATURE_EDX_VMCB_CLEAN RT_BIT(5)
834/** Bit 6 - FlushByAsid - Indicate TLB flushing for current ASID only, and that
835 * VMCB.TLB_Control is supported. */
836#define X86_CPUID_SVM_FEATURE_EDX_FLUSH_BY_ASID RT_BIT(6)
837/** Bit 7 - DecodeAssists - Indicate decode assists is supported. */
838#define X86_CPUID_SVM_FEATURE_EDX_DECODE_ASSISTS RT_BIT(7)
839/** Bit 10 - PauseFilter - Indicates support for the PAUSE intercept filter. */
840#define X86_CPUID_SVM_FEATURE_EDX_PAUSE_FILTER RT_BIT(10)
841/** Bit 12 - PauseFilterThreshold - Indicates support for the PAUSE
842 * intercept filter cycle count threshold. */
843#define X86_CPUID_SVM_FEATURE_EDX_PAUSE_FILTER_THRESHOLD RT_BIT(12)
844/** Bit 13 - AVIC - Advanced Virtual Interrupt Controller. */
845#define X86_CPUID_SVM_FEATURE_EDX_AVIC RT_BIT(13)
846/** Bit 15 - VMSAVEvirt - Supports virtualized VMSAVE/VMLOAD. */
847#define X86_CPUID_SVM_FEATURE_EDX_VIRT_VMSAVE_VMLOAD RT_BIT(15)
848/** Bit 16 - VGIF - Supports virtualized GIF. */
849#define X86_CPUID_SVM_FEATURE_EDX_VGIF RT_BIT(16)
850/** Bit 17 - GMET - Supports Guest Mode Execute Trap Extensions. */
851#define X86_CPUID_SVM_FEATURE_EDX_GMET RT_BIT(17)
852
853/** @} */
854
855
856/** @name CR0
857 * @remarks The 286 (MSW), 386 and 486 ignores attempts at setting
858 * reserved flags.
859 * @{ */
860/** Bit 0 - PE - Protection Enabled */
861#define X86_CR0_PE RT_BIT_32(0)
862#define X86_CR0_PROTECTION_ENABLE RT_BIT_32(0)
863/** Bit 1 - MP - Monitor Coprocessor */
864#define X86_CR0_MP RT_BIT_32(1)
865#define X86_CR0_MONITOR_COPROCESSOR RT_BIT_32(1)
866/** Bit 2 - EM - Emulation. */
867#define X86_CR0_EM RT_BIT_32(2)
868#define X86_CR0_EMULATE_FPU RT_BIT_32(2)
869/** Bit 3 - TS - Task Switch. */
870#define X86_CR0_TS RT_BIT_32(3)
871#define X86_CR0_TASK_SWITCH RT_BIT_32(3)
872/** Bit 4 - ET - Extension flag. (386, 'hardcoded' to 1 on 486+) */
873#define X86_CR0_ET RT_BIT_32(4)
874#define X86_CR0_EXTENSION_TYPE RT_BIT_32(4)
875/** Bit 5 - NE - Numeric error (486+). */
876#define X86_CR0_NE RT_BIT_32(5)
877#define X86_CR0_NUMERIC_ERROR RT_BIT_32(5)
878/** Bit 16 - WP - Write Protect (486+). */
879#define X86_CR0_WP RT_BIT_32(16)
880#define X86_CR0_WRITE_PROTECT RT_BIT_32(16)
881/** Bit 18 - AM - Alignment Mask (486+). */
882#define X86_CR0_AM RT_BIT_32(18)
883#define X86_CR0_ALIGMENT_MASK RT_BIT_32(18)
884/** Bit 29 - NW - Not Write-though (486+). */
885#define X86_CR0_NW RT_BIT_32(29)
886#define X86_CR0_NOT_WRITE_THROUGH RT_BIT_32(29)
887/** Bit 30 - WP - Cache Disable (486+). */
888#define X86_CR0_CD RT_BIT_32(30)
889#define X86_CR0_CACHE_DISABLE RT_BIT_32(30)
890/** Bit 31 - PG - Paging. */
891#define X86_CR0_PG RT_BIT_32(31)
892#define X86_CR0_PAGING RT_BIT_32(31)
893#define X86_CR0_BIT_PG 31 /**< Bit number of X86_CR0_PG */
894/** @} */
895
896
897/** @name CR3
898 * @{ */
899/** Bit 3 - PWT - Page-level Writes Transparent. */
900#define X86_CR3_PWT RT_BIT_32(3)
901/** Bit 4 - PCD - Page-level Cache Disable. */
902#define X86_CR3_PCD RT_BIT_32(4)
903/** Bits 12-31 - - Page directory page number. */
904#define X86_CR3_PAGE_MASK (0xfffff000)
905/** Bits 5-31 - - PAE Page directory page number. */
906#define X86_CR3_PAE_PAGE_MASK (0xffffffe0)
907/** Bits 12-51 - - AMD64 Page directory page number. */
908#define X86_CR3_AMD64_PAGE_MASK UINT64_C(0x000ffffffffff000)
909/** @} */
910
911
912/** @name CR4
913 * @{ */
914/** Bit 0 - VME - Virtual-8086 Mode Extensions. */
915#define X86_CR4_VME RT_BIT_32(0)
916/** Bit 1 - PVI - Protected-Mode Virtual Interrupts. */
917#define X86_CR4_PVI RT_BIT_32(1)
918/** Bit 2 - TSD - Time Stamp Disable. */
919#define X86_CR4_TSD RT_BIT_32(2)
920/** Bit 3 - DE - Debugging Extensions. */
921#define X86_CR4_DE RT_BIT_32(3)
922/** Bit 4 - PSE - Page Size Extension. */
923#define X86_CR4_PSE RT_BIT_32(4)
924/** Bit 5 - PAE - Physical Address Extension. */
925#define X86_CR4_PAE RT_BIT_32(5)
926/** Bit 6 - MCE - Machine-Check Enable. */
927#define X86_CR4_MCE RT_BIT_32(6)
928/** Bit 7 - PGE - Page Global Enable. */
929#define X86_CR4_PGE RT_BIT_32(7)
930/** Bit 8 - PCE - Performance-Monitoring Counter Enable. */
931#define X86_CR4_PCE RT_BIT_32(8)
932/** Bit 9 - OSFXSR - Operating System Support for FXSAVE and FXRSTORE instructions. */
933#define X86_CR4_OSFXSR RT_BIT_32(9)
934/** Bit 10 - OSXMMEEXCPT - Operating System Support for Unmasked SIMD Floating-Point Exceptions. */
935#define X86_CR4_OSXMMEEXCPT RT_BIT_32(10)
936/** Bit 11 - UMIP - User-Mode Instruction Prevention. */
937#define X86_CR4_UMIP RT_BIT_32(11)
938/** Bit 13 - VMXE - VMX mode is enabled. */
939#define X86_CR4_VMXE RT_BIT_32(13)
940/** Bit 14 - SMXE - Safer Mode Extensions Enabled. */
941#define X86_CR4_SMXE RT_BIT_32(14)
942/** Bit 16 - FSGSBASE - Read/write FSGSBASE instructions Enable. */
943#define X86_CR4_FSGSBASE RT_BIT_32(16)
944/** Bit 17 - PCIDE - Process-Context Identifiers Enabled. */
945#define X86_CR4_PCIDE RT_BIT_32(17)
946/** Bit 18 - OSXSAVE - Operating System Support for XSAVE and processor
947 * extended states. */
948#define X86_CR4_OSXSAVE RT_BIT_32(18)
949/** Bit 20 - SMEP - Supervisor-mode Execution Prevention enabled. */
950#define X86_CR4_SMEP RT_BIT_32(20)
951/** Bit 21 - SMAP - Supervisor-mode Access Prevention enabled. */
952#define X86_CR4_SMAP RT_BIT_32(21)
953/** Bit 22 - PKE - Protection Key Enable. */
954#define X86_CR4_PKE RT_BIT_32(22)
955/** Bit 23 - CET - Control-flow Enhancement Technology enabled. */
956#define X86_CR4_CET RT_BIT_32(23)
957/** @} */
958
959
960/** @name DR6
961 * @{ */
962/** Bit 0 - B0 - Breakpoint 0 condition detected. */
963#define X86_DR6_B0 RT_BIT_32(0)
964/** Bit 1 - B1 - Breakpoint 1 condition detected. */
965#define X86_DR6_B1 RT_BIT_32(1)
966/** Bit 2 - B2 - Breakpoint 2 condition detected. */
967#define X86_DR6_B2 RT_BIT_32(2)
968/** Bit 3 - B3 - Breakpoint 3 condition detected. */
969#define X86_DR6_B3 RT_BIT_32(3)
970/** Mask of all the Bx bits. */
971#define X86_DR6_B_MASK UINT64_C(0x0000000f)
972/** Bit 13 - BD - Debug register access detected. Corresponds to the X86_DR7_GD bit. */
973#define X86_DR6_BD RT_BIT_32(13)
974/** Bit 14 - BS - Single step */
975#define X86_DR6_BS RT_BIT_32(14)
976/** Bit 15 - BT - Task switch. (TSS T bit.) */
977#define X86_DR6_BT RT_BIT_32(15)
978/** Bit 16 - RTM - Cleared if debug exception inside RTM (@sa X86_DR7_RTM). */
979#define X86_DR6_RTM RT_BIT_32(16)
980/** Value of DR6 after powerup/reset. */
981#define X86_DR6_INIT_VAL UINT64_C(0xffff0ff0)
982/** Bits which must be 1s in DR6. */
983#define X86_DR6_RA1_MASK UINT64_C(0xffff0ff0)
984/** Bits which must be 1s in DR6, when RTM is supported. */
985#define X86_DR6_RA1_MASK_RTM UINT64_C(0xfffe0ff0)
986/** Bits which must be 0s in DR6. */
987#define X86_DR6_RAZ_MASK RT_BIT_64(12)
988/** Bits which must be 0s on writes to DR6. */
989#define X86_DR6_MBZ_MASK UINT64_C(0xffffffff00000000)
990/** @} */
991
992/** Get the DR6.Bx bit for a the given breakpoint. */
993#define X86_DR6_B(iBp) RT_BIT_64(iBp)
994
995
996/** @name DR7
997 * @{ */
998/** Bit 0 - L0 - Local breakpoint enable. Cleared on task switch. */
999#define X86_DR7_L0 RT_BIT_32(0)
1000/** Bit 1 - G0 - Global breakpoint enable. Not cleared on task switch. */
1001#define X86_DR7_G0 RT_BIT_32(1)
1002/** Bit 2 - L1 - Local breakpoint enable. Cleared on task switch. */
1003#define X86_DR7_L1 RT_BIT_32(2)
1004/** Bit 3 - G1 - Global breakpoint enable. Not cleared on task switch. */
1005#define X86_DR7_G1 RT_BIT_32(3)
1006/** Bit 4 - L2 - Local breakpoint enable. Cleared on task switch. */
1007#define X86_DR7_L2 RT_BIT_32(4)
1008/** Bit 5 - G2 - Global breakpoint enable. Not cleared on task switch. */
1009#define X86_DR7_G2 RT_BIT_32(5)
1010/** Bit 6 - L3 - Local breakpoint enable. Cleared on task switch. */
1011#define X86_DR7_L3 RT_BIT_32(6)
1012/** Bit 7 - G3 - Global breakpoint enable. Not cleared on task switch. */
1013#define X86_DR7_G3 RT_BIT_32(7)
1014/** Bit 8 - LE - Local breakpoint exact. (Not supported (read ignored) by P6 and later.) */
1015#define X86_DR7_LE RT_BIT_32(8)
1016/** Bit 9 - GE - Global breakpoint exact. (Not supported (read ignored) by P6 and later.) */
1017#define X86_DR7_GE RT_BIT_32(9)
1018
1019/** L0, L1, L2, and L3. */
1020#define X86_DR7_LE_ALL UINT64_C(0x0000000000000055)
1021/** L0, L1, L2, and L3. */
1022#define X86_DR7_GE_ALL UINT64_C(0x00000000000000aa)
1023
1024/** Bit 11 - RTM - Enable advanced debugging of RTM transactions.
1025 * Requires IA32_DEBUGCTL.RTM=1 too, and RTM HW support of course. */
1026#define X86_DR7_RTM RT_BIT_32(11)
1027/** Bit 12 - IR (ICE) - Interrupt redirection on Pentium. When set, the in
1028 * Circuit Emulator (ICE) will break emulation on breakpoints and stuff.
1029 * May cause CPU hang if enabled without ICE attached when the ICEBP/INT1
1030 * instruction is executed.
1031 * @see http://www.rcollins.org/secrets/DR7.html */
1032#define X86_DR7_ICE_IR RT_BIT_32(12)
1033/** Bit 13 - GD - General detect enable. Enables emulators to get exceptions when
1034 * any DR register is accessed. */
1035#define X86_DR7_GD RT_BIT_32(13)
1036/** Bit 14 - TR1 (ICE) - Code discontinuity trace for use with ICE on
1037 * Pentium. */
1038#define X86_DR7_ICE_TR1 RT_BIT_32(14)
1039/** Bit 15 - TR2 (ICE) - Controls unknown ICE trace feature of the pentium. */
1040#define X86_DR7_ICE_TR2 RT_BIT_32(15)
1041/** Bit 16 & 17 - R/W0 - Read write field 0. Values X86_DR7_RW_*. */
1042#define X86_DR7_RW0_MASK (3 << 16)
1043/** Bit 18 & 19 - LEN0 - Length field 0. Values X86_DR7_LEN_*. */
1044#define X86_DR7_LEN0_MASK (3 << 18)
1045/** Bit 20 & 21 - R/W1 - Read write field 0. Values X86_DR7_RW_*. */
1046#define X86_DR7_RW1_MASK (3 << 20)
1047/** Bit 22 & 23 - LEN1 - Length field 0. Values X86_DR7_LEN_*. */
1048#define X86_DR7_LEN1_MASK (3 << 22)
1049/** Bit 24 & 25 - R/W2 - Read write field 0. Values X86_DR7_RW_*. */
1050#define X86_DR7_RW2_MASK (3 << 24)
1051/** Bit 26 & 27 - LEN2 - Length field 0. Values X86_DR7_LEN_*. */
1052#define X86_DR7_LEN2_MASK (3 << 26)
1053/** Bit 28 & 29 - R/W3 - Read write field 0. Values X86_DR7_RW_*. */
1054#define X86_DR7_RW3_MASK (3 << 28)
1055/** Bit 30 & 31 - LEN3 - Length field 0. Values X86_DR7_LEN_*. */
1056#define X86_DR7_LEN3_MASK (3 << 30)
1057
1058/** Bits which reads as 1s. */
1059#define X86_DR7_RA1_MASK RT_BIT_32(10)
1060/** Bits which reads as zeros. These are related to ICE (bits 12, 14, 15). */
1061#define X86_DR7_RAZ_MASK UINT64_C(0x0000d800)
1062/** Bits which must be 0s when writing to DR7. */
1063#define X86_DR7_MBZ_MASK UINT64_C(0xffffffff00000000)
1064
1065/** Calcs the L bit of Nth breakpoint.
1066 * @param iBp The breakpoint number [0..3].
1067 */
1068#define X86_DR7_L(iBp) ( UINT32_C(1) << (iBp * 2) )
1069
1070/** Calcs the G bit of Nth breakpoint.
1071 * @param iBp The breakpoint number [0..3].
1072 */
1073#define X86_DR7_G(iBp) ( UINT32_C(1) << (iBp * 2 + 1) )
1074
1075/** Calcs the L and G bits of Nth breakpoint.
1076 * @param iBp The breakpoint number [0..3].
1077 */
1078#define X86_DR7_L_G(iBp) ( UINT32_C(3) << (iBp * 2) )
1079
1080/** @name Read/Write values.
1081 * @{ */
1082/** Break on instruction fetch only. */
1083#define X86_DR7_RW_EO UINT32_C(0)
1084/** Break on write only. */
1085#define X86_DR7_RW_WO UINT32_C(1)
1086/** Break on I/O read/write. This is only defined if CR4.DE is set. */
1087#define X86_DR7_RW_IO UINT32_C(2)
1088/** Break on read or write (but not instruction fetches). */
1089#define X86_DR7_RW_RW UINT32_C(3)
1090/** @} */
1091
1092/** Shifts a X86_DR7_RW_* value to its right place.
1093 * @param iBp The breakpoint number [0..3].
1094 * @param fRw One of the X86_DR7_RW_* value.
1095 */
1096#define X86_DR7_RW(iBp, fRw) ( (fRw) << ((iBp) * 4 + 16) )
1097
1098/** Fetch the R/Wx bits for a given breakpoint (so it can be compared with
1099 * one of the X86_DR7_RW_XXX constants).
1100 *
1101 * @returns X86_DR7_RW_XXX
1102 * @param uDR7 DR7 value
1103 * @param iBp The breakpoint number [0..3].
1104 */
1105#define X86_DR7_GET_RW(uDR7, iBp) ( ( (uDR7) >> ((iBp) * 4 + 16) ) & UINT32_C(3) )
1106
1107/** R/W0, R/W1, R/W2, and R/W3. */
1108#define X86_DR7_RW_ALL_MASKS UINT32_C(0x33330000)
1109
1110#ifndef VBOX_FOR_DTRACE_LIB
1111/** Checks if there are any I/O breakpoint types configured in the RW
1112 * registers. Does NOT check if these are enabled, sorry. */
1113# define X86_DR7_ANY_RW_IO(uDR7) \
1114 ( ( UINT32_C(0x22220000) & (uDR7) ) /* any candidates? */ \
1115 && ( ( (UINT32_C(0x22220000) & (uDR7) ) >> 1 ) & ~(uDR7) ) )
1116AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x33330000)) == 0);
1117AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x22220000)) == 1);
1118AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x32320000)) == 1);
1119AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x23230000)) == 1);
1120AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00000000)) == 0);
1121AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00010000)) == 0);
1122AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00020000)) == 1);
1123AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00030000)) == 0);
1124AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00040000)) == 0);
1125#endif /* !VBOX_FOR_DTRACE_LIB */
1126
1127/** @name Length values.
1128 * @{ */
1129#define X86_DR7_LEN_BYTE UINT32_C(0)
1130#define X86_DR7_LEN_WORD UINT32_C(1)
1131#define X86_DR7_LEN_QWORD UINT32_C(2) /**< AMD64 long mode only. */
1132#define X86_DR7_LEN_DWORD UINT32_C(3)
1133/** @} */
1134
1135/** Shifts a X86_DR7_LEN_* value to its right place.
1136 * @param iBp The breakpoint number [0..3].
1137 * @param cb One of the X86_DR7_LEN_* values.
1138 */
1139#define X86_DR7_LEN(iBp, cb) ( (cb) << ((iBp) * 4 + 18) )
1140
1141/** Fetch the breakpoint length bits from the DR7 value.
1142 * @param uDR7 DR7 value
1143 * @param iBp The breakpoint number [0..3].
1144 */
1145#define X86_DR7_GET_LEN(uDR7, iBp) ( ( (uDR7) >> ((iBp) * 4 + 18) ) & UINT32_C(0x3) )
1146
1147/** Mask used to check if any breakpoints are enabled. */
1148#define X86_DR7_ENABLED_MASK UINT32_C(0x000000ff)
1149
1150/** LEN0, LEN1, LEN2, and LEN3. */
1151#define X86_DR7_LEN_ALL_MASKS UINT32_C(0xcccc0000)
1152/** R/W0, R/W1, R/W2, R/W3,LEN0, LEN1, LEN2, and LEN3. */
1153#define X86_DR7_RW_LEN_ALL_MASKS UINT32_C(0xffff0000)
1154
1155/** Value of DR7 after powerup/reset. */
1156#define X86_DR7_INIT_VAL 0x400
1157/** @} */
1158
1159
1160/** @name Machine Specific Registers
1161 * @{
1162 */
1163/** Machine check address register (P5). */
1164#define MSR_P5_MC_ADDR UINT32_C(0x00000000)
1165/** Machine check type register (P5). */
1166#define MSR_P5_MC_TYPE UINT32_C(0x00000001)
1167/** Time Stamp Counter. */
1168#define MSR_IA32_TSC 0x10
1169#define MSR_IA32_CESR UINT32_C(0x00000011)
1170#define MSR_IA32_CTR0 UINT32_C(0x00000012)
1171#define MSR_IA32_CTR1 UINT32_C(0x00000013)
1172
1173#define MSR_IA32_PLATFORM_ID 0x17
1174
1175#ifndef MSR_IA32_APICBASE /* qemu cpu.h kludge */
1176# define MSR_IA32_APICBASE 0x1b
1177/** Local APIC enabled. */
1178# define MSR_IA32_APICBASE_EN RT_BIT_64(11)
1179/** X2APIC enabled (requires the EN bit to be set). */
1180# define MSR_IA32_APICBASE_EXTD RT_BIT_64(10)
1181/** The processor is the boot strap processor (BSP). */
1182# define MSR_IA32_APICBASE_BSP RT_BIT_64(8)
1183/** Minimum base address mask, consult CPUID leaf 0x80000008 for the actual
1184 * width. */
1185# define MSR_IA32_APICBASE_BASE_MIN UINT64_C(0x0000000ffffff000)
1186/** The default physical base address of the APIC. */
1187# define MSR_IA32_APICBASE_ADDR UINT64_C(0x00000000fee00000)
1188/** Gets the physical base address from the MSR. */
1189# define MSR_IA32_APICBASE_GET_ADDR(a_Msr) ((a_Msr) & X86_PAGE_4K_BASE_MASK)
1190#endif
1191
1192/** Undocumented intel MSR for reporting thread and core counts.
1193 * Judging from the XNU sources, it seems to be introduced in Nehalem. The
1194 * first 16 bits is the thread count. The next 16 bits the core count, except
1195 * on Westmere where it seems it's only the next 4 bits for some reason. */
1196#define MSR_CORE_THREAD_COUNT 0x35
1197
1198/** CPU Feature control. */
1199#define MSR_IA32_FEATURE_CONTROL 0x3A
1200/** Feature control - Lock MSR from writes (R/W0). */
1201#define MSR_IA32_FEATURE_CONTROL_LOCK RT_BIT_64(0)
1202/** Feature control - Enable VMX inside SMX operation (R/WL). */
1203#define MSR_IA32_FEATURE_CONTROL_SMX_VMXON RT_BIT_64(1)
1204/** Feature control - Enable VMX outside SMX operation (R/WL). */
1205#define MSR_IA32_FEATURE_CONTROL_VMXON RT_BIT_64(2)
1206/** Feature control - SENTER local functions enable (R/WL). */
1207#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_0 RT_BIT_64(8)
1208#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_1 RT_BIT_64(9)
1209#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_2 RT_BIT_64(10)
1210#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_3 RT_BIT_64(11)
1211#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_4 RT_BIT_64(12)
1212#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_5 RT_BIT_64(13)
1213#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_6 RT_BIT_64(14)
1214/** Feature control - SENTER global enable (R/WL). */
1215#define MSR_IA32_FEATURE_CONTROL_SENTER_GLOBAL_EN RT_BIT_64(15)
1216/** Feature control - SGX launch control enable (R/WL). */
1217#define MSR_IA32_FEATURE_CONTROL_SGX_LAUNCH_EN RT_BIT_64(17)
1218/** Feature control - SGX global enable (R/WL). */
1219#define MSR_IA32_FEATURE_CONTROL_SGX_GLOBAL_EN RT_BIT_64(18)
1220/** Feature control - LMCE on (R/WL). */
1221#define MSR_IA32_FEATURE_CONTROL_LMCE RT_BIT_64(20)
1222
1223/** Per-processor TSC adjust MSR. */
1224#define MSR_IA32_TSC_ADJUST 0x3B
1225
1226/** Spectre control register.
1227 * Logical processor scope. Reset value 0, unaffected by SIPI & INIT. */
1228#define MSR_IA32_SPEC_CTRL 0x48
1229/** IBRS - Indirect branch restricted speculation. */
1230#define MSR_IA32_SPEC_CTRL_F_IBRS RT_BIT_32(0)
1231/** STIBP - Single thread indirect branch predictors. */
1232#define MSR_IA32_SPEC_CTRL_F_STIBP RT_BIT_32(1)
1233/** SSBD - Speculative Store Bypass Disable. */
1234#define MSR_IA32_SPEC_CTRL_F_SSBD RT_BIT_32(2)
1235
1236/** Prediction command register.
1237 * Write only, logical processor scope, no state since write only. */
1238#define MSR_IA32_PRED_CMD 0x49
1239/** IBPB - Indirect branch prediction barrie when written as 1. */
1240#define MSR_IA32_PRED_CMD_F_IBPB RT_BIT_32(0)
1241
1242/** BIOS update trigger (microcode update). */
1243#define MSR_IA32_BIOS_UPDT_TRIG 0x79
1244
1245/** BIOS update signature (microcode). */
1246#define MSR_IA32_BIOS_SIGN_ID 0x8B
1247
1248/** SMM monitor control. */
1249#define MSR_IA32_SMM_MONITOR_CTL 0x9B
1250/** SMM control - Valid. */
1251#define MSR_IA32_SMM_MONITOR_VALID RT_BIT_64(0)
1252/** SMM control - VMXOFF unblocks SMI. */
1253#define MSR_IA32_SMM_MONITOR_VMXOFF_UNBLOCK_SMI RT_BIT_64(2)
1254/** SMM control - MSEG base physical address. */
1255#define MSR_IA32_SMM_MONITOR_MSGEG_PHYSADDR(a) (((a) >> 12) & UINT64_C(0xfffff))
1256
1257/** SMBASE - Base address of SMRANGE image (Read-only, SMM only). */
1258#define MSR_IA32_SMBASE 0x9E
1259
1260/** General performance counter no. 0. */
1261#define MSR_IA32_PMC0 0xC1
1262/** General performance counter no. 1. */
1263#define MSR_IA32_PMC1 0xC2
1264/** General performance counter no. 2. */
1265#define MSR_IA32_PMC2 0xC3
1266/** General performance counter no. 3. */
1267#define MSR_IA32_PMC3 0xC4
1268/** General performance counter no. 4. */
1269#define MSR_IA32_PMC4 0xC5
1270/** General performance counter no. 5. */
1271#define MSR_IA32_PMC5 0xC6
1272/** General performance counter no. 6. */
1273#define MSR_IA32_PMC6 0xC7
1274/** General performance counter no. 7. */
1275#define MSR_IA32_PMC7 0xC8
1276
1277/** Nehalem power control. */
1278#define MSR_IA32_PLATFORM_INFO 0xCE
1279
1280/** Get FSB clock status (Intel-specific). */
1281#define MSR_IA32_FSB_CLOCK_STS 0xCD
1282
1283/** C-State configuration control. Intel specific: Nehalem, Sandy Bridge. */
1284#define MSR_PKG_CST_CONFIG_CONTROL UINT32_C(0x000000e2)
1285
1286/** C0 Maximum Frequency Clock Count */
1287#define MSR_IA32_MPERF 0xE7
1288/** C0 Actual Frequency Clock Count */
1289#define MSR_IA32_APERF 0xE8
1290
1291/** MTRR Capabilities. */
1292#define MSR_IA32_MTRR_CAP 0xFE
1293
1294/** Architecture capabilities (bugfixes). */
1295#define MSR_IA32_ARCH_CAPABILITIES UINT32_C(0x10a)
1296/** CPU is no subject to meltdown problems. */
1297#define MSR_IA32_ARCH_CAP_F_RDCL_NO RT_BIT_32(0)
1298/** CPU has better IBRS and you can leave it on all the time. */
1299#define MSR_IA32_ARCH_CAP_F_IBRS_ALL RT_BIT_32(1)
1300/** CPU has return stack buffer (RSB) override. */
1301#define MSR_IA32_ARCH_CAP_F_RSBO RT_BIT_32(2)
1302/** Virtual machine monitors need not flush the level 1 data cache on VM entry.
1303 * This is also the case when MSR_IA32_ARCH_CAP_F_RDCL_NO is set. */
1304#define MSR_IA32_ARCH_CAP_F_VMM_NEED_NOT_FLUSH_L1D RT_BIT_32(3)
1305/** CPU does not suffer from MDS issues. */
1306#define MSR_IA32_ARCH_CAP_F_MDS_NO RT_BIT_32(4)
1307
1308/** Flush command register. */
1309#define MSR_IA32_FLUSH_CMD UINT32_C(0x10b)
1310/** Flush the level 1 data cache when this bit is written. */
1311#define MSR_IA32_FLUSH_CMD_F_L1D RT_BIT_32(0)
1312
1313/** Cache control/info. */
1314#define MSR_BBL_CR_CTL3 UINT32_C(0x11e)
1315
1316#ifndef MSR_IA32_SYSENTER_CS /* qemu cpu.h kludge */
1317/** SYSENTER_CS - the R0 CS, indirectly giving R0 SS, R3 CS and R3 DS.
1318 * R0 SS == CS + 8
1319 * R3 CS == CS + 16
1320 * R3 SS == CS + 24
1321 */
1322#define MSR_IA32_SYSENTER_CS 0x174
1323/** SYSENTER_ESP - the R0 ESP. */
1324#define MSR_IA32_SYSENTER_ESP 0x175
1325/** SYSENTER_EIP - the R0 EIP. */
1326#define MSR_IA32_SYSENTER_EIP 0x176
1327#endif
1328
1329/** Machine Check Global Capabilities Register. */
1330#define MSR_IA32_MCG_CAP 0x179
1331/** Machine Check Global Status Register. */
1332#define MSR_IA32_MCG_STATUS 0x17A
1333/** Machine Check Global Control Register. */
1334#define MSR_IA32_MCG_CTRL 0x17B
1335
1336/** Page Attribute Table. */
1337#define MSR_IA32_CR_PAT 0x277
1338/** Default PAT MSR value on processor powerup / reset (see Intel spec. 11.12.4
1339 * "Programming the PAT", AMD spec. 7.8.2 "PAT Indexing") */
1340#define MSR_IA32_CR_PAT_INIT_VAL UINT64_C(0x0007040600070406)
1341
1342/** Performance event select MSRs. (Intel only) */
1343#define MSR_IA32_PERFEVTSEL0 0x186
1344#define MSR_IA32_PERFEVTSEL1 0x187
1345#define MSR_IA32_PERFEVTSEL2 0x188
1346#define MSR_IA32_PERFEVTSEL3 0x189
1347
1348/** Flexible ratio, seems to be undocumented, used by XNU (tsc.c).
1349 * The 16th bit whether flex ratio is being used, in which case bits 15:8
1350 * holds a ratio that Apple takes for TSC granularity.
1351 *
1352 * @note This MSR conflicts the P4 MSR_MCG_R12 register. */
1353#define MSR_FLEX_RATIO 0x194
1354/** Performance state value and starting with Intel core more.
1355 * Apple uses the >=core features to determine TSC granularity on older CPUs. */
1356#define MSR_IA32_PERF_STATUS 0x198
1357#define MSR_IA32_PERF_CTL 0x199
1358#define MSR_IA32_THERM_STATUS 0x19c
1359
1360/** Offcore response event select registers. */
1361#define MSR_OFFCORE_RSP_0 0x1a6
1362#define MSR_OFFCORE_RSP_1 0x1a7
1363
1364/** Enable misc. processor features (R/W). */
1365#define MSR_IA32_MISC_ENABLE 0x1A0
1366/** Enable fast-strings feature (for REP MOVS and REP STORS). */
1367#define MSR_IA32_MISC_ENABLE_FAST_STRINGS RT_BIT_64(0)
1368/** Automatic Thermal Control Circuit Enable (R/W). */
1369#define MSR_IA32_MISC_ENABLE_TCC RT_BIT_64(3)
1370/** Performance Monitoring Available (R). */
1371#define MSR_IA32_MISC_ENABLE_PERF_MON RT_BIT_64(7)
1372/** Branch Trace Storage Unavailable (R/O). */
1373#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL RT_BIT_64(11)
1374/** Precise Event Based Sampling (PEBS) Unavailable (R/O). */
1375#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL RT_BIT_64(12)
1376/** Enhanced Intel SpeedStep Technology Enable (R/W). */
1377#define MSR_IA32_MISC_ENABLE_SST_ENABLE RT_BIT_64(16)
1378/** If MONITOR/MWAIT is supported (R/W). */
1379#define MSR_IA32_MISC_ENABLE_MONITOR RT_BIT_64(18)
1380/** Limit CPUID Maxval to 3 leafs (R/W). */
1381#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID RT_BIT_64(22)
1382/** When set to 1, xTPR messages are disabled (R/W). */
1383#define MSR_IA32_MISC_ENABLE_XTPR_MSG_DISABLE RT_BIT_64(23)
1384/** When set to 1, the Execute Disable Bit feature (XD Bit) is disabled (R/W). */
1385#define MSR_IA32_MISC_ENABLE_XD_DISABLE RT_BIT_64(34)
1386
1387/** Trace/Profile Resource Control (R/W) */
1388#define MSR_IA32_DEBUGCTL UINT32_C(0x000001d9)
1389/** Last branch record. */
1390#define MSR_IA32_DEBUGCTL_LBR RT_BIT_64(0)
1391/** Branch trace flag (single step on branches). */
1392#define MSR_IA32_DEBUGCTL_BTF RT_BIT_64(1)
1393/** Performance monitoring pin control (AMD only). */
1394#define MSR_IA32_DEBUGCTL_PB0 RT_BIT_64(2)
1395#define MSR_IA32_DEBUGCTL_PB1 RT_BIT_64(3)
1396#define MSR_IA32_DEBUGCTL_PB2 RT_BIT_64(4)
1397#define MSR_IA32_DEBUGCTL_PB3 RT_BIT_64(5)
1398/** Trace message enable (Intel only). */
1399#define MSR_IA32_DEBUGCTL_TR RT_BIT_64(6)
1400/** Branch trace store (Intel only). */
1401#define MSR_IA32_DEBUGCTL_BTS RT_BIT_64(7)
1402/** Branch trace interrupt (Intel only). */
1403#define MSR_IA32_DEBUGCTL_BTINT RT_BIT_64(8)
1404/** Branch trace off in privileged code (Intel only). */
1405#define MSR_IA32_DEBUGCTL_BTS_OFF_OS RT_BIT_64(9)
1406/** Branch trace off in user code (Intel only). */
1407#define MSR_IA32_DEBUGCTL_BTS_OFF_USER RT_BIT_64(10)
1408/** Freeze LBR on PMI flag (Intel only). */
1409#define MSR_IA32_DEBUGCTL_FREEZE_LBR_ON_PMI RT_BIT_64(11)
1410/** Freeze PERFMON on PMI flag (Intel only). */
1411#define MSR_IA32_DEBUGCTL_FREEZE_PERFMON_ON_PMI RT_BIT_64(12)
1412/** Freeze while SMM enabled (Intel only). */
1413#define MSR_IA32_DEBUGCTL_FREEZE_WHILE_SMM_EM RT_BIT_64(14)
1414/** Advanced debugging of RTM regions (Intel only). */
1415#define MSR_IA32_DEBUGCTL_RTM RT_BIT_64(15)
1416/** Debug control MSR valid bits (Intel only). */
1417#define MSR_IA32_DEBUGCTL_VALID_MASK_INTEL ( MSR_IA32_DEBUGCTL_LBR | MSR_IA32_DEBUGCTL_BTF | MSR_IA32_DEBUGCTL_TR \
1418 | MSR_IA32_DEBUGCTL_BTS | MSR_IA32_DEBUGCTL_BTINT | MSR_IA32_DEBUGCTL_BTS_OFF_OS \
1419 | MSR_IA32_DEBUGCTL_BTS_OFF_USER | MSR_IA32_DEBUGCTL_FREEZE_LBR_ON_PMI \
1420 | MSR_IA32_DEBUGCTL_FREEZE_PERFMON_ON_PMI | MSR_IA32_DEBUGCTL_FREEZE_WHILE_SMM_EM \
1421 | MSR_IA32_DEBUGCTL_RTM)
1422
1423/** @name Last branch registers for P4 and Xeon, models 0 thru 2.
1424 * @{ */
1425#define MSR_P4_LASTBRANCH_0 0x1db
1426#define MSR_P4_LASTBRANCH_1 0x1dc
1427#define MSR_P4_LASTBRANCH_2 0x1dd
1428#define MSR_P4_LASTBRANCH_3 0x1de
1429
1430/** LBR Top-of-stack MSR (index to most recent record). */
1431#define MSR_P4_LASTBRANCH_TOS 0x1da
1432/** @} */
1433
1434/** @name Last branch registers for Core 2 and related Xeons.
1435 * @{ */
1436#define MSR_CORE2_LASTBRANCH_0_FROM_IP 0x40
1437#define MSR_CORE2_LASTBRANCH_1_FROM_IP 0x41
1438#define MSR_CORE2_LASTBRANCH_2_FROM_IP 0x42
1439#define MSR_CORE2_LASTBRANCH_3_FROM_IP 0x43
1440
1441#define MSR_CORE2_LASTBRANCH_0_TO_IP 0x60
1442#define MSR_CORE2_LASTBRANCH_1_TO_IP 0x61
1443#define MSR_CORE2_LASTBRANCH_2_TO_IP 0x62
1444#define MSR_CORE2_LASTBRANCH_3_TO_IP 0x63
1445
1446/** LBR Top-of-stack MSR (index to most recent record). */
1447#define MSR_CORE2_LASTBRANCH_TOS 0x1c9
1448/** @} */
1449
1450/** @name Last branch registers.
1451 * @{ */
1452#define MSR_LASTBRANCH_0_FROM_IP 0x680
1453#define MSR_LASTBRANCH_1_FROM_IP 0x681
1454#define MSR_LASTBRANCH_2_FROM_IP 0x682
1455#define MSR_LASTBRANCH_3_FROM_IP 0x683
1456#define MSR_LASTBRANCH_4_FROM_IP 0x684
1457#define MSR_LASTBRANCH_5_FROM_IP 0x685
1458#define MSR_LASTBRANCH_6_FROM_IP 0x686
1459#define MSR_LASTBRANCH_7_FROM_IP 0x687
1460#define MSR_LASTBRANCH_8_FROM_IP 0x688
1461#define MSR_LASTBRANCH_9_FROM_IP 0x689
1462#define MSR_LASTBRANCH_10_FROM_IP 0x68a
1463#define MSR_LASTBRANCH_11_FROM_IP 0x68b
1464#define MSR_LASTBRANCH_12_FROM_IP 0x68c
1465#define MSR_LASTBRANCH_13_FROM_IP 0x68d
1466#define MSR_LASTBRANCH_14_FROM_IP 0x68e
1467#define MSR_LASTBRANCH_15_FROM_IP 0x68f
1468#define MSR_LASTBRANCH_16_FROM_IP 0x690
1469#define MSR_LASTBRANCH_17_FROM_IP 0x691
1470#define MSR_LASTBRANCH_18_FROM_IP 0x692
1471#define MSR_LASTBRANCH_19_FROM_IP 0x693
1472#define MSR_LASTBRANCH_20_FROM_IP 0x694
1473#define MSR_LASTBRANCH_21_FROM_IP 0x695
1474#define MSR_LASTBRANCH_22_FROM_IP 0x696
1475#define MSR_LASTBRANCH_23_FROM_IP 0x697
1476#define MSR_LASTBRANCH_24_FROM_IP 0x698
1477#define MSR_LASTBRANCH_25_FROM_IP 0x699
1478#define MSR_LASTBRANCH_26_FROM_IP 0x69a
1479#define MSR_LASTBRANCH_27_FROM_IP 0x69b
1480#define MSR_LASTBRANCH_28_FROM_IP 0x69c
1481#define MSR_LASTBRANCH_29_FROM_IP 0x69d
1482#define MSR_LASTBRANCH_30_FROM_IP 0x69e
1483#define MSR_LASTBRANCH_31_FROM_IP 0x69f
1484
1485#define MSR_LASTBRANCH_0_TO_IP 0x6c0
1486#define MSR_LASTBRANCH_1_TO_IP 0x6c1
1487#define MSR_LASTBRANCH_2_TO_IP 0x6c2
1488#define MSR_LASTBRANCH_3_TO_IP 0x6c3
1489#define MSR_LASTBRANCH_4_TO_IP 0x6c4
1490#define MSR_LASTBRANCH_5_TO_IP 0x6c5
1491#define MSR_LASTBRANCH_6_TO_IP 0x6c6
1492#define MSR_LASTBRANCH_7_TO_IP 0x6c7
1493#define MSR_LASTBRANCH_8_TO_IP 0x6c8
1494#define MSR_LASTBRANCH_9_TO_IP 0x6c9
1495#define MSR_LASTBRANCH_10_TO_IP 0x6ca
1496#define MSR_LASTBRANCH_11_TO_IP 0x6cb
1497#define MSR_LASTBRANCH_12_TO_IP 0x6cc
1498#define MSR_LASTBRANCH_13_TO_IP 0x6cd
1499#define MSR_LASTBRANCH_14_TO_IP 0x6ce
1500#define MSR_LASTBRANCH_15_TO_IP 0x6cf
1501#define MSR_LASTBRANCH_16_TO_IP 0x6d0
1502#define MSR_LASTBRANCH_17_TO_IP 0x6d1
1503#define MSR_LASTBRANCH_18_TO_IP 0x6d2
1504#define MSR_LASTBRANCH_19_TO_IP 0x6d3
1505#define MSR_LASTBRANCH_20_TO_IP 0x6d4
1506#define MSR_LASTBRANCH_21_TO_IP 0x6d5
1507#define MSR_LASTBRANCH_22_TO_IP 0x6d6
1508#define MSR_LASTBRANCH_23_TO_IP 0x6d7
1509#define MSR_LASTBRANCH_24_TO_IP 0x6d8
1510#define MSR_LASTBRANCH_25_TO_IP 0x6d9
1511#define MSR_LASTBRANCH_26_TO_IP 0x6da
1512#define MSR_LASTBRANCH_27_TO_IP 0x6db
1513#define MSR_LASTBRANCH_28_TO_IP 0x6dc
1514#define MSR_LASTBRANCH_29_TO_IP 0x6dd
1515#define MSR_LASTBRANCH_30_TO_IP 0x6de
1516#define MSR_LASTBRANCH_31_TO_IP 0x6df
1517
1518/** LBR Top-of-stack MSR (index to most recent record). */
1519#define MSR_LASTBRANCH_TOS 0x1c9
1520/** @} */
1521
1522/** Intel TSX (Transactional Synchronization Extensions) control MSR. */
1523#define MSR_IA32_TSX_CTRL 0x122
1524
1525/** Variable range MTRRs.
1526 * @{ */
1527#define MSR_IA32_MTRR_PHYSBASE0 0x200
1528#define MSR_IA32_MTRR_PHYSMASK0 0x201
1529#define MSR_IA32_MTRR_PHYSBASE1 0x202
1530#define MSR_IA32_MTRR_PHYSMASK1 0x203
1531#define MSR_IA32_MTRR_PHYSBASE2 0x204
1532#define MSR_IA32_MTRR_PHYSMASK2 0x205
1533#define MSR_IA32_MTRR_PHYSBASE3 0x206
1534#define MSR_IA32_MTRR_PHYSMASK3 0x207
1535#define MSR_IA32_MTRR_PHYSBASE4 0x208
1536#define MSR_IA32_MTRR_PHYSMASK4 0x209
1537#define MSR_IA32_MTRR_PHYSBASE5 0x20a
1538#define MSR_IA32_MTRR_PHYSMASK5 0x20b
1539#define MSR_IA32_MTRR_PHYSBASE6 0x20c
1540#define MSR_IA32_MTRR_PHYSMASK6 0x20d
1541#define MSR_IA32_MTRR_PHYSBASE7 0x20e
1542#define MSR_IA32_MTRR_PHYSMASK7 0x20f
1543#define MSR_IA32_MTRR_PHYSBASE8 0x210
1544#define MSR_IA32_MTRR_PHYSMASK8 0x211
1545#define MSR_IA32_MTRR_PHYSBASE9 0x212
1546#define MSR_IA32_MTRR_PHYSMASK9 0x213
1547/** @} */
1548
1549/** Fixed range MTRRs.
1550 * @{ */
1551#define MSR_IA32_MTRR_FIX64K_00000 0x250
1552#define MSR_IA32_MTRR_FIX16K_80000 0x258
1553#define MSR_IA32_MTRR_FIX16K_A0000 0x259
1554#define MSR_IA32_MTRR_FIX4K_C0000 0x268
1555#define MSR_IA32_MTRR_FIX4K_C8000 0x269
1556#define MSR_IA32_MTRR_FIX4K_D0000 0x26a
1557#define MSR_IA32_MTRR_FIX4K_D8000 0x26b
1558#define MSR_IA32_MTRR_FIX4K_E0000 0x26c
1559#define MSR_IA32_MTRR_FIX4K_E8000 0x26d
1560#define MSR_IA32_MTRR_FIX4K_F0000 0x26e
1561#define MSR_IA32_MTRR_FIX4K_F8000 0x26f
1562/** @} */
1563
1564/** MTRR Default Range. */
1565#define MSR_IA32_MTRR_DEF_TYPE 0x2FF
1566
1567/** Global performance counter control facilities (Intel only). */
1568#define MSR_IA32_PERF_GLOBAL_STATUS 0x38E
1569#define MSR_IA32_PERF_GLOBAL_CTRL 0x38F
1570#define MSR_IA32_PERF_GLOBAL_OVF_CTRL 0x390
1571
1572/** Precise Event Based sampling (Intel only). */
1573#define MSR_IA32_PEBS_ENABLE 0x3F1
1574
1575#define MSR_IA32_MC0_CTL 0x400
1576#define MSR_IA32_MC0_STATUS 0x401
1577
1578/** Basic VMX information. */
1579#define MSR_IA32_VMX_BASIC 0x480
1580/** Allowed settings for pin-based VM execution controls. */
1581#define MSR_IA32_VMX_PINBASED_CTLS 0x481
1582/** Allowed settings for proc-based VM execution controls. */
1583#define MSR_IA32_VMX_PROCBASED_CTLS 0x482
1584/** Allowed settings for the VM-exit controls. */
1585#define MSR_IA32_VMX_EXIT_CTLS 0x483
1586/** Allowed settings for the VM-entry controls. */
1587#define MSR_IA32_VMX_ENTRY_CTLS 0x484
1588/** Misc VMX info. */
1589#define MSR_IA32_VMX_MISC 0x485
1590/** Fixed cleared bits in CR0. */
1591#define MSR_IA32_VMX_CR0_FIXED0 0x486
1592/** Fixed set bits in CR0. */
1593#define MSR_IA32_VMX_CR0_FIXED1 0x487
1594/** Fixed cleared bits in CR4. */
1595#define MSR_IA32_VMX_CR4_FIXED0 0x488
1596/** Fixed set bits in CR4. */
1597#define MSR_IA32_VMX_CR4_FIXED1 0x489
1598/** Information for enumerating fields in the VMCS. */
1599#define MSR_IA32_VMX_VMCS_ENUM 0x48A
1600/** Allowed settings for secondary proc-based VM execution controls */
1601#define MSR_IA32_VMX_PROCBASED_CTLS2 0x48B
1602/** EPT capabilities. */
1603#define MSR_IA32_VMX_EPT_VPID_CAP 0x48C
1604/** Allowed settings of all pin-based VM execution controls. */
1605#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x48D
1606/** Allowed settings of all proc-based VM execution controls. */
1607#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x48E
1608/** Allowed settings of all VMX exit controls. */
1609#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x48F
1610/** Allowed settings of all VMX entry controls. */
1611#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x490
1612/** Allowed settings for the VM-function controls. */
1613#define MSR_IA32_VMX_VMFUNC 0x491
1614
1615/** Intel PT - Enable and control for trace packet generation. */
1616#define MSR_IA32_RTIT_CTL 0x570
1617
1618/** DS Save Area (R/W). */
1619#define MSR_IA32_DS_AREA 0x600
1620/** Running Average Power Limit (RAPL) power units. */
1621#define MSR_RAPL_POWER_UNIT 0x606
1622/** Package C3 Interrupt Response Limit. */
1623#define MSR_PKGC3_IRTL 0x60a
1624/** Package C6/C7S Interrupt Response Limit 1. */
1625#define MSR_PKGC_IRTL1 0x60b
1626/** Package C6/C7S Interrupt Response Limit 2. */
1627#define MSR_PKGC_IRTL2 0x60c
1628/** Package C2 Residency Counter. */
1629#define MSR_PKG_C2_RESIDENCY 0x60d
1630/** PKG RAPL Power Limit Control. */
1631#define MSR_PKG_POWER_LIMIT 0x610
1632/** PKG Energy Status. */
1633#define MSR_PKG_ENERGY_STATUS 0x611
1634/** PKG Perf Status. */
1635#define MSR_PKG_PERF_STATUS 0x613
1636/** PKG RAPL Parameters. */
1637#define MSR_PKG_POWER_INFO 0x614
1638/** DRAM RAPL Power Limit Control. */
1639#define MSR_DRAM_POWER_LIMIT 0x618
1640/** DRAM Energy Status. */
1641#define MSR_DRAM_ENERGY_STATUS 0x619
1642/** DRAM Performance Throttling Status. */
1643#define MSR_DRAM_PERF_STATUS 0x61b
1644/** DRAM RAPL Parameters. */
1645#define MSR_DRAM_POWER_INFO 0x61c
1646/** Package C10 Residency Counter. */
1647#define MSR_PKG_C10_RESIDENCY 0x632
1648/** PP0 Energy Status. */
1649#define MSR_PP0_ENERGY_STATUS 0x639
1650/** PP1 Energy Status. */
1651#define MSR_PP1_ENERGY_STATUS 0x641
1652/** Turbo Activation Ratio. */
1653#define MSR_TURBO_ACTIVATION_RATIO 0x64c
1654/** Core Performance Limit Reasons. */
1655#define MSR_CORE_PERF_LIMIT_REASONS 0x64f
1656
1657/** X2APIC MSR range start. */
1658#define MSR_IA32_X2APIC_START 0x800
1659/** X2APIC MSR - APIC ID Register. */
1660#define MSR_IA32_X2APIC_ID 0x802
1661/** X2APIC MSR - APIC Version Register. */
1662#define MSR_IA32_X2APIC_VERSION 0x803
1663/** X2APIC MSR - Task Priority Register. */
1664#define MSR_IA32_X2APIC_TPR 0x808
1665/** X2APIC MSR - Processor Priority register. */
1666#define MSR_IA32_X2APIC_PPR 0x80A
1667/** X2APIC MSR - End Of Interrupt register. */
1668#define MSR_IA32_X2APIC_EOI 0x80B
1669/** X2APIC MSR - Logical Destination Register. */
1670#define MSR_IA32_X2APIC_LDR 0x80D
1671/** X2APIC MSR - Spurious Interrupt Vector Register. */
1672#define MSR_IA32_X2APIC_SVR 0x80F
1673/** X2APIC MSR - In-service Register (bits 31:0). */
1674#define MSR_IA32_X2APIC_ISR0 0x810
1675/** X2APIC MSR - In-service Register (bits 63:32). */
1676#define MSR_IA32_X2APIC_ISR1 0x811
1677/** X2APIC MSR - In-service Register (bits 95:64). */
1678#define MSR_IA32_X2APIC_ISR2 0x812
1679/** X2APIC MSR - In-service Register (bits 127:96). */
1680#define MSR_IA32_X2APIC_ISR3 0x813
1681/** X2APIC MSR - In-service Register (bits 159:128). */
1682#define MSR_IA32_X2APIC_ISR4 0x814
1683/** X2APIC MSR - In-service Register (bits 191:160). */
1684#define MSR_IA32_X2APIC_ISR5 0x815
1685/** X2APIC MSR - In-service Register (bits 223:192). */
1686#define MSR_IA32_X2APIC_ISR6 0x816
1687/** X2APIC MSR - In-service Register (bits 255:224). */
1688#define MSR_IA32_X2APIC_ISR7 0x817
1689/** X2APIC MSR - Trigger Mode Register (bits 31:0). */
1690#define MSR_IA32_X2APIC_TMR0 0x818
1691/** X2APIC MSR - Trigger Mode Register (bits 63:32). */
1692#define MSR_IA32_X2APIC_TMR1 0x819
1693/** X2APIC MSR - Trigger Mode Register (bits 95:64). */
1694#define MSR_IA32_X2APIC_TMR2 0x81A
1695/** X2APIC MSR - Trigger Mode Register (bits 127:96). */
1696#define MSR_IA32_X2APIC_TMR3 0x81B
1697/** X2APIC MSR - Trigger Mode Register (bits 159:128). */
1698#define MSR_IA32_X2APIC_TMR4 0x81C
1699/** X2APIC MSR - Trigger Mode Register (bits 191:160). */
1700#define MSR_IA32_X2APIC_TMR5 0x81D
1701/** X2APIC MSR - Trigger Mode Register (bits 223:192). */
1702#define MSR_IA32_X2APIC_TMR6 0x81E
1703/** X2APIC MSR - Trigger Mode Register (bits 255:224). */
1704#define MSR_IA32_X2APIC_TMR7 0x81F
1705/** X2APIC MSR - Interrupt Request Register (bits 31:0). */
1706#define MSR_IA32_X2APIC_IRR0 0x820
1707/** X2APIC MSR - Interrupt Request Register (bits 63:32). */
1708#define MSR_IA32_X2APIC_IRR1 0x821
1709/** X2APIC MSR - Interrupt Request Register (bits 95:64). */
1710#define MSR_IA32_X2APIC_IRR2 0x822
1711/** X2APIC MSR - Interrupt Request Register (bits 127:96). */
1712#define MSR_IA32_X2APIC_IRR3 0x823
1713/** X2APIC MSR - Interrupt Request Register (bits 159:128). */
1714#define MSR_IA32_X2APIC_IRR4 0x824
1715/** X2APIC MSR - Interrupt Request Register (bits 191:160). */
1716#define MSR_IA32_X2APIC_IRR5 0x825
1717/** X2APIC MSR - Interrupt Request Register (bits 223:192). */
1718#define MSR_IA32_X2APIC_IRR6 0x826
1719/** X2APIC MSR - Interrupt Request Register (bits 255:224). */
1720#define MSR_IA32_X2APIC_IRR7 0x827
1721/** X2APIC MSR - Error Status Register. */
1722#define MSR_IA32_X2APIC_ESR 0x828
1723/** X2APIC MSR - LVT CMCI Register. */
1724#define MSR_IA32_X2APIC_LVT_CMCI 0x82F
1725/** X2APIC MSR - Interrupt Command Register. */
1726#define MSR_IA32_X2APIC_ICR 0x830
1727/** X2APIC MSR - LVT Timer Register. */
1728#define MSR_IA32_X2APIC_LVT_TIMER 0x832
1729/** X2APIC MSR - LVT Thermal Sensor Register. */
1730#define MSR_IA32_X2APIC_LVT_THERMAL 0x833
1731/** X2APIC MSR - LVT Performance Counter Register. */
1732#define MSR_IA32_X2APIC_LVT_PERF 0x834
1733/** X2APIC MSR - LVT LINT0 Register. */
1734#define MSR_IA32_X2APIC_LVT_LINT0 0x835
1735/** X2APIC MSR - LVT LINT1 Register. */
1736#define MSR_IA32_X2APIC_LVT_LINT1 0x836
1737/** X2APIC MSR - LVT Error Register . */
1738#define MSR_IA32_X2APIC_LVT_ERROR 0x837
1739/** X2APIC MSR - Timer Initial Count Register. */
1740#define MSR_IA32_X2APIC_TIMER_ICR 0x838
1741/** X2APIC MSR - Timer Current Count Register. */
1742#define MSR_IA32_X2APIC_TIMER_CCR 0x839
1743/** X2APIC MSR - Timer Divide Configuration Register. */
1744#define MSR_IA32_X2APIC_TIMER_DCR 0x83E
1745/** X2APIC MSR - Self IPI. */
1746#define MSR_IA32_X2APIC_SELF_IPI 0x83F
1747/** X2APIC MSR range end. */
1748#define MSR_IA32_X2APIC_END 0x8FF
1749/** X2APIC MSR - LVT start range. */
1750#define MSR_IA32_X2APIC_LVT_START MSR_IA32_X2APIC_LVT_TIMER
1751/** X2APIC MSR - LVT end range (inclusive). */
1752#define MSR_IA32_X2APIC_LVT_END MSR_IA32_X2APIC_LVT_ERROR
1753
1754/** K6 EFER - Extended Feature Enable Register. */
1755#define MSR_K6_EFER UINT32_C(0xc0000080)
1756/** @todo document EFER */
1757/** Bit 0 - SCE - System call extensions (SYSCALL / SYSRET). (R/W) */
1758#define MSR_K6_EFER_SCE RT_BIT_32(0)
1759/** Bit 8 - LME - Long mode enabled. (R/W) */
1760#define MSR_K6_EFER_LME RT_BIT_32(8)
1761#define MSR_K6_EFER_BIT_LME 8 /**< Bit number of MSR_K6_EFER_LME */
1762/** Bit 10 - LMA - Long mode active. (R) */
1763#define MSR_K6_EFER_LMA RT_BIT_32(10)
1764#define MSR_K6_EFER_BIT_LMA 10 /**< Bit number of MSR_K6_EFER_LMA */
1765/** Bit 11 - NXE - No-Execute Page Protection Enabled. (R/W) */
1766#define MSR_K6_EFER_NXE RT_BIT_32(11)
1767#define MSR_K6_EFER_BIT_NXE 11 /**< Bit number of MSR_K6_EFER_NXE */
1768/** Bit 12 - SVME - Secure VM Extension Enabled. (R/W) */
1769#define MSR_K6_EFER_SVME RT_BIT_32(12)
1770/** Bit 13 - LMSLE - Long Mode Segment Limit Enable. (R/W?) */
1771#define MSR_K6_EFER_LMSLE RT_BIT_32(13)
1772/** Bit 14 - FFXSR - Fast FXSAVE / FXRSTOR (skip XMM*). (R/W) */
1773#define MSR_K6_EFER_FFXSR RT_BIT_32(14)
1774/** Bit 15 - TCE - Translation Cache Extension. (R/W) */
1775#define MSR_K6_EFER_TCE RT_BIT_32(15)
1776/** Bit 17 - MCOMMIT - Commit Stores to memory. (R/W) */
1777#define MSR_K6_EFER_MCOMMIT RT_BIT_32(17)
1778
1779/** K6 STAR - SYSCALL/RET targets. */
1780#define MSR_K6_STAR UINT32_C(0xc0000081)
1781/** Shift value for getting the SYSRET CS and SS value. */
1782#define MSR_K6_STAR_SYSRET_CS_SS_SHIFT 48
1783/** Shift value for getting the SYSCALL CS and SS value. */
1784#define MSR_K6_STAR_SYSCALL_CS_SS_SHIFT 32
1785/** Selector mask for use after shifting. */
1786#define MSR_K6_STAR_SEL_MASK UINT32_C(0xffff)
1787/** The mask which give the SYSCALL EIP. */
1788#define MSR_K6_STAR_SYSCALL_EIP_MASK UINT32_C(0xffffffff)
1789/** K6 WHCR - Write Handling Control Register. */
1790#define MSR_K6_WHCR UINT32_C(0xc0000082)
1791/** K6 UWCCR - UC/WC Cacheability Control Register. */
1792#define MSR_K6_UWCCR UINT32_C(0xc0000085)
1793/** K6 PSOR - Processor State Observability Register. */
1794#define MSR_K6_PSOR UINT32_C(0xc0000087)
1795/** K6 PFIR - Page Flush/Invalidate Register. */
1796#define MSR_K6_PFIR UINT32_C(0xc0000088)
1797
1798/** Performance counter MSRs. (AMD only) */
1799#define MSR_K7_EVNTSEL0 UINT32_C(0xc0010000)
1800#define MSR_K7_EVNTSEL1 UINT32_C(0xc0010001)
1801#define MSR_K7_EVNTSEL2 UINT32_C(0xc0010002)
1802#define MSR_K7_EVNTSEL3 UINT32_C(0xc0010003)
1803#define MSR_K7_PERFCTR0 UINT32_C(0xc0010004)
1804#define MSR_K7_PERFCTR1 UINT32_C(0xc0010005)
1805#define MSR_K7_PERFCTR2 UINT32_C(0xc0010006)
1806#define MSR_K7_PERFCTR3 UINT32_C(0xc0010007)
1807
1808/** K8 LSTAR - Long mode SYSCALL target (RIP). */
1809#define MSR_K8_LSTAR UINT32_C(0xc0000082)
1810/** K8 CSTAR - Compatibility mode SYSCALL target (RIP). */
1811#define MSR_K8_CSTAR UINT32_C(0xc0000083)
1812/** K8 SF_MASK - SYSCALL flag mask. (aka SFMASK) */
1813#define MSR_K8_SF_MASK UINT32_C(0xc0000084)
1814/** K8 FS.base - The 64-bit base FS register. */
1815#define MSR_K8_FS_BASE UINT32_C(0xc0000100)
1816/** K8 GS.base - The 64-bit base GS register. */
1817#define MSR_K8_GS_BASE UINT32_C(0xc0000101)
1818/** K8 KernelGSbase - Used with SWAPGS. */
1819#define MSR_K8_KERNEL_GS_BASE UINT32_C(0xc0000102)
1820/** K8 TSC_AUX - Used with RDTSCP. */
1821#define MSR_K8_TSC_AUX UINT32_C(0xc0000103)
1822#define MSR_K8_SYSCFG UINT32_C(0xc0010010)
1823#define MSR_K8_HWCR UINT32_C(0xc0010015)
1824#define MSR_K8_IORRBASE0 UINT32_C(0xc0010016)
1825#define MSR_K8_IORRMASK0 UINT32_C(0xc0010017)
1826#define MSR_K8_IORRBASE1 UINT32_C(0xc0010018)
1827#define MSR_K8_IORRMASK1 UINT32_C(0xc0010019)
1828#define MSR_K8_TOP_MEM1 UINT32_C(0xc001001a)
1829#define MSR_K8_TOP_MEM2 UINT32_C(0xc001001d)
1830/** North bridge config? See BIOS & Kernel dev guides for
1831 * details. */
1832#define MSR_K8_NB_CFG UINT32_C(0xc001001f)
1833
1834/** Hypertransport interrupt pending register.
1835 * "BIOS and Kernel Developer's Guide for AMD NPT Family 0Fh Processors" */
1836#define MSR_K8_INT_PENDING UINT32_C(0xc0010055)
1837
1838/** SVM Control. */
1839#define MSR_K8_VM_CR UINT32_C(0xc0010114)
1840/** Disables HDT (Hardware Debug Tool) and certain internal debug
1841 * features. */
1842#define MSR_K8_VM_CR_DPD RT_BIT_32(0)
1843/** If set, non-intercepted INIT signals are converted to \#SX
1844 * exceptions. */
1845#define MSR_K8_VM_CR_R_INIT RT_BIT_32(1)
1846/** Disables A20 masking. */
1847#define MSR_K8_VM_CR_DIS_A20M RT_BIT_32(2)
1848/** Lock bit for this MSR controlling bits 3 (LOCK) and 4 (SVMDIS). */
1849#define MSR_K8_VM_CR_LOCK RT_BIT_32(3)
1850/** SVM disable. When set, writes to EFER.SVME are treated as MBZ. When
1851 * clear, EFER.SVME can be written normally. */
1852#define MSR_K8_VM_CR_SVM_DISABLE RT_BIT_32(4)
1853
1854#define MSR_K8_IGNNE UINT32_C(0xc0010115)
1855#define MSR_K8_SMM_CTL UINT32_C(0xc0010116)
1856/** SVM - VM_HSAVE_PA - Physical address for saving and restoring
1857 * host state during world switch. */
1858#define MSR_K8_VM_HSAVE_PA UINT32_C(0xc0010117)
1859
1860/** Virtualized speculation control for AMD processors.
1861 *
1862 * Unified interface among different CPU generations.
1863 * The VMM will set any architectural MSRs based on the CPU.
1864 * See "White Paper: AMD64 Technology Speculative Store Bypass Disable 5.21.18"
1865 * (12441_AMD64_SpeculativeStoreBypassDisable_Whitepaper_final.pdf) */
1866#define MSR_AMD_VIRT_SPEC_CTL UINT32_C(0xc001011f)
1867/** Speculative Store Bypass Disable. */
1868# define MSR_AMD_VIRT_SPEC_CTL_F_SSBD RT_BIT(2)
1869
1870/** @} */
1871
1872
1873/** @name Page Table / Directory / Directory Pointers / L4.
1874 * @{
1875 */
1876
1877/** Page table/directory entry as an unsigned integer. */
1878typedef uint32_t X86PGUINT;
1879/** Pointer to a page table/directory table entry as an unsigned integer. */
1880typedef X86PGUINT *PX86PGUINT;
1881/** Pointer to an const page table/directory table entry as an unsigned integer. */
1882typedef X86PGUINT const *PCX86PGUINT;
1883
1884/** Number of entries in a 32-bit PT/PD. */
1885#define X86_PG_ENTRIES 1024
1886
1887
1888/** PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1889typedef uint64_t X86PGPAEUINT;
1890/** Pointer to a PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1891typedef X86PGPAEUINT *PX86PGPAEUINT;
1892/** Pointer to an const PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1893typedef X86PGPAEUINT const *PCX86PGPAEUINT;
1894
1895/** Number of entries in a PAE PT/PD. */
1896#define X86_PG_PAE_ENTRIES 512
1897/** Number of entries in a PAE PDPT. */
1898#define X86_PG_PAE_PDPE_ENTRIES 4
1899
1900/** Number of entries in an AMD64 PT/PD/PDPT/L4/L5. */
1901#define X86_PG_AMD64_ENTRIES X86_PG_PAE_ENTRIES
1902/** Number of entries in an AMD64 PDPT.
1903 * Just for complementing X86_PG_PAE_PDPE_ENTRIES, using X86_PG_AMD64_ENTRIES for this is fine too. */
1904#define X86_PG_AMD64_PDPE_ENTRIES X86_PG_AMD64_ENTRIES
1905
1906/** The size of a default page. */
1907#define X86_PAGE_SIZE X86_PAGE_4K_SIZE
1908/** The page shift of a default page. */
1909#define X86_PAGE_SHIFT X86_PAGE_4K_SHIFT
1910/** The default page offset mask. */
1911#define X86_PAGE_OFFSET_MASK X86_PAGE_4K_OFFSET_MASK
1912/** The default page base mask for virtual addresses. */
1913#define X86_PAGE_BASE_MASK X86_PAGE_4K_BASE_MASK
1914/** The default page base mask for virtual addresses - 32bit version. */
1915#define X86_PAGE_BASE_MASK_32 X86_PAGE_4K_BASE_MASK_32
1916
1917/** The size of a 4KB page. */
1918#define X86_PAGE_4K_SIZE _4K
1919/** The page shift of a 4KB page. */
1920#define X86_PAGE_4K_SHIFT 12
1921/** The 4KB page offset mask. */
1922#define X86_PAGE_4K_OFFSET_MASK 0xfff
1923/** The 4KB page base mask for virtual addresses. */
1924#define X86_PAGE_4K_BASE_MASK 0xfffffffffffff000ULL
1925/** The 4KB page base mask for virtual addresses - 32bit version. */
1926#define X86_PAGE_4K_BASE_MASK_32 0xfffff000U
1927
1928/** The size of a 2MB page. */
1929#define X86_PAGE_2M_SIZE _2M
1930/** The page shift of a 2MB page. */
1931#define X86_PAGE_2M_SHIFT 21
1932/** The 2MB page offset mask. */
1933#define X86_PAGE_2M_OFFSET_MASK 0x001fffff
1934/** The 2MB page base mask for virtual addresses. */
1935#define X86_PAGE_2M_BASE_MASK 0xffffffffffe00000ULL
1936/** The 2MB page base mask for virtual addresses - 32bit version. */
1937#define X86_PAGE_2M_BASE_MASK_32 0xffe00000U
1938
1939/** The size of a 4MB page. */
1940#define X86_PAGE_4M_SIZE _4M
1941/** The page shift of a 4MB page. */
1942#define X86_PAGE_4M_SHIFT 22
1943/** The 4MB page offset mask. */
1944#define X86_PAGE_4M_OFFSET_MASK 0x003fffff
1945/** The 4MB page base mask for virtual addresses. */
1946#define X86_PAGE_4M_BASE_MASK 0xffffffffffc00000ULL
1947/** The 4MB page base mask for virtual addresses - 32bit version. */
1948#define X86_PAGE_4M_BASE_MASK_32 0xffc00000U
1949
1950/** The size of a 1GB page. */
1951#define X86_PAGE_1G_SIZE _1G
1952/** The page shift of a 1GB page. */
1953#define X86_PAGE_1G_SHIFT 30
1954/** The 1GB page offset mask. */
1955#define X86_PAGE_1G_OFFSET_MASK 0x3fffffff
1956/** The 1GB page base mask for virtual addresses. */
1957#define X86_PAGE_1G_BASE_MASK UINT64_C(0xffffffffc0000000)
1958
1959/**
1960 * Check if the given address is canonical.
1961 */
1962#define X86_IS_CANONICAL(a_u64Addr) ((uint64_t)(a_u64Addr) + UINT64_C(0x800000000000) < UINT64_C(0x1000000000000))
1963
1964
1965/** @name Page Table Entry
1966 * @{
1967 */
1968/** Bit 0 - P - Present bit. */
1969#define X86_PTE_BIT_P 0
1970/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
1971#define X86_PTE_BIT_RW 1
1972/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
1973#define X86_PTE_BIT_US 2
1974/** Bit 3 - PWT - Page level write thru bit. */
1975#define X86_PTE_BIT_PWT 3
1976/** Bit 4 - PCD - Page level cache disable bit. */
1977#define X86_PTE_BIT_PCD 4
1978/** Bit 5 - A - Access bit. */
1979#define X86_PTE_BIT_A 5
1980/** Bit 6 - D - Dirty bit. */
1981#define X86_PTE_BIT_D 6
1982/** Bit 7 - PAT - Page Attribute Table index bit. Reserved and 0 if not supported. */
1983#define X86_PTE_BIT_PAT 7
1984/** Bit 8 - G - Global flag. */
1985#define X86_PTE_BIT_G 8
1986/** Bits 63 - NX - PAE/LM - No execution flag. */
1987#define X86_PTE_PAE_BIT_NX 63
1988
1989/** Bit 0 - P - Present bit mask. */
1990#define X86_PTE_P RT_BIT_32(0)
1991/** Bit 1 - R/W - Read (clear) / Write (set) bit mask. */
1992#define X86_PTE_RW RT_BIT_32(1)
1993/** Bit 2 - U/S - User (set) / Supervisor (clear) bit mask. */
1994#define X86_PTE_US RT_BIT_32(2)
1995/** Bit 3 - PWT - Page level write thru bit mask. */
1996#define X86_PTE_PWT RT_BIT_32(3)
1997/** Bit 4 - PCD - Page level cache disable bit mask. */
1998#define X86_PTE_PCD RT_BIT_32(4)
1999/** Bit 5 - A - Access bit mask. */
2000#define X86_PTE_A RT_BIT_32(5)
2001/** Bit 6 - D - Dirty bit mask. */
2002#define X86_PTE_D RT_BIT_32(6)
2003/** Bit 7 - PAT - Page Attribute Table index bit mask. Reserved and 0 if not supported. */
2004#define X86_PTE_PAT RT_BIT_32(7)
2005/** Bit 8 - G - Global bit mask. */
2006#define X86_PTE_G RT_BIT_32(8)
2007
2008/** Bits 9-11 - - Available for use to system software. */
2009#define X86_PTE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2010/** Bits 12-31 - - Physical Page number of the next level. */
2011#define X86_PTE_PG_MASK ( 0xfffff000 )
2012
2013/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2014#define X86_PTE_PAE_PG_MASK UINT64_C(0x000ffffffffff000)
2015/** Bits 63 - NX - PAE/LM - No execution flag. */
2016#define X86_PTE_PAE_NX RT_BIT_64(63)
2017/** Bits 62-52 - - PAE - MBZ bits when NX is active. */
2018#define X86_PTE_PAE_MBZ_MASK_NX UINT64_C(0x7ff0000000000000)
2019/** Bits 63-52 - - PAE - MBZ bits when no NX. */
2020#define X86_PTE_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff0000000000000)
2021/** No bits - - LM - MBZ bits when NX is active. */
2022#define X86_PTE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000000)
2023/** Bits 63 - - LM - MBZ bits when no NX. */
2024#define X86_PTE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000000)
2025
2026/**
2027 * Page table entry.
2028 */
2029typedef struct X86PTEBITS
2030{
2031 /** Flags whether(=1) or not the page is present. */
2032 uint32_t u1Present : 1;
2033 /** Read(=0) / Write(=1) flag. */
2034 uint32_t u1Write : 1;
2035 /** User(=1) / Supervisor (=0) flag. */
2036 uint32_t u1User : 1;
2037 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2038 uint32_t u1WriteThru : 1;
2039 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2040 uint32_t u1CacheDisable : 1;
2041 /** Accessed flag.
2042 * Indicates that the page have been read or written to. */
2043 uint32_t u1Accessed : 1;
2044 /** Dirty flag.
2045 * Indicates that the page has been written to. */
2046 uint32_t u1Dirty : 1;
2047 /** Reserved / If PAT enabled, bit 2 of the index. */
2048 uint32_t u1PAT : 1;
2049 /** Global flag. (Ignored in all but final level.) */
2050 uint32_t u1Global : 1;
2051 /** Available for use to system software. */
2052 uint32_t u3Available : 3;
2053 /** Physical Page number of the next level. */
2054 uint32_t u20PageNo : 20;
2055} X86PTEBITS;
2056#ifndef VBOX_FOR_DTRACE_LIB
2057AssertCompileSize(X86PTEBITS, 4);
2058#endif
2059/** Pointer to a page table entry. */
2060typedef X86PTEBITS *PX86PTEBITS;
2061/** Pointer to a const page table entry. */
2062typedef const X86PTEBITS *PCX86PTEBITS;
2063
2064/**
2065 * Page table entry.
2066 */
2067typedef union X86PTE
2068{
2069 /** Unsigned integer view */
2070 X86PGUINT u;
2071 /** Bit field view. */
2072 X86PTEBITS n;
2073 /** 32-bit view. */
2074 uint32_t au32[1];
2075 /** 16-bit view. */
2076 uint16_t au16[2];
2077 /** 8-bit view. */
2078 uint8_t au8[4];
2079} X86PTE;
2080#ifndef VBOX_FOR_DTRACE_LIB
2081AssertCompileSize(X86PTE, 4);
2082#endif
2083/** Pointer to a page table entry. */
2084typedef X86PTE *PX86PTE;
2085/** Pointer to a const page table entry. */
2086typedef const X86PTE *PCX86PTE;
2087
2088
2089/**
2090 * PAE page table entry.
2091 */
2092typedef struct X86PTEPAEBITS
2093{
2094 /** Flags whether(=1) or not the page is present. */
2095 uint32_t u1Present : 1;
2096 /** Read(=0) / Write(=1) flag. */
2097 uint32_t u1Write : 1;
2098 /** User(=1) / Supervisor(=0) flag. */
2099 uint32_t u1User : 1;
2100 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2101 uint32_t u1WriteThru : 1;
2102 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2103 uint32_t u1CacheDisable : 1;
2104 /** Accessed flag.
2105 * Indicates that the page have been read or written to. */
2106 uint32_t u1Accessed : 1;
2107 /** Dirty flag.
2108 * Indicates that the page has been written to. */
2109 uint32_t u1Dirty : 1;
2110 /** Reserved / If PAT enabled, bit 2 of the index. */
2111 uint32_t u1PAT : 1;
2112 /** Global flag. (Ignored in all but final level.) */
2113 uint32_t u1Global : 1;
2114 /** Available for use to system software. */
2115 uint32_t u3Available : 3;
2116 /** Physical Page number of the next level - Low Part. Don't use this. */
2117 uint32_t u20PageNoLow : 20;
2118 /** Physical Page number of the next level - High Part. Don't use this. */
2119 uint32_t u20PageNoHigh : 20;
2120 /** MBZ bits */
2121 uint32_t u11Reserved : 11;
2122 /** No Execute flag. */
2123 uint32_t u1NoExecute : 1;
2124} X86PTEPAEBITS;
2125#ifndef VBOX_FOR_DTRACE_LIB
2126AssertCompileSize(X86PTEPAEBITS, 8);
2127#endif
2128/** Pointer to a page table entry. */
2129typedef X86PTEPAEBITS *PX86PTEPAEBITS;
2130/** Pointer to a page table entry. */
2131typedef const X86PTEPAEBITS *PCX86PTEPAEBITS;
2132
2133/**
2134 * PAE Page table entry.
2135 */
2136typedef union X86PTEPAE
2137{
2138 /** Unsigned integer view */
2139 X86PGPAEUINT u;
2140 /** Bit field view. */
2141 X86PTEPAEBITS n;
2142 /** 32-bit view. */
2143 uint32_t au32[2];
2144 /** 16-bit view. */
2145 uint16_t au16[4];
2146 /** 8-bit view. */
2147 uint8_t au8[8];
2148} X86PTEPAE;
2149#ifndef VBOX_FOR_DTRACE_LIB
2150AssertCompileSize(X86PTEPAE, 8);
2151#endif
2152/** Pointer to a PAE page table entry. */
2153typedef X86PTEPAE *PX86PTEPAE;
2154/** Pointer to a const PAE page table entry. */
2155typedef const X86PTEPAE *PCX86PTEPAE;
2156/** @} */
2157
2158/**
2159 * Page table.
2160 */
2161typedef struct X86PT
2162{
2163 /** PTE Array. */
2164 X86PTE a[X86_PG_ENTRIES];
2165} X86PT;
2166#ifndef VBOX_FOR_DTRACE_LIB
2167AssertCompileSize(X86PT, 4096);
2168#endif
2169/** Pointer to a page table. */
2170typedef X86PT *PX86PT;
2171/** Pointer to a const page table. */
2172typedef const X86PT *PCX86PT;
2173
2174/** The page shift to get the PT index. */
2175#define X86_PT_SHIFT 12
2176/** The PT index mask (apply to a shifted page address). */
2177#define X86_PT_MASK 0x3ff
2178
2179
2180/**
2181 * Page directory.
2182 */
2183typedef struct X86PTPAE
2184{
2185 /** PTE Array. */
2186 X86PTEPAE a[X86_PG_PAE_ENTRIES];
2187} X86PTPAE;
2188#ifndef VBOX_FOR_DTRACE_LIB
2189AssertCompileSize(X86PTPAE, 4096);
2190#endif
2191/** Pointer to a page table. */
2192typedef X86PTPAE *PX86PTPAE;
2193/** Pointer to a const page table. */
2194typedef const X86PTPAE *PCX86PTPAE;
2195
2196/** The page shift to get the PA PTE index. */
2197#define X86_PT_PAE_SHIFT 12
2198/** The PAE PT index mask (apply to a shifted page address). */
2199#define X86_PT_PAE_MASK 0x1ff
2200
2201
2202/** @name 4KB Page Directory Entry
2203 * @{
2204 */
2205/** Bit 0 - P - Present bit. */
2206#define X86_PDE_P RT_BIT_32(0)
2207/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
2208#define X86_PDE_RW RT_BIT_32(1)
2209/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
2210#define X86_PDE_US RT_BIT_32(2)
2211/** Bit 3 - PWT - Page level write thru bit. */
2212#define X86_PDE_PWT RT_BIT_32(3)
2213/** Bit 4 - PCD - Page level cache disable bit. */
2214#define X86_PDE_PCD RT_BIT_32(4)
2215/** Bit 5 - A - Access bit. */
2216#define X86_PDE_A RT_BIT_32(5)
2217/** Bit 7 - PS - Page size attribute.
2218 * Clear mean 4KB pages, set means large pages (2/4MB). */
2219#define X86_PDE_PS RT_BIT_32(7)
2220/** Bits 9-11 - - Available for use to system software. */
2221#define X86_PDE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2222/** Bits 12-31 - - Physical Page number of the next level. */
2223#define X86_PDE_PG_MASK ( 0xfffff000 )
2224
2225/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2226#define X86_PDE_PAE_PG_MASK UINT64_C(0x000ffffffffff000)
2227/** Bits 63 - NX - PAE/LM - No execution flag. */
2228#define X86_PDE_PAE_NX RT_BIT_64(63)
2229/** Bits 62-52, 7 - - PAE - MBZ bits when NX is active. */
2230#define X86_PDE_PAE_MBZ_MASK_NX UINT64_C(0x7ff0000000000080)
2231/** Bits 63-52, 7 - - PAE - MBZ bits when no NX. */
2232#define X86_PDE_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff0000000000080)
2233/** Bit 7 - - LM - MBZ bits when NX is active. */
2234#define X86_PDE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000080)
2235/** Bits 63, 7 - - LM - MBZ bits when no NX. */
2236#define X86_PDE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000080)
2237
2238/**
2239 * Page directory entry.
2240 */
2241typedef struct X86PDEBITS
2242{
2243 /** Flags whether(=1) or not the page is present. */
2244 uint32_t u1Present : 1;
2245 /** Read(=0) / Write(=1) flag. */
2246 uint32_t u1Write : 1;
2247 /** User(=1) / Supervisor (=0) flag. */
2248 uint32_t u1User : 1;
2249 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2250 uint32_t u1WriteThru : 1;
2251 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2252 uint32_t u1CacheDisable : 1;
2253 /** Accessed flag.
2254 * Indicates that the page has been read or written to. */
2255 uint32_t u1Accessed : 1;
2256 /** Reserved / Ignored (dirty bit). */
2257 uint32_t u1Reserved0 : 1;
2258 /** Size bit if PSE is enabled - in any event it's 0. */
2259 uint32_t u1Size : 1;
2260 /** Reserved / Ignored (global bit). */
2261 uint32_t u1Reserved1 : 1;
2262 /** Available for use to system software. */
2263 uint32_t u3Available : 3;
2264 /** Physical Page number of the next level. */
2265 uint32_t u20PageNo : 20;
2266} X86PDEBITS;
2267#ifndef VBOX_FOR_DTRACE_LIB
2268AssertCompileSize(X86PDEBITS, 4);
2269#endif
2270/** Pointer to a page directory entry. */
2271typedef X86PDEBITS *PX86PDEBITS;
2272/** Pointer to a const page directory entry. */
2273typedef const X86PDEBITS *PCX86PDEBITS;
2274
2275
2276/**
2277 * PAE page directory entry.
2278 */
2279typedef struct X86PDEPAEBITS
2280{
2281 /** Flags whether(=1) or not the page is present. */
2282 uint32_t u1Present : 1;
2283 /** Read(=0) / Write(=1) flag. */
2284 uint32_t u1Write : 1;
2285 /** User(=1) / Supervisor (=0) flag. */
2286 uint32_t u1User : 1;
2287 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2288 uint32_t u1WriteThru : 1;
2289 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2290 uint32_t u1CacheDisable : 1;
2291 /** Accessed flag.
2292 * Indicates that the page has been read or written to. */
2293 uint32_t u1Accessed : 1;
2294 /** Reserved / Ignored (dirty bit). */
2295 uint32_t u1Reserved0 : 1;
2296 /** Size bit if PSE is enabled - in any event it's 0. */
2297 uint32_t u1Size : 1;
2298 /** Reserved / Ignored (global bit). / */
2299 uint32_t u1Reserved1 : 1;
2300 /** Available for use to system software. */
2301 uint32_t u3Available : 3;
2302 /** Physical Page number of the next level - Low Part. Don't use! */
2303 uint32_t u20PageNoLow : 20;
2304 /** Physical Page number of the next level - High Part. Don't use! */
2305 uint32_t u20PageNoHigh : 20;
2306 /** MBZ bits */
2307 uint32_t u11Reserved : 11;
2308 /** No Execute flag. */
2309 uint32_t u1NoExecute : 1;
2310} X86PDEPAEBITS;
2311#ifndef VBOX_FOR_DTRACE_LIB
2312AssertCompileSize(X86PDEPAEBITS, 8);
2313#endif
2314/** Pointer to a page directory entry. */
2315typedef X86PDEPAEBITS *PX86PDEPAEBITS;
2316/** Pointer to a const page directory entry. */
2317typedef const X86PDEPAEBITS *PCX86PDEPAEBITS;
2318
2319/** @} */
2320
2321
2322/** @name 2/4MB Page Directory Entry
2323 * @{
2324 */
2325/** Bit 0 - P - Present bit. */
2326#define X86_PDE4M_P RT_BIT_32(0)
2327/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
2328#define X86_PDE4M_RW RT_BIT_32(1)
2329/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
2330#define X86_PDE4M_US RT_BIT_32(2)
2331/** Bit 3 - PWT - Page level write thru bit. */
2332#define X86_PDE4M_PWT RT_BIT_32(3)
2333/** Bit 4 - PCD - Page level cache disable bit. */
2334#define X86_PDE4M_PCD RT_BIT_32(4)
2335/** Bit 5 - A - Access bit. */
2336#define X86_PDE4M_A RT_BIT_32(5)
2337/** Bit 6 - D - Dirty bit. */
2338#define X86_PDE4M_D RT_BIT_32(6)
2339/** Bit 7 - PS - Page size attribute. Clear mean 4KB pages, set means large pages (2/4MB). */
2340#define X86_PDE4M_PS RT_BIT_32(7)
2341/** Bit 8 - G - Global flag. */
2342#define X86_PDE4M_G RT_BIT_32(8)
2343/** Bits 9-11 - AVL - Available for use to system software. */
2344#define X86_PDE4M_AVL (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2345/** Bit 12 - PAT - Page Attribute Table index bit. Reserved and 0 if not supported. */
2346#define X86_PDE4M_PAT RT_BIT_32(12)
2347/** Shift to get from X86_PTE_PAT to X86_PDE4M_PAT. */
2348#define X86_PDE4M_PAT_SHIFT (12 - 7)
2349/** Bits 22-31 - - Physical Page number. */
2350#define X86_PDE4M_PG_MASK ( 0xffc00000 )
2351/** Bits 20-13 - - Physical Page number high part (32-39 bits). AMD64 hack. */
2352#define X86_PDE4M_PG_HIGH_MASK ( 0x001fe000 )
2353/** The number of bits to the high part of the page number. */
2354#define X86_PDE4M_PG_HIGH_SHIFT 19
2355/** Bit 21 - - MBZ bits for AMD CPUs, no PSE36. */
2356#define X86_PDE4M_MBZ_MASK RT_BIT_32(21)
2357
2358/** Bits 21-51 - - PAE/LM - Physical Page number.
2359 * (Bits 40-51 (long mode) & bits 36-51 (pae legacy) are reserved according to the Intel docs; AMD allows for more.) */
2360#define X86_PDE2M_PAE_PG_MASK UINT64_C(0x000fffffffe00000)
2361/** Bits 63 - NX - PAE/LM - No execution flag. */
2362#define X86_PDE2M_PAE_NX RT_BIT_64(63)
2363/** Bits 62-52, 20-13 - - PAE - MBZ bits when NX is active. */
2364#define X86_PDE2M_PAE_MBZ_MASK_NX UINT64_C(0x7ff00000001fe000)
2365/** Bits 63-52, 20-13 - - PAE - MBZ bits when no NX. */
2366#define X86_PDE2M_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff00000001fe000)
2367/** Bits 20-13 - - LM - MBZ bits when NX is active. */
2368#define X86_PDE2M_LM_MBZ_MASK_NX UINT64_C(0x00000000001fe000)
2369/** Bits 63, 20-13 - - LM - MBZ bits when no NX. */
2370#define X86_PDE2M_LM_MBZ_MASK_NO_NX UINT64_C(0x80000000001fe000)
2371
2372/**
2373 * 4MB page directory entry.
2374 */
2375typedef struct X86PDE4MBITS
2376{
2377 /** Flags whether(=1) or not the page is present. */
2378 uint32_t u1Present : 1;
2379 /** Read(=0) / Write(=1) flag. */
2380 uint32_t u1Write : 1;
2381 /** User(=1) / Supervisor (=0) flag. */
2382 uint32_t u1User : 1;
2383 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2384 uint32_t u1WriteThru : 1;
2385 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2386 uint32_t u1CacheDisable : 1;
2387 /** Accessed flag.
2388 * Indicates that the page have been read or written to. */
2389 uint32_t u1Accessed : 1;
2390 /** Dirty flag.
2391 * Indicates that the page has been written to. */
2392 uint32_t u1Dirty : 1;
2393 /** Page size flag - always 1 for 4MB entries. */
2394 uint32_t u1Size : 1;
2395 /** Global flag. */
2396 uint32_t u1Global : 1;
2397 /** Available for use to system software. */
2398 uint32_t u3Available : 3;
2399 /** Reserved / If PAT enabled, bit 2 of the index. */
2400 uint32_t u1PAT : 1;
2401 /** Bits 32-39 of the page number on AMD64.
2402 * This AMD64 hack allows accessing 40bits of physical memory without PAE. */
2403 uint32_t u8PageNoHigh : 8;
2404 /** Reserved. */
2405 uint32_t u1Reserved : 1;
2406 /** Physical Page number of the page. */
2407 uint32_t u10PageNo : 10;
2408} X86PDE4MBITS;
2409#ifndef VBOX_FOR_DTRACE_LIB
2410AssertCompileSize(X86PDE4MBITS, 4);
2411#endif
2412/** Pointer to a page table entry. */
2413typedef X86PDE4MBITS *PX86PDE4MBITS;
2414/** Pointer to a const page table entry. */
2415typedef const X86PDE4MBITS *PCX86PDE4MBITS;
2416
2417
2418/**
2419 * 2MB PAE page directory entry.
2420 */
2421typedef struct X86PDE2MPAEBITS
2422{
2423 /** Flags whether(=1) or not the page is present. */
2424 uint32_t u1Present : 1;
2425 /** Read(=0) / Write(=1) flag. */
2426 uint32_t u1Write : 1;
2427 /** User(=1) / Supervisor(=0) flag. */
2428 uint32_t u1User : 1;
2429 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2430 uint32_t u1WriteThru : 1;
2431 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2432 uint32_t u1CacheDisable : 1;
2433 /** Accessed flag.
2434 * Indicates that the page have been read or written to. */
2435 uint32_t u1Accessed : 1;
2436 /** Dirty flag.
2437 * Indicates that the page has been written to. */
2438 uint32_t u1Dirty : 1;
2439 /** Page size flag - always 1 for 2MB entries. */
2440 uint32_t u1Size : 1;
2441 /** Global flag. */
2442 uint32_t u1Global : 1;
2443 /** Available for use to system software. */
2444 uint32_t u3Available : 3;
2445 /** Reserved / If PAT enabled, bit 2 of the index. */
2446 uint32_t u1PAT : 1;
2447 /** Reserved. */
2448 uint32_t u9Reserved : 9;
2449 /** Physical Page number of the next level - Low part. Don't use! */
2450 uint32_t u10PageNoLow : 10;
2451 /** Physical Page number of the next level - High part. Don't use! */
2452 uint32_t u20PageNoHigh : 20;
2453 /** MBZ bits */
2454 uint32_t u11Reserved : 11;
2455 /** No Execute flag. */
2456 uint32_t u1NoExecute : 1;
2457} X86PDE2MPAEBITS;
2458#ifndef VBOX_FOR_DTRACE_LIB
2459AssertCompileSize(X86PDE2MPAEBITS, 8);
2460#endif
2461/** Pointer to a 2MB PAE page table entry. */
2462typedef X86PDE2MPAEBITS *PX86PDE2MPAEBITS;
2463/** Pointer to a 2MB PAE page table entry. */
2464typedef const X86PDE2MPAEBITS *PCX86PDE2MPAEBITS;
2465
2466/** @} */
2467
2468/**
2469 * Page directory entry.
2470 */
2471typedef union X86PDE
2472{
2473 /** Unsigned integer view. */
2474 X86PGUINT u;
2475 /** Normal view. */
2476 X86PDEBITS n;
2477 /** 4MB view (big). */
2478 X86PDE4MBITS b;
2479 /** 8 bit unsigned integer view. */
2480 uint8_t au8[4];
2481 /** 16 bit unsigned integer view. */
2482 uint16_t au16[2];
2483 /** 32 bit unsigned integer view. */
2484 uint32_t au32[1];
2485} X86PDE;
2486#ifndef VBOX_FOR_DTRACE_LIB
2487AssertCompileSize(X86PDE, 4);
2488#endif
2489/** Pointer to a page directory entry. */
2490typedef X86PDE *PX86PDE;
2491/** Pointer to a const page directory entry. */
2492typedef const X86PDE *PCX86PDE;
2493
2494/**
2495 * PAE page directory entry.
2496 */
2497typedef union X86PDEPAE
2498{
2499 /** Unsigned integer view. */
2500 X86PGPAEUINT u;
2501 /** Normal view. */
2502 X86PDEPAEBITS n;
2503 /** 2MB page view (big). */
2504 X86PDE2MPAEBITS b;
2505 /** 8 bit unsigned integer view. */
2506 uint8_t au8[8];
2507 /** 16 bit unsigned integer view. */
2508 uint16_t au16[4];
2509 /** 32 bit unsigned integer view. */
2510 uint32_t au32[2];
2511} X86PDEPAE;
2512#ifndef VBOX_FOR_DTRACE_LIB
2513AssertCompileSize(X86PDEPAE, 8);
2514#endif
2515/** Pointer to a page directory entry. */
2516typedef X86PDEPAE *PX86PDEPAE;
2517/** Pointer to a const page directory entry. */
2518typedef const X86PDEPAE *PCX86PDEPAE;
2519
2520/**
2521 * Page directory.
2522 */
2523typedef struct X86PD
2524{
2525 /** PDE Array. */
2526 X86PDE a[X86_PG_ENTRIES];
2527} X86PD;
2528#ifndef VBOX_FOR_DTRACE_LIB
2529AssertCompileSize(X86PD, 4096);
2530#endif
2531/** Pointer to a page directory. */
2532typedef X86PD *PX86PD;
2533/** Pointer to a const page directory. */
2534typedef const X86PD *PCX86PD;
2535
2536/** The page shift to get the PD index. */
2537#define X86_PD_SHIFT 22
2538/** The PD index mask (apply to a shifted page address). */
2539#define X86_PD_MASK 0x3ff
2540
2541
2542/**
2543 * PAE page directory.
2544 */
2545typedef struct X86PDPAE
2546{
2547 /** PDE Array. */
2548 X86PDEPAE a[X86_PG_PAE_ENTRIES];
2549} X86PDPAE;
2550#ifndef VBOX_FOR_DTRACE_LIB
2551AssertCompileSize(X86PDPAE, 4096);
2552#endif
2553/** Pointer to a PAE page directory. */
2554typedef X86PDPAE *PX86PDPAE;
2555/** Pointer to a const PAE page directory. */
2556typedef const X86PDPAE *PCX86PDPAE;
2557
2558/** The page shift to get the PAE PD index. */
2559#define X86_PD_PAE_SHIFT 21
2560/** The PAE PD index mask (apply to a shifted page address). */
2561#define X86_PD_PAE_MASK 0x1ff
2562
2563
2564/** @name Page Directory Pointer Table Entry (PAE)
2565 * @{
2566 */
2567/** Bit 0 - P - Present bit. */
2568#define X86_PDPE_P RT_BIT_32(0)
2569/** Bit 1 - R/W - Read (clear) / Write (set) bit. Long Mode only. */
2570#define X86_PDPE_RW RT_BIT_32(1)
2571/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. Long Mode only. */
2572#define X86_PDPE_US RT_BIT_32(2)
2573/** Bit 3 - PWT - Page level write thru bit. */
2574#define X86_PDPE_PWT RT_BIT_32(3)
2575/** Bit 4 - PCD - Page level cache disable bit. */
2576#define X86_PDPE_PCD RT_BIT_32(4)
2577/** Bit 5 - A - Access bit. Long Mode only. */
2578#define X86_PDPE_A RT_BIT_32(5)
2579/** Bit 7 - PS - Page size (1GB). Long Mode only. */
2580#define X86_PDPE_LM_PS RT_BIT_32(7)
2581/** Bits 9-11 - - Available for use to system software. */
2582#define X86_PDPE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2583/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2584#define X86_PDPE_PG_MASK UINT64_C(0x000ffffffffff000)
2585/** Bits 63-52, 8-5, 2-1 - - PAE - MBZ bits (NX is long mode only). */
2586#define X86_PDPE_PAE_MBZ_MASK UINT64_C(0xfff00000000001e6)
2587/** Bits 63 - NX - LM - No execution flag. Long Mode only. */
2588#define X86_PDPE_LM_NX RT_BIT_64(63)
2589/** Bits 8, 7 - - LM - MBZ bits when NX is active. */
2590#define X86_PDPE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000180)
2591/** Bits 63, 8, 7 - - LM - MBZ bits when no NX. */
2592#define X86_PDPE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000180)
2593/** Bits 29-13 - - LM - MBZ bits for 1GB page entry when NX is active. */
2594#define X86_PDPE1G_LM_MBZ_MASK_NX UINT64_C(0x000000003fffe000)
2595/** Bits 63, 29-13 - - LM - MBZ bits for 1GB page entry when no NX. */
2596#define X86_PDPE1G_LM_MBZ_MASK_NO_NX UINT64_C(0x800000003fffe000)
2597
2598
2599/**
2600 * Page directory pointer table entry.
2601 */
2602typedef struct X86PDPEBITS
2603{
2604 /** Flags whether(=1) or not the page is present. */
2605 uint32_t u1Present : 1;
2606 /** Chunk of reserved bits. */
2607 uint32_t u2Reserved : 2;
2608 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2609 uint32_t u1WriteThru : 1;
2610 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2611 uint32_t u1CacheDisable : 1;
2612 /** Chunk of reserved bits. */
2613 uint32_t u4Reserved : 4;
2614 /** Available for use to system software. */
2615 uint32_t u3Available : 3;
2616 /** Physical Page number of the next level - Low Part. Don't use! */
2617 uint32_t u20PageNoLow : 20;
2618 /** Physical Page number of the next level - High Part. Don't use! */
2619 uint32_t u20PageNoHigh : 20;
2620 /** MBZ bits */
2621 uint32_t u12Reserved : 12;
2622} X86PDPEBITS;
2623#ifndef VBOX_FOR_DTRACE_LIB
2624AssertCompileSize(X86PDPEBITS, 8);
2625#endif
2626/** Pointer to a page directory pointer table entry. */
2627typedef X86PDPEBITS *PX86PTPEBITS;
2628/** Pointer to a const page directory pointer table entry. */
2629typedef const X86PDPEBITS *PCX86PTPEBITS;
2630
2631/**
2632 * Page directory pointer table entry. AMD64 version
2633 */
2634typedef struct X86PDPEAMD64BITS
2635{
2636 /** Flags whether(=1) or not the page is present. */
2637 uint32_t u1Present : 1;
2638 /** Read(=0) / Write(=1) flag. */
2639 uint32_t u1Write : 1;
2640 /** User(=1) / Supervisor (=0) flag. */
2641 uint32_t u1User : 1;
2642 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2643 uint32_t u1WriteThru : 1;
2644 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2645 uint32_t u1CacheDisable : 1;
2646 /** Accessed flag.
2647 * Indicates that the page have been read or written to. */
2648 uint32_t u1Accessed : 1;
2649 /** Chunk of reserved bits. */
2650 uint32_t u3Reserved : 3;
2651 /** Available for use to system software. */
2652 uint32_t u3Available : 3;
2653 /** Physical Page number of the next level - Low Part. Don't use! */
2654 uint32_t u20PageNoLow : 20;
2655 /** Physical Page number of the next level - High Part. Don't use! */
2656 uint32_t u20PageNoHigh : 20;
2657 /** MBZ bits */
2658 uint32_t u11Reserved : 11;
2659 /** No Execute flag. */
2660 uint32_t u1NoExecute : 1;
2661} X86PDPEAMD64BITS;
2662#ifndef VBOX_FOR_DTRACE_LIB
2663AssertCompileSize(X86PDPEAMD64BITS, 8);
2664#endif
2665/** Pointer to a page directory pointer table entry. */
2666typedef X86PDPEAMD64BITS *PX86PDPEAMD64BITS;
2667/** Pointer to a const page directory pointer table entry. */
2668typedef const X86PDPEAMD64BITS *PCX86PDPEAMD64BITS;
2669
2670/**
2671 * Page directory pointer table entry for 1GB page. (AMD64 only)
2672 */
2673typedef struct X86PDPE1GB
2674{
2675 /** 0: Flags whether(=1) or not the page is present. */
2676 uint32_t u1Present : 1;
2677 /** 1: Read(=0) / Write(=1) flag. */
2678 uint32_t u1Write : 1;
2679 /** 2: User(=1) / Supervisor (=0) flag. */
2680 uint32_t u1User : 1;
2681 /** 3: Write Thru flag. If PAT enabled, bit 0 of the index. */
2682 uint32_t u1WriteThru : 1;
2683 /** 4: Cache disabled flag. If PAT enabled, bit 1 of the index. */
2684 uint32_t u1CacheDisable : 1;
2685 /** 5: Accessed flag.
2686 * Indicates that the page have been read or written to. */
2687 uint32_t u1Accessed : 1;
2688 /** 6: Dirty flag for 1GB pages. */
2689 uint32_t u1Dirty : 1;
2690 /** 7: Indicates 1GB page if set. */
2691 uint32_t u1Size : 1;
2692 /** 8: Global 1GB page. */
2693 uint32_t u1Global: 1;
2694 /** 9-11: Available for use to system software. */
2695 uint32_t u3Available : 3;
2696 /** 12: PAT bit for 1GB page. */
2697 uint32_t u1PAT : 1;
2698 /** 13-29: MBZ bits. */
2699 uint32_t u17Reserved : 17;
2700 /** 30-31: Physical page number - Low Part. Don't use! */
2701 uint32_t u2PageNoLow : 2;
2702 /** 32-51: Physical Page number of the next level - High Part. Don't use! */
2703 uint32_t u20PageNoHigh : 20;
2704 /** 52-62: MBZ bits */
2705 uint32_t u11Reserved : 11;
2706 /** 63: No Execute flag. */
2707 uint32_t u1NoExecute : 1;
2708} X86PDPE1GB;
2709#ifndef VBOX_FOR_DTRACE_LIB
2710AssertCompileSize(X86PDPE1GB, 8);
2711#endif
2712/** Pointer to a page directory pointer table entry for a 1GB page. */
2713typedef X86PDPE1GB *PX86PDPE1GB;
2714/** Pointer to a const page directory pointer table entry for a 1GB page. */
2715typedef const X86PDPE1GB *PCX86PDPE1GB;
2716
2717/**
2718 * Page directory pointer table entry.
2719 */
2720typedef union X86PDPE
2721{
2722 /** Unsigned integer view. */
2723 X86PGPAEUINT u;
2724 /** Normal view. */
2725 X86PDPEBITS n;
2726 /** AMD64 view. */
2727 X86PDPEAMD64BITS lm;
2728 /** AMD64 big view. */
2729 X86PDPE1GB b;
2730 /** 8 bit unsigned integer view. */
2731 uint8_t au8[8];
2732 /** 16 bit unsigned integer view. */
2733 uint16_t au16[4];
2734 /** 32 bit unsigned integer view. */
2735 uint32_t au32[2];
2736} X86PDPE;
2737#ifndef VBOX_FOR_DTRACE_LIB
2738AssertCompileSize(X86PDPE, 8);
2739#endif
2740/** Pointer to a page directory pointer table entry. */
2741typedef X86PDPE *PX86PDPE;
2742/** Pointer to a const page directory pointer table entry. */
2743typedef const X86PDPE *PCX86PDPE;
2744
2745
2746/**
2747 * Page directory pointer table.
2748 */
2749typedef struct X86PDPT
2750{
2751 /** PDE Array. */
2752 X86PDPE a[X86_PG_AMD64_PDPE_ENTRIES];
2753} X86PDPT;
2754#ifndef VBOX_FOR_DTRACE_LIB
2755AssertCompileSize(X86PDPT, 4096);
2756#endif
2757/** Pointer to a page directory pointer table. */
2758typedef X86PDPT *PX86PDPT;
2759/** Pointer to a const page directory pointer table. */
2760typedef const X86PDPT *PCX86PDPT;
2761
2762/** The page shift to get the PDPT index. */
2763#define X86_PDPT_SHIFT 30
2764/** The PDPT index mask (apply to a shifted page address). (32 bits PAE) */
2765#define X86_PDPT_MASK_PAE 0x3
2766/** The PDPT index mask (apply to a shifted page address). (64 bits PAE)*/
2767#define X86_PDPT_MASK_AMD64 0x1ff
2768
2769/** @} */
2770
2771
2772/** @name Page Map Level-4 Entry (Long Mode PAE)
2773 * @{
2774 */
2775/** Bit 0 - P - Present bit. */
2776#define X86_PML4E_P RT_BIT_32(0)
2777/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
2778#define X86_PML4E_RW RT_BIT_32(1)
2779/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
2780#define X86_PML4E_US RT_BIT_32(2)
2781/** Bit 3 - PWT - Page level write thru bit. */
2782#define X86_PML4E_PWT RT_BIT_32(3)
2783/** Bit 4 - PCD - Page level cache disable bit. */
2784#define X86_PML4E_PCD RT_BIT_32(4)
2785/** Bit 5 - A - Access bit. */
2786#define X86_PML4E_A RT_BIT_32(5)
2787/** Bits 9-11 - - Available for use to system software. */
2788#define X86_PML4E_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2789/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2790#define X86_PML4E_PG_MASK UINT64_C(0x000ffffffffff000)
2791/** Bits 8, 7 - - MBZ bits when NX is active. */
2792#define X86_PML4E_MBZ_MASK_NX UINT64_C(0x0000000000000080)
2793/** Bits 63, 7 - - MBZ bits when no NX. */
2794#define X86_PML4E_MBZ_MASK_NO_NX UINT64_C(0x8000000000000080)
2795/** Bits 63 - NX - PAE - No execution flag. */
2796#define X86_PML4E_NX RT_BIT_64(63)
2797
2798/**
2799 * Page Map Level-4 Entry
2800 */
2801typedef struct X86PML4EBITS
2802{
2803 /** Flags whether(=1) or not the page is present. */
2804 uint32_t u1Present : 1;
2805 /** Read(=0) / Write(=1) flag. */
2806 uint32_t u1Write : 1;
2807 /** User(=1) / Supervisor (=0) flag. */
2808 uint32_t u1User : 1;
2809 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2810 uint32_t u1WriteThru : 1;
2811 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2812 uint32_t u1CacheDisable : 1;
2813 /** Accessed flag.
2814 * Indicates that the page have been read or written to. */
2815 uint32_t u1Accessed : 1;
2816 /** Chunk of reserved bits. */
2817 uint32_t u3Reserved : 3;
2818 /** Available for use to system software. */
2819 uint32_t u3Available : 3;
2820 /** Physical Page number of the next level - Low Part. Don't use! */
2821 uint32_t u20PageNoLow : 20;
2822 /** Physical Page number of the next level - High Part. Don't use! */
2823 uint32_t u20PageNoHigh : 20;
2824 /** MBZ bits */
2825 uint32_t u11Reserved : 11;
2826 /** No Execute flag. */
2827 uint32_t u1NoExecute : 1;
2828} X86PML4EBITS;
2829#ifndef VBOX_FOR_DTRACE_LIB
2830AssertCompileSize(X86PML4EBITS, 8);
2831#endif
2832/** Pointer to a page map level-4 entry. */
2833typedef X86PML4EBITS *PX86PML4EBITS;
2834/** Pointer to a const page map level-4 entry. */
2835typedef const X86PML4EBITS *PCX86PML4EBITS;
2836
2837/**
2838 * Page Map Level-4 Entry.
2839 */
2840typedef union X86PML4E
2841{
2842 /** Unsigned integer view. */
2843 X86PGPAEUINT u;
2844 /** Normal view. */
2845 X86PML4EBITS n;
2846 /** 8 bit unsigned integer view. */
2847 uint8_t au8[8];
2848 /** 16 bit unsigned integer view. */
2849 uint16_t au16[4];
2850 /** 32 bit unsigned integer view. */
2851 uint32_t au32[2];
2852} X86PML4E;
2853#ifndef VBOX_FOR_DTRACE_LIB
2854AssertCompileSize(X86PML4E, 8);
2855#endif
2856/** Pointer to a page map level-4 entry. */
2857typedef X86PML4E *PX86PML4E;
2858/** Pointer to a const page map level-4 entry. */
2859typedef const X86PML4E *PCX86PML4E;
2860
2861
2862/**
2863 * Page Map Level-4.
2864 */
2865typedef struct X86PML4
2866{
2867 /** PDE Array. */
2868 X86PML4E a[X86_PG_PAE_ENTRIES];
2869} X86PML4;
2870#ifndef VBOX_FOR_DTRACE_LIB
2871AssertCompileSize(X86PML4, 4096);
2872#endif
2873/** Pointer to a page map level-4. */
2874typedef X86PML4 *PX86PML4;
2875/** Pointer to a const page map level-4. */
2876typedef const X86PML4 *PCX86PML4;
2877
2878/** The page shift to get the PML4 index. */
2879#define X86_PML4_SHIFT 39
2880/** The PML4 index mask (apply to a shifted page address). */
2881#define X86_PML4_MASK 0x1ff
2882
2883/** @} */
2884
2885/** @} */
2886
2887/**
2888 * Intel PCID invalidation types.
2889 */
2890/** Individual address invalidation. */
2891#define X86_INVPCID_TYPE_INDV_ADDR 0
2892/** Single-context invalidation. */
2893#define X86_INVPCID_TYPE_SINGLE_CONTEXT 1
2894/** All-context including globals invalidation. */
2895#define X86_INVPCID_TYPE_ALL_CONTEXT_INCL_GLOBAL 2
2896/** All-context excluding globals invalidation. */
2897#define X86_INVPCID_TYPE_ALL_CONTEXT_EXCL_GLOBAL 3
2898/** The maximum valid invalidation type value. */
2899#define X86_INVPCID_TYPE_MAX_VALID X86_INVPCID_TYPE_ALL_CONTEXT_EXCL_GLOBAL
2900
2901/**
2902 * 32-bit protected mode FSTENV image.
2903 */
2904typedef struct X86FSTENV32P
2905{
2906 uint16_t FCW; /**< 0x00 */
2907 uint16_t padding1; /**< 0x02 */
2908 uint16_t FSW; /**< 0x04 */
2909 uint16_t padding2; /**< 0x06 */
2910 uint16_t FTW; /**< 0x08 */
2911 uint16_t padding3; /**< 0x0a */
2912 uint32_t FPUIP; /**< 0x0c */
2913 uint16_t FPUCS; /**< 0x10 */
2914 uint16_t FOP; /**< 0x12 */
2915 uint32_t FPUDP; /**< 0x14 */
2916 uint16_t FPUDS; /**< 0x18 */
2917 uint16_t padding4; /**< 0x1a */
2918} X86FSTENV32P;
2919#ifndef VBOX_FOR_DTRACE_LIB
2920AssertCompileSize(X86FSTENV32P, 0x1c);
2921#endif
2922/** Pointer to a 32-bit protected mode FSTENV image. */
2923typedef X86FSTENV32P *PX86FSTENV32P;
2924/** Pointer to a const 32-bit protected mode FSTENV image. */
2925typedef X86FSTENV32P const *PCX86FSTENV32P;
2926
2927
2928/**
2929 * 80-bit MMX/FPU register type.
2930 */
2931typedef struct X86FPUMMX
2932{
2933 uint8_t reg[10];
2934} X86FPUMMX;
2935#ifndef VBOX_FOR_DTRACE_LIB
2936AssertCompileSize(X86FPUMMX, 10);
2937#endif
2938/** Pointer to a 80-bit MMX/FPU register type. */
2939typedef X86FPUMMX *PX86FPUMMX;
2940/** Pointer to a const 80-bit MMX/FPU register type. */
2941typedef const X86FPUMMX *PCX86FPUMMX;
2942
2943/** FPU (x87) register. */
2944typedef union X86FPUREG
2945{
2946 /** MMX view. */
2947 uint64_t mmx;
2948 /** FPU view - todo. */
2949 X86FPUMMX fpu;
2950 /** Extended precision floating point view. */
2951 RTFLOAT80U r80;
2952 /** Extended precision floating point view v2 */
2953 RTFLOAT80U2 r80Ex;
2954 /** 8-bit view. */
2955 uint8_t au8[16];
2956 /** 16-bit view. */
2957 uint16_t au16[8];
2958 /** 32-bit view. */
2959 uint32_t au32[4];
2960 /** 64-bit view. */
2961 uint64_t au64[2];
2962 /** 128-bit view. (yeah, very helpful) */
2963 uint128_t au128[1];
2964} X86FPUREG;
2965#ifndef VBOX_FOR_DTRACE_LIB
2966AssertCompileSize(X86FPUREG, 16);
2967#endif
2968/** Pointer to a FPU register. */
2969typedef X86FPUREG *PX86FPUREG;
2970/** Pointer to a const FPU register. */
2971typedef X86FPUREG const *PCX86FPUREG;
2972
2973/**
2974 * XMM register union.
2975 */
2976typedef union X86XMMREG
2977{
2978 /** XMM Register view. */
2979 uint128_t xmm;
2980 /** 8-bit view. */
2981 uint8_t au8[16];
2982 /** 16-bit view. */
2983 uint16_t au16[8];
2984 /** 32-bit view. */
2985 uint32_t au32[4];
2986 /** 64-bit view. */
2987 uint64_t au64[2];
2988 /** 128-bit view. (yeah, very helpful) */
2989 uint128_t au128[1];
2990#ifndef VBOX_FOR_DTRACE_LIB
2991 /** Confusing nested 128-bit union view (this is what xmm should've been). */
2992 RTUINT128U uXmm;
2993#endif
2994} X86XMMREG;
2995#ifndef VBOX_FOR_DTRACE_LIB
2996AssertCompileSize(X86XMMREG, 16);
2997#endif
2998/** Pointer to an XMM register state. */
2999typedef X86XMMREG *PX86XMMREG;
3000/** Pointer to a const XMM register state. */
3001typedef X86XMMREG const *PCX86XMMREG;
3002
3003/**
3004 * YMM register union.
3005 */
3006typedef union X86YMMREG
3007{
3008 /** 8-bit view. */
3009 uint8_t au8[32];
3010 /** 16-bit view. */
3011 uint16_t au16[16];
3012 /** 32-bit view. */
3013 uint32_t au32[8];
3014 /** 64-bit view. */
3015 uint64_t au64[4];
3016 /** 128-bit view. (yeah, very helpful) */
3017 uint128_t au128[2];
3018 /** XMM sub register view. */
3019 X86XMMREG aXmm[2];
3020} X86YMMREG;
3021#ifndef VBOX_FOR_DTRACE_LIB
3022AssertCompileSize(X86YMMREG, 32);
3023#endif
3024/** Pointer to an YMM register state. */
3025typedef X86YMMREG *PX86YMMREG;
3026/** Pointer to a const YMM register state. */
3027typedef X86YMMREG const *PCX86YMMREG;
3028
3029/**
3030 * ZMM register union.
3031 */
3032typedef union X86ZMMREG
3033{
3034 /** 8-bit view. */
3035 uint8_t au8[64];
3036 /** 16-bit view. */
3037 uint16_t au16[32];
3038 /** 32-bit view. */
3039 uint32_t au32[16];
3040 /** 64-bit view. */
3041 uint64_t au64[8];
3042 /** 128-bit view. (yeah, very helpful) */
3043 uint128_t au128[4];
3044 /** XMM sub register view. */
3045 X86XMMREG aXmm[4];
3046 /** YMM sub register view. */
3047 X86YMMREG aYmm[2];
3048} X86ZMMREG;
3049#ifndef VBOX_FOR_DTRACE_LIB
3050AssertCompileSize(X86ZMMREG, 64);
3051#endif
3052/** Pointer to an ZMM register state. */
3053typedef X86ZMMREG *PX86ZMMREG;
3054/** Pointer to a const ZMM register state. */
3055typedef X86ZMMREG const *PCX86ZMMREG;
3056
3057
3058/**
3059 * 32-bit FPU state (aka FSAVE/FRSTOR Memory Region).
3060 * @todo verify this...
3061 */
3062#pragma pack(1)
3063typedef struct X86FPUSTATE
3064{
3065 /** 0x00 - Control word. */
3066 uint16_t FCW;
3067 /** 0x02 - Alignment word */
3068 uint16_t Dummy1;
3069 /** 0x04 - Status word. */
3070 uint16_t FSW;
3071 /** 0x06 - Alignment word */
3072 uint16_t Dummy2;
3073 /** 0x08 - Tag word */
3074 uint16_t FTW;
3075 /** 0x0a - Alignment word */
3076 uint16_t Dummy3;
3077
3078 /** 0x0c - Instruction pointer. */
3079 uint32_t FPUIP;
3080 /** 0x10 - Code selector. */
3081 uint16_t CS;
3082 /** 0x12 - Opcode. */
3083 uint16_t FOP;
3084 /** 0x14 - FOO. */
3085 uint32_t FPUOO;
3086 /** 0x18 - FOS. */
3087 uint32_t FPUOS;
3088 /** 0x1c - FPU register. */
3089 X86FPUREG regs[8];
3090} X86FPUSTATE;
3091#pragma pack()
3092/** Pointer to a FPU state. */
3093typedef X86FPUSTATE *PX86FPUSTATE;
3094/** Pointer to a const FPU state. */
3095typedef const X86FPUSTATE *PCX86FPUSTATE;
3096
3097/**
3098 * FPU Extended state (aka FXSAVE/FXRSTORE Memory Region).
3099 */
3100#pragma pack(1)
3101typedef struct X86FXSTATE
3102{
3103 /** 0x00 - Control word. */
3104 uint16_t FCW;
3105 /** 0x02 - Status word. */
3106 uint16_t FSW;
3107 /** 0x04 - Tag word. (The upper byte is always zero.) */
3108 uint16_t FTW;
3109 /** 0x06 - Opcode. */
3110 uint16_t FOP;
3111 /** 0x08 - Instruction pointer. */
3112 uint32_t FPUIP;
3113 /** 0x0c - Code selector. */
3114 uint16_t CS;
3115 uint16_t Rsrvd1;
3116 /** 0x10 - Data pointer. */
3117 uint32_t FPUDP;
3118 /** 0x14 - Data segment */
3119 uint16_t DS;
3120 /** 0x16 */
3121 uint16_t Rsrvd2;
3122 /** 0x18 */
3123 uint32_t MXCSR;
3124 /** 0x1c */
3125 uint32_t MXCSR_MASK;
3126 /** 0x20 - FPU registers. */
3127 X86FPUREG aRegs[8];
3128 /** 0xA0 - XMM registers - 8 registers in 32 bits mode, 16 in long mode. */
3129 X86XMMREG aXMM[16];
3130 /* - offset 416 - */
3131 uint32_t au32RsrvdRest[(464 - 416) / sizeof(uint32_t)];
3132 /* - offset 464 - Software usable reserved bits. */
3133 uint32_t au32RsrvdForSoftware[(512 - 464) / sizeof(uint32_t)];
3134} X86FXSTATE;
3135#pragma pack()
3136/** Pointer to a FPU Extended state. */
3137typedef X86FXSTATE *PX86FXSTATE;
3138/** Pointer to a const FPU Extended state. */
3139typedef const X86FXSTATE *PCX86FXSTATE;
3140
3141/** Offset for software usable reserved bits (464:511) where we store a 32-bit
3142 * magic. Don't forget to update x86.mac if you change this! */
3143#define X86_OFF_FXSTATE_RSVD 0x1d0
3144/** The 32-bit magic used to recognize if this a 32-bit FPU state. Don't
3145 * forget to update x86.mac if you change this!
3146 * @todo r=bird: This has nothing what-so-ever to do here.... */
3147#define X86_FXSTATE_RSVD_32BIT_MAGIC 0x32b3232b
3148#ifndef VBOX_FOR_DTRACE_LIB
3149AssertCompileSize(X86FXSTATE, 512);
3150AssertCompileMemberOffset(X86FXSTATE, au32RsrvdForSoftware, X86_OFF_FXSTATE_RSVD);
3151#endif
3152
3153/** @name FPU status word flags.
3154 * @{ */
3155/** Exception Flag: Invalid operation. */
3156#define X86_FSW_IE RT_BIT_32(0)
3157/** Exception Flag: Denormalized operand. */
3158#define X86_FSW_DE RT_BIT_32(1)
3159/** Exception Flag: Zero divide. */
3160#define X86_FSW_ZE RT_BIT_32(2)
3161/** Exception Flag: Overflow. */
3162#define X86_FSW_OE RT_BIT_32(3)
3163/** Exception Flag: Underflow. */
3164#define X86_FSW_UE RT_BIT_32(4)
3165/** Exception Flag: Precision. */
3166#define X86_FSW_PE RT_BIT_32(5)
3167/** Stack fault. */
3168#define X86_FSW_SF RT_BIT_32(6)
3169/** Error summary status. */
3170#define X86_FSW_ES RT_BIT_32(7)
3171/** Mask of exceptions flags, excluding the summary bit. */
3172#define X86_FSW_XCPT_MASK UINT16_C(0x007f)
3173/** Mask of exceptions flags, including the summary bit. */
3174#define X86_FSW_XCPT_ES_MASK UINT16_C(0x00ff)
3175/** Condition code 0. */
3176#define X86_FSW_C0 RT_BIT_32(8)
3177/** Condition code 1. */
3178#define X86_FSW_C1 RT_BIT_32(9)
3179/** Condition code 2. */
3180#define X86_FSW_C2 RT_BIT_32(10)
3181/** Top of the stack mask. */
3182#define X86_FSW_TOP_MASK UINT16_C(0x3800)
3183/** TOP shift value. */
3184#define X86_FSW_TOP_SHIFT 11
3185/** Mask for getting TOP value after shifting it right. */
3186#define X86_FSW_TOP_SMASK UINT16_C(0x0007)
3187/** Get the TOP value. */
3188#define X86_FSW_TOP_GET(a_uFsw) (((a_uFsw) >> X86_FSW_TOP_SHIFT) & X86_FSW_TOP_SMASK)
3189/** Condition code 3. */
3190#define X86_FSW_C3 RT_BIT_32(14)
3191/** Mask of exceptions flags, including the summary bit. */
3192#define X86_FSW_C_MASK UINT16_C(0x4700)
3193/** FPU busy. */
3194#define X86_FSW_B RT_BIT_32(15)
3195/** @} */
3196
3197
3198/** @name FPU control word flags.
3199 * @{ */
3200/** Exception Mask: Invalid operation. */
3201#define X86_FCW_IM RT_BIT_32(0)
3202/** Exception Mask: Denormalized operand. */
3203#define X86_FCW_DM RT_BIT_32(1)
3204/** Exception Mask: Zero divide. */
3205#define X86_FCW_ZM RT_BIT_32(2)
3206/** Exception Mask: Overflow. */
3207#define X86_FCW_OM RT_BIT_32(3)
3208/** Exception Mask: Underflow. */
3209#define X86_FCW_UM RT_BIT_32(4)
3210/** Exception Mask: Precision. */
3211#define X86_FCW_PM RT_BIT_32(5)
3212/** Mask all exceptions, the value typically loaded (by for instance fninit).
3213 * @remarks This includes reserved bit 6. */
3214#define X86_FCW_MASK_ALL UINT16_C(0x007f)
3215/** Mask all exceptions. Same as X86_FSW_XCPT_MASK. */
3216#define X86_FCW_XCPT_MASK UINT16_C(0x003f)
3217/** Precision control mask. */
3218#define X86_FCW_PC_MASK UINT16_C(0x0300)
3219/** Precision control: 24-bit. */
3220#define X86_FCW_PC_24 UINT16_C(0x0000)
3221/** Precision control: Reserved. */
3222#define X86_FCW_PC_RSVD UINT16_C(0x0100)
3223/** Precision control: 53-bit. */
3224#define X86_FCW_PC_53 UINT16_C(0x0200)
3225/** Precision control: 64-bit. */
3226#define X86_FCW_PC_64 UINT16_C(0x0300)
3227/** Rounding control mask. */
3228#define X86_FCW_RC_MASK UINT16_C(0x0c00)
3229/** Rounding control: To nearest. */
3230#define X86_FCW_RC_NEAREST UINT16_C(0x0000)
3231/** Rounding control: Down. */
3232#define X86_FCW_RC_DOWN UINT16_C(0x0400)
3233/** Rounding control: Up. */
3234#define X86_FCW_RC_UP UINT16_C(0x0800)
3235/** Rounding control: Towards zero. */
3236#define X86_FCW_RC_ZERO UINT16_C(0x0c00)
3237/** Bits which should be zero, apparently. */
3238#define X86_FCW_ZERO_MASK UINT16_C(0xf080)
3239/** @} */
3240
3241/** @name SSE MXCSR
3242 * @{ */
3243/** Exception Flag: Invalid operation. */
3244#define X86_MXCSR_IE RT_BIT_32(0)
3245/** Exception Flag: Denormalized operand. */
3246#define X86_MXCSR_DE RT_BIT_32(1)
3247/** Exception Flag: Zero divide. */
3248#define X86_MXCSR_ZE RT_BIT_32(2)
3249/** Exception Flag: Overflow. */
3250#define X86_MXCSR_OE RT_BIT_32(3)
3251/** Exception Flag: Underflow. */
3252#define X86_MXCSR_UE RT_BIT_32(4)
3253/** Exception Flag: Precision. */
3254#define X86_MXCSR_PE RT_BIT_32(5)
3255
3256/** Denormals are zero. */
3257#define X86_MXCSR_DAZ RT_BIT_32(6)
3258
3259/** Exception Mask: Invalid operation. */
3260#define X86_MXCSR_IM RT_BIT_32(7)
3261/** Exception Mask: Denormalized operand. */
3262#define X86_MXCSR_DM RT_BIT_32(8)
3263/** Exception Mask: Zero divide. */
3264#define X86_MXCSR_ZM RT_BIT_32(9)
3265/** Exception Mask: Overflow. */
3266#define X86_MXCSR_OM RT_BIT_32(10)
3267/** Exception Mask: Underflow. */
3268#define X86_MXCSR_UM RT_BIT_32(11)
3269/** Exception Mask: Precision. */
3270#define X86_MXCSR_PM RT_BIT_32(12)
3271
3272/** Rounding control mask. */
3273#define X86_MXCSR_RC_MASK UINT16_C(0x6000)
3274/** Rounding control: To nearest. */
3275#define X86_MXCSR_RC_NEAREST UINT16_C(0x0000)
3276/** Rounding control: Down. */
3277#define X86_MXCSR_RC_DOWN UINT16_C(0x2000)
3278/** Rounding control: Up. */
3279#define X86_MXCSR_RC_UP UINT16_C(0x4000)
3280/** Rounding control: Towards zero. */
3281#define X86_MXCSR_RC_ZERO UINT16_C(0x6000)
3282
3283/** Flush-to-zero for masked underflow. */
3284#define X86_MXCSR_FZ RT_BIT_32(15)
3285
3286/** Misaligned Exception Mask (AMD MISALIGNSSE). */
3287#define X86_MXCSR_MM RT_BIT_32(17)
3288/** @} */
3289
3290/**
3291 * XSAVE header.
3292 */
3293typedef struct X86XSAVEHDR
3294{
3295 /** XTATE_BV - Bitmap indicating whether a component is in the state. */
3296 uint64_t bmXState;
3297 /** XCOMP_BC - Bitmap used by instructions applying structure compaction. */
3298 uint64_t bmXComp;
3299 /** Reserved for furture extensions, probably MBZ. */
3300 uint64_t au64Reserved[6];
3301} X86XSAVEHDR;
3302#ifndef VBOX_FOR_DTRACE_LIB
3303AssertCompileSize(X86XSAVEHDR, 64);
3304#endif
3305/** Pointer to an XSAVE header. */
3306typedef X86XSAVEHDR *PX86XSAVEHDR;
3307/** Pointer to a const XSAVE header. */
3308typedef X86XSAVEHDR const *PCX86XSAVEHDR;
3309
3310
3311/**
3312 * The high 128-bit YMM register state (XSAVE_C_YMM).
3313 * (The lower 128-bits being in X86FXSTATE.)
3314 */
3315typedef struct X86XSAVEYMMHI
3316{
3317 /** 16 registers in 64-bit mode, 8 in 32-bit mode. */
3318 X86XMMREG aYmmHi[16];
3319} X86XSAVEYMMHI;
3320#ifndef VBOX_FOR_DTRACE_LIB
3321AssertCompileSize(X86XSAVEYMMHI, 256);
3322#endif
3323/** Pointer to a high 128-bit YMM register state. */
3324typedef X86XSAVEYMMHI *PX86XSAVEYMMHI;
3325/** Pointer to a const high 128-bit YMM register state. */
3326typedef X86XSAVEYMMHI const *PCX86XSAVEYMMHI;
3327
3328/**
3329 * Intel MPX bound registers state (XSAVE_C_BNDREGS).
3330 */
3331typedef struct X86XSAVEBNDREGS
3332{
3333 /** Array of registers (BND0...BND3). */
3334 struct
3335 {
3336 /** Lower bound. */
3337 uint64_t uLowerBound;
3338 /** Upper bound. */
3339 uint64_t uUpperBound;
3340 } aRegs[4];
3341} X86XSAVEBNDREGS;
3342#ifndef VBOX_FOR_DTRACE_LIB
3343AssertCompileSize(X86XSAVEBNDREGS, 64);
3344#endif
3345/** Pointer to a MPX bound register state. */
3346typedef X86XSAVEBNDREGS *PX86XSAVEBNDREGS;
3347/** Pointer to a const MPX bound register state. */
3348typedef X86XSAVEBNDREGS const *PCX86XSAVEBNDREGS;
3349
3350/**
3351 * Intel MPX bound config and status register state (XSAVE_C_BNDCSR).
3352 */
3353typedef struct X86XSAVEBNDCFG
3354{
3355 uint64_t fConfig;
3356 uint64_t fStatus;
3357} X86XSAVEBNDCFG;
3358#ifndef VBOX_FOR_DTRACE_LIB
3359AssertCompileSize(X86XSAVEBNDCFG, 16);
3360#endif
3361/** Pointer to a MPX bound config and status register state. */
3362typedef X86XSAVEBNDCFG *PX86XSAVEBNDCFG;
3363/** Pointer to a const MPX bound config and status register state. */
3364typedef X86XSAVEBNDCFG *PCX86XSAVEBNDCFG;
3365
3366/**
3367 * AVX-512 opmask state (XSAVE_C_OPMASK).
3368 */
3369typedef struct X86XSAVEOPMASK
3370{
3371 /** The K0..K7 values. */
3372 uint64_t aKRegs[8];
3373} X86XSAVEOPMASK;
3374#ifndef VBOX_FOR_DTRACE_LIB
3375AssertCompileSize(X86XSAVEOPMASK, 64);
3376#endif
3377/** Pointer to a AVX-512 opmask state. */
3378typedef X86XSAVEOPMASK *PX86XSAVEOPMASK;
3379/** Pointer to a const AVX-512 opmask state. */
3380typedef X86XSAVEOPMASK const *PCX86XSAVEOPMASK;
3381
3382/**
3383 * ZMM0-15 upper 256 bits introduced in AVX-512 (XSAVE_C_ZMM_HI256).
3384 */
3385typedef struct X86XSAVEZMMHI256
3386{
3387 /** Upper 256-bits of ZMM0-15. */
3388 X86YMMREG aHi256Regs[16];
3389} X86XSAVEZMMHI256;
3390#ifndef VBOX_FOR_DTRACE_LIB
3391AssertCompileSize(X86XSAVEZMMHI256, 512);
3392#endif
3393/** Pointer to a state comprising the upper 256-bits of ZMM0-15. */
3394typedef X86XSAVEZMMHI256 *PX86XSAVEZMMHI256;
3395/** Pointer to a const state comprising the upper 256-bits of ZMM0-15. */
3396typedef X86XSAVEZMMHI256 const *PCX86XSAVEZMMHI256;
3397
3398/**
3399 * ZMM16-31 register state introduced in AVX-512 (XSAVE_C_ZMM_16HI).
3400 */
3401typedef struct X86XSAVEZMM16HI
3402{
3403 /** ZMM16 thru ZMM31. */
3404 X86ZMMREG aRegs[16];
3405} X86XSAVEZMM16HI;
3406#ifndef VBOX_FOR_DTRACE_LIB
3407AssertCompileSize(X86XSAVEZMM16HI, 1024);
3408#endif
3409/** Pointer to a state comprising ZMM16-32. */
3410typedef X86XSAVEZMM16HI *PX86XSAVEZMM16HI;
3411/** Pointer to a const state comprising ZMM16-32. */
3412typedef X86XSAVEZMM16HI const *PCX86XSAVEZMM16HI;
3413
3414/**
3415 * AMD Light weight profiling state (XSAVE_C_LWP).
3416 *
3417 * We probably won't play with this as AMD seems to be dropping from their "zen"
3418 * processor micro architecture.
3419 */
3420typedef struct X86XSAVELWP
3421{
3422 /** Details when needed. */
3423 uint64_t auLater[128/8];
3424} X86XSAVELWP;
3425#ifndef VBOX_FOR_DTRACE_LIB
3426AssertCompileSize(X86XSAVELWP, 128);
3427#endif
3428
3429
3430/**
3431 * x86 FPU/SSE/AVX/XXXX state.
3432 *
3433 * Please bump DBGFCORE_FMT_VERSION by 1 in dbgfcorefmt.h if you make any
3434 * changes to this structure.
3435 */
3436typedef struct X86XSAVEAREA
3437{
3438 /** The x87 and SSE region (or legacy region if you like). */
3439 X86FXSTATE x87;
3440 /** The XSAVE header. */
3441 X86XSAVEHDR Hdr;
3442 /** Beyond the header, there isn't really a fixed layout, but we can
3443 generally assume the YMM (AVX) register extensions are present and
3444 follows immediately. */
3445 union
3446 {
3447 /** The high 128-bit AVX registers for easy access by IEM.
3448 * @note This ASSUMES they will always be here... */
3449 X86XSAVEYMMHI YmmHi;
3450
3451 /** This is a typical layout on intel CPUs (good for debuggers). */
3452 struct
3453 {
3454 X86XSAVEYMMHI YmmHi;
3455 X86XSAVEBNDREGS BndRegs;
3456 X86XSAVEBNDCFG BndCfg;
3457 uint8_t abFudgeToMatchDocs[0xB0];
3458 X86XSAVEOPMASK Opmask;
3459 X86XSAVEZMMHI256 ZmmHi256;
3460 X86XSAVEZMM16HI Zmm16Hi;
3461 } Intel;
3462
3463 /** This is a typical layout on AMD Bulldozer type CPUs (good for debuggers). */
3464 struct
3465 {
3466 X86XSAVEYMMHI YmmHi;
3467 X86XSAVELWP Lwp;
3468 } AmdBd;
3469
3470 /** To enbling static deployments that have a reasonable chance of working for
3471 * the next 3-6 CPU generations without running short on space, we allocate a
3472 * lot of extra space here, making the structure a round 8KB in size. This
3473 * leaves us 7616 bytes for extended state. The skylake xeons are likely to use
3474 * 2112 of these, leaving us with 5504 bytes for future Intel generations. */
3475 uint8_t ab[8192 - 512 - 64];
3476 } u;
3477} X86XSAVEAREA;
3478#ifndef VBOX_FOR_DTRACE_LIB
3479AssertCompileSize(X86XSAVEAREA, 8192);
3480AssertCompileMemberSize(X86XSAVEAREA, u.Intel, 0x840 /*2112 => total 0xa80 (2688) */);
3481AssertCompileMemberOffset(X86XSAVEAREA, Hdr, 0x200);
3482AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.YmmHi, 0x240);
3483AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.BndRegs, 0x340);
3484AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.BndCfg, 0x380);
3485AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.Opmask, 0x440 /* 1088 */);
3486AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.ZmmHi256, 0x480 /* 1152 */);
3487AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.Zmm16Hi, 0x680 /* 1664 */);
3488#endif
3489/** Pointer to a XSAVE area. */
3490typedef X86XSAVEAREA *PX86XSAVEAREA;
3491/** Pointer to a const XSAVE area. */
3492typedef X86XSAVEAREA const *PCX86XSAVEAREA;
3493
3494
3495/** @name XSAVE_C_XXX - XSAVE State Components Bits (XCR0).
3496 * @{ */
3497/** Bit 0 - x87 - Legacy FPU state (bit number) */
3498#define XSAVE_C_X87_BIT 0
3499/** Bit 0 - x87 - Legacy FPU state. */
3500#define XSAVE_C_X87 RT_BIT_64(XSAVE_C_X87_BIT)
3501/** Bit 1 - SSE - 128-bit SSE state (bit number). */
3502#define XSAVE_C_SSE_BIT 1
3503/** Bit 1 - SSE - 128-bit SSE state. */
3504#define XSAVE_C_SSE RT_BIT_64(XSAVE_C_SSE_BIT)
3505/** Bit 2 - YMM_Hi128 - Upper 128 bits of YMM0-15 (AVX) (bit number). */
3506#define XSAVE_C_YMM_BIT 2
3507/** Bit 2 - YMM_Hi128 - Upper 128 bits of YMM0-15 (AVX). */
3508#define XSAVE_C_YMM RT_BIT_64(XSAVE_C_YMM_BIT)
3509/** Bit 3 - BNDREGS - MPX bound register state (bit number). */
3510#define XSAVE_C_BNDREGS_BIT 3
3511/** Bit 3 - BNDREGS - MPX bound register state. */
3512#define XSAVE_C_BNDREGS RT_BIT_64(XSAVE_C_BNDREGS_BIT)
3513/** Bit 4 - BNDCSR - MPX bound config and status state (bit number). */
3514#define XSAVE_C_BNDCSR_BIT 4
3515/** Bit 4 - BNDCSR - MPX bound config and status state. */
3516#define XSAVE_C_BNDCSR RT_BIT_64(XSAVE_C_BNDCSR_BIT)
3517/** Bit 5 - Opmask - opmask state (bit number). */
3518#define XSAVE_C_OPMASK_BIT 5
3519/** Bit 5 - Opmask - opmask state. */
3520#define XSAVE_C_OPMASK RT_BIT_64(XSAVE_C_OPMASK_BIT)
3521/** Bit 6 - ZMM_Hi256 - Upper 256 bits of ZMM0-15 (AVX-512) (bit number). */
3522#define XSAVE_C_ZMM_HI256_BIT 6
3523/** Bit 6 - ZMM_Hi256 - Upper 256 bits of ZMM0-15 (AVX-512). */
3524#define XSAVE_C_ZMM_HI256 RT_BIT_64(XSAVE_C_ZMM_HI256_BIT)
3525/** Bit 7 - Hi16_ZMM - 512-bits ZMM16-31 state (AVX-512) (bit number). */
3526#define XSAVE_C_ZMM_16HI_BIT 7
3527/** Bit 7 - Hi16_ZMM - 512-bits ZMM16-31 state (AVX-512). */
3528#define XSAVE_C_ZMM_16HI RT_BIT_64(XSAVE_C_ZMM_16HI_BIT)
3529/** Bit 9 - PKRU - Protection-key state (bit number). */
3530#define XSAVE_C_PKRU_BIT 9
3531/** Bit 9 - PKRU - Protection-key state. */
3532#define XSAVE_C_PKRU RT_BIT_64(XSAVE_C_PKRU_BIT)
3533/** Bit 62 - LWP - Lightweight Profiling (AMD) (bit number). */
3534#define XSAVE_C_LWP_BIT 62
3535/** Bit 62 - LWP - Lightweight Profiling (AMD). */
3536#define XSAVE_C_LWP RT_BIT_64(XSAVE_C_LWP_BIT)
3537/** Bit 63 - X - Reserved (MBZ) for extending XCR0 (bit number). */
3538#define XSAVE_C_X_BIT 63
3539/** Bit 63 - X - Reserved (MBZ) for extending XCR0 (AMD). */
3540#define XSAVE_C_X RT_BIT_64(XSAVE_C_X_BIT)
3541/** @} */
3542
3543
3544
3545/** @name Selector Descriptor
3546 * @{
3547 */
3548
3549#ifndef VBOX_FOR_DTRACE_LIB
3550/**
3551 * Descriptor attributes (as seen by VT-x).
3552 */
3553typedef struct X86DESCATTRBITS
3554{
3555 /** 00 - Segment Type. */
3556 unsigned u4Type : 4;
3557 /** 04 - Descriptor Type. System(=0) or code/data selector */
3558 unsigned u1DescType : 1;
3559 /** 05 - Descriptor Privilege level. */
3560 unsigned u2Dpl : 2;
3561 /** 07 - Flags selector present(=1) or not. */
3562 unsigned u1Present : 1;
3563 /** 08 - Segment limit 16-19. */
3564 unsigned u4LimitHigh : 4;
3565 /** 0c - Available for system software. */
3566 unsigned u1Available : 1;
3567 /** 0d - 32 bits mode: Reserved - 0, long mode: Long Attribute Bit. */
3568 unsigned u1Long : 1;
3569 /** 0e - This flags meaning depends on the segment type. Try make sense out
3570 * of the intel manual yourself. */
3571 unsigned u1DefBig : 1;
3572 /** 0f - Granularity of the limit. If set 4KB granularity is used, if
3573 * clear byte. */
3574 unsigned u1Granularity : 1;
3575 /** 10 - "Unusable" selector, special Intel (VT-x only?) bit. */
3576 unsigned u1Unusable : 1;
3577} X86DESCATTRBITS;
3578#endif /* !VBOX_FOR_DTRACE_LIB */
3579
3580/** @name X86DESCATTR masks
3581 * @{ */
3582#define X86DESCATTR_TYPE UINT32_C(0x0000000f)
3583#define X86DESCATTR_DT UINT32_C(0x00000010)
3584#define X86DESCATTR_DPL UINT32_C(0x00000060)
3585#define X86DESCATTR_DPL_SHIFT 5 /**< Shift count for the DPL value. */
3586#define X86DESCATTR_P UINT32_C(0x00000080)
3587#define X86DESCATTR_LIMIT_HIGH UINT32_C(0x00000f00)
3588#define X86DESCATTR_AVL UINT32_C(0x00001000)
3589#define X86DESCATTR_L UINT32_C(0x00002000)
3590#define X86DESCATTR_D UINT32_C(0x00004000)
3591#define X86DESCATTR_G UINT32_C(0x00008000)
3592#define X86DESCATTR_UNUSABLE UINT32_C(0x00010000)
3593/** @} */
3594
3595#pragma pack(1)
3596typedef union X86DESCATTR
3597{
3598 /** Unsigned integer view. */
3599 uint32_t u;
3600#ifndef VBOX_FOR_DTRACE_LIB
3601 /** Normal view. */
3602 X86DESCATTRBITS n;
3603#endif
3604} X86DESCATTR;
3605#pragma pack()
3606/** Pointer to descriptor attributes. */
3607typedef X86DESCATTR *PX86DESCATTR;
3608/** Pointer to const descriptor attributes. */
3609typedef const X86DESCATTR *PCX86DESCATTR;
3610
3611#ifndef VBOX_FOR_DTRACE_LIB
3612
3613/**
3614 * Generic descriptor table entry
3615 */
3616#pragma pack(1)
3617typedef struct X86DESCGENERIC
3618{
3619 /** 00 - Limit - Low word. */
3620 unsigned u16LimitLow : 16;
3621 /** 10 - Base address - low word.
3622 * Don't try set this to 24 because MSC is doing stupid things then. */
3623 unsigned u16BaseLow : 16;
3624 /** 20 - Base address - first 8 bits of high word. */
3625 unsigned u8BaseHigh1 : 8;
3626 /** 28 - Segment Type. */
3627 unsigned u4Type : 4;
3628 /** 2c - Descriptor Type. System(=0) or code/data selector */
3629 unsigned u1DescType : 1;
3630 /** 2d - Descriptor Privilege level. */
3631 unsigned u2Dpl : 2;
3632 /** 2f - Flags selector present(=1) or not. */
3633 unsigned u1Present : 1;
3634 /** 30 - Segment limit 16-19. */
3635 unsigned u4LimitHigh : 4;
3636 /** 34 - Available for system software. */
3637 unsigned u1Available : 1;
3638 /** 35 - 32 bits mode: Reserved - 0, long mode: Long Attribute Bit. */
3639 unsigned u1Long : 1;
3640 /** 36 - This flags meaning depends on the segment type. Try make sense out
3641 * of the intel manual yourself. */
3642 unsigned u1DefBig : 1;
3643 /** 37 - Granularity of the limit. If set 4KB granularity is used, if
3644 * clear byte. */
3645 unsigned u1Granularity : 1;
3646 /** 38 - Base address - highest 8 bits. */
3647 unsigned u8BaseHigh2 : 8;
3648} X86DESCGENERIC;
3649#pragma pack()
3650/** Pointer to a generic descriptor entry. */
3651typedef X86DESCGENERIC *PX86DESCGENERIC;
3652/** Pointer to a const generic descriptor entry. */
3653typedef const X86DESCGENERIC *PCX86DESCGENERIC;
3654
3655/** @name Bit offsets of X86DESCGENERIC members.
3656 * @{*/
3657#define X86DESCGENERIC_BIT_OFF_LIMIT_LOW (0) /**< Bit offset of X86DESCGENERIC::u16LimitLow. */
3658#define X86DESCGENERIC_BIT_OFF_BASE_LOW (16) /**< Bit offset of X86DESCGENERIC::u16BaseLow. */
3659#define X86DESCGENERIC_BIT_OFF_BASE_HIGH1 (32) /**< Bit offset of X86DESCGENERIC::u8BaseHigh1. */
3660#define X86DESCGENERIC_BIT_OFF_TYPE (40) /**< Bit offset of X86DESCGENERIC::u4Type. */
3661#define X86DESCGENERIC_BIT_OFF_DESC_TYPE (44) /**< Bit offset of X86DESCGENERIC::u1DescType. */
3662#define X86DESCGENERIC_BIT_OFF_DPL (45) /**< Bit offset of X86DESCGENERIC::u2Dpl. */
3663#define X86DESCGENERIC_BIT_OFF_PRESENT (47) /**< Bit offset of X86DESCGENERIC::uu1Present. */
3664#define X86DESCGENERIC_BIT_OFF_LIMIT_HIGH (48) /**< Bit offset of X86DESCGENERIC::u4LimitHigh. */
3665#define X86DESCGENERIC_BIT_OFF_AVAILABLE (52) /**< Bit offset of X86DESCGENERIC::u1Available. */
3666#define X86DESCGENERIC_BIT_OFF_LONG (53) /**< Bit offset of X86DESCGENERIC::u1Long. */
3667#define X86DESCGENERIC_BIT_OFF_DEF_BIG (54) /**< Bit offset of X86DESCGENERIC::u1DefBig. */
3668#define X86DESCGENERIC_BIT_OFF_GRANULARITY (55) /**< Bit offset of X86DESCGENERIC::u1Granularity. */
3669#define X86DESCGENERIC_BIT_OFF_BASE_HIGH2 (56) /**< Bit offset of X86DESCGENERIC::u8BaseHigh2. */
3670/** @} */
3671
3672
3673/** @name LAR mask
3674 * @{ */
3675#define X86LAR_F_TYPE UINT16_C( 0x0f00)
3676#define X86LAR_F_DT UINT16_C( 0x1000)
3677#define X86LAR_F_DPL UINT16_C( 0x6000)
3678#define X86LAR_F_DPL_SHIFT 13 /**< Shift count for the DPL value. */
3679#define X86LAR_F_P UINT16_C( 0x8000)
3680#define X86LAR_F_AVL UINT32_C(0x00100000)
3681#define X86LAR_F_L UINT32_C(0x00200000)
3682#define X86LAR_F_D UINT32_C(0x00400000)
3683#define X86LAR_F_G UINT32_C(0x00800000)
3684/** @} */
3685
3686
3687/**
3688 * Call-, Interrupt-, Trap- or Task-gate descriptor (legacy).
3689 */
3690typedef struct X86DESCGATE
3691{
3692 /** 00 - Target code segment offset - Low word.
3693 * Ignored if task-gate. */
3694 unsigned u16OffsetLow : 16;
3695 /** 10 - Target code segment selector for call-, interrupt- and trap-gates,
3696 * TSS selector if task-gate. */
3697 unsigned u16Sel : 16;
3698 /** 20 - Number of parameters for a call-gate.
3699 * Ignored if interrupt-, trap- or task-gate. */
3700 unsigned u5ParmCount : 5;
3701 /** 25 - Reserved / ignored. */
3702 unsigned u3Reserved : 3;
3703 /** 28 - Segment Type. */
3704 unsigned u4Type : 4;
3705 /** 2c - Descriptor Type (0 = system). */
3706 unsigned u1DescType : 1;
3707 /** 2d - Descriptor Privilege level. */
3708 unsigned u2Dpl : 2;
3709 /** 2f - Flags selector present(=1) or not. */
3710 unsigned u1Present : 1;
3711 /** 30 - Target code segment offset - High word.
3712 * Ignored if task-gate. */
3713 unsigned u16OffsetHigh : 16;
3714} X86DESCGATE;
3715/** Pointer to a Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3716typedef X86DESCGATE *PX86DESCGATE;
3717/** Pointer to a const Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3718typedef const X86DESCGATE *PCX86DESCGATE;
3719
3720#endif /* VBOX_FOR_DTRACE_LIB */
3721
3722/**
3723 * Descriptor table entry.
3724 */
3725#pragma pack(1)
3726typedef union X86DESC
3727{
3728#ifndef VBOX_FOR_DTRACE_LIB
3729 /** Generic descriptor view. */
3730 X86DESCGENERIC Gen;
3731 /** Gate descriptor view. */
3732 X86DESCGATE Gate;
3733#endif
3734
3735 /** 8 bit unsigned integer view. */
3736 uint8_t au8[8];
3737 /** 16 bit unsigned integer view. */
3738 uint16_t au16[4];
3739 /** 32 bit unsigned integer view. */
3740 uint32_t au32[2];
3741 /** 64 bit unsigned integer view. */
3742 uint64_t au64[1];
3743 /** Unsigned integer view. */
3744 uint64_t u;
3745} X86DESC;
3746#ifndef VBOX_FOR_DTRACE_LIB
3747AssertCompileSize(X86DESC, 8);
3748#endif
3749#pragma pack()
3750/** Pointer to descriptor table entry. */
3751typedef X86DESC *PX86DESC;
3752/** Pointer to const descriptor table entry. */
3753typedef const X86DESC *PCX86DESC;
3754
3755/** @def X86DESC_BASE
3756 * Return the base address of a descriptor.
3757 */
3758#define X86DESC_BASE(a_pDesc) /*ASM-NOINC*/ \
3759 ( ((uint32_t)((a_pDesc)->Gen.u8BaseHigh2) << 24) \
3760 | ( (a_pDesc)->Gen.u8BaseHigh1 << 16) \
3761 | ( (a_pDesc)->Gen.u16BaseLow ) )
3762
3763/** @def X86DESC_LIMIT
3764 * Return the limit of a descriptor.
3765 */
3766#define X86DESC_LIMIT(a_pDesc) /*ASM-NOINC*/ \
3767 ( ((uint32_t)((a_pDesc)->Gen.u4LimitHigh) << 16) \
3768 | ( (a_pDesc)->Gen.u16LimitLow ) )
3769
3770/** @def X86DESC_LIMIT_G
3771 * Return the limit of a descriptor with the granularity bit taken into account.
3772 * @returns Selector limit (uint32_t).
3773 * @param a_pDesc Pointer to the descriptor.
3774 */
3775#define X86DESC_LIMIT_G(a_pDesc) /*ASM-NOINC*/ \
3776 ( (a_pDesc)->Gen.u1Granularity \
3777 ? ( ( ((uint32_t)(a_pDesc)->Gen.u4LimitHigh << 16) | (a_pDesc)->Gen.u16LimitLow ) << 12 ) | UINT32_C(0xfff) \
3778 : ((uint32_t)(a_pDesc)->Gen.u4LimitHigh << 16) | (a_pDesc)->Gen.u16LimitLow \
3779 )
3780
3781/** @def X86DESC_GET_HID_ATTR
3782 * Get the descriptor attributes for the hidden register.
3783 */
3784#define X86DESC_GET_HID_ATTR(a_pDesc) /*ASM-NOINC*/ \
3785 ( ((a_pDesc)->u >> (16+16+8)) & UINT32_C(0xf0ff) ) /** @todo do we have a define for 0xf0ff? */
3786
3787#ifndef VBOX_FOR_DTRACE_LIB
3788
3789/**
3790 * 64 bits generic descriptor table entry
3791 * Note: most of these bits have no meaning in long mode.
3792 */
3793#pragma pack(1)
3794typedef struct X86DESC64GENERIC
3795{
3796 /** Limit - Low word - *IGNORED*. */
3797 uint32_t u16LimitLow : 16;
3798 /** Base address - low word. - *IGNORED*
3799 * Don't try set this to 24 because MSC is doing stupid things then. */
3800 uint32_t u16BaseLow : 16;
3801 /** Base address - first 8 bits of high word. - *IGNORED* */
3802 uint32_t u8BaseHigh1 : 8;
3803 /** Segment Type. */
3804 uint32_t u4Type : 4;
3805 /** Descriptor Type. System(=0) or code/data selector */
3806 uint32_t u1DescType : 1;
3807 /** Descriptor Privilege level. */
3808 uint32_t u2Dpl : 2;
3809 /** Flags selector present(=1) or not. */
3810 uint32_t u1Present : 1;
3811 /** Segment limit 16-19. - *IGNORED* */
3812 uint32_t u4LimitHigh : 4;
3813 /** Available for system software. - *IGNORED* */
3814 uint32_t u1Available : 1;
3815 /** Long mode flag. */
3816 uint32_t u1Long : 1;
3817 /** This flags meaning depends on the segment type. Try make sense out
3818 * of the intel manual yourself. */
3819 uint32_t u1DefBig : 1;
3820 /** Granularity of the limit. If set 4KB granularity is used, if
3821 * clear byte. - *IGNORED* */
3822 uint32_t u1Granularity : 1;
3823 /** Base address - highest 8 bits. - *IGNORED* */
3824 uint32_t u8BaseHigh2 : 8;
3825 /** Base address - bits 63-32. */
3826 uint32_t u32BaseHigh3 : 32;
3827 uint32_t u8Reserved : 8;
3828 uint32_t u5Zeros : 5;
3829 uint32_t u19Reserved : 19;
3830} X86DESC64GENERIC;
3831#pragma pack()
3832/** Pointer to a generic descriptor entry. */
3833typedef X86DESC64GENERIC *PX86DESC64GENERIC;
3834/** Pointer to a const generic descriptor entry. */
3835typedef const X86DESC64GENERIC *PCX86DESC64GENERIC;
3836
3837/**
3838 * System descriptor table entry (64 bits)
3839 *
3840 * @remarks This is, save a couple of comments, identical to X86DESC64GENERIC...
3841 */
3842#pragma pack(1)
3843typedef struct X86DESC64SYSTEM
3844{
3845 /** Limit - Low word. */
3846 uint32_t u16LimitLow : 16;
3847 /** Base address - low word.
3848 * Don't try set this to 24 because MSC is doing stupid things then. */
3849 uint32_t u16BaseLow : 16;
3850 /** Base address - first 8 bits of high word. */
3851 uint32_t u8BaseHigh1 : 8;
3852 /** Segment Type. */
3853 uint32_t u4Type : 4;
3854 /** Descriptor Type. System(=0) or code/data selector */
3855 uint32_t u1DescType : 1;
3856 /** Descriptor Privilege level. */
3857 uint32_t u2Dpl : 2;
3858 /** Flags selector present(=1) or not. */
3859 uint32_t u1Present : 1;
3860 /** Segment limit 16-19. */
3861 uint32_t u4LimitHigh : 4;
3862 /** Available for system software. */
3863 uint32_t u1Available : 1;
3864 /** Reserved - 0. */
3865 uint32_t u1Reserved : 1;
3866 /** This flags meaning depends on the segment type. Try make sense out
3867 * of the intel manual yourself. */
3868 uint32_t u1DefBig : 1;
3869 /** Granularity of the limit. If set 4KB granularity is used, if
3870 * clear byte. */
3871 uint32_t u1Granularity : 1;
3872 /** Base address - bits 31-24. */
3873 uint32_t u8BaseHigh2 : 8;
3874 /** Base address - bits 63-32. */
3875 uint32_t u32BaseHigh3 : 32;
3876 uint32_t u8Reserved : 8;
3877 uint32_t u5Zeros : 5;
3878 uint32_t u19Reserved : 19;
3879} X86DESC64SYSTEM;
3880#pragma pack()
3881/** Pointer to a system descriptor entry. */
3882typedef X86DESC64SYSTEM *PX86DESC64SYSTEM;
3883/** Pointer to a const system descriptor entry. */
3884typedef const X86DESC64SYSTEM *PCX86DESC64SYSTEM;
3885
3886/**
3887 * Call-, Interrupt-, Trap- or Task-gate descriptor (64-bit).
3888 */
3889typedef struct X86DESC64GATE
3890{
3891 /** Target code segment offset - Low word. */
3892 uint32_t u16OffsetLow : 16;
3893 /** Target code segment selector. */
3894 uint32_t u16Sel : 16;
3895 /** Interrupt stack table for interrupt- and trap-gates.
3896 * Ignored by call-gates. */
3897 uint32_t u3IST : 3;
3898 /** Reserved / ignored. */
3899 uint32_t u5Reserved : 5;
3900 /** Segment Type. */
3901 uint32_t u4Type : 4;
3902 /** Descriptor Type (0 = system). */
3903 uint32_t u1DescType : 1;
3904 /** Descriptor Privilege level. */
3905 uint32_t u2Dpl : 2;
3906 /** Flags selector present(=1) or not. */
3907 uint32_t u1Present : 1;
3908 /** Target code segment offset - High word.
3909 * Ignored if task-gate. */
3910 uint32_t u16OffsetHigh : 16;
3911 /** Target code segment offset - Top dword.
3912 * Ignored if task-gate. */
3913 uint32_t u32OffsetTop : 32;
3914 /** Reserved / ignored / must be zero.
3915 * For call-gates bits 8 thru 12 must be zero, the other gates ignores this. */
3916 uint32_t u32Reserved : 32;
3917} X86DESC64GATE;
3918AssertCompileSize(X86DESC64GATE, 16);
3919/** Pointer to a Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3920typedef X86DESC64GATE *PX86DESC64GATE;
3921/** Pointer to a const Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3922typedef const X86DESC64GATE *PCX86DESC64GATE;
3923
3924#endif /* VBOX_FOR_DTRACE_LIB */
3925
3926/**
3927 * Descriptor table entry.
3928 */
3929#pragma pack(1)
3930typedef union X86DESC64
3931{
3932#ifndef VBOX_FOR_DTRACE_LIB
3933 /** Generic descriptor view. */
3934 X86DESC64GENERIC Gen;
3935 /** System descriptor view. */
3936 X86DESC64SYSTEM System;
3937 /** Gate descriptor view. */
3938 X86DESC64GATE Gate;
3939#endif
3940
3941 /** 8 bit unsigned integer view. */
3942 uint8_t au8[16];
3943 /** 16 bit unsigned integer view. */
3944 uint16_t au16[8];
3945 /** 32 bit unsigned integer view. */
3946 uint32_t au32[4];
3947 /** 64 bit unsigned integer view. */
3948 uint64_t au64[2];
3949} X86DESC64;
3950#ifndef VBOX_FOR_DTRACE_LIB
3951AssertCompileSize(X86DESC64, 16);
3952#endif
3953#pragma pack()
3954/** Pointer to descriptor table entry. */
3955typedef X86DESC64 *PX86DESC64;
3956/** Pointer to const descriptor table entry. */
3957typedef const X86DESC64 *PCX86DESC64;
3958
3959/** @def X86DESC64_BASE
3960 * Return the base of a 64-bit descriptor.
3961 */
3962#define X86DESC64_BASE(a_pDesc) /*ASM-NOINC*/ \
3963 ( ((uint64_t)((a_pDesc)->Gen.u32BaseHigh3) << 32) \
3964 | ((uint32_t)((a_pDesc)->Gen.u8BaseHigh2) << 24) \
3965 | ( (a_pDesc)->Gen.u8BaseHigh1 << 16) \
3966 | ( (a_pDesc)->Gen.u16BaseLow ) )
3967
3968
3969
3970/** @name Host system descriptor table entry - Use with care!
3971 * @{ */
3972/** Host system descriptor table entry. */
3973#if HC_ARCH_BITS == 64
3974typedef X86DESC64 X86DESCHC;
3975#else
3976typedef X86DESC X86DESCHC;
3977#endif
3978/** Pointer to a host system descriptor table entry. */
3979#if HC_ARCH_BITS == 64
3980typedef PX86DESC64 PX86DESCHC;
3981#else
3982typedef PX86DESC PX86DESCHC;
3983#endif
3984/** Pointer to a const host system descriptor table entry. */
3985#if HC_ARCH_BITS == 64
3986typedef PCX86DESC64 PCX86DESCHC;
3987#else
3988typedef PCX86DESC PCX86DESCHC;
3989#endif
3990/** @} */
3991
3992
3993/** @name Selector Descriptor Types.
3994 * @{
3995 */
3996
3997/** @name Non-System Selector Types.
3998 * @{ */
3999/** Code(=set)/Data(=clear) bit. */
4000#define X86_SEL_TYPE_CODE 8
4001/** Memory(=set)/System(=clear) bit. */
4002#define X86_SEL_TYPE_MEMORY RT_BIT_32(4)
4003/** Accessed bit. */
4004#define X86_SEL_TYPE_ACCESSED 1
4005/** Expand down bit (for data selectors only). */
4006#define X86_SEL_TYPE_DOWN 4
4007/** Conforming bit (for code selectors only). */
4008#define X86_SEL_TYPE_CONF 4
4009/** Write bit (for data selectors only). */
4010#define X86_SEL_TYPE_WRITE 2
4011/** Read bit (for code selectors only). */
4012#define X86_SEL_TYPE_READ 2
4013/** The bit number of the code segment read bit (relative to u4Type). */
4014#define X86_SEL_TYPE_READ_BIT 1
4015
4016/** Read only selector type. */
4017#define X86_SEL_TYPE_RO 0
4018/** Accessed read only selector type. */
4019#define X86_SEL_TYPE_RO_ACC (0 | X86_SEL_TYPE_ACCESSED)
4020/** Read write selector type. */
4021#define X86_SEL_TYPE_RW 2
4022/** Accessed read write selector type. */
4023#define X86_SEL_TYPE_RW_ACC (2 | X86_SEL_TYPE_ACCESSED)
4024/** Expand down read only selector type. */
4025#define X86_SEL_TYPE_RO_DOWN 4
4026/** Accessed expand down read only selector type. */
4027#define X86_SEL_TYPE_RO_DOWN_ACC (4 | X86_SEL_TYPE_ACCESSED)
4028/** Expand down read write selector type. */
4029#define X86_SEL_TYPE_RW_DOWN 6
4030/** Accessed expand down read write selector type. */
4031#define X86_SEL_TYPE_RW_DOWN_ACC (6 | X86_SEL_TYPE_ACCESSED)
4032/** Execute only selector type. */
4033#define X86_SEL_TYPE_EO (0 | X86_SEL_TYPE_CODE)
4034/** Accessed execute only selector type. */
4035#define X86_SEL_TYPE_EO_ACC (0 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
4036/** Execute and read selector type. */
4037#define X86_SEL_TYPE_ER (2 | X86_SEL_TYPE_CODE)
4038/** Accessed execute and read selector type. */
4039#define X86_SEL_TYPE_ER_ACC (2 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
4040/** Conforming execute only selector type. */
4041#define X86_SEL_TYPE_EO_CONF (4 | X86_SEL_TYPE_CODE)
4042/** Accessed Conforming execute only selector type. */
4043#define X86_SEL_TYPE_EO_CONF_ACC (4 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
4044/** Conforming execute and write selector type. */
4045#define X86_SEL_TYPE_ER_CONF (6 | X86_SEL_TYPE_CODE)
4046/** Accessed Conforming execute and write selector type. */
4047#define X86_SEL_TYPE_ER_CONF_ACC (6 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
4048/** @} */
4049
4050
4051/** @name System Selector Types.
4052 * @{ */
4053/** The TSS busy bit mask. */
4054#define X86_SEL_TYPE_SYS_TSS_BUSY_MASK 2
4055
4056/** Undefined system selector type. */
4057#define X86_SEL_TYPE_SYS_UNDEFINED 0
4058/** 286 TSS selector. */
4059#define X86_SEL_TYPE_SYS_286_TSS_AVAIL 1
4060/** LDT selector. */
4061#define X86_SEL_TYPE_SYS_LDT 2
4062/** 286 TSS selector - Busy. */
4063#define X86_SEL_TYPE_SYS_286_TSS_BUSY 3
4064/** 286 Callgate selector. */
4065#define X86_SEL_TYPE_SYS_286_CALL_GATE 4
4066/** Taskgate selector. */
4067#define X86_SEL_TYPE_SYS_TASK_GATE 5
4068/** 286 Interrupt gate selector. */
4069#define X86_SEL_TYPE_SYS_286_INT_GATE 6
4070/** 286 Trapgate selector. */
4071#define X86_SEL_TYPE_SYS_286_TRAP_GATE 7
4072/** Undefined system selector. */
4073#define X86_SEL_TYPE_SYS_UNDEFINED2 8
4074/** 386 TSS selector. */
4075#define X86_SEL_TYPE_SYS_386_TSS_AVAIL 9
4076/** Undefined system selector. */
4077#define X86_SEL_TYPE_SYS_UNDEFINED3 0xA
4078/** 386 TSS selector - Busy. */
4079#define X86_SEL_TYPE_SYS_386_TSS_BUSY 0xB
4080/** 386 Callgate selector. */
4081#define X86_SEL_TYPE_SYS_386_CALL_GATE 0xC
4082/** Undefined system selector. */
4083#define X86_SEL_TYPE_SYS_UNDEFINED4 0xD
4084/** 386 Interruptgate selector. */
4085#define X86_SEL_TYPE_SYS_386_INT_GATE 0xE
4086/** 386 Trapgate selector. */
4087#define X86_SEL_TYPE_SYS_386_TRAP_GATE 0xF
4088/** @} */
4089
4090/** @name AMD64 System Selector Types.
4091 * @{ */
4092/** LDT selector. */
4093#define AMD64_SEL_TYPE_SYS_LDT 2
4094/** TSS selector - Busy. */
4095#define AMD64_SEL_TYPE_SYS_TSS_AVAIL 9
4096/** TSS selector - Busy. */
4097#define AMD64_SEL_TYPE_SYS_TSS_BUSY 0xB
4098/** Callgate selector. */
4099#define AMD64_SEL_TYPE_SYS_CALL_GATE 0xC
4100/** Interruptgate selector. */
4101#define AMD64_SEL_TYPE_SYS_INT_GATE 0xE
4102/** Trapgate selector. */
4103#define AMD64_SEL_TYPE_SYS_TRAP_GATE 0xF
4104/** @} */
4105
4106/** @} */
4107
4108
4109/** @name Descriptor Table Entry Flag Masks.
4110 * These are for the 2nd 32-bit word of a descriptor.
4111 * @{ */
4112/** Bits 8-11 - TYPE - Descriptor type mask. */
4113#define X86_DESC_TYPE_MASK (RT_BIT_32(8) | RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
4114/** Bit 12 - S - System (=0) or Code/Data (=1). */
4115#define X86_DESC_S RT_BIT_32(12)
4116/** Bits 13-14 - DPL - Descriptor Privilege Level. */
4117#define X86_DESC_DPL (RT_BIT_32(13) | RT_BIT_32(14))
4118/** Bit 15 - P - Present. */
4119#define X86_DESC_P RT_BIT_32(15)
4120/** Bit 20 - AVL - Available for system software. */
4121#define X86_DESC_AVL RT_BIT_32(20)
4122/** Bit 22 - DB - Default operation size. 0 = 16 bit, 1 = 32 bit. */
4123#define X86_DESC_DB RT_BIT_32(22)
4124/** Bit 23 - G - Granularity of the limit. If set 4KB granularity is
4125 * used, if clear byte. */
4126#define X86_DESC_G RT_BIT_32(23)
4127/** @} */
4128
4129/** @} */
4130
4131
4132/** @name Task Segments.
4133 * @{
4134 */
4135
4136/**
4137 * The minimum TSS descriptor limit for 286 tasks.
4138 */
4139#define X86_SEL_TYPE_SYS_286_TSS_LIMIT_MIN 0x2b
4140
4141/**
4142 * The minimum TSS descriptor segment limit for 386 tasks.
4143 */
4144#define X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN 0x67
4145
4146/**
4147 * 16-bit Task Segment (TSS).
4148 */
4149#pragma pack(1)
4150typedef struct X86TSS16
4151{
4152 /** Back link to previous task. (static) */
4153 RTSEL selPrev;
4154 /** Ring-0 stack pointer. (static) */
4155 uint16_t sp0;
4156 /** Ring-0 stack segment. (static) */
4157 RTSEL ss0;
4158 /** Ring-1 stack pointer. (static) */
4159 uint16_t sp1;
4160 /** Ring-1 stack segment. (static) */
4161 RTSEL ss1;
4162 /** Ring-2 stack pointer. (static) */
4163 uint16_t sp2;
4164 /** Ring-2 stack segment. (static) */
4165 RTSEL ss2;
4166 /** IP before task switch. */
4167 uint16_t ip;
4168 /** FLAGS before task switch. */
4169 uint16_t flags;
4170 /** AX before task switch. */
4171 uint16_t ax;
4172 /** CX before task switch. */
4173 uint16_t cx;
4174 /** DX before task switch. */
4175 uint16_t dx;
4176 /** BX before task switch. */
4177 uint16_t bx;
4178 /** SP before task switch. */
4179 uint16_t sp;
4180 /** BP before task switch. */
4181 uint16_t bp;
4182 /** SI before task switch. */
4183 uint16_t si;
4184 /** DI before task switch. */
4185 uint16_t di;
4186 /** ES before task switch. */
4187 RTSEL es;
4188 /** CS before task switch. */
4189 RTSEL cs;
4190 /** SS before task switch. */
4191 RTSEL ss;
4192 /** DS before task switch. */
4193 RTSEL ds;
4194 /** LDTR before task switch. */
4195 RTSEL selLdt;
4196} X86TSS16;
4197#ifndef VBOX_FOR_DTRACE_LIB
4198AssertCompileSize(X86TSS16, X86_SEL_TYPE_SYS_286_TSS_LIMIT_MIN + 1);
4199#endif
4200#pragma pack()
4201/** Pointer to a 16-bit task segment. */
4202typedef X86TSS16 *PX86TSS16;
4203/** Pointer to a const 16-bit task segment. */
4204typedef const X86TSS16 *PCX86TSS16;
4205
4206
4207/**
4208 * 32-bit Task Segment (TSS).
4209 */
4210#pragma pack(1)
4211typedef struct X86TSS32
4212{
4213 /** Back link to previous task. (static) */
4214 RTSEL selPrev;
4215 uint16_t padding1;
4216 /** Ring-0 stack pointer. (static) */
4217 uint32_t esp0;
4218 /** Ring-0 stack segment. (static) */
4219 RTSEL ss0;
4220 uint16_t padding_ss0;
4221 /** Ring-1 stack pointer. (static) */
4222 uint32_t esp1;
4223 /** Ring-1 stack segment. (static) */
4224 RTSEL ss1;
4225 uint16_t padding_ss1;
4226 /** Ring-2 stack pointer. (static) */
4227 uint32_t esp2;
4228 /** Ring-2 stack segment. (static) */
4229 RTSEL ss2;
4230 uint16_t padding_ss2;
4231 /** Page directory for the task. (static) */
4232 uint32_t cr3;
4233 /** EIP before task switch. */
4234 uint32_t eip;
4235 /** EFLAGS before task switch. */
4236 uint32_t eflags;
4237 /** EAX before task switch. */
4238 uint32_t eax;
4239 /** ECX before task switch. */
4240 uint32_t ecx;
4241 /** EDX before task switch. */
4242 uint32_t edx;
4243 /** EBX before task switch. */
4244 uint32_t ebx;
4245 /** ESP before task switch. */
4246 uint32_t esp;
4247 /** EBP before task switch. */
4248 uint32_t ebp;
4249 /** ESI before task switch. */
4250 uint32_t esi;
4251 /** EDI before task switch. */
4252 uint32_t edi;
4253 /** ES before task switch. */
4254 RTSEL es;
4255 uint16_t padding_es;
4256 /** CS before task switch. */
4257 RTSEL cs;
4258 uint16_t padding_cs;
4259 /** SS before task switch. */
4260 RTSEL ss;
4261 uint16_t padding_ss;
4262 /** DS before task switch. */
4263 RTSEL ds;
4264 uint16_t padding_ds;
4265 /** FS before task switch. */
4266 RTSEL fs;
4267 uint16_t padding_fs;
4268 /** GS before task switch. */
4269 RTSEL gs;
4270 uint16_t padding_gs;
4271 /** LDTR before task switch. */
4272 RTSEL selLdt;
4273 uint16_t padding_ldt;
4274 /** Debug trap flag */
4275 uint16_t fDebugTrap;
4276 /** Offset relative to the TSS of the start of the I/O Bitmap
4277 * and the end of the interrupt redirection bitmap. */
4278 uint16_t offIoBitmap;
4279} X86TSS32;
4280#pragma pack()
4281/** Pointer to task segment. */
4282typedef X86TSS32 *PX86TSS32;
4283/** Pointer to const task segment. */
4284typedef const X86TSS32 *PCX86TSS32;
4285#ifndef VBOX_FOR_DTRACE_LIB
4286AssertCompileSize(X86TSS32, X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN + 1);
4287AssertCompileMemberOffset(X86TSS32, cr3, 28);
4288AssertCompileMemberOffset(X86TSS32, offIoBitmap, 102);
4289#endif
4290
4291/**
4292 * 64-bit Task segment.
4293 */
4294#pragma pack(1)
4295typedef struct X86TSS64
4296{
4297 /** Reserved. */
4298 uint32_t u32Reserved;
4299 /** Ring-0 stack pointer. (static) */
4300 uint64_t rsp0;
4301 /** Ring-1 stack pointer. (static) */
4302 uint64_t rsp1;
4303 /** Ring-2 stack pointer. (static) */
4304 uint64_t rsp2;
4305 /** Reserved. */
4306 uint32_t u32Reserved2[2];
4307 /* IST */
4308 uint64_t ist1;
4309 uint64_t ist2;
4310 uint64_t ist3;
4311 uint64_t ist4;
4312 uint64_t ist5;
4313 uint64_t ist6;
4314 uint64_t ist7;
4315 /* Reserved. */
4316 uint16_t u16Reserved[5];
4317 /** Offset relative to the TSS of the start of the I/O Bitmap
4318 * and the end of the interrupt redirection bitmap. */
4319 uint16_t offIoBitmap;
4320} X86TSS64;
4321#pragma pack()
4322/** Pointer to a 64-bit task segment. */
4323typedef X86TSS64 *PX86TSS64;
4324/** Pointer to a const 64-bit task segment. */
4325typedef const X86TSS64 *PCX86TSS64;
4326#ifndef VBOX_FOR_DTRACE_LIB
4327AssertCompileSize(X86TSS64, X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN + 1);
4328#endif
4329
4330/** @} */
4331
4332
4333/** @name Selectors.
4334 * @{
4335 */
4336
4337/**
4338 * The shift used to convert a selector from and to index an index (C).
4339 */
4340#define X86_SEL_SHIFT 3
4341
4342/**
4343 * The mask used to mask off the table indicator and RPL of an selector.
4344 */
4345#define X86_SEL_MASK 0xfff8U
4346
4347/**
4348 * The mask used to mask off the RPL of an selector.
4349 * This is suitable for checking for NULL selectors.
4350 */
4351#define X86_SEL_MASK_OFF_RPL 0xfffcU
4352
4353/**
4354 * The bit indicating that a selector is in the LDT and not in the GDT.
4355 */
4356#define X86_SEL_LDT 0x0004U
4357
4358/**
4359 * The bit mask for getting the RPL of a selector.
4360 */
4361#define X86_SEL_RPL 0x0003U
4362
4363/**
4364 * The mask covering both RPL and LDT.
4365 * This is incidentally the same as sizeof(X86DESC) - 1, so good for limit
4366 * checks.
4367 */
4368#define X86_SEL_RPL_LDT 0x0007U
4369
4370/** @} */
4371
4372
4373/**
4374 * x86 Exceptions/Faults/Traps.
4375 */
4376typedef enum X86XCPT
4377{
4378 /** \#DE - Divide error. */
4379 X86_XCPT_DE = 0x00,
4380 /** \#DB - Debug event (single step, DRx, ..) */
4381 X86_XCPT_DB = 0x01,
4382 /** NMI - Non-Maskable Interrupt */
4383 X86_XCPT_NMI = 0x02,
4384 /** \#BP - Breakpoint (INT3). */
4385 X86_XCPT_BP = 0x03,
4386 /** \#OF - Overflow (INTO). */
4387 X86_XCPT_OF = 0x04,
4388 /** \#BR - Bound range exceeded (BOUND). */
4389 X86_XCPT_BR = 0x05,
4390 /** \#UD - Undefined opcode. */
4391 X86_XCPT_UD = 0x06,
4392 /** \#NM - Device not available (math coprocessor device). */
4393 X86_XCPT_NM = 0x07,
4394 /** \#DF - Double fault. */
4395 X86_XCPT_DF = 0x08,
4396 /** ??? - Coprocessor segment overrun (obsolete). */
4397 X86_XCPT_CO_SEG_OVERRUN = 0x09,
4398 /** \#TS - Taskswitch (TSS). */
4399 X86_XCPT_TS = 0x0a,
4400 /** \#NP - Segment no present. */
4401 X86_XCPT_NP = 0x0b,
4402 /** \#SS - Stack segment fault. */
4403 X86_XCPT_SS = 0x0c,
4404 /** \#GP - General protection fault. */
4405 X86_XCPT_GP = 0x0d,
4406 /** \#PF - Page fault. */
4407 X86_XCPT_PF = 0x0e,
4408 /* 0x0f is reserved (to avoid conflict with spurious interrupts in BIOS setup). */
4409 /** \#MF - Math fault (FPU). */
4410 X86_XCPT_MF = 0x10,
4411 /** \#AC - Alignment check. */
4412 X86_XCPT_AC = 0x11,
4413 /** \#MC - Machine check. */
4414 X86_XCPT_MC = 0x12,
4415 /** \#XF - SIMD Floating-Point Exception. */
4416 X86_XCPT_XF = 0x13,
4417 /** \#VE - Virtualization Exception (Intel only). */
4418 X86_XCPT_VE = 0x14,
4419 /** \#CP - Control Protection Exception (Intel only). */
4420 X86_XCPT_CP = 0x15,
4421 /** \#VC - VMM Communication Exception (AMD only). */
4422 X86_XCPT_VC = 0x1d,
4423 /** \#SX - Security Exception (AMD only). */
4424 X86_XCPT_SX = 0x1e
4425} X86XCPT;
4426/** Pointer to a x86 exception code. */
4427typedef X86XCPT *PX86XCPT;
4428/** Pointer to a const x86 exception code. */
4429typedef const X86XCPT *PCX86XCPT;
4430/** The last valid (currently reserved) exception value. */
4431#define X86_XCPT_LAST 0x1f
4432
4433
4434/** @name Trap Error Codes
4435 * @{
4436 */
4437/** External indicator. */
4438#define X86_TRAP_ERR_EXTERNAL 1
4439/** IDT indicator. */
4440#define X86_TRAP_ERR_IDT 2
4441/** Descriptor table indicator - If set LDT, if clear GDT. */
4442#define X86_TRAP_ERR_TI 4
4443/** Mask for getting the selector. */
4444#define X86_TRAP_ERR_SEL_MASK 0xfff8
4445/** Shift for getting the selector table index (C type index). */
4446#define X86_TRAP_ERR_SEL_SHIFT 3
4447/** @} */
4448
4449
4450/** @name \#PF Trap Error Codes
4451 * @{
4452 */
4453/** Bit 0 - P - Not present (clear) or page level protection (set) fault. */
4454#define X86_TRAP_PF_P RT_BIT_32(0)
4455/** Bit 1 - R/W - Read (clear) or write (set) access. */
4456#define X86_TRAP_PF_RW RT_BIT_32(1)
4457/** Bit 2 - U/S - CPU executing in user mode (set) or supervisor mode (clear). */
4458#define X86_TRAP_PF_US RT_BIT_32(2)
4459/** Bit 3 - RSVD- Reserved bit violation (set), i.e. reserved bit was set to 1. */
4460#define X86_TRAP_PF_RSVD RT_BIT_32(3)
4461/** Bit 4 - I/D - Instruction fetch (set) / Data access (clear) - PAE + NXE. */
4462#define X86_TRAP_PF_ID RT_BIT_32(4)
4463/** Bit 5 - PK - Protection-key violation (AMD64 mode only). */
4464#define X86_TRAP_PF_PK RT_BIT_32(5)
4465/** @} */
4466
4467#pragma pack(1)
4468/**
4469 * 16-bit IDTR.
4470 */
4471typedef struct X86IDTR16
4472{
4473 /** Offset. */
4474 uint16_t offSel;
4475 /** Selector. */
4476 uint16_t uSel;
4477} X86IDTR16, *PX86IDTR16;
4478#pragma pack()
4479
4480#pragma pack(1)
4481/**
4482 * 32-bit IDTR/GDTR.
4483 */
4484typedef struct X86XDTR32
4485{
4486 /** Size of the descriptor table. */
4487 uint16_t cb;
4488 /** Address of the descriptor table. */
4489#ifndef VBOX_FOR_DTRACE_LIB
4490 uint32_t uAddr;
4491#else
4492 uint16_t au16Addr[2];
4493#endif
4494} X86XDTR32, *PX86XDTR32;
4495#pragma pack()
4496
4497#pragma pack(1)
4498/**
4499 * 64-bit IDTR/GDTR.
4500 */
4501typedef struct X86XDTR64
4502{
4503 /** Size of the descriptor table. */
4504 uint16_t cb;
4505 /** Address of the descriptor table. */
4506#ifndef VBOX_FOR_DTRACE_LIB
4507 uint64_t uAddr;
4508#else
4509 uint16_t au16Addr[4];
4510#endif
4511} X86XDTR64, *PX86XDTR64;
4512#pragma pack()
4513
4514
4515/** @name ModR/M
4516 * @{ */
4517#define X86_MODRM_RM_MASK UINT8_C(0x07)
4518#define X86_MODRM_REG_MASK UINT8_C(0x38)
4519#define X86_MODRM_REG_SMASK UINT8_C(0x07)
4520#define X86_MODRM_REG_SHIFT 3
4521#define X86_MODRM_MOD_MASK UINT8_C(0xc0)
4522#define X86_MODRM_MOD_SMASK UINT8_C(0x03)
4523#define X86_MODRM_MOD_SHIFT 6
4524#ifndef VBOX_FOR_DTRACE_LIB
4525AssertCompile((X86_MODRM_RM_MASK | X86_MODRM_REG_MASK | X86_MODRM_MOD_MASK) == 0xff);
4526AssertCompile((X86_MODRM_REG_MASK >> X86_MODRM_REG_SHIFT) == X86_MODRM_REG_SMASK);
4527AssertCompile((X86_MODRM_MOD_MASK >> X86_MODRM_MOD_SHIFT) == X86_MODRM_MOD_SMASK);
4528/** @def X86_MODRM_MAKE
4529 * @param a_Mod The mod value (0..3).
4530 * @param a_Reg The register value (0..7).
4531 * @param a_RegMem The register or memory value (0..7). */
4532# define X86_MODRM_MAKE(a_Mod, a_Reg, a_RegMem) (((a_Mod) << X86_MODRM_MOD_SHIFT) | ((a_Reg) << X86_MODRM_REG_SHIFT) | (a_RegMem))
4533#endif
4534/** @} */
4535
4536/** @name SIB
4537 * @{ */
4538#define X86_SIB_BASE_MASK UINT8_C(0x07)
4539#define X86_SIB_INDEX_MASK UINT8_C(0x38)
4540#define X86_SIB_INDEX_SMASK UINT8_C(0x07)
4541#define X86_SIB_INDEX_SHIFT 3
4542#define X86_SIB_SCALE_MASK UINT8_C(0xc0)
4543#define X86_SIB_SCALE_SMASK UINT8_C(0x03)
4544#define X86_SIB_SCALE_SHIFT 6
4545#ifndef VBOX_FOR_DTRACE_LIB
4546AssertCompile((X86_SIB_BASE_MASK | X86_SIB_INDEX_MASK | X86_SIB_SCALE_MASK) == 0xff);
4547AssertCompile((X86_SIB_INDEX_MASK >> X86_SIB_INDEX_SHIFT) == X86_SIB_INDEX_SMASK);
4548AssertCompile((X86_SIB_SCALE_MASK >> X86_SIB_SCALE_SHIFT) == X86_SIB_SCALE_SMASK);
4549#endif
4550/** @} */
4551
4552/** @name General register indexes.
4553 * @{ */
4554#define X86_GREG_xAX 0
4555#define X86_GREG_xCX 1
4556#define X86_GREG_xDX 2
4557#define X86_GREG_xBX 3
4558#define X86_GREG_xSP 4
4559#define X86_GREG_xBP 5
4560#define X86_GREG_xSI 6
4561#define X86_GREG_xDI 7
4562#define X86_GREG_x8 8
4563#define X86_GREG_x9 9
4564#define X86_GREG_x10 10
4565#define X86_GREG_x11 11
4566#define X86_GREG_x12 12
4567#define X86_GREG_x13 13
4568#define X86_GREG_x14 14
4569#define X86_GREG_x15 15
4570/** @} */
4571/** General register count. */
4572#define X86_GREG_COUNT 16
4573
4574/** @name X86_SREG_XXX - Segment register indexes.
4575 * @{ */
4576#define X86_SREG_ES 0
4577#define X86_SREG_CS 1
4578#define X86_SREG_SS 2
4579#define X86_SREG_DS 3
4580#define X86_SREG_FS 4
4581#define X86_SREG_GS 5
4582/** @} */
4583/** Segment register count. */
4584#define X86_SREG_COUNT 6
4585
4586
4587/** @name X86_OP_XXX - Prefixes
4588 * @{ */
4589#define X86_OP_PRF_CS UINT8_C(0x2e)
4590#define X86_OP_PRF_SS UINT8_C(0x36)
4591#define X86_OP_PRF_DS UINT8_C(0x3e)
4592#define X86_OP_PRF_ES UINT8_C(0x26)
4593#define X86_OP_PRF_FS UINT8_C(0x64)
4594#define X86_OP_PRF_GS UINT8_C(0x65)
4595#define X86_OP_PRF_SIZE_OP UINT8_C(0x66)
4596#define X86_OP_PRF_SIZE_ADDR UINT8_C(0x67)
4597#define X86_OP_PRF_LOCK UINT8_C(0xf0)
4598#define X86_OP_PRF_REPZ UINT8_C(0xf3)
4599#define X86_OP_PRF_REPNZ UINT8_C(0xf2)
4600#define X86_OP_REX_B UINT8_C(0x41)
4601#define X86_OP_REX_X UINT8_C(0x42)
4602#define X86_OP_REX_R UINT8_C(0x44)
4603#define X86_OP_REX_W UINT8_C(0x48)
4604/** @} */
4605
4606
4607/** @} */
4608
4609#endif /* !IPRT_INCLUDED_x86_h */
4610
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette