VirtualBox

source: vbox/trunk/include/iprt/x86.h@ 92059

Last change on this file since 92059 was 92043, checked in by vboxsync, 3 years ago

VMM: Nested VMX: bugref:10092 iprt/x86.h Added X86_PDPE1G_PG_MASK for upcoming changes.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 176.3 KB
Line 
1/** @file
2 * IPRT - X86 and AMD64 Structures and Definitions.
3 *
4 * @note x86.mac is generated from this file by running 'kmk incs' in the root.
5 */
6
7/*
8 * Copyright (C) 2006-2020 Oracle Corporation
9 *
10 * This file is part of VirtualBox Open Source Edition (OSE), as
11 * available from http://www.virtualbox.org. This file is free software;
12 * you can redistribute it and/or modify it under the terms of the GNU
13 * General Public License (GPL) as published by the Free Software
14 * Foundation, in version 2 as it comes in the "COPYING" file of the
15 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
16 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
17 *
18 * The contents of this file may alternatively be used under the terms
19 * of the Common Development and Distribution License Version 1.0
20 * (CDDL) only, as it comes in the "COPYING.CDDL" file of the
21 * VirtualBox OSE distribution, in which case the provisions of the
22 * CDDL are applicable instead of those of the GPL.
23 *
24 * You may elect to license modified versions of this file under the
25 * terms and conditions of either the GPL or the CDDL or both.
26 */
27
28#ifndef IPRT_INCLUDED_x86_h
29#define IPRT_INCLUDED_x86_h
30#ifndef RT_WITHOUT_PRAGMA_ONCE
31# pragma once
32#endif
33
34#ifndef VBOX_FOR_DTRACE_LIB
35# include <iprt/types.h>
36# include <iprt/assert.h>
37#else
38# pragma D depends_on library vbox-types.d
39#endif
40
41/** Workaround for Solaris sys/regset.h defining CS, DS and sys/controlregs.h
42 * defining MSR_IA32_FLUSH_CMD */
43#ifdef RT_OS_SOLARIS
44# undef CS
45# undef DS
46# undef MSR_IA32_FLUSH_CMD
47#endif
48
49/** @defgroup grp_rt_x86 x86 Types and Definitions
50 * @ingroup grp_rt
51 * @{
52 */
53
54#ifndef VBOX_FOR_DTRACE_LIB
55/**
56 * EFLAGS Bits.
57 */
58typedef struct X86EFLAGSBITS
59{
60 /** Bit 0 - CF - Carry flag - Status flag. */
61 unsigned u1CF : 1;
62 /** Bit 1 - 1 - Reserved flag. */
63 unsigned u1Reserved0 : 1;
64 /** Bit 2 - PF - Parity flag - Status flag. */
65 unsigned u1PF : 1;
66 /** Bit 3 - 0 - Reserved flag. */
67 unsigned u1Reserved1 : 1;
68 /** Bit 4 - AF - Auxiliary carry flag - Status flag. */
69 unsigned u1AF : 1;
70 /** Bit 5 - 0 - Reserved flag. */
71 unsigned u1Reserved2 : 1;
72 /** Bit 6 - ZF - Zero flag - Status flag. */
73 unsigned u1ZF : 1;
74 /** Bit 7 - SF - Signed flag - Status flag. */
75 unsigned u1SF : 1;
76 /** Bit 8 - TF - Trap flag - System flag. */
77 unsigned u1TF : 1;
78 /** Bit 9 - IF - Interrupt flag - System flag. */
79 unsigned u1IF : 1;
80 /** Bit 10 - DF - Direction flag - Control flag. */
81 unsigned u1DF : 1;
82 /** Bit 11 - OF - Overflow flag - Status flag. */
83 unsigned u1OF : 1;
84 /** Bit 12-13 - IOPL - I/O privilege level flag - System flag. */
85 unsigned u2IOPL : 2;
86 /** Bit 14 - NT - Nested task flag - System flag. */
87 unsigned u1NT : 1;
88 /** Bit 15 - 0 - Reserved flag. */
89 unsigned u1Reserved3 : 1;
90 /** Bit 16 - RF - Resume flag - System flag. */
91 unsigned u1RF : 1;
92 /** Bit 17 - VM - Virtual 8086 mode - System flag. */
93 unsigned u1VM : 1;
94 /** Bit 18 - AC - Alignment check flag - System flag. Works with CR0.AM. */
95 unsigned u1AC : 1;
96 /** Bit 19 - VIF - Virtual interrupt flag - System flag. */
97 unsigned u1VIF : 1;
98 /** Bit 20 - VIP - Virtual interrupt pending flag - System flag. */
99 unsigned u1VIP : 1;
100 /** Bit 21 - ID - CPUID flag - System flag. If this responds to flipping CPUID is supported. */
101 unsigned u1ID : 1;
102 /** Bit 22-31 - 0 - Reserved flag. */
103 unsigned u10Reserved4 : 10;
104} X86EFLAGSBITS;
105/** Pointer to EFLAGS bits. */
106typedef X86EFLAGSBITS *PX86EFLAGSBITS;
107/** Pointer to const EFLAGS bits. */
108typedef const X86EFLAGSBITS *PCX86EFLAGSBITS;
109#endif /* !VBOX_FOR_DTRACE_LIB */
110
111/**
112 * EFLAGS.
113 */
114typedef union X86EFLAGS
115{
116 /** The plain unsigned view. */
117 uint32_t u;
118#ifndef VBOX_FOR_DTRACE_LIB
119 /** The bitfield view. */
120 X86EFLAGSBITS Bits;
121#endif
122 /** The 8-bit view. */
123 uint8_t au8[4];
124 /** The 16-bit view. */
125 uint16_t au16[2];
126 /** The 32-bit view. */
127 uint32_t au32[1];
128 /** The 32-bit view. */
129 uint32_t u32;
130} X86EFLAGS;
131/** Pointer to EFLAGS. */
132typedef X86EFLAGS *PX86EFLAGS;
133/** Pointer to const EFLAGS. */
134typedef const X86EFLAGS *PCX86EFLAGS;
135
136/**
137 * RFLAGS (32 upper bits are reserved).
138 */
139typedef union X86RFLAGS
140{
141 /** The plain unsigned view. */
142 uint64_t u;
143#ifndef VBOX_FOR_DTRACE_LIB
144 /** The bitfield view. */
145 X86EFLAGSBITS Bits;
146#endif
147 /** The 8-bit view. */
148 uint8_t au8[8];
149 /** The 16-bit view. */
150 uint16_t au16[4];
151 /** The 32-bit view. */
152 uint32_t au32[2];
153 /** The 64-bit view. */
154 uint64_t au64[1];
155 /** The 64-bit view. */
156 uint64_t u64;
157} X86RFLAGS;
158/** Pointer to RFLAGS. */
159typedef X86RFLAGS *PX86RFLAGS;
160/** Pointer to const RFLAGS. */
161typedef const X86RFLAGS *PCX86RFLAGS;
162
163
164/** @name EFLAGS
165 * @{
166 */
167/** Bit 0 - CF - Carry flag - Status flag. */
168#define X86_EFL_CF RT_BIT_32(0)
169#define X86_EFL_CF_BIT 0
170/** Bit 1 - Reserved, reads as 1. */
171#define X86_EFL_1 RT_BIT_32(1)
172/** Bit 2 - PF - Parity flag - Status flag. */
173#define X86_EFL_PF RT_BIT_32(2)
174/** Bit 4 - AF - Auxiliary carry flag - Status flag. */
175#define X86_EFL_AF RT_BIT_32(4)
176#define X86_EFL_AF_BIT 4
177/** Bit 6 - ZF - Zero flag - Status flag. */
178#define X86_EFL_ZF RT_BIT_32(6)
179#define X86_EFL_ZF_BIT 6
180/** Bit 7 - SF - Signed flag - Status flag. */
181#define X86_EFL_SF RT_BIT_32(7)
182#define X86_EFL_SF_BIT 7
183/** Bit 8 - TF - Trap flag - System flag. */
184#define X86_EFL_TF RT_BIT_32(8)
185/** Bit 9 - IF - Interrupt flag - System flag. */
186#define X86_EFL_IF RT_BIT_32(9)
187/** Bit 10 - DF - Direction flag - Control flag. */
188#define X86_EFL_DF RT_BIT_32(10)
189/** Bit 11 - OF - Overflow flag - Status flag. */
190#define X86_EFL_OF RT_BIT_32(11)
191#define X86_EFL_OF_BIT 11
192/** Bit 12-13 - IOPL - I/O privilege level flag - System flag. */
193#define X86_EFL_IOPL (RT_BIT_32(12) | RT_BIT_32(13))
194/** Bit 14 - NT - Nested task flag - System flag. */
195#define X86_EFL_NT RT_BIT_32(14)
196/** Bit 16 - RF - Resume flag - System flag. */
197#define X86_EFL_RF RT_BIT_32(16)
198/** Bit 17 - VM - Virtual 8086 mode - System flag. */
199#define X86_EFL_VM RT_BIT_32(17)
200/** Bit 18 - AC - Alignment check flag - System flag. Works with CR0.AM. */
201#define X86_EFL_AC RT_BIT_32(18)
202/** Bit 19 - VIF - Virtual interrupt flag - System flag. */
203#define X86_EFL_VIF RT_BIT_32(19)
204/** Bit 20 - VIP - Virtual interrupt pending flag - System flag. */
205#define X86_EFL_VIP RT_BIT_32(20)
206/** Bit 21 - ID - CPUID flag - System flag. If this responds to flipping CPUID is supported. */
207#define X86_EFL_ID RT_BIT_32(21)
208/** All live bits. */
209#define X86_EFL_LIVE_MASK UINT32_C(0x003f7fd5)
210/** Read as 1 bits. */
211#define X86_EFL_RA1_MASK RT_BIT_32(1)
212/** IOPL shift. */
213#define X86_EFL_IOPL_SHIFT 12
214/** The IOPL level from the flags. */
215#define X86_EFL_GET_IOPL(efl) (((efl) >> X86_EFL_IOPL_SHIFT) & 3)
216/** Bits restored by popf */
217#define X86_EFL_POPF_BITS ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_TF | X86_EFL_IF \
218 | X86_EFL_DF | X86_EFL_OF | X86_EFL_IOPL | X86_EFL_NT | X86_EFL_AC | X86_EFL_ID )
219/** Bits restored by popf */
220#define X86_EFL_POPF_BITS_386 ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_TF | X86_EFL_IF \
221 | X86_EFL_DF | X86_EFL_OF | X86_EFL_IOPL | X86_EFL_NT )
222/** The status bits commonly updated by arithmetic instructions. */
223#define X86_EFL_STATUS_BITS ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_OF )
224/** @} */
225
226
227/** CPUID Feature information - ECX.
228 * CPUID query with EAX=1.
229 */
230#ifndef VBOX_FOR_DTRACE_LIB
231typedef struct X86CPUIDFEATECX
232{
233 /** Bit 0 - SSE3 - Supports SSE3 or not. */
234 unsigned u1SSE3 : 1;
235 /** Bit 1 - PCLMULQDQ. */
236 unsigned u1PCLMULQDQ : 1;
237 /** Bit 2 - DS Area 64-bit layout. */
238 unsigned u1DTE64 : 1;
239 /** Bit 3 - MONITOR - Supports MONITOR/MWAIT. */
240 unsigned u1Monitor : 1;
241 /** Bit 4 - CPL-DS - CPL Qualified Debug Store. */
242 unsigned u1CPLDS : 1;
243 /** Bit 5 - VMX - Virtual Machine Technology. */
244 unsigned u1VMX : 1;
245 /** Bit 6 - SMX: Safer Mode Extensions. */
246 unsigned u1SMX : 1;
247 /** Bit 7 - EST - Enh. SpeedStep Tech. */
248 unsigned u1EST : 1;
249 /** Bit 8 - TM2 - Terminal Monitor 2. */
250 unsigned u1TM2 : 1;
251 /** Bit 9 - SSSE3 - Supplemental Streaming SIMD Extensions 3. */
252 unsigned u1SSSE3 : 1;
253 /** Bit 10 - CNTX-ID - L1 Context ID. */
254 unsigned u1CNTXID : 1;
255 /** Bit 11 - Reserved. */
256 unsigned u1Reserved1 : 1;
257 /** Bit 12 - FMA. */
258 unsigned u1FMA : 1;
259 /** Bit 13 - CX16 - CMPXCHG16B. */
260 unsigned u1CX16 : 1;
261 /** Bit 14 - xTPR Update Control. Processor supports changing IA32_MISC_ENABLES[bit 23]. */
262 unsigned u1TPRUpdate : 1;
263 /** Bit 15 - PDCM - Perf/Debug Capability MSR. */
264 unsigned u1PDCM : 1;
265 /** Bit 16 - Reserved. */
266 unsigned u1Reserved2 : 1;
267 /** Bit 17 - PCID - Process-context identifiers. */
268 unsigned u1PCID : 1;
269 /** Bit 18 - Direct Cache Access. */
270 unsigned u1DCA : 1;
271 /** Bit 19 - SSE4_1 - Supports SSE4_1 or not. */
272 unsigned u1SSE4_1 : 1;
273 /** Bit 20 - SSE4_2 - Supports SSE4_2 or not. */
274 unsigned u1SSE4_2 : 1;
275 /** Bit 21 - x2APIC. */
276 unsigned u1x2APIC : 1;
277 /** Bit 22 - MOVBE - Supports MOVBE. */
278 unsigned u1MOVBE : 1;
279 /** Bit 23 - POPCNT - Supports POPCNT. */
280 unsigned u1POPCNT : 1;
281 /** Bit 24 - TSC-Deadline. */
282 unsigned u1TSCDEADLINE : 1;
283 /** Bit 25 - AES. */
284 unsigned u1AES : 1;
285 /** Bit 26 - XSAVE - Supports XSAVE. */
286 unsigned u1XSAVE : 1;
287 /** Bit 27 - OSXSAVE - Supports OSXSAVE. */
288 unsigned u1OSXSAVE : 1;
289 /** Bit 28 - AVX - Supports AVX instruction extensions. */
290 unsigned u1AVX : 1;
291 /** Bit 29 - F16C - Supports 16-bit floating point conversion instructions. */
292 unsigned u1F16C : 1;
293 /** Bit 30 - RDRAND - Supports RDRAND. */
294 unsigned u1RDRAND : 1;
295 /** Bit 31 - Hypervisor present (we're a guest). */
296 unsigned u1HVP : 1;
297} X86CPUIDFEATECX;
298#else /* VBOX_FOR_DTRACE_LIB */
299typedef uint32_t X86CPUIDFEATECX;
300#endif /* VBOX_FOR_DTRACE_LIB */
301/** Pointer to CPUID Feature Information - ECX. */
302typedef X86CPUIDFEATECX *PX86CPUIDFEATECX;
303/** Pointer to const CPUID Feature Information - ECX. */
304typedef const X86CPUIDFEATECX *PCX86CPUIDFEATECX;
305
306
307/** CPUID Feature Information - EDX.
308 * CPUID query with EAX=1.
309 */
310#ifndef VBOX_FOR_DTRACE_LIB /* DTrace different (brain-dead from a C pov) bitfield implementation */
311typedef struct X86CPUIDFEATEDX
312{
313 /** Bit 0 - FPU - x87 FPU on Chip. */
314 unsigned u1FPU : 1;
315 /** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
316 unsigned u1VME : 1;
317 /** Bit 2 - DE - Debugging extensions. */
318 unsigned u1DE : 1;
319 /** Bit 3 - PSE - Page Size Extension. */
320 unsigned u1PSE : 1;
321 /** Bit 4 - TSC - Time Stamp Counter. */
322 unsigned u1TSC : 1;
323 /** Bit 5 - MSR - Model Specific Registers RDMSR and WRMSR Instructions. */
324 unsigned u1MSR : 1;
325 /** Bit 6 - PAE - Physical Address Extension. */
326 unsigned u1PAE : 1;
327 /** Bit 7 - MCE - Machine Check Exception. */
328 unsigned u1MCE : 1;
329 /** Bit 8 - CX8 - CMPXCHG8B instruction. */
330 unsigned u1CX8 : 1;
331 /** Bit 9 - APIC - APIC On-Chip. */
332 unsigned u1APIC : 1;
333 /** Bit 10 - Reserved. */
334 unsigned u1Reserved1 : 1;
335 /** Bit 11 - SEP - SYSENTER and SYSEXIT. */
336 unsigned u1SEP : 1;
337 /** Bit 12 - MTRR - Memory Type Range Registers. */
338 unsigned u1MTRR : 1;
339 /** Bit 13 - PGE - PTE Global Bit. */
340 unsigned u1PGE : 1;
341 /** Bit 14 - MCA - Machine Check Architecture. */
342 unsigned u1MCA : 1;
343 /** Bit 15 - CMOV - Conditional Move Instructions. */
344 unsigned u1CMOV : 1;
345 /** Bit 16 - PAT - Page Attribute Table. */
346 unsigned u1PAT : 1;
347 /** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
348 unsigned u1PSE36 : 1;
349 /** Bit 18 - PSN - Processor Serial Number. */
350 unsigned u1PSN : 1;
351 /** Bit 19 - CLFSH - CLFLUSH Instruction. */
352 unsigned u1CLFSH : 1;
353 /** Bit 20 - Reserved. */
354 unsigned u1Reserved2 : 1;
355 /** Bit 21 - DS - Debug Store. */
356 unsigned u1DS : 1;
357 /** Bit 22 - ACPI - Thermal Monitor and Software Controlled Clock Facilities. */
358 unsigned u1ACPI : 1;
359 /** Bit 23 - MMX - Intel MMX 'Technology'. */
360 unsigned u1MMX : 1;
361 /** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
362 unsigned u1FXSR : 1;
363 /** Bit 25 - SSE - SSE Support. */
364 unsigned u1SSE : 1;
365 /** Bit 26 - SSE2 - SSE2 Support. */
366 unsigned u1SSE2 : 1;
367 /** Bit 27 - SS - Self Snoop. */
368 unsigned u1SS : 1;
369 /** Bit 28 - HTT - Hyper-Threading Technology. */
370 unsigned u1HTT : 1;
371 /** Bit 29 - TM - Thermal Monitor. */
372 unsigned u1TM : 1;
373 /** Bit 30 - Reserved - . */
374 unsigned u1Reserved3 : 1;
375 /** Bit 31 - PBE - Pending Break Enabled. */
376 unsigned u1PBE : 1;
377} X86CPUIDFEATEDX;
378#else /* VBOX_FOR_DTRACE_LIB */
379typedef uint32_t X86CPUIDFEATEDX;
380#endif /* VBOX_FOR_DTRACE_LIB */
381/** Pointer to CPUID Feature Information - EDX. */
382typedef X86CPUIDFEATEDX *PX86CPUIDFEATEDX;
383/** Pointer to const CPUID Feature Information - EDX. */
384typedef const X86CPUIDFEATEDX *PCX86CPUIDFEATEDX;
385
386/** @name CPUID Vendor information.
387 * CPUID query with EAX=0.
388 * @{
389 */
390#define X86_CPUID_VENDOR_INTEL_EBX 0x756e6547 /* Genu */
391#define X86_CPUID_VENDOR_INTEL_ECX 0x6c65746e /* ntel */
392#define X86_CPUID_VENDOR_INTEL_EDX 0x49656e69 /* ineI */
393
394#define X86_CPUID_VENDOR_AMD_EBX 0x68747541 /* Auth */
395#define X86_CPUID_VENDOR_AMD_ECX 0x444d4163 /* cAMD */
396#define X86_CPUID_VENDOR_AMD_EDX 0x69746e65 /* enti */
397
398#define X86_CPUID_VENDOR_VIA_EBX 0x746e6543 /* Cent */
399#define X86_CPUID_VENDOR_VIA_ECX 0x736c7561 /* auls */
400#define X86_CPUID_VENDOR_VIA_EDX 0x48727561 /* aurH */
401
402#define X86_CPUID_VENDOR_SHANGHAI_EBX 0x68532020 /* Sh */
403#define X86_CPUID_VENDOR_SHANGHAI_ECX 0x20206961 /* ai */
404#define X86_CPUID_VENDOR_SHANGHAI_EDX 0x68676e61 /* angh */
405
406#define X86_CPUID_VENDOR_HYGON_EBX 0x6f677948 /* Hygo */
407#define X86_CPUID_VENDOR_HYGON_ECX 0x656e6975 /* uine */
408#define X86_CPUID_VENDOR_HYGON_EDX 0x6e65476e /* nGen */
409/** @} */
410
411
412/** @name CPUID Feature information.
413 * CPUID query with EAX=1.
414 * @{
415 */
416/** ECX Bit 0 - SSE3 - Supports SSE3 or not. */
417#define X86_CPUID_FEATURE_ECX_SSE3 RT_BIT_32(0)
418/** ECX Bit 1 - PCLMUL - PCLMULQDQ support (for AES-GCM). */
419#define X86_CPUID_FEATURE_ECX_PCLMUL RT_BIT_32(1)
420/** ECX Bit 2 - DTES64 - DS Area 64-bit Layout. */
421#define X86_CPUID_FEATURE_ECX_DTES64 RT_BIT_32(2)
422/** ECX Bit 3 - MONITOR - Supports MONITOR/MWAIT. */
423#define X86_CPUID_FEATURE_ECX_MONITOR RT_BIT_32(3)
424/** ECX Bit 4 - CPL-DS - CPL Qualified Debug Store. */
425#define X86_CPUID_FEATURE_ECX_CPLDS RT_BIT_32(4)
426/** ECX Bit 5 - VMX - Virtual Machine Technology. */
427#define X86_CPUID_FEATURE_ECX_VMX RT_BIT_32(5)
428/** ECX Bit 6 - SMX - Safer Mode Extensions. */
429#define X86_CPUID_FEATURE_ECX_SMX RT_BIT_32(6)
430/** ECX Bit 7 - EST - Enh. SpeedStep Tech. */
431#define X86_CPUID_FEATURE_ECX_EST RT_BIT_32(7)
432/** ECX Bit 8 - TM2 - Terminal Monitor 2. */
433#define X86_CPUID_FEATURE_ECX_TM2 RT_BIT_32(8)
434/** ECX Bit 9 - SSSE3 - Supplemental Streaming SIMD Extensions 3. */
435#define X86_CPUID_FEATURE_ECX_SSSE3 RT_BIT_32(9)
436/** ECX Bit 10 - CNTX-ID - L1 Context ID. */
437#define X86_CPUID_FEATURE_ECX_CNTXID RT_BIT_32(10)
438/** ECX Bit 11 - SDBG - Sillicon debug interface (IA32_DEBUG_INTERFACE MSR).
439 * See figure 3-6 and table 3-10, in intel Vol. 2A. from 2015-01-01. */
440#define X86_CPUID_FEATURE_ECX_SDBG RT_BIT_32(11)
441/** ECX Bit 12 - FMA. */
442#define X86_CPUID_FEATURE_ECX_FMA RT_BIT_32(12)
443/** ECX Bit 13 - CX16 - CMPXCHG16B. */
444#define X86_CPUID_FEATURE_ECX_CX16 RT_BIT_32(13)
445/** ECX Bit 14 - xTPR Update Control. Processor supports changing IA32_MISC_ENABLES[bit 23]. */
446#define X86_CPUID_FEATURE_ECX_TPRUPDATE RT_BIT_32(14)
447/** ECX Bit 15 - PDCM - Perf/Debug Capability MSR. */
448#define X86_CPUID_FEATURE_ECX_PDCM RT_BIT_32(15)
449/** ECX Bit 17 - PCID - Process-context identifiers. */
450#define X86_CPUID_FEATURE_ECX_PCID RT_BIT_32(17)
451/** ECX Bit 18 - DCA - Direct Cache Access. */
452#define X86_CPUID_FEATURE_ECX_DCA RT_BIT_32(18)
453/** ECX Bit 19 - SSE4_1 - Supports SSE4_1 or not. */
454#define X86_CPUID_FEATURE_ECX_SSE4_1 RT_BIT_32(19)
455/** ECX Bit 20 - SSE4_2 - Supports SSE4_2 or not. */
456#define X86_CPUID_FEATURE_ECX_SSE4_2 RT_BIT_32(20)
457/** ECX Bit 21 - x2APIC support. */
458#define X86_CPUID_FEATURE_ECX_X2APIC RT_BIT_32(21)
459/** ECX Bit 22 - MOVBE instruction. */
460#define X86_CPUID_FEATURE_ECX_MOVBE RT_BIT_32(22)
461/** ECX Bit 23 - POPCNT instruction. */
462#define X86_CPUID_FEATURE_ECX_POPCNT RT_BIT_32(23)
463/** ECX Bir 24 - TSC-Deadline. */
464#define X86_CPUID_FEATURE_ECX_TSCDEADL RT_BIT_32(24)
465/** ECX Bit 25 - AES instructions. */
466#define X86_CPUID_FEATURE_ECX_AES RT_BIT_32(25)
467/** ECX Bit 26 - XSAVE instruction. */
468#define X86_CPUID_FEATURE_ECX_XSAVE RT_BIT_32(26)
469/** ECX Bit 27 - Copy of CR4.OSXSAVE. */
470#define X86_CPUID_FEATURE_ECX_OSXSAVE RT_BIT_32(27)
471/** ECX Bit 28 - AVX. */
472#define X86_CPUID_FEATURE_ECX_AVX RT_BIT_32(28)
473/** ECX Bit 29 - F16C - Half-precision convert instruction support. */
474#define X86_CPUID_FEATURE_ECX_F16C RT_BIT_32(29)
475/** ECX Bit 30 - RDRAND instruction. */
476#define X86_CPUID_FEATURE_ECX_RDRAND RT_BIT_32(30)
477/** ECX Bit 31 - Hypervisor Present (software only). */
478#define X86_CPUID_FEATURE_ECX_HVP RT_BIT_32(31)
479
480
481/** Bit 0 - FPU - x87 FPU on Chip. */
482#define X86_CPUID_FEATURE_EDX_FPU RT_BIT_32(0)
483/** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
484#define X86_CPUID_FEATURE_EDX_VME RT_BIT_32(1)
485/** Bit 2 - DE - Debugging extensions. */
486#define X86_CPUID_FEATURE_EDX_DE RT_BIT_32(2)
487/** Bit 3 - PSE - Page Size Extension. */
488#define X86_CPUID_FEATURE_EDX_PSE RT_BIT_32(3)
489#define X86_CPUID_FEATURE_EDX_PSE_BIT 3 /**< Bit number for X86_CPUID_FEATURE_EDX_PSE. */
490/** Bit 4 - TSC - Time Stamp Counter. */
491#define X86_CPUID_FEATURE_EDX_TSC RT_BIT_32(4)
492/** Bit 5 - MSR - Model Specific Registers RDMSR and WRMSR Instructions. */
493#define X86_CPUID_FEATURE_EDX_MSR RT_BIT_32(5)
494/** Bit 6 - PAE - Physical Address Extension. */
495#define X86_CPUID_FEATURE_EDX_PAE RT_BIT_32(6)
496#define X86_CPUID_FEATURE_EDX_PAE_BIT 6 /**< Bit number for X86_CPUID_FEATURE_EDX_PAE. */
497/** Bit 7 - MCE - Machine Check Exception. */
498#define X86_CPUID_FEATURE_EDX_MCE RT_BIT_32(7)
499/** Bit 8 - CX8 - CMPXCHG8B instruction. */
500#define X86_CPUID_FEATURE_EDX_CX8 RT_BIT_32(8)
501/** Bit 9 - APIC - APIC On-Chip. */
502#define X86_CPUID_FEATURE_EDX_APIC RT_BIT_32(9)
503/** Bit 11 - SEP - SYSENTER and SYSEXIT Present. */
504#define X86_CPUID_FEATURE_EDX_SEP RT_BIT_32(11)
505/** Bit 12 - MTRR - Memory Type Range Registers. */
506#define X86_CPUID_FEATURE_EDX_MTRR RT_BIT_32(12)
507/** Bit 13 - PGE - PTE Global Bit. */
508#define X86_CPUID_FEATURE_EDX_PGE RT_BIT_32(13)
509/** Bit 14 - MCA - Machine Check Architecture. */
510#define X86_CPUID_FEATURE_EDX_MCA RT_BIT_32(14)
511/** Bit 15 - CMOV - Conditional Move Instructions. */
512#define X86_CPUID_FEATURE_EDX_CMOV RT_BIT_32(15)
513/** Bit 16 - PAT - Page Attribute Table. */
514#define X86_CPUID_FEATURE_EDX_PAT RT_BIT_32(16)
515/** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
516#define X86_CPUID_FEATURE_EDX_PSE36 RT_BIT_32(17)
517/** Bit 18 - PSN - Processor Serial Number. */
518#define X86_CPUID_FEATURE_EDX_PSN RT_BIT_32(18)
519/** Bit 19 - CLFSH - CLFLUSH Instruction. */
520#define X86_CPUID_FEATURE_EDX_CLFSH RT_BIT_32(19)
521/** Bit 21 - DS - Debug Store. */
522#define X86_CPUID_FEATURE_EDX_DS RT_BIT_32(21)
523/** Bit 22 - ACPI - Thermal Monitor and Software Controlled Clock Facilities. */
524#define X86_CPUID_FEATURE_EDX_ACPI RT_BIT_32(22)
525/** Bit 23 - MMX - Intel MMX Technology. */
526#define X86_CPUID_FEATURE_EDX_MMX RT_BIT_32(23)
527/** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
528#define X86_CPUID_FEATURE_EDX_FXSR RT_BIT_32(24)
529/** Bit 25 - SSE - SSE Support. */
530#define X86_CPUID_FEATURE_EDX_SSE RT_BIT_32(25)
531/** Bit 26 - SSE2 - SSE2 Support. */
532#define X86_CPUID_FEATURE_EDX_SSE2 RT_BIT_32(26)
533/** Bit 27 - SS - Self Snoop. */
534#define X86_CPUID_FEATURE_EDX_SS RT_BIT_32(27)
535/** Bit 28 - HTT - Hyper-Threading Technology. */
536#define X86_CPUID_FEATURE_EDX_HTT RT_BIT_32(28)
537/** Bit 29 - TM - Therm. Monitor. */
538#define X86_CPUID_FEATURE_EDX_TM RT_BIT_32(29)
539/** Bit 31 - PBE - Pending Break Enabled. */
540#define X86_CPUID_FEATURE_EDX_PBE RT_BIT_32(31)
541/** @} */
542
543/** @name CPUID mwait/monitor information.
544 * CPUID query with EAX=5.
545 * @{
546 */
547/** ECX Bit 0 - MWAITEXT - Supports mwait/monitor extensions or not. */
548#define X86_CPUID_MWAIT_ECX_EXT RT_BIT_32(0)
549/** ECX Bit 1 - MWAITBREAK - Break mwait for external interrupt even if EFLAGS.IF=0. */
550#define X86_CPUID_MWAIT_ECX_BREAKIRQIF0 RT_BIT_32(1)
551/** @} */
552
553
554/** @name CPUID Structured Extended Feature information.
555 * CPUID query with EAX=7.
556 * @{
557 */
558/** EBX Bit 0 - FSGSBASE - Supports RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE. */
559#define X86_CPUID_STEXT_FEATURE_EBX_FSGSBASE RT_BIT_32(0)
560/** EBX Bit 1 - TSCADJUST - Supports MSR_IA32_TSC_ADJUST. */
561#define X86_CPUID_STEXT_FEATURE_EBX_TSC_ADJUST RT_BIT_32(1)
562/** EBX Bit 2 - SGX - Supports Software Guard Extensions . */
563#define X86_CPUID_STEXT_FEATURE_EBX_SGX RT_BIT_32(2)
564/** EBX Bit 3 - BMI1 - Advanced Bit Manipulation extension 1. */
565#define X86_CPUID_STEXT_FEATURE_EBX_BMI1 RT_BIT_32(3)
566/** EBX Bit 4 - HLE - Hardware Lock Elision. */
567#define X86_CPUID_STEXT_FEATURE_EBX_HLE RT_BIT_32(4)
568/** EBX Bit 5 - AVX2 - Advanced Vector Extensions 2. */
569#define X86_CPUID_STEXT_FEATURE_EBX_AVX2 RT_BIT_32(5)
570/** EBX Bit 6 - FDP_EXCPTN_ONLY - FPU data pointer only updated on exceptions if set. */
571#define X86_CPUID_STEXT_FEATURE_EBX_FDP_EXCPTN_ONLY RT_BIT_32(6)
572/** EBX Bit 7 - SMEP - Supervisor Mode Execution Prevention. */
573#define X86_CPUID_STEXT_FEATURE_EBX_SMEP RT_BIT_32(7)
574/** EBX Bit 8 - BMI2 - Advanced Bit Manipulation extension 2. */
575#define X86_CPUID_STEXT_FEATURE_EBX_BMI2 RT_BIT_32(8)
576/** EBX Bit 9 - ERMS - Supports Enhanced REP MOVSB/STOSB. */
577#define X86_CPUID_STEXT_FEATURE_EBX_ERMS RT_BIT_32(9)
578/** EBX Bit 10 - INVPCID - Supports INVPCID. */
579#define X86_CPUID_STEXT_FEATURE_EBX_INVPCID RT_BIT_32(10)
580/** EBX Bit 11 - RTM - Supports Restricted Transactional Memory. */
581#define X86_CPUID_STEXT_FEATURE_EBX_RTM RT_BIT_32(11)
582/** EBX Bit 12 - PQM - Supports Platform Quality of Service Monitoring. */
583#define X86_CPUID_STEXT_FEATURE_EBX_PQM RT_BIT_32(12)
584/** EBX Bit 13 - DEPFPU_CS_DS - Deprecates FPU CS, FPU DS values if set. */
585#define X86_CPUID_STEXT_FEATURE_EBX_DEPR_FPU_CS_DS RT_BIT_32(13)
586/** EBX Bit 14 - MPE - Supports Intel Memory Protection Extensions. */
587#define X86_CPUID_STEXT_FEATURE_EBX_MPE RT_BIT_32(14)
588/** EBX Bit 15 - PQE - Supports Platform Quality of Service Enforcement. */
589#define X86_CPUID_STEXT_FEATURE_EBX_PQE RT_BIT_32(15)
590/** EBX Bit 16 - AVX512F - Supports AVX512F. */
591#define X86_CPUID_STEXT_FEATURE_EBX_AVX512F RT_BIT_32(16)
592/** EBX Bit 18 - RDSEED - Supports RDSEED. */
593#define X86_CPUID_STEXT_FEATURE_EBX_RDSEED RT_BIT_32(18)
594/** EBX Bit 19 - ADX - Supports ADCX/ADOX. */
595#define X86_CPUID_STEXT_FEATURE_EBX_ADX RT_BIT_32(19)
596/** EBX Bit 20 - SMAP - Supports Supervisor Mode Access Prevention. */
597#define X86_CPUID_STEXT_FEATURE_EBX_SMAP RT_BIT_32(20)
598/** EBX Bit 23 - CLFLUSHOPT - Supports CLFLUSHOPT (Cache Line Flush). */
599#define X86_CPUID_STEXT_FEATURE_EBX_CLFLUSHOPT RT_BIT_32(23)
600/** EBX Bit 25 - INTEL_PT - Supports Intel Processor Trace. */
601#define X86_CPUID_STEXT_FEATURE_EBX_INTEL_PT RT_BIT_32(25)
602/** EBX Bit 26 - AVX512PF - Supports AVX512PF. */
603#define X86_CPUID_STEXT_FEATURE_EBX_AVX512PF RT_BIT_32(26)
604/** EBX Bit 27 - AVX512ER - Supports AVX512ER. */
605#define X86_CPUID_STEXT_FEATURE_EBX_AVX512ER RT_BIT_32(27)
606/** EBX Bit 28 - AVX512CD - Supports AVX512CD. */
607#define X86_CPUID_STEXT_FEATURE_EBX_AVX512CD RT_BIT_32(28)
608/** EBX Bit 29 - SHA - Supports Secure Hash Algorithm extensions. */
609#define X86_CPUID_STEXT_FEATURE_EBX_SHA RT_BIT_32(29)
610
611/** ECX Bit 0 - PREFETCHWT1 - Supports the PREFETCHWT1 instruction. */
612#define X86_CPUID_STEXT_FEATURE_ECX_PREFETCHWT1 RT_BIT_32(0)
613/** ECX Bit 2 - UIMP - Supports user mode instruction prevention. */
614#define X86_CPUID_STEXT_FEATURE_ECX_UMIP RT_BIT_32(2)
615/** ECX Bit 3 - PKU - Supports protection keys for user-mode pages. */
616#define X86_CPUID_STEXT_FEATURE_ECX_PKU RT_BIT_32(3)
617/** ECX Bit 4 - OSPKE - Protection keys for user mode pages enabled. */
618#define X86_CPUID_STEXT_FEATURE_ECX_OSPKE RT_BIT_32(4)
619/** ECX Bits 17-21 - MAWAU - Value used by BNDLDX and BNDSTX. */
620#define X86_CPUID_STEXT_FEATURE_ECX_MAWAU UINT32_C(0x003e0000)
621/** ECX Bit 22 - RDPID - Support pread process ID. */
622#define X86_CPUID_STEXT_FEATURE_ECX_RDPID RT_BIT_32(2)
623/** ECX Bit 30 - SGX_LC - Supports SGX launch configuration. */
624#define X86_CPUID_STEXT_FEATURE_ECX_SGX_LC RT_BIT_32(30)
625
626/** EDX Bit 10 - MD_CLEAR - Supports flushing MDS related buffers. */
627#define X86_CPUID_STEXT_FEATURE_EDX_MD_CLEAR RT_BIT_32(10)
628/** EDX Bit 26 - IBRS & IBPB - Supports the IBRS flag in IA32_SPEC_CTRL and
629 * IBPB command in IA32_PRED_CMD. */
630#define X86_CPUID_STEXT_FEATURE_EDX_IBRS_IBPB RT_BIT_32(26)
631/** EDX Bit 27 - IBRS & IBPB - Supports the STIBP flag in IA32_SPEC_CTRL. */
632#define X86_CPUID_STEXT_FEATURE_EDX_STIBP RT_BIT_32(27)
633/** EDX Bit 28 - FLUSH_CMD - Supports IA32_FLUSH_CMD MSR. */
634#define X86_CPUID_STEXT_FEATURE_EDX_FLUSH_CMD RT_BIT_32(28)
635/** EDX Bit 29 - ARCHCAP - Supports the IA32_ARCH_CAPABILITIES MSR. */
636#define X86_CPUID_STEXT_FEATURE_EDX_ARCHCAP RT_BIT_32(29)
637/** EDX Bit 31 - SSBD - Supports the SSBD flag in IA32_SPEC_CTRL. */
638#define X86_CPUID_STEXT_FEATURE_EDX_SSBD RT_BIT_32(31)
639
640/** @} */
641
642
643/** @name CPUID Extended Feature information.
644 * CPUID query with EAX=0x80000001.
645 * @{
646 */
647/** ECX Bit 0 - LAHF/SAHF support in 64-bit mode. */
648#define X86_CPUID_EXT_FEATURE_ECX_LAHF_SAHF RT_BIT_32(0)
649
650/** EDX Bit 11 - SYSCALL/SYSRET. */
651#define X86_CPUID_EXT_FEATURE_EDX_SYSCALL RT_BIT_32(11)
652/** EDX Bit 20 - No-Execute/Execute-Disable. */
653#define X86_CPUID_EXT_FEATURE_EDX_NX RT_BIT_32(20)
654/** EDX Bit 26 - 1 GB large page. */
655#define X86_CPUID_EXT_FEATURE_EDX_PAGE1GB RT_BIT_32(26)
656/** EDX Bit 27 - RDTSCP. */
657#define X86_CPUID_EXT_FEATURE_EDX_RDTSCP RT_BIT_32(27)
658/** EDX Bit 29 - AMD Long Mode/Intel-64 Instructions. */
659#define X86_CPUID_EXT_FEATURE_EDX_LONG_MODE RT_BIT_32(29)
660/** @}*/
661
662/** @name CPUID AMD Feature information.
663 * CPUID query with EAX=0x80000001.
664 * @{
665 */
666/** Bit 0 - FPU - x87 FPU on Chip. */
667#define X86_CPUID_AMD_FEATURE_EDX_FPU RT_BIT_32(0)
668/** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
669#define X86_CPUID_AMD_FEATURE_EDX_VME RT_BIT_32(1)
670/** Bit 2 - DE - Debugging extensions. */
671#define X86_CPUID_AMD_FEATURE_EDX_DE RT_BIT_32(2)
672/** Bit 3 - PSE - Page Size Extension. */
673#define X86_CPUID_AMD_FEATURE_EDX_PSE RT_BIT_32(3)
674/** Bit 4 - TSC - Time Stamp Counter. */
675#define X86_CPUID_AMD_FEATURE_EDX_TSC RT_BIT_32(4)
676/** Bit 5 - MSR - K86 Model Specific Registers RDMSR and WRMSR Instructions. */
677#define X86_CPUID_AMD_FEATURE_EDX_MSR RT_BIT_32(5)
678/** Bit 6 - PAE - Physical Address Extension. */
679#define X86_CPUID_AMD_FEATURE_EDX_PAE RT_BIT_32(6)
680/** Bit 7 - MCE - Machine Check Exception. */
681#define X86_CPUID_AMD_FEATURE_EDX_MCE RT_BIT_32(7)
682/** Bit 8 - CX8 - CMPXCHG8B instruction. */
683#define X86_CPUID_AMD_FEATURE_EDX_CX8 RT_BIT_32(8)
684/** Bit 9 - APIC - APIC On-Chip. */
685#define X86_CPUID_AMD_FEATURE_EDX_APIC RT_BIT_32(9)
686/** Bit 12 - MTRR - Memory Type Range Registers. */
687#define X86_CPUID_AMD_FEATURE_EDX_MTRR RT_BIT_32(12)
688/** Bit 13 - PGE - PTE Global Bit. */
689#define X86_CPUID_AMD_FEATURE_EDX_PGE RT_BIT_32(13)
690/** Bit 14 - MCA - Machine Check Architecture. */
691#define X86_CPUID_AMD_FEATURE_EDX_MCA RT_BIT_32(14)
692/** Bit 15 - CMOV - Conditional Move Instructions. */
693#define X86_CPUID_AMD_FEATURE_EDX_CMOV RT_BIT_32(15)
694/** Bit 16 - PAT - Page Attribute Table. */
695#define X86_CPUID_AMD_FEATURE_EDX_PAT RT_BIT_32(16)
696/** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
697#define X86_CPUID_AMD_FEATURE_EDX_PSE36 RT_BIT_32(17)
698/** Bit 22 - AXMMX - AMD Extensions to MMX Instructions. */
699#define X86_CPUID_AMD_FEATURE_EDX_AXMMX RT_BIT_32(22)
700/** Bit 23 - MMX - Intel MMX Technology. */
701#define X86_CPUID_AMD_FEATURE_EDX_MMX RT_BIT_32(23)
702/** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
703#define X86_CPUID_AMD_FEATURE_EDX_FXSR RT_BIT_32(24)
704/** Bit 25 - FFXSR - AMD fast FXSAVE and FXRSTOR Instructions. */
705#define X86_CPUID_AMD_FEATURE_EDX_FFXSR RT_BIT_32(25)
706/** Bit 30 - 3DNOWEXT - AMD Extensions to 3DNow. */
707#define X86_CPUID_AMD_FEATURE_EDX_3DNOW_EX RT_BIT_32(30)
708/** Bit 31 - 3DNOW - AMD 3DNow. */
709#define X86_CPUID_AMD_FEATURE_EDX_3DNOW RT_BIT_32(31)
710
711/** Bit 1 - CmpLegacy - Core multi-processing legacy mode. */
712#define X86_CPUID_AMD_FEATURE_ECX_CMPL RT_BIT_32(1)
713/** Bit 2 - SVM - AMD VM extensions. */
714#define X86_CPUID_AMD_FEATURE_ECX_SVM RT_BIT_32(2)
715/** Bit 3 - EXTAPIC - AMD extended APIC registers starting at 0x400. */
716#define X86_CPUID_AMD_FEATURE_ECX_EXT_APIC RT_BIT_32(3)
717/** Bit 4 - CR8L - AMD LOCK MOV CR0 means MOV CR8. */
718#define X86_CPUID_AMD_FEATURE_ECX_CR8L RT_BIT_32(4)
719/** Bit 5 - ABM - AMD Advanced bit manipulation. LZCNT instruction support. */
720#define X86_CPUID_AMD_FEATURE_ECX_ABM RT_BIT_32(5)
721/** Bit 6 - SSE4A - AMD EXTRQ, INSERTQ, MOVNTSS, and MOVNTSD instruction support. */
722#define X86_CPUID_AMD_FEATURE_ECX_SSE4A RT_BIT_32(6)
723/** Bit 7 - MISALIGNSSE - AMD Misaligned SSE mode. */
724#define X86_CPUID_AMD_FEATURE_ECX_MISALNSSE RT_BIT_32(7)
725/** Bit 8 - 3DNOWPRF - AMD PREFETCH and PREFETCHW instruction support. */
726#define X86_CPUID_AMD_FEATURE_ECX_3DNOWPRF RT_BIT_32(8)
727/** Bit 9 - OSVW - AMD OS visible workaround. */
728#define X86_CPUID_AMD_FEATURE_ECX_OSVW RT_BIT_32(9)
729/** Bit 10 - IBS - Instruct based sampling. */
730#define X86_CPUID_AMD_FEATURE_ECX_IBS RT_BIT_32(10)
731/** Bit 11 - XOP - Extended operation support (see APM6). */
732#define X86_CPUID_AMD_FEATURE_ECX_XOP RT_BIT_32(11)
733/** Bit 12 - SKINIT - AMD SKINIT: SKINIT, STGI, and DEV support. */
734#define X86_CPUID_AMD_FEATURE_ECX_SKINIT RT_BIT_32(12)
735/** Bit 13 - WDT - AMD Watchdog timer support. */
736#define X86_CPUID_AMD_FEATURE_ECX_WDT RT_BIT_32(13)
737/** Bit 15 - LWP - Lightweight profiling support. */
738#define X86_CPUID_AMD_FEATURE_ECX_LWP RT_BIT_32(15)
739/** Bit 16 - FMA4 - Four operand FMA instruction support. */
740#define X86_CPUID_AMD_FEATURE_ECX_FMA4 RT_BIT_32(16)
741/** Bit 19 - NodeId - Indicates support for
742 * MSR_C001_100C[NodeId,NodesPerProcessr]. */
743#define X86_CPUID_AMD_FEATURE_ECX_NODEID RT_BIT_32(19)
744/** Bit 21 - TBM - Trailing bit manipulation instruction support. */
745#define X86_CPUID_AMD_FEATURE_ECX_TBM RT_BIT_32(21)
746/** Bit 22 - TopologyExtensions - . */
747#define X86_CPUID_AMD_FEATURE_ECX_TOPOEXT RT_BIT_32(22)
748/** @} */
749
750
751/** @name CPUID AMD Feature information.
752 * CPUID query with EAX=0x80000007.
753 * @{
754 */
755/** Bit 0 - TS - Temperature Sensor. */
756#define X86_CPUID_AMD_ADVPOWER_EDX_TS RT_BIT_32(0)
757/** Bit 1 - FID - Frequency ID Control. */
758#define X86_CPUID_AMD_ADVPOWER_EDX_FID RT_BIT_32(1)
759/** Bit 2 - VID - Voltage ID Control. */
760#define X86_CPUID_AMD_ADVPOWER_EDX_VID RT_BIT_32(2)
761/** Bit 3 - TTP - THERMTRIP. */
762#define X86_CPUID_AMD_ADVPOWER_EDX_TTP RT_BIT_32(3)
763/** Bit 4 - TM - Hardware Thermal Control. */
764#define X86_CPUID_AMD_ADVPOWER_EDX_TM RT_BIT_32(4)
765/** Bit 5 - STC - Software Thermal Control. */
766#define X86_CPUID_AMD_ADVPOWER_EDX_STC RT_BIT_32(5)
767/** Bit 6 - MC - 100 Mhz Multiplier Control. */
768#define X86_CPUID_AMD_ADVPOWER_EDX_MC RT_BIT_32(6)
769/** Bit 7 - HWPSTATE - Hardware P-State Control. */
770#define X86_CPUID_AMD_ADVPOWER_EDX_HWPSTATE RT_BIT_32(7)
771/** Bit 8 - TSCINVAR - TSC Invariant. */
772#define X86_CPUID_AMD_ADVPOWER_EDX_TSCINVAR RT_BIT_32(8)
773/** Bit 9 - CPB - TSC Invariant. */
774#define X86_CPUID_AMD_ADVPOWER_EDX_CPB RT_BIT_32(9)
775/** Bit 10 - EffFreqRO - MPERF/APERF. */
776#define X86_CPUID_AMD_ADVPOWER_EDX_EFRO RT_BIT_32(10)
777/** Bit 11 - PFI - Processor feedback interface (see EAX). */
778#define X86_CPUID_AMD_ADVPOWER_EDX_PFI RT_BIT_32(11)
779/** Bit 12 - PA - Processor accumulator (MSR c001_007a). */
780#define X86_CPUID_AMD_ADVPOWER_EDX_PA RT_BIT_32(12)
781/** @} */
782
783
784/** @name CPUID AMD extended feature extensions ID (EBX).
785 * CPUID query with EAX=0x80000008.
786 * @{
787 */
788/** Bit 0 - CLZERO - Clear zero instruction. */
789#define X86_CPUID_AMD_EFEID_EBX_CLZERO RT_BIT_32(0)
790/** Bit 1 - IRPerf - Instructions retired count support. */
791#define X86_CPUID_AMD_EFEID_EBX_IRPERF RT_BIT_32(1)
792/** Bit 2 - XSaveErPtr - Always XSAVE* and XRSTR* error pointers. */
793#define X86_CPUID_AMD_EFEID_EBX_XSAVE_ER_PTR RT_BIT_32(2)
794/** Bit 4 - RDPRU - Supports the RDPRU instruction. */
795#define X86_CPUID_AMD_EFEID_EBX_RDPRU RT_BIT_32(4)
796/** Bit 8 - MCOMMIT - Supports the MCOMMIT instruction. */
797#define X86_CPUID_AMD_EFEID_EBX_MCOMMIT RT_BIT_32(8)
798/* AMD pipeline length: 9 feature bits ;-) */
799/** Bit 12 - IBPB - Supports the IBPB command in IA32_PRED_CMD. */
800#define X86_CPUID_AMD_EFEID_EBX_IBPB RT_BIT_32(12)
801/** Bit 14 - IBRS - Supports the IBRS bit in IA32_SPEC_CTRL. */
802#define X86_CPUID_AMD_EFEID_EBX_IBRS RT_BIT_32(14)
803/** Bit 15 - STIBP - Supports the STIBP bit in IA32_SPEC_CTRL. */
804#define X86_CPUID_AMD_EFEID_EBX_STIBP RT_BIT_32(15)
805/** Bit 16 - IBRS always on mode - IBRS should be set once during boot only. */
806#define X86_CPUID_AMD_EFEID_EBX_IBRS_ALWAYS_ON RT_BIT_32(16)
807/** Bit 17 - STIBP always on mode - STIBP should be set once during boot only. */
808#define X86_CPUID_AMD_EFEID_EBX_STIBP_ALWAYS_ON RT_BIT_32(17)
809/** Bit 18 - IBRS preferred - IBRS is preferred over software mitigations. */
810#define X86_CPUID_AMD_EFEID_EBX_IBRS_PREFERRED RT_BIT_32(18)
811/** Bit 24 - Speculative Store Bypass Disable supported in SPEC_CTL. */
812#define X86_CPUID_AMD_EFEID_EBX_SPEC_CTRL_SSBD RT_BIT_32(24)
813/** Bit 25 - Speculative Store Bypass Disable supported in VIRT_SPEC_CTL. */
814#define X86_CPUID_AMD_EFEID_EBX_VIRT_SPEC_CTRL_SSBD RT_BIT_32(25)
815/** Bit 26 - Speculative Store Bypass Disable not required. */
816#define X86_CPUID_AMD_EFEID_EBX_NO_SSBD_REQUIRED RT_BIT_32(26)
817/** @} */
818
819
820/** @name CPUID AMD SVM Feature information.
821 * CPUID query with EAX=0x8000000a.
822 * @{
823 */
824/** Bit 0 - NP - Nested Paging supported. */
825#define X86_CPUID_SVM_FEATURE_EDX_NESTED_PAGING RT_BIT(0)
826/** Bit 1 - LbrVirt - Support for saving five debug MSRs. */
827#define X86_CPUID_SVM_FEATURE_EDX_LBR_VIRT RT_BIT(1)
828/** Bit 2 - SVML - SVM locking bit supported. */
829#define X86_CPUID_SVM_FEATURE_EDX_SVM_LOCK RT_BIT(2)
830/** Bit 3 - NRIPS - Saving the next instruction pointer is supported. */
831#define X86_CPUID_SVM_FEATURE_EDX_NRIP_SAVE RT_BIT(3)
832/** Bit 4 - TscRateMsr - Support for MSR TSC ratio. */
833#define X86_CPUID_SVM_FEATURE_EDX_TSC_RATE_MSR RT_BIT(4)
834/** Bit 5 - VmcbClean - Support VMCB clean bits. */
835#define X86_CPUID_SVM_FEATURE_EDX_VMCB_CLEAN RT_BIT(5)
836/** Bit 6 - FlushByAsid - Indicate TLB flushing for current ASID only, and that
837 * VMCB.TLB_Control is supported. */
838#define X86_CPUID_SVM_FEATURE_EDX_FLUSH_BY_ASID RT_BIT(6)
839/** Bit 7 - DecodeAssists - Indicate decode assists is supported. */
840#define X86_CPUID_SVM_FEATURE_EDX_DECODE_ASSISTS RT_BIT(7)
841/** Bit 10 - PauseFilter - Indicates support for the PAUSE intercept filter. */
842#define X86_CPUID_SVM_FEATURE_EDX_PAUSE_FILTER RT_BIT(10)
843/** Bit 12 - PauseFilterThreshold - Indicates support for the PAUSE
844 * intercept filter cycle count threshold. */
845#define X86_CPUID_SVM_FEATURE_EDX_PAUSE_FILTER_THRESHOLD RT_BIT(12)
846/** Bit 13 - AVIC - Advanced Virtual Interrupt Controller. */
847#define X86_CPUID_SVM_FEATURE_EDX_AVIC RT_BIT(13)
848/** Bit 15 - VMSAVEvirt - Supports virtualized VMSAVE/VMLOAD. */
849#define X86_CPUID_SVM_FEATURE_EDX_VIRT_VMSAVE_VMLOAD RT_BIT(15)
850/** Bit 16 - VGIF - Supports virtualized GIF. */
851#define X86_CPUID_SVM_FEATURE_EDX_VGIF RT_BIT(16)
852/** Bit 17 - GMET - Supports Guest Mode Execute Trap Extensions. */
853#define X86_CPUID_SVM_FEATURE_EDX_GMET RT_BIT(17)
854
855/** @} */
856
857
858/** @name CR0
859 * @remarks The 286 (MSW), 386 and 486 ignores attempts at setting
860 * reserved flags.
861 * @{ */
862/** Bit 0 - PE - Protection Enabled */
863#define X86_CR0_PE RT_BIT_32(0)
864#define X86_CR0_PROTECTION_ENABLE RT_BIT_32(0)
865/** Bit 1 - MP - Monitor Coprocessor */
866#define X86_CR0_MP RT_BIT_32(1)
867#define X86_CR0_MONITOR_COPROCESSOR RT_BIT_32(1)
868/** Bit 2 - EM - Emulation. */
869#define X86_CR0_EM RT_BIT_32(2)
870#define X86_CR0_EMULATE_FPU RT_BIT_32(2)
871/** Bit 3 - TS - Task Switch. */
872#define X86_CR0_TS RT_BIT_32(3)
873#define X86_CR0_TASK_SWITCH RT_BIT_32(3)
874/** Bit 4 - ET - Extension flag. (386, 'hardcoded' to 1 on 486+) */
875#define X86_CR0_ET RT_BIT_32(4)
876#define X86_CR0_EXTENSION_TYPE RT_BIT_32(4)
877/** Bit 5 - NE - Numeric error (486+). */
878#define X86_CR0_NE RT_BIT_32(5)
879#define X86_CR0_NUMERIC_ERROR RT_BIT_32(5)
880/** Bit 16 - WP - Write Protect (486+). */
881#define X86_CR0_WP RT_BIT_32(16)
882#define X86_CR0_WRITE_PROTECT RT_BIT_32(16)
883/** Bit 18 - AM - Alignment Mask (486+). */
884#define X86_CR0_AM RT_BIT_32(18)
885#define X86_CR0_ALIGMENT_MASK RT_BIT_32(18)
886/** Bit 29 - NW - Not Write-though (486+). */
887#define X86_CR0_NW RT_BIT_32(29)
888#define X86_CR0_NOT_WRITE_THROUGH RT_BIT_32(29)
889/** Bit 30 - WP - Cache Disable (486+). */
890#define X86_CR0_CD RT_BIT_32(30)
891#define X86_CR0_CACHE_DISABLE RT_BIT_32(30)
892/** Bit 31 - PG - Paging. */
893#define X86_CR0_PG RT_BIT_32(31)
894#define X86_CR0_PAGING RT_BIT_32(31)
895#define X86_CR0_BIT_PG 31 /**< Bit number of X86_CR0_PG */
896/** @} */
897
898
899/** @name CR3
900 * @{ */
901/** Bit 3 - PWT - Page-level Writes Transparent. */
902#define X86_CR3_PWT RT_BIT_32(3)
903/** Bit 4 - PCD - Page-level Cache Disable. */
904#define X86_CR3_PCD RT_BIT_32(4)
905/** Bits 12-31 - - Page directory page number. */
906#define X86_CR3_PAGE_MASK (0xfffff000)
907/** Bits 5-31 - - PAE Page directory page number. */
908#define X86_CR3_PAE_PAGE_MASK (0xffffffe0)
909/** Bits 12-51 - - AMD64 Page directory page number. */
910#define X86_CR3_AMD64_PAGE_MASK UINT64_C(0x000ffffffffff000)
911/** Bits 12-47 - - Intel EPT Page directory page number. */
912#define X86_CR3_EPT_PAGE_MASK UINT64_C(0x0000fffffffff000)
913/** @} */
914
915
916/** @name CR4
917 * @{ */
918/** Bit 0 - VME - Virtual-8086 Mode Extensions. */
919#define X86_CR4_VME RT_BIT_32(0)
920/** Bit 1 - PVI - Protected-Mode Virtual Interrupts. */
921#define X86_CR4_PVI RT_BIT_32(1)
922/** Bit 2 - TSD - Time Stamp Disable. */
923#define X86_CR4_TSD RT_BIT_32(2)
924/** Bit 3 - DE - Debugging Extensions. */
925#define X86_CR4_DE RT_BIT_32(3)
926/** Bit 4 - PSE - Page Size Extension. */
927#define X86_CR4_PSE RT_BIT_32(4)
928/** Bit 5 - PAE - Physical Address Extension. */
929#define X86_CR4_PAE RT_BIT_32(5)
930/** Bit 6 - MCE - Machine-Check Enable. */
931#define X86_CR4_MCE RT_BIT_32(6)
932/** Bit 7 - PGE - Page Global Enable. */
933#define X86_CR4_PGE RT_BIT_32(7)
934/** Bit 8 - PCE - Performance-Monitoring Counter Enable. */
935#define X86_CR4_PCE RT_BIT_32(8)
936/** Bit 9 - OSFXSR - Operating System Support for FXSAVE and FXRSTORE instructions. */
937#define X86_CR4_OSFXSR RT_BIT_32(9)
938/** Bit 10 - OSXMMEEXCPT - Operating System Support for Unmasked SIMD Floating-Point Exceptions. */
939#define X86_CR4_OSXMMEEXCPT RT_BIT_32(10)
940/** Bit 11 - UMIP - User-Mode Instruction Prevention. */
941#define X86_CR4_UMIP RT_BIT_32(11)
942/** Bit 13 - VMXE - VMX mode is enabled. */
943#define X86_CR4_VMXE RT_BIT_32(13)
944/** Bit 14 - SMXE - Safer Mode Extensions Enabled. */
945#define X86_CR4_SMXE RT_BIT_32(14)
946/** Bit 16 - FSGSBASE - Read/write FSGSBASE instructions Enable. */
947#define X86_CR4_FSGSBASE RT_BIT_32(16)
948/** Bit 17 - PCIDE - Process-Context Identifiers Enabled. */
949#define X86_CR4_PCIDE RT_BIT_32(17)
950/** Bit 18 - OSXSAVE - Operating System Support for XSAVE and processor
951 * extended states. */
952#define X86_CR4_OSXSAVE RT_BIT_32(18)
953/** Bit 20 - SMEP - Supervisor-mode Execution Prevention enabled. */
954#define X86_CR4_SMEP RT_BIT_32(20)
955/** Bit 21 - SMAP - Supervisor-mode Access Prevention enabled. */
956#define X86_CR4_SMAP RT_BIT_32(21)
957/** Bit 22 - PKE - Protection Key Enable. */
958#define X86_CR4_PKE RT_BIT_32(22)
959/** Bit 23 - CET - Control-flow Enhancement Technology enabled. */
960#define X86_CR4_CET RT_BIT_32(23)
961/** @} */
962
963
964/** @name DR6
965 * @{ */
966/** Bit 0 - B0 - Breakpoint 0 condition detected. */
967#define X86_DR6_B0 RT_BIT_32(0)
968/** Bit 1 - B1 - Breakpoint 1 condition detected. */
969#define X86_DR6_B1 RT_BIT_32(1)
970/** Bit 2 - B2 - Breakpoint 2 condition detected. */
971#define X86_DR6_B2 RT_BIT_32(2)
972/** Bit 3 - B3 - Breakpoint 3 condition detected. */
973#define X86_DR6_B3 RT_BIT_32(3)
974/** Mask of all the Bx bits. */
975#define X86_DR6_B_MASK UINT64_C(0x0000000f)
976/** Bit 13 - BD - Debug register access detected. Corresponds to the X86_DR7_GD bit. */
977#define X86_DR6_BD RT_BIT_32(13)
978/** Bit 14 - BS - Single step */
979#define X86_DR6_BS RT_BIT_32(14)
980/** Bit 15 - BT - Task switch. (TSS T bit.) */
981#define X86_DR6_BT RT_BIT_32(15)
982/** Bit 16 - RTM - Cleared if debug exception inside RTM (@sa X86_DR7_RTM). */
983#define X86_DR6_RTM RT_BIT_32(16)
984/** Value of DR6 after powerup/reset. */
985#define X86_DR6_INIT_VAL UINT64_C(0xffff0ff0)
986/** Bits which must be 1s in DR6. */
987#define X86_DR6_RA1_MASK UINT64_C(0xffff0ff0)
988/** Bits which must be 1s in DR6, when RTM is supported. */
989#define X86_DR6_RA1_MASK_RTM UINT64_C(0xfffe0ff0)
990/** Bits which must be 0s in DR6. */
991#define X86_DR6_RAZ_MASK RT_BIT_64(12)
992/** Bits which must be 0s on writes to DR6. */
993#define X86_DR6_MBZ_MASK UINT64_C(0xffffffff00000000)
994/** @} */
995
996/** Get the DR6.Bx bit for a the given breakpoint. */
997#define X86_DR6_B(iBp) RT_BIT_64(iBp)
998
999
1000/** @name DR7
1001 * @{ */
1002/** Bit 0 - L0 - Local breakpoint enable. Cleared on task switch. */
1003#define X86_DR7_L0 RT_BIT_32(0)
1004/** Bit 1 - G0 - Global breakpoint enable. Not cleared on task switch. */
1005#define X86_DR7_G0 RT_BIT_32(1)
1006/** Bit 2 - L1 - Local breakpoint enable. Cleared on task switch. */
1007#define X86_DR7_L1 RT_BIT_32(2)
1008/** Bit 3 - G1 - Global breakpoint enable. Not cleared on task switch. */
1009#define X86_DR7_G1 RT_BIT_32(3)
1010/** Bit 4 - L2 - Local breakpoint enable. Cleared on task switch. */
1011#define X86_DR7_L2 RT_BIT_32(4)
1012/** Bit 5 - G2 - Global breakpoint enable. Not cleared on task switch. */
1013#define X86_DR7_G2 RT_BIT_32(5)
1014/** Bit 6 - L3 - Local breakpoint enable. Cleared on task switch. */
1015#define X86_DR7_L3 RT_BIT_32(6)
1016/** Bit 7 - G3 - Global breakpoint enable. Not cleared on task switch. */
1017#define X86_DR7_G3 RT_BIT_32(7)
1018/** Bit 8 - LE - Local breakpoint exact. (Not supported (read ignored) by P6 and later.) */
1019#define X86_DR7_LE RT_BIT_32(8)
1020/** Bit 9 - GE - Global breakpoint exact. (Not supported (read ignored) by P6 and later.) */
1021#define X86_DR7_GE RT_BIT_32(9)
1022
1023/** L0, L1, L2, and L3. */
1024#define X86_DR7_LE_ALL UINT64_C(0x0000000000000055)
1025/** L0, L1, L2, and L3. */
1026#define X86_DR7_GE_ALL UINT64_C(0x00000000000000aa)
1027
1028/** Bit 11 - RTM - Enable advanced debugging of RTM transactions.
1029 * Requires IA32_DEBUGCTL.RTM=1 too, and RTM HW support of course. */
1030#define X86_DR7_RTM RT_BIT_32(11)
1031/** Bit 12 - IR (ICE) - Interrupt redirection on Pentium. When set, the in
1032 * Circuit Emulator (ICE) will break emulation on breakpoints and stuff.
1033 * May cause CPU hang if enabled without ICE attached when the ICEBP/INT1
1034 * instruction is executed.
1035 * @see http://www.rcollins.org/secrets/DR7.html */
1036#define X86_DR7_ICE_IR RT_BIT_32(12)
1037/** Bit 13 - GD - General detect enable. Enables emulators to get exceptions when
1038 * any DR register is accessed. */
1039#define X86_DR7_GD RT_BIT_32(13)
1040/** Bit 14 - TR1 (ICE) - Code discontinuity trace for use with ICE on
1041 * Pentium. */
1042#define X86_DR7_ICE_TR1 RT_BIT_32(14)
1043/** Bit 15 - TR2 (ICE) - Controls unknown ICE trace feature of the pentium. */
1044#define X86_DR7_ICE_TR2 RT_BIT_32(15)
1045/** Bit 16 & 17 - R/W0 - Read write field 0. Values X86_DR7_RW_*. */
1046#define X86_DR7_RW0_MASK (3 << 16)
1047/** Bit 18 & 19 - LEN0 - Length field 0. Values X86_DR7_LEN_*. */
1048#define X86_DR7_LEN0_MASK (3 << 18)
1049/** Bit 20 & 21 - R/W1 - Read write field 0. Values X86_DR7_RW_*. */
1050#define X86_DR7_RW1_MASK (3 << 20)
1051/** Bit 22 & 23 - LEN1 - Length field 0. Values X86_DR7_LEN_*. */
1052#define X86_DR7_LEN1_MASK (3 << 22)
1053/** Bit 24 & 25 - R/W2 - Read write field 0. Values X86_DR7_RW_*. */
1054#define X86_DR7_RW2_MASK (3 << 24)
1055/** Bit 26 & 27 - LEN2 - Length field 0. Values X86_DR7_LEN_*. */
1056#define X86_DR7_LEN2_MASK (3 << 26)
1057/** Bit 28 & 29 - R/W3 - Read write field 0. Values X86_DR7_RW_*. */
1058#define X86_DR7_RW3_MASK (3 << 28)
1059/** Bit 30 & 31 - LEN3 - Length field 0. Values X86_DR7_LEN_*. */
1060#define X86_DR7_LEN3_MASK (3 << 30)
1061
1062/** Bits which reads as 1s. */
1063#define X86_DR7_RA1_MASK RT_BIT_32(10)
1064/** Bits which reads as zeros. These are related to ICE (bits 12, 14, 15). */
1065#define X86_DR7_RAZ_MASK UINT64_C(0x0000d800)
1066/** Bits which must be 0s when writing to DR7. */
1067#define X86_DR7_MBZ_MASK UINT64_C(0xffffffff00000000)
1068
1069/** Calcs the L bit of Nth breakpoint.
1070 * @param iBp The breakpoint number [0..3].
1071 */
1072#define X86_DR7_L(iBp) ( UINT32_C(1) << (iBp * 2) )
1073
1074/** Calcs the G bit of Nth breakpoint.
1075 * @param iBp The breakpoint number [0..3].
1076 */
1077#define X86_DR7_G(iBp) ( UINT32_C(1) << (iBp * 2 + 1) )
1078
1079/** Calcs the L and G bits of Nth breakpoint.
1080 * @param iBp The breakpoint number [0..3].
1081 */
1082#define X86_DR7_L_G(iBp) ( UINT32_C(3) << (iBp * 2) )
1083
1084/** @name Read/Write values.
1085 * @{ */
1086/** Break on instruction fetch only. */
1087#define X86_DR7_RW_EO UINT32_C(0)
1088/** Break on write only. */
1089#define X86_DR7_RW_WO UINT32_C(1)
1090/** Break on I/O read/write. This is only defined if CR4.DE is set. */
1091#define X86_DR7_RW_IO UINT32_C(2)
1092/** Break on read or write (but not instruction fetches). */
1093#define X86_DR7_RW_RW UINT32_C(3)
1094/** @} */
1095
1096/** Shifts a X86_DR7_RW_* value to its right place.
1097 * @param iBp The breakpoint number [0..3].
1098 * @param fRw One of the X86_DR7_RW_* value.
1099 */
1100#define X86_DR7_RW(iBp, fRw) ( (fRw) << ((iBp) * 4 + 16) )
1101
1102/** Fetch the R/Wx bits for a given breakpoint (so it can be compared with
1103 * one of the X86_DR7_RW_XXX constants).
1104 *
1105 * @returns X86_DR7_RW_XXX
1106 * @param uDR7 DR7 value
1107 * @param iBp The breakpoint number [0..3].
1108 */
1109#define X86_DR7_GET_RW(uDR7, iBp) ( ( (uDR7) >> ((iBp) * 4 + 16) ) & UINT32_C(3) )
1110
1111/** R/W0, R/W1, R/W2, and R/W3. */
1112#define X86_DR7_RW_ALL_MASKS UINT32_C(0x33330000)
1113
1114#ifndef VBOX_FOR_DTRACE_LIB
1115/** Checks if there are any I/O breakpoint types configured in the RW
1116 * registers. Does NOT check if these are enabled, sorry. */
1117# define X86_DR7_ANY_RW_IO(uDR7) \
1118 ( ( UINT32_C(0x22220000) & (uDR7) ) /* any candidates? */ \
1119 && ( ( (UINT32_C(0x22220000) & (uDR7) ) >> 1 ) & ~(uDR7) ) )
1120AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x33330000)) == 0);
1121AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x22220000)) == 1);
1122AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x32320000)) == 1);
1123AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x23230000)) == 1);
1124AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00000000)) == 0);
1125AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00010000)) == 0);
1126AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00020000)) == 1);
1127AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00030000)) == 0);
1128AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00040000)) == 0);
1129#endif /* !VBOX_FOR_DTRACE_LIB */
1130
1131/** @name Length values.
1132 * @{ */
1133#define X86_DR7_LEN_BYTE UINT32_C(0)
1134#define X86_DR7_LEN_WORD UINT32_C(1)
1135#define X86_DR7_LEN_QWORD UINT32_C(2) /**< AMD64 long mode only. */
1136#define X86_DR7_LEN_DWORD UINT32_C(3)
1137/** @} */
1138
1139/** Shifts a X86_DR7_LEN_* value to its right place.
1140 * @param iBp The breakpoint number [0..3].
1141 * @param cb One of the X86_DR7_LEN_* values.
1142 */
1143#define X86_DR7_LEN(iBp, cb) ( (cb) << ((iBp) * 4 + 18) )
1144
1145/** Fetch the breakpoint length bits from the DR7 value.
1146 * @param uDR7 DR7 value
1147 * @param iBp The breakpoint number [0..3].
1148 */
1149#define X86_DR7_GET_LEN(uDR7, iBp) ( ( (uDR7) >> ((iBp) * 4 + 18) ) & UINT32_C(0x3) )
1150
1151/** Mask used to check if any breakpoints are enabled. */
1152#define X86_DR7_ENABLED_MASK UINT32_C(0x000000ff)
1153
1154/** LEN0, LEN1, LEN2, and LEN3. */
1155#define X86_DR7_LEN_ALL_MASKS UINT32_C(0xcccc0000)
1156/** R/W0, R/W1, R/W2, R/W3,LEN0, LEN1, LEN2, and LEN3. */
1157#define X86_DR7_RW_LEN_ALL_MASKS UINT32_C(0xffff0000)
1158
1159/** Value of DR7 after powerup/reset. */
1160#define X86_DR7_INIT_VAL 0x400
1161/** @} */
1162
1163
1164/** @name Machine Specific Registers
1165 * @{
1166 */
1167/** Machine check address register (P5). */
1168#define MSR_P5_MC_ADDR UINT32_C(0x00000000)
1169/** Machine check type register (P5). */
1170#define MSR_P5_MC_TYPE UINT32_C(0x00000001)
1171/** Time Stamp Counter. */
1172#define MSR_IA32_TSC 0x10
1173#define MSR_IA32_CESR UINT32_C(0x00000011)
1174#define MSR_IA32_CTR0 UINT32_C(0x00000012)
1175#define MSR_IA32_CTR1 UINT32_C(0x00000013)
1176
1177#define MSR_IA32_PLATFORM_ID 0x17
1178
1179#ifndef MSR_IA32_APICBASE /* qemu cpu.h kludge */
1180# define MSR_IA32_APICBASE 0x1b
1181/** Local APIC enabled. */
1182# define MSR_IA32_APICBASE_EN RT_BIT_64(11)
1183/** X2APIC enabled (requires the EN bit to be set). */
1184# define MSR_IA32_APICBASE_EXTD RT_BIT_64(10)
1185/** The processor is the boot strap processor (BSP). */
1186# define MSR_IA32_APICBASE_BSP RT_BIT_64(8)
1187/** Minimum base address mask, consult CPUID leaf 0x80000008 for the actual
1188 * width. */
1189# define MSR_IA32_APICBASE_BASE_MIN UINT64_C(0x0000000ffffff000)
1190/** The default physical base address of the APIC. */
1191# define MSR_IA32_APICBASE_ADDR UINT64_C(0x00000000fee00000)
1192/** Gets the physical base address from the MSR. */
1193# define MSR_IA32_APICBASE_GET_ADDR(a_Msr) ((a_Msr) & X86_PAGE_4K_BASE_MASK)
1194#endif
1195
1196/** Undocumented intel MSR for reporting thread and core counts.
1197 * Judging from the XNU sources, it seems to be introduced in Nehalem. The
1198 * first 16 bits is the thread count. The next 16 bits the core count, except
1199 * on Westmere where it seems it's only the next 4 bits for some reason. */
1200#define MSR_CORE_THREAD_COUNT 0x35
1201
1202/** CPU Feature control. */
1203#define MSR_IA32_FEATURE_CONTROL 0x3A
1204/** Feature control - Lock MSR from writes (R/W0). */
1205#define MSR_IA32_FEATURE_CONTROL_LOCK RT_BIT_64(0)
1206/** Feature control - Enable VMX inside SMX operation (R/WL). */
1207#define MSR_IA32_FEATURE_CONTROL_SMX_VMXON RT_BIT_64(1)
1208/** Feature control - Enable VMX outside SMX operation (R/WL). */
1209#define MSR_IA32_FEATURE_CONTROL_VMXON RT_BIT_64(2)
1210/** Feature control - SENTER local functions enable (R/WL). */
1211#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_0 RT_BIT_64(8)
1212#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_1 RT_BIT_64(9)
1213#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_2 RT_BIT_64(10)
1214#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_3 RT_BIT_64(11)
1215#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_4 RT_BIT_64(12)
1216#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_5 RT_BIT_64(13)
1217#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_6 RT_BIT_64(14)
1218/** Feature control - SENTER global enable (R/WL). */
1219#define MSR_IA32_FEATURE_CONTROL_SENTER_GLOBAL_EN RT_BIT_64(15)
1220/** Feature control - SGX launch control enable (R/WL). */
1221#define MSR_IA32_FEATURE_CONTROL_SGX_LAUNCH_EN RT_BIT_64(17)
1222/** Feature control - SGX global enable (R/WL). */
1223#define MSR_IA32_FEATURE_CONTROL_SGX_GLOBAL_EN RT_BIT_64(18)
1224/** Feature control - LMCE on (R/WL). */
1225#define MSR_IA32_FEATURE_CONTROL_LMCE RT_BIT_64(20)
1226
1227/** Per-processor TSC adjust MSR. */
1228#define MSR_IA32_TSC_ADJUST 0x3B
1229
1230/** Spectre control register.
1231 * Logical processor scope. Reset value 0, unaffected by SIPI & INIT. */
1232#define MSR_IA32_SPEC_CTRL 0x48
1233/** IBRS - Indirect branch restricted speculation. */
1234#define MSR_IA32_SPEC_CTRL_F_IBRS RT_BIT_32(0)
1235/** STIBP - Single thread indirect branch predictors. */
1236#define MSR_IA32_SPEC_CTRL_F_STIBP RT_BIT_32(1)
1237/** SSBD - Speculative Store Bypass Disable. */
1238#define MSR_IA32_SPEC_CTRL_F_SSBD RT_BIT_32(2)
1239
1240/** Prediction command register.
1241 * Write only, logical processor scope, no state since write only. */
1242#define MSR_IA32_PRED_CMD 0x49
1243/** IBPB - Indirect branch prediction barrie when written as 1. */
1244#define MSR_IA32_PRED_CMD_F_IBPB RT_BIT_32(0)
1245
1246/** BIOS update trigger (microcode update). */
1247#define MSR_IA32_BIOS_UPDT_TRIG 0x79
1248
1249/** BIOS update signature (microcode). */
1250#define MSR_IA32_BIOS_SIGN_ID 0x8B
1251
1252/** SMM monitor control. */
1253#define MSR_IA32_SMM_MONITOR_CTL 0x9B
1254/** SMM control - Valid. */
1255#define MSR_IA32_SMM_MONITOR_VALID RT_BIT_64(0)
1256/** SMM control - VMXOFF unblocks SMI. */
1257#define MSR_IA32_SMM_MONITOR_VMXOFF_UNBLOCK_SMI RT_BIT_64(2)
1258/** SMM control - MSEG base physical address. */
1259#define MSR_IA32_SMM_MONITOR_MSGEG_PHYSADDR(a) (((a) >> 12) & UINT64_C(0xfffff))
1260
1261/** SMBASE - Base address of SMRANGE image (Read-only, SMM only). */
1262#define MSR_IA32_SMBASE 0x9E
1263
1264/** General performance counter no. 0. */
1265#define MSR_IA32_PMC0 0xC1
1266/** General performance counter no. 1. */
1267#define MSR_IA32_PMC1 0xC2
1268/** General performance counter no. 2. */
1269#define MSR_IA32_PMC2 0xC3
1270/** General performance counter no. 3. */
1271#define MSR_IA32_PMC3 0xC4
1272/** General performance counter no. 4. */
1273#define MSR_IA32_PMC4 0xC5
1274/** General performance counter no. 5. */
1275#define MSR_IA32_PMC5 0xC6
1276/** General performance counter no. 6. */
1277#define MSR_IA32_PMC6 0xC7
1278/** General performance counter no. 7. */
1279#define MSR_IA32_PMC7 0xC8
1280
1281/** Nehalem power control. */
1282#define MSR_IA32_PLATFORM_INFO 0xCE
1283
1284/** Get FSB clock status (Intel-specific). */
1285#define MSR_IA32_FSB_CLOCK_STS 0xCD
1286
1287/** C-State configuration control. Intel specific: Nehalem, Sandy Bridge. */
1288#define MSR_PKG_CST_CONFIG_CONTROL UINT32_C(0x000000e2)
1289
1290/** C0 Maximum Frequency Clock Count */
1291#define MSR_IA32_MPERF 0xE7
1292/** C0 Actual Frequency Clock Count */
1293#define MSR_IA32_APERF 0xE8
1294
1295/** MTRR Capabilities. */
1296#define MSR_IA32_MTRR_CAP 0xFE
1297
1298/** Architecture capabilities (bugfixes). */
1299#define MSR_IA32_ARCH_CAPABILITIES UINT32_C(0x10a)
1300/** CPU is no subject to meltdown problems. */
1301#define MSR_IA32_ARCH_CAP_F_RDCL_NO RT_BIT_32(0)
1302/** CPU has better IBRS and you can leave it on all the time. */
1303#define MSR_IA32_ARCH_CAP_F_IBRS_ALL RT_BIT_32(1)
1304/** CPU has return stack buffer (RSB) override. */
1305#define MSR_IA32_ARCH_CAP_F_RSBO RT_BIT_32(2)
1306/** Virtual machine monitors need not flush the level 1 data cache on VM entry.
1307 * This is also the case when MSR_IA32_ARCH_CAP_F_RDCL_NO is set. */
1308#define MSR_IA32_ARCH_CAP_F_VMM_NEED_NOT_FLUSH_L1D RT_BIT_32(3)
1309/** CPU does not suffer from MDS issues. */
1310#define MSR_IA32_ARCH_CAP_F_MDS_NO RT_BIT_32(4)
1311
1312/** Flush command register. */
1313#define MSR_IA32_FLUSH_CMD UINT32_C(0x10b)
1314/** Flush the level 1 data cache when this bit is written. */
1315#define MSR_IA32_FLUSH_CMD_F_L1D RT_BIT_32(0)
1316
1317/** Cache control/info. */
1318#define MSR_BBL_CR_CTL3 UINT32_C(0x11e)
1319
1320#ifndef MSR_IA32_SYSENTER_CS /* qemu cpu.h kludge */
1321/** SYSENTER_CS - the R0 CS, indirectly giving R0 SS, R3 CS and R3 DS.
1322 * R0 SS == CS + 8
1323 * R3 CS == CS + 16
1324 * R3 SS == CS + 24
1325 */
1326#define MSR_IA32_SYSENTER_CS 0x174
1327/** SYSENTER_ESP - the R0 ESP. */
1328#define MSR_IA32_SYSENTER_ESP 0x175
1329/** SYSENTER_EIP - the R0 EIP. */
1330#define MSR_IA32_SYSENTER_EIP 0x176
1331#endif
1332
1333/** Machine Check Global Capabilities Register. */
1334#define MSR_IA32_MCG_CAP 0x179
1335/** Machine Check Global Status Register. */
1336#define MSR_IA32_MCG_STATUS 0x17A
1337/** Machine Check Global Control Register. */
1338#define MSR_IA32_MCG_CTRL 0x17B
1339
1340/** Page Attribute Table. */
1341#define MSR_IA32_CR_PAT 0x277
1342/** Default PAT MSR value on processor powerup / reset (see Intel spec. 11.12.4
1343 * "Programming the PAT", AMD spec. 7.8.2 "PAT Indexing") */
1344#define MSR_IA32_CR_PAT_INIT_VAL UINT64_C(0x0007040600070406)
1345
1346/** Performance event select MSRs. (Intel only) */
1347#define MSR_IA32_PERFEVTSEL0 0x186
1348#define MSR_IA32_PERFEVTSEL1 0x187
1349#define MSR_IA32_PERFEVTSEL2 0x188
1350#define MSR_IA32_PERFEVTSEL3 0x189
1351
1352/** Flexible ratio, seems to be undocumented, used by XNU (tsc.c).
1353 * The 16th bit whether flex ratio is being used, in which case bits 15:8
1354 * holds a ratio that Apple takes for TSC granularity.
1355 *
1356 * @note This MSR conflicts the P4 MSR_MCG_R12 register. */
1357#define MSR_FLEX_RATIO 0x194
1358/** Performance state value and starting with Intel core more.
1359 * Apple uses the >=core features to determine TSC granularity on older CPUs. */
1360#define MSR_IA32_PERF_STATUS 0x198
1361#define MSR_IA32_PERF_CTL 0x199
1362#define MSR_IA32_THERM_STATUS 0x19c
1363
1364/** Offcore response event select registers. */
1365#define MSR_OFFCORE_RSP_0 0x1a6
1366#define MSR_OFFCORE_RSP_1 0x1a7
1367
1368/** Enable misc. processor features (R/W). */
1369#define MSR_IA32_MISC_ENABLE 0x1A0
1370/** Enable fast-strings feature (for REP MOVS and REP STORS). */
1371#define MSR_IA32_MISC_ENABLE_FAST_STRINGS RT_BIT_64(0)
1372/** Automatic Thermal Control Circuit Enable (R/W). */
1373#define MSR_IA32_MISC_ENABLE_TCC RT_BIT_64(3)
1374/** Performance Monitoring Available (R). */
1375#define MSR_IA32_MISC_ENABLE_PERF_MON RT_BIT_64(7)
1376/** Branch Trace Storage Unavailable (R/O). */
1377#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL RT_BIT_64(11)
1378/** Precise Event Based Sampling (PEBS) Unavailable (R/O). */
1379#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL RT_BIT_64(12)
1380/** Enhanced Intel SpeedStep Technology Enable (R/W). */
1381#define MSR_IA32_MISC_ENABLE_SST_ENABLE RT_BIT_64(16)
1382/** If MONITOR/MWAIT is supported (R/W). */
1383#define MSR_IA32_MISC_ENABLE_MONITOR RT_BIT_64(18)
1384/** Limit CPUID Maxval to 3 leafs (R/W). */
1385#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID RT_BIT_64(22)
1386/** When set to 1, xTPR messages are disabled (R/W). */
1387#define MSR_IA32_MISC_ENABLE_XTPR_MSG_DISABLE RT_BIT_64(23)
1388/** When set to 1, the Execute Disable Bit feature (XD Bit) is disabled (R/W). */
1389#define MSR_IA32_MISC_ENABLE_XD_DISABLE RT_BIT_64(34)
1390
1391/** Trace/Profile Resource Control (R/W) */
1392#define MSR_IA32_DEBUGCTL UINT32_C(0x000001d9)
1393/** Last branch record. */
1394#define MSR_IA32_DEBUGCTL_LBR RT_BIT_64(0)
1395/** Branch trace flag (single step on branches). */
1396#define MSR_IA32_DEBUGCTL_BTF RT_BIT_64(1)
1397/** Performance monitoring pin control (AMD only). */
1398#define MSR_IA32_DEBUGCTL_PB0 RT_BIT_64(2)
1399#define MSR_IA32_DEBUGCTL_PB1 RT_BIT_64(3)
1400#define MSR_IA32_DEBUGCTL_PB2 RT_BIT_64(4)
1401#define MSR_IA32_DEBUGCTL_PB3 RT_BIT_64(5)
1402/** Trace message enable (Intel only). */
1403#define MSR_IA32_DEBUGCTL_TR RT_BIT_64(6)
1404/** Branch trace store (Intel only). */
1405#define MSR_IA32_DEBUGCTL_BTS RT_BIT_64(7)
1406/** Branch trace interrupt (Intel only). */
1407#define MSR_IA32_DEBUGCTL_BTINT RT_BIT_64(8)
1408/** Branch trace off in privileged code (Intel only). */
1409#define MSR_IA32_DEBUGCTL_BTS_OFF_OS RT_BIT_64(9)
1410/** Branch trace off in user code (Intel only). */
1411#define MSR_IA32_DEBUGCTL_BTS_OFF_USER RT_BIT_64(10)
1412/** Freeze LBR on PMI flag (Intel only). */
1413#define MSR_IA32_DEBUGCTL_FREEZE_LBR_ON_PMI RT_BIT_64(11)
1414/** Freeze PERFMON on PMI flag (Intel only). */
1415#define MSR_IA32_DEBUGCTL_FREEZE_PERFMON_ON_PMI RT_BIT_64(12)
1416/** Freeze while SMM enabled (Intel only). */
1417#define MSR_IA32_DEBUGCTL_FREEZE_WHILE_SMM_EM RT_BIT_64(14)
1418/** Advanced debugging of RTM regions (Intel only). */
1419#define MSR_IA32_DEBUGCTL_RTM RT_BIT_64(15)
1420/** Debug control MSR valid bits (Intel only). */
1421#define MSR_IA32_DEBUGCTL_VALID_MASK_INTEL ( MSR_IA32_DEBUGCTL_LBR | MSR_IA32_DEBUGCTL_BTF | MSR_IA32_DEBUGCTL_TR \
1422 | MSR_IA32_DEBUGCTL_BTS | MSR_IA32_DEBUGCTL_BTINT | MSR_IA32_DEBUGCTL_BTS_OFF_OS \
1423 | MSR_IA32_DEBUGCTL_BTS_OFF_USER | MSR_IA32_DEBUGCTL_FREEZE_LBR_ON_PMI \
1424 | MSR_IA32_DEBUGCTL_FREEZE_PERFMON_ON_PMI | MSR_IA32_DEBUGCTL_FREEZE_WHILE_SMM_EM \
1425 | MSR_IA32_DEBUGCTL_RTM)
1426
1427/** @name Last branch registers for P4 and Xeon, models 0 thru 2.
1428 * @{ */
1429#define MSR_P4_LASTBRANCH_0 0x1db
1430#define MSR_P4_LASTBRANCH_1 0x1dc
1431#define MSR_P4_LASTBRANCH_2 0x1dd
1432#define MSR_P4_LASTBRANCH_3 0x1de
1433
1434/** LBR Top-of-stack MSR (index to most recent record). */
1435#define MSR_P4_LASTBRANCH_TOS 0x1da
1436/** @} */
1437
1438/** @name Last branch registers for Core 2 and related Xeons.
1439 * @{ */
1440#define MSR_CORE2_LASTBRANCH_0_FROM_IP 0x40
1441#define MSR_CORE2_LASTBRANCH_1_FROM_IP 0x41
1442#define MSR_CORE2_LASTBRANCH_2_FROM_IP 0x42
1443#define MSR_CORE2_LASTBRANCH_3_FROM_IP 0x43
1444
1445#define MSR_CORE2_LASTBRANCH_0_TO_IP 0x60
1446#define MSR_CORE2_LASTBRANCH_1_TO_IP 0x61
1447#define MSR_CORE2_LASTBRANCH_2_TO_IP 0x62
1448#define MSR_CORE2_LASTBRANCH_3_TO_IP 0x63
1449
1450/** LBR Top-of-stack MSR (index to most recent record). */
1451#define MSR_CORE2_LASTBRANCH_TOS 0x1c9
1452/** @} */
1453
1454/** @name Last branch registers.
1455 * @{ */
1456#define MSR_LASTBRANCH_0_FROM_IP 0x680
1457#define MSR_LASTBRANCH_1_FROM_IP 0x681
1458#define MSR_LASTBRANCH_2_FROM_IP 0x682
1459#define MSR_LASTBRANCH_3_FROM_IP 0x683
1460#define MSR_LASTBRANCH_4_FROM_IP 0x684
1461#define MSR_LASTBRANCH_5_FROM_IP 0x685
1462#define MSR_LASTBRANCH_6_FROM_IP 0x686
1463#define MSR_LASTBRANCH_7_FROM_IP 0x687
1464#define MSR_LASTBRANCH_8_FROM_IP 0x688
1465#define MSR_LASTBRANCH_9_FROM_IP 0x689
1466#define MSR_LASTBRANCH_10_FROM_IP 0x68a
1467#define MSR_LASTBRANCH_11_FROM_IP 0x68b
1468#define MSR_LASTBRANCH_12_FROM_IP 0x68c
1469#define MSR_LASTBRANCH_13_FROM_IP 0x68d
1470#define MSR_LASTBRANCH_14_FROM_IP 0x68e
1471#define MSR_LASTBRANCH_15_FROM_IP 0x68f
1472#define MSR_LASTBRANCH_16_FROM_IP 0x690
1473#define MSR_LASTBRANCH_17_FROM_IP 0x691
1474#define MSR_LASTBRANCH_18_FROM_IP 0x692
1475#define MSR_LASTBRANCH_19_FROM_IP 0x693
1476#define MSR_LASTBRANCH_20_FROM_IP 0x694
1477#define MSR_LASTBRANCH_21_FROM_IP 0x695
1478#define MSR_LASTBRANCH_22_FROM_IP 0x696
1479#define MSR_LASTBRANCH_23_FROM_IP 0x697
1480#define MSR_LASTBRANCH_24_FROM_IP 0x698
1481#define MSR_LASTBRANCH_25_FROM_IP 0x699
1482#define MSR_LASTBRANCH_26_FROM_IP 0x69a
1483#define MSR_LASTBRANCH_27_FROM_IP 0x69b
1484#define MSR_LASTBRANCH_28_FROM_IP 0x69c
1485#define MSR_LASTBRANCH_29_FROM_IP 0x69d
1486#define MSR_LASTBRANCH_30_FROM_IP 0x69e
1487#define MSR_LASTBRANCH_31_FROM_IP 0x69f
1488
1489#define MSR_LASTBRANCH_0_TO_IP 0x6c0
1490#define MSR_LASTBRANCH_1_TO_IP 0x6c1
1491#define MSR_LASTBRANCH_2_TO_IP 0x6c2
1492#define MSR_LASTBRANCH_3_TO_IP 0x6c3
1493#define MSR_LASTBRANCH_4_TO_IP 0x6c4
1494#define MSR_LASTBRANCH_5_TO_IP 0x6c5
1495#define MSR_LASTBRANCH_6_TO_IP 0x6c6
1496#define MSR_LASTBRANCH_7_TO_IP 0x6c7
1497#define MSR_LASTBRANCH_8_TO_IP 0x6c8
1498#define MSR_LASTBRANCH_9_TO_IP 0x6c9
1499#define MSR_LASTBRANCH_10_TO_IP 0x6ca
1500#define MSR_LASTBRANCH_11_TO_IP 0x6cb
1501#define MSR_LASTBRANCH_12_TO_IP 0x6cc
1502#define MSR_LASTBRANCH_13_TO_IP 0x6cd
1503#define MSR_LASTBRANCH_14_TO_IP 0x6ce
1504#define MSR_LASTBRANCH_15_TO_IP 0x6cf
1505#define MSR_LASTBRANCH_16_TO_IP 0x6d0
1506#define MSR_LASTBRANCH_17_TO_IP 0x6d1
1507#define MSR_LASTBRANCH_18_TO_IP 0x6d2
1508#define MSR_LASTBRANCH_19_TO_IP 0x6d3
1509#define MSR_LASTBRANCH_20_TO_IP 0x6d4
1510#define MSR_LASTBRANCH_21_TO_IP 0x6d5
1511#define MSR_LASTBRANCH_22_TO_IP 0x6d6
1512#define MSR_LASTBRANCH_23_TO_IP 0x6d7
1513#define MSR_LASTBRANCH_24_TO_IP 0x6d8
1514#define MSR_LASTBRANCH_25_TO_IP 0x6d9
1515#define MSR_LASTBRANCH_26_TO_IP 0x6da
1516#define MSR_LASTBRANCH_27_TO_IP 0x6db
1517#define MSR_LASTBRANCH_28_TO_IP 0x6dc
1518#define MSR_LASTBRANCH_29_TO_IP 0x6dd
1519#define MSR_LASTBRANCH_30_TO_IP 0x6de
1520#define MSR_LASTBRANCH_31_TO_IP 0x6df
1521
1522/** LBR Top-of-stack MSR (index to most recent record). */
1523#define MSR_LASTBRANCH_TOS 0x1c9
1524/** @} */
1525
1526/** Intel TSX (Transactional Synchronization Extensions) control MSR. */
1527#define MSR_IA32_TSX_CTRL 0x122
1528
1529/** Variable range MTRRs.
1530 * @{ */
1531#define MSR_IA32_MTRR_PHYSBASE0 0x200
1532#define MSR_IA32_MTRR_PHYSMASK0 0x201
1533#define MSR_IA32_MTRR_PHYSBASE1 0x202
1534#define MSR_IA32_MTRR_PHYSMASK1 0x203
1535#define MSR_IA32_MTRR_PHYSBASE2 0x204
1536#define MSR_IA32_MTRR_PHYSMASK2 0x205
1537#define MSR_IA32_MTRR_PHYSBASE3 0x206
1538#define MSR_IA32_MTRR_PHYSMASK3 0x207
1539#define MSR_IA32_MTRR_PHYSBASE4 0x208
1540#define MSR_IA32_MTRR_PHYSMASK4 0x209
1541#define MSR_IA32_MTRR_PHYSBASE5 0x20a
1542#define MSR_IA32_MTRR_PHYSMASK5 0x20b
1543#define MSR_IA32_MTRR_PHYSBASE6 0x20c
1544#define MSR_IA32_MTRR_PHYSMASK6 0x20d
1545#define MSR_IA32_MTRR_PHYSBASE7 0x20e
1546#define MSR_IA32_MTRR_PHYSMASK7 0x20f
1547#define MSR_IA32_MTRR_PHYSBASE8 0x210
1548#define MSR_IA32_MTRR_PHYSMASK8 0x211
1549#define MSR_IA32_MTRR_PHYSBASE9 0x212
1550#define MSR_IA32_MTRR_PHYSMASK9 0x213
1551/** @} */
1552
1553/** Fixed range MTRRs.
1554 * @{ */
1555#define MSR_IA32_MTRR_FIX64K_00000 0x250
1556#define MSR_IA32_MTRR_FIX16K_80000 0x258
1557#define MSR_IA32_MTRR_FIX16K_A0000 0x259
1558#define MSR_IA32_MTRR_FIX4K_C0000 0x268
1559#define MSR_IA32_MTRR_FIX4K_C8000 0x269
1560#define MSR_IA32_MTRR_FIX4K_D0000 0x26a
1561#define MSR_IA32_MTRR_FIX4K_D8000 0x26b
1562#define MSR_IA32_MTRR_FIX4K_E0000 0x26c
1563#define MSR_IA32_MTRR_FIX4K_E8000 0x26d
1564#define MSR_IA32_MTRR_FIX4K_F0000 0x26e
1565#define MSR_IA32_MTRR_FIX4K_F8000 0x26f
1566/** @} */
1567
1568/** MTRR Default Range. */
1569#define MSR_IA32_MTRR_DEF_TYPE 0x2FF
1570
1571/** Global performance counter control facilities (Intel only). */
1572#define MSR_IA32_PERF_GLOBAL_STATUS 0x38E
1573#define MSR_IA32_PERF_GLOBAL_CTRL 0x38F
1574#define MSR_IA32_PERF_GLOBAL_OVF_CTRL 0x390
1575
1576/** Precise Event Based sampling (Intel only). */
1577#define MSR_IA32_PEBS_ENABLE 0x3F1
1578
1579#define MSR_IA32_MC0_CTL 0x400
1580#define MSR_IA32_MC0_STATUS 0x401
1581
1582/** Basic VMX information. */
1583#define MSR_IA32_VMX_BASIC 0x480
1584/** Allowed settings for pin-based VM execution controls. */
1585#define MSR_IA32_VMX_PINBASED_CTLS 0x481
1586/** Allowed settings for proc-based VM execution controls. */
1587#define MSR_IA32_VMX_PROCBASED_CTLS 0x482
1588/** Allowed settings for the VM-exit controls. */
1589#define MSR_IA32_VMX_EXIT_CTLS 0x483
1590/** Allowed settings for the VM-entry controls. */
1591#define MSR_IA32_VMX_ENTRY_CTLS 0x484
1592/** Misc VMX info. */
1593#define MSR_IA32_VMX_MISC 0x485
1594/** Fixed cleared bits in CR0. */
1595#define MSR_IA32_VMX_CR0_FIXED0 0x486
1596/** Fixed set bits in CR0. */
1597#define MSR_IA32_VMX_CR0_FIXED1 0x487
1598/** Fixed cleared bits in CR4. */
1599#define MSR_IA32_VMX_CR4_FIXED0 0x488
1600/** Fixed set bits in CR4. */
1601#define MSR_IA32_VMX_CR4_FIXED1 0x489
1602/** Information for enumerating fields in the VMCS. */
1603#define MSR_IA32_VMX_VMCS_ENUM 0x48A
1604/** Allowed settings for secondary processor-based VM-execution controls. */
1605#define MSR_IA32_VMX_PROCBASED_CTLS2 0x48B
1606/** EPT capabilities. */
1607#define MSR_IA32_VMX_EPT_VPID_CAP 0x48C
1608/** Allowed settings of all pin-based VM execution controls. */
1609#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x48D
1610/** Allowed settings of all proc-based VM execution controls. */
1611#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x48E
1612/** Allowed settings of all VMX exit controls. */
1613#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x48F
1614/** Allowed settings of all VMX entry controls. */
1615#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x490
1616/** Allowed settings for the VM-function controls. */
1617#define MSR_IA32_VMX_VMFUNC 0x491
1618/** Tertiary processor-based VM execution controls. */
1619#define MSR_IA32_VMX_PROCBASED_CTLS3 0x492
1620
1621/** Intel PT - Enable and control for trace packet generation. */
1622#define MSR_IA32_RTIT_CTL 0x570
1623
1624/** DS Save Area (R/W). */
1625#define MSR_IA32_DS_AREA 0x600
1626/** Running Average Power Limit (RAPL) power units. */
1627#define MSR_RAPL_POWER_UNIT 0x606
1628/** Package C3 Interrupt Response Limit. */
1629#define MSR_PKGC3_IRTL 0x60a
1630/** Package C6/C7S Interrupt Response Limit 1. */
1631#define MSR_PKGC_IRTL1 0x60b
1632/** Package C6/C7S Interrupt Response Limit 2. */
1633#define MSR_PKGC_IRTL2 0x60c
1634/** Package C2 Residency Counter. */
1635#define MSR_PKG_C2_RESIDENCY 0x60d
1636/** PKG RAPL Power Limit Control. */
1637#define MSR_PKG_POWER_LIMIT 0x610
1638/** PKG Energy Status. */
1639#define MSR_PKG_ENERGY_STATUS 0x611
1640/** PKG Perf Status. */
1641#define MSR_PKG_PERF_STATUS 0x613
1642/** PKG RAPL Parameters. */
1643#define MSR_PKG_POWER_INFO 0x614
1644/** DRAM RAPL Power Limit Control. */
1645#define MSR_DRAM_POWER_LIMIT 0x618
1646/** DRAM Energy Status. */
1647#define MSR_DRAM_ENERGY_STATUS 0x619
1648/** DRAM Performance Throttling Status. */
1649#define MSR_DRAM_PERF_STATUS 0x61b
1650/** DRAM RAPL Parameters. */
1651#define MSR_DRAM_POWER_INFO 0x61c
1652/** Package C10 Residency Counter. */
1653#define MSR_PKG_C10_RESIDENCY 0x632
1654/** PP0 Energy Status. */
1655#define MSR_PP0_ENERGY_STATUS 0x639
1656/** PP1 Energy Status. */
1657#define MSR_PP1_ENERGY_STATUS 0x641
1658/** Turbo Activation Ratio. */
1659#define MSR_TURBO_ACTIVATION_RATIO 0x64c
1660/** Core Performance Limit Reasons. */
1661#define MSR_CORE_PERF_LIMIT_REASONS 0x64f
1662
1663/** X2APIC MSR range start. */
1664#define MSR_IA32_X2APIC_START 0x800
1665/** X2APIC MSR - APIC ID Register. */
1666#define MSR_IA32_X2APIC_ID 0x802
1667/** X2APIC MSR - APIC Version Register. */
1668#define MSR_IA32_X2APIC_VERSION 0x803
1669/** X2APIC MSR - Task Priority Register. */
1670#define MSR_IA32_X2APIC_TPR 0x808
1671/** X2APIC MSR - Processor Priority register. */
1672#define MSR_IA32_X2APIC_PPR 0x80A
1673/** X2APIC MSR - End Of Interrupt register. */
1674#define MSR_IA32_X2APIC_EOI 0x80B
1675/** X2APIC MSR - Logical Destination Register. */
1676#define MSR_IA32_X2APIC_LDR 0x80D
1677/** X2APIC MSR - Spurious Interrupt Vector Register. */
1678#define MSR_IA32_X2APIC_SVR 0x80F
1679/** X2APIC MSR - In-service Register (bits 31:0). */
1680#define MSR_IA32_X2APIC_ISR0 0x810
1681/** X2APIC MSR - In-service Register (bits 63:32). */
1682#define MSR_IA32_X2APIC_ISR1 0x811
1683/** X2APIC MSR - In-service Register (bits 95:64). */
1684#define MSR_IA32_X2APIC_ISR2 0x812
1685/** X2APIC MSR - In-service Register (bits 127:96). */
1686#define MSR_IA32_X2APIC_ISR3 0x813
1687/** X2APIC MSR - In-service Register (bits 159:128). */
1688#define MSR_IA32_X2APIC_ISR4 0x814
1689/** X2APIC MSR - In-service Register (bits 191:160). */
1690#define MSR_IA32_X2APIC_ISR5 0x815
1691/** X2APIC MSR - In-service Register (bits 223:192). */
1692#define MSR_IA32_X2APIC_ISR6 0x816
1693/** X2APIC MSR - In-service Register (bits 255:224). */
1694#define MSR_IA32_X2APIC_ISR7 0x817
1695/** X2APIC MSR - Trigger Mode Register (bits 31:0). */
1696#define MSR_IA32_X2APIC_TMR0 0x818
1697/** X2APIC MSR - Trigger Mode Register (bits 63:32). */
1698#define MSR_IA32_X2APIC_TMR1 0x819
1699/** X2APIC MSR - Trigger Mode Register (bits 95:64). */
1700#define MSR_IA32_X2APIC_TMR2 0x81A
1701/** X2APIC MSR - Trigger Mode Register (bits 127:96). */
1702#define MSR_IA32_X2APIC_TMR3 0x81B
1703/** X2APIC MSR - Trigger Mode Register (bits 159:128). */
1704#define MSR_IA32_X2APIC_TMR4 0x81C
1705/** X2APIC MSR - Trigger Mode Register (bits 191:160). */
1706#define MSR_IA32_X2APIC_TMR5 0x81D
1707/** X2APIC MSR - Trigger Mode Register (bits 223:192). */
1708#define MSR_IA32_X2APIC_TMR6 0x81E
1709/** X2APIC MSR - Trigger Mode Register (bits 255:224). */
1710#define MSR_IA32_X2APIC_TMR7 0x81F
1711/** X2APIC MSR - Interrupt Request Register (bits 31:0). */
1712#define MSR_IA32_X2APIC_IRR0 0x820
1713/** X2APIC MSR - Interrupt Request Register (bits 63:32). */
1714#define MSR_IA32_X2APIC_IRR1 0x821
1715/** X2APIC MSR - Interrupt Request Register (bits 95:64). */
1716#define MSR_IA32_X2APIC_IRR2 0x822
1717/** X2APIC MSR - Interrupt Request Register (bits 127:96). */
1718#define MSR_IA32_X2APIC_IRR3 0x823
1719/** X2APIC MSR - Interrupt Request Register (bits 159:128). */
1720#define MSR_IA32_X2APIC_IRR4 0x824
1721/** X2APIC MSR - Interrupt Request Register (bits 191:160). */
1722#define MSR_IA32_X2APIC_IRR5 0x825
1723/** X2APIC MSR - Interrupt Request Register (bits 223:192). */
1724#define MSR_IA32_X2APIC_IRR6 0x826
1725/** X2APIC MSR - Interrupt Request Register (bits 255:224). */
1726#define MSR_IA32_X2APIC_IRR7 0x827
1727/** X2APIC MSR - Error Status Register. */
1728#define MSR_IA32_X2APIC_ESR 0x828
1729/** X2APIC MSR - LVT CMCI Register. */
1730#define MSR_IA32_X2APIC_LVT_CMCI 0x82F
1731/** X2APIC MSR - Interrupt Command Register. */
1732#define MSR_IA32_X2APIC_ICR 0x830
1733/** X2APIC MSR - LVT Timer Register. */
1734#define MSR_IA32_X2APIC_LVT_TIMER 0x832
1735/** X2APIC MSR - LVT Thermal Sensor Register. */
1736#define MSR_IA32_X2APIC_LVT_THERMAL 0x833
1737/** X2APIC MSR - LVT Performance Counter Register. */
1738#define MSR_IA32_X2APIC_LVT_PERF 0x834
1739/** X2APIC MSR - LVT LINT0 Register. */
1740#define MSR_IA32_X2APIC_LVT_LINT0 0x835
1741/** X2APIC MSR - LVT LINT1 Register. */
1742#define MSR_IA32_X2APIC_LVT_LINT1 0x836
1743/** X2APIC MSR - LVT Error Register . */
1744#define MSR_IA32_X2APIC_LVT_ERROR 0x837
1745/** X2APIC MSR - Timer Initial Count Register. */
1746#define MSR_IA32_X2APIC_TIMER_ICR 0x838
1747/** X2APIC MSR - Timer Current Count Register. */
1748#define MSR_IA32_X2APIC_TIMER_CCR 0x839
1749/** X2APIC MSR - Timer Divide Configuration Register. */
1750#define MSR_IA32_X2APIC_TIMER_DCR 0x83E
1751/** X2APIC MSR - Self IPI. */
1752#define MSR_IA32_X2APIC_SELF_IPI 0x83F
1753/** X2APIC MSR range end. */
1754#define MSR_IA32_X2APIC_END 0x8FF
1755/** X2APIC MSR - LVT start range. */
1756#define MSR_IA32_X2APIC_LVT_START MSR_IA32_X2APIC_LVT_TIMER
1757/** X2APIC MSR - LVT end range (inclusive). */
1758#define MSR_IA32_X2APIC_LVT_END MSR_IA32_X2APIC_LVT_ERROR
1759
1760/** K6 EFER - Extended Feature Enable Register. */
1761#define MSR_K6_EFER UINT32_C(0xc0000080)
1762/** @todo document EFER */
1763/** Bit 0 - SCE - System call extensions (SYSCALL / SYSRET). (R/W) */
1764#define MSR_K6_EFER_SCE RT_BIT_32(0)
1765/** Bit 8 - LME - Long mode enabled. (R/W) */
1766#define MSR_K6_EFER_LME RT_BIT_32(8)
1767#define MSR_K6_EFER_BIT_LME 8 /**< Bit number of MSR_K6_EFER_LME */
1768/** Bit 10 - LMA - Long mode active. (R) */
1769#define MSR_K6_EFER_LMA RT_BIT_32(10)
1770#define MSR_K6_EFER_BIT_LMA 10 /**< Bit number of MSR_K6_EFER_LMA */
1771/** Bit 11 - NXE - No-Execute Page Protection Enabled. (R/W) */
1772#define MSR_K6_EFER_NXE RT_BIT_32(11)
1773#define MSR_K6_EFER_BIT_NXE 11 /**< Bit number of MSR_K6_EFER_NXE */
1774/** Bit 12 - SVME - Secure VM Extension Enabled. (R/W) */
1775#define MSR_K6_EFER_SVME RT_BIT_32(12)
1776/** Bit 13 - LMSLE - Long Mode Segment Limit Enable. (R/W?) */
1777#define MSR_K6_EFER_LMSLE RT_BIT_32(13)
1778/** Bit 14 - FFXSR - Fast FXSAVE / FXRSTOR (skip XMM*). (R/W) */
1779#define MSR_K6_EFER_FFXSR RT_BIT_32(14)
1780/** Bit 15 - TCE - Translation Cache Extension. (R/W) */
1781#define MSR_K6_EFER_TCE RT_BIT_32(15)
1782/** Bit 17 - MCOMMIT - Commit Stores to memory. (R/W) */
1783#define MSR_K6_EFER_MCOMMIT RT_BIT_32(17)
1784
1785/** K6 STAR - SYSCALL/RET targets. */
1786#define MSR_K6_STAR UINT32_C(0xc0000081)
1787/** Shift value for getting the SYSRET CS and SS value. */
1788#define MSR_K6_STAR_SYSRET_CS_SS_SHIFT 48
1789/** Shift value for getting the SYSCALL CS and SS value. */
1790#define MSR_K6_STAR_SYSCALL_CS_SS_SHIFT 32
1791/** Selector mask for use after shifting. */
1792#define MSR_K6_STAR_SEL_MASK UINT32_C(0xffff)
1793/** The mask which give the SYSCALL EIP. */
1794#define MSR_K6_STAR_SYSCALL_EIP_MASK UINT32_C(0xffffffff)
1795/** K6 WHCR - Write Handling Control Register. */
1796#define MSR_K6_WHCR UINT32_C(0xc0000082)
1797/** K6 UWCCR - UC/WC Cacheability Control Register. */
1798#define MSR_K6_UWCCR UINT32_C(0xc0000085)
1799/** K6 PSOR - Processor State Observability Register. */
1800#define MSR_K6_PSOR UINT32_C(0xc0000087)
1801/** K6 PFIR - Page Flush/Invalidate Register. */
1802#define MSR_K6_PFIR UINT32_C(0xc0000088)
1803
1804/** Performance counter MSRs. (AMD only) */
1805#define MSR_K7_EVNTSEL0 UINT32_C(0xc0010000)
1806#define MSR_K7_EVNTSEL1 UINT32_C(0xc0010001)
1807#define MSR_K7_EVNTSEL2 UINT32_C(0xc0010002)
1808#define MSR_K7_EVNTSEL3 UINT32_C(0xc0010003)
1809#define MSR_K7_PERFCTR0 UINT32_C(0xc0010004)
1810#define MSR_K7_PERFCTR1 UINT32_C(0xc0010005)
1811#define MSR_K7_PERFCTR2 UINT32_C(0xc0010006)
1812#define MSR_K7_PERFCTR3 UINT32_C(0xc0010007)
1813
1814/** K8 LSTAR - Long mode SYSCALL target (RIP). */
1815#define MSR_K8_LSTAR UINT32_C(0xc0000082)
1816/** K8 CSTAR - Compatibility mode SYSCALL target (RIP). */
1817#define MSR_K8_CSTAR UINT32_C(0xc0000083)
1818/** K8 SF_MASK - SYSCALL flag mask. (aka SFMASK) */
1819#define MSR_K8_SF_MASK UINT32_C(0xc0000084)
1820/** K8 FS.base - The 64-bit base FS register. */
1821#define MSR_K8_FS_BASE UINT32_C(0xc0000100)
1822/** K8 GS.base - The 64-bit base GS register. */
1823#define MSR_K8_GS_BASE UINT32_C(0xc0000101)
1824/** K8 KernelGSbase - Used with SWAPGS. */
1825#define MSR_K8_KERNEL_GS_BASE UINT32_C(0xc0000102)
1826/** K8 TSC_AUX - Used with RDTSCP. */
1827#define MSR_K8_TSC_AUX UINT32_C(0xc0000103)
1828#define MSR_K8_SYSCFG UINT32_C(0xc0010010)
1829#define MSR_K8_HWCR UINT32_C(0xc0010015)
1830#define MSR_K8_IORRBASE0 UINT32_C(0xc0010016)
1831#define MSR_K8_IORRMASK0 UINT32_C(0xc0010017)
1832#define MSR_K8_IORRBASE1 UINT32_C(0xc0010018)
1833#define MSR_K8_IORRMASK1 UINT32_C(0xc0010019)
1834#define MSR_K8_TOP_MEM1 UINT32_C(0xc001001a)
1835#define MSR_K8_TOP_MEM2 UINT32_C(0xc001001d)
1836
1837/** SMM MSRs. */
1838#define MSR_K7_SMBASE UINT32_C(0xc0010111)
1839#define MSR_K7_SMM_ADDR UINT32_C(0xc0010112)
1840#define MSR_K7_SMM_MASK UINT32_C(0xc0010113)
1841
1842/** North bridge config? See BIOS & Kernel dev guides for
1843 * details. */
1844#define MSR_K8_NB_CFG UINT32_C(0xc001001f)
1845
1846/** Hypertransport interrupt pending register.
1847 * "BIOS and Kernel Developer's Guide for AMD NPT Family 0Fh Processors" */
1848#define MSR_K8_INT_PENDING UINT32_C(0xc0010055)
1849
1850/** SVM Control. */
1851#define MSR_K8_VM_CR UINT32_C(0xc0010114)
1852/** Disables HDT (Hardware Debug Tool) and certain internal debug
1853 * features. */
1854#define MSR_K8_VM_CR_DPD RT_BIT_32(0)
1855/** If set, non-intercepted INIT signals are converted to \#SX
1856 * exceptions. */
1857#define MSR_K8_VM_CR_R_INIT RT_BIT_32(1)
1858/** Disables A20 masking. */
1859#define MSR_K8_VM_CR_DIS_A20M RT_BIT_32(2)
1860/** Lock bit for this MSR controlling bits 3 (LOCK) and 4 (SVMDIS). */
1861#define MSR_K8_VM_CR_LOCK RT_BIT_32(3)
1862/** SVM disable. When set, writes to EFER.SVME are treated as MBZ. When
1863 * clear, EFER.SVME can be written normally. */
1864#define MSR_K8_VM_CR_SVM_DISABLE RT_BIT_32(4)
1865
1866#define MSR_K8_IGNNE UINT32_C(0xc0010115)
1867#define MSR_K8_SMM_CTL UINT32_C(0xc0010116)
1868/** SVM - VM_HSAVE_PA - Physical address for saving and restoring
1869 * host state during world switch. */
1870#define MSR_K8_VM_HSAVE_PA UINT32_C(0xc0010117)
1871
1872/** Virtualized speculation control for AMD processors.
1873 *
1874 * Unified interface among different CPU generations.
1875 * The VMM will set any architectural MSRs based on the CPU.
1876 * See "White Paper: AMD64 Technology Speculative Store Bypass Disable 5.21.18"
1877 * (12441_AMD64_SpeculativeStoreBypassDisable_Whitepaper_final.pdf) */
1878#define MSR_AMD_VIRT_SPEC_CTL UINT32_C(0xc001011f)
1879/** Speculative Store Bypass Disable. */
1880# define MSR_AMD_VIRT_SPEC_CTL_F_SSBD RT_BIT(2)
1881
1882/** @} */
1883
1884
1885/** @name Page Table / Directory / Directory Pointers / L4.
1886 * @{
1887 */
1888
1889/** Page table/directory entry as an unsigned integer. */
1890typedef uint32_t X86PGUINT;
1891/** Pointer to a page table/directory table entry as an unsigned integer. */
1892typedef X86PGUINT *PX86PGUINT;
1893/** Pointer to an const page table/directory table entry as an unsigned integer. */
1894typedef X86PGUINT const *PCX86PGUINT;
1895
1896/** Number of entries in a 32-bit PT/PD. */
1897#define X86_PG_ENTRIES 1024
1898
1899
1900/** PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1901typedef uint64_t X86PGPAEUINT;
1902/** Pointer to a PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1903typedef X86PGPAEUINT *PX86PGPAEUINT;
1904/** Pointer to an const PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1905typedef X86PGPAEUINT const *PCX86PGPAEUINT;
1906
1907/** Number of entries in a PAE PT/PD. */
1908#define X86_PG_PAE_ENTRIES 512
1909/** Number of entries in a PAE PDPT. */
1910#define X86_PG_PAE_PDPE_ENTRIES 4
1911
1912/** Number of entries in an AMD64 PT/PD/PDPT/L4/L5. */
1913#define X86_PG_AMD64_ENTRIES X86_PG_PAE_ENTRIES
1914/** Number of entries in an AMD64 PDPT.
1915 * Just for complementing X86_PG_PAE_PDPE_ENTRIES, using X86_PG_AMD64_ENTRIES for this is fine too. */
1916#define X86_PG_AMD64_PDPE_ENTRIES X86_PG_AMD64_ENTRIES
1917
1918/** The size of a default page. */
1919#define X86_PAGE_SIZE X86_PAGE_4K_SIZE
1920/** The page shift of a default page. */
1921#define X86_PAGE_SHIFT X86_PAGE_4K_SHIFT
1922/** The default page offset mask. */
1923#define X86_PAGE_OFFSET_MASK X86_PAGE_4K_OFFSET_MASK
1924/** The default page base mask for virtual addresses. */
1925#define X86_PAGE_BASE_MASK X86_PAGE_4K_BASE_MASK
1926/** The default page base mask for virtual addresses - 32bit version. */
1927#define X86_PAGE_BASE_MASK_32 X86_PAGE_4K_BASE_MASK_32
1928
1929/** The size of a 4KB page. */
1930#define X86_PAGE_4K_SIZE _4K
1931/** The page shift of a 4KB page. */
1932#define X86_PAGE_4K_SHIFT 12
1933/** The 4KB page offset mask. */
1934#define X86_PAGE_4K_OFFSET_MASK 0xfff
1935/** The 4KB page base mask for virtual addresses. */
1936#define X86_PAGE_4K_BASE_MASK 0xfffffffffffff000ULL
1937/** The 4KB page base mask for virtual addresses - 32bit version. */
1938#define X86_PAGE_4K_BASE_MASK_32 0xfffff000U
1939
1940/** The size of a 2MB page. */
1941#define X86_PAGE_2M_SIZE _2M
1942/** The page shift of a 2MB page. */
1943#define X86_PAGE_2M_SHIFT 21
1944/** The 2MB page offset mask. */
1945#define X86_PAGE_2M_OFFSET_MASK 0x001fffff
1946/** The 2MB page base mask for virtual addresses. */
1947#define X86_PAGE_2M_BASE_MASK 0xffffffffffe00000ULL
1948/** The 2MB page base mask for virtual addresses - 32bit version. */
1949#define X86_PAGE_2M_BASE_MASK_32 0xffe00000U
1950
1951/** The size of a 4MB page. */
1952#define X86_PAGE_4M_SIZE _4M
1953/** The page shift of a 4MB page. */
1954#define X86_PAGE_4M_SHIFT 22
1955/** The 4MB page offset mask. */
1956#define X86_PAGE_4M_OFFSET_MASK 0x003fffff
1957/** The 4MB page base mask for virtual addresses. */
1958#define X86_PAGE_4M_BASE_MASK 0xffffffffffc00000ULL
1959/** The 4MB page base mask for virtual addresses - 32bit version. */
1960#define X86_PAGE_4M_BASE_MASK_32 0xffc00000U
1961
1962/** The size of a 1GB page. */
1963#define X86_PAGE_1G_SIZE _1G
1964/** The page shift of a 1GB page. */
1965#define X86_PAGE_1G_SHIFT 30
1966/** The 1GB page offset mask. */
1967#define X86_PAGE_1G_OFFSET_MASK 0x3fffffff
1968/** The 1GB page base mask for virtual addresses. */
1969#define X86_PAGE_1G_BASE_MASK UINT64_C(0xffffffffc0000000)
1970
1971/**
1972 * Check if the given address is canonical.
1973 */
1974#define X86_IS_CANONICAL(a_u64Addr) ((uint64_t)(a_u64Addr) + UINT64_C(0x800000000000) < UINT64_C(0x1000000000000))
1975
1976/**
1977 * Gets the page base mask given the page shift.
1978 */
1979#define X86_GET_PAGE_BASE_MASK(a_cShift) (UINT64_C(0xffffffffffffffff) << (a_cShift))
1980
1981/**
1982 * Gets the page offset mask given the page shift.
1983 */
1984#define X86_GET_PAGE_OFFSET_MASK(a_cShift) (~X86_GET_PAGE_BASE_MASK(a_cShift))
1985
1986
1987/** @name Page Table Entry
1988 * @{
1989 */
1990/** Bit 0 - P - Present bit. */
1991#define X86_PTE_BIT_P 0
1992/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
1993#define X86_PTE_BIT_RW 1
1994/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
1995#define X86_PTE_BIT_US 2
1996/** Bit 3 - PWT - Page level write thru bit. */
1997#define X86_PTE_BIT_PWT 3
1998/** Bit 4 - PCD - Page level cache disable bit. */
1999#define X86_PTE_BIT_PCD 4
2000/** Bit 5 - A - Access bit. */
2001#define X86_PTE_BIT_A 5
2002/** Bit 6 - D - Dirty bit. */
2003#define X86_PTE_BIT_D 6
2004/** Bit 7 - PAT - Page Attribute Table index bit. Reserved and 0 if not supported. */
2005#define X86_PTE_BIT_PAT 7
2006/** Bit 8 - G - Global flag. */
2007#define X86_PTE_BIT_G 8
2008/** Bits 63 - NX - PAE/LM - No execution flag. */
2009#define X86_PTE_PAE_BIT_NX 63
2010
2011/** Bit 0 - P - Present bit mask. */
2012#define X86_PTE_P RT_BIT_32(0)
2013/** Bit 1 - R/W - Read (clear) / Write (set) bit mask. */
2014#define X86_PTE_RW RT_BIT_32(1)
2015/** Bit 2 - U/S - User (set) / Supervisor (clear) bit mask. */
2016#define X86_PTE_US RT_BIT_32(2)
2017/** Bit 3 - PWT - Page level write thru bit mask. */
2018#define X86_PTE_PWT RT_BIT_32(3)
2019/** Bit 4 - PCD - Page level cache disable bit mask. */
2020#define X86_PTE_PCD RT_BIT_32(4)
2021/** Bit 5 - A - Access bit mask. */
2022#define X86_PTE_A RT_BIT_32(5)
2023/** Bit 6 - D - Dirty bit mask. */
2024#define X86_PTE_D RT_BIT_32(6)
2025/** Bit 7 - PAT - Page Attribute Table index bit mask. Reserved and 0 if not supported. */
2026#define X86_PTE_PAT RT_BIT_32(7)
2027/** Bit 8 - G - Global bit mask. */
2028#define X86_PTE_G RT_BIT_32(8)
2029
2030/** Bits 9-11 - - Available for use to system software. */
2031#define X86_PTE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2032/** Bits 12-31 - - Physical Page number of the next level. */
2033#define X86_PTE_PG_MASK ( 0xfffff000 )
2034
2035/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2036#define X86_PTE_PAE_PG_MASK UINT64_C(0x000ffffffffff000)
2037/** Bits 63 - NX - PAE/LM - No execution flag. */
2038#define X86_PTE_PAE_NX RT_BIT_64(63)
2039/** Bits 62-52 - - PAE - MBZ bits when NX is active. */
2040#define X86_PTE_PAE_MBZ_MASK_NX UINT64_C(0x7ff0000000000000)
2041/** Bits 63-52 - - PAE - MBZ bits when no NX. */
2042#define X86_PTE_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff0000000000000)
2043/** No bits - - LM - MBZ bits when NX is active. */
2044#define X86_PTE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000000)
2045/** Bits 63 - - LM - MBZ bits when no NX. */
2046#define X86_PTE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000000)
2047
2048/**
2049 * Page table entry.
2050 */
2051typedef struct X86PTEBITS
2052{
2053 /** Flags whether(=1) or not the page is present. */
2054 uint32_t u1Present : 1;
2055 /** Read(=0) / Write(=1) flag. */
2056 uint32_t u1Write : 1;
2057 /** User(=1) / Supervisor (=0) flag. */
2058 uint32_t u1User : 1;
2059 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2060 uint32_t u1WriteThru : 1;
2061 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2062 uint32_t u1CacheDisable : 1;
2063 /** Accessed flag.
2064 * Indicates that the page have been read or written to. */
2065 uint32_t u1Accessed : 1;
2066 /** Dirty flag.
2067 * Indicates that the page has been written to. */
2068 uint32_t u1Dirty : 1;
2069 /** Reserved / If PAT enabled, bit 2 of the index. */
2070 uint32_t u1PAT : 1;
2071 /** Global flag. (Ignored in all but final level.) */
2072 uint32_t u1Global : 1;
2073 /** Available for use to system software. */
2074 uint32_t u3Available : 3;
2075 /** Physical Page number of the next level. */
2076 uint32_t u20PageNo : 20;
2077} X86PTEBITS;
2078#ifndef VBOX_FOR_DTRACE_LIB
2079AssertCompileSize(X86PTEBITS, 4);
2080#endif
2081/** Pointer to a page table entry. */
2082typedef X86PTEBITS *PX86PTEBITS;
2083/** Pointer to a const page table entry. */
2084typedef const X86PTEBITS *PCX86PTEBITS;
2085
2086/**
2087 * Page table entry.
2088 */
2089typedef union X86PTE
2090{
2091 /** Unsigned integer view */
2092 X86PGUINT u;
2093#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
2094 /** Bit field view. */
2095 X86PTEBITS n;
2096#endif
2097 /** 32-bit view. */
2098 uint32_t au32[1];
2099 /** 16-bit view. */
2100 uint16_t au16[2];
2101 /** 8-bit view. */
2102 uint8_t au8[4];
2103} X86PTE;
2104#ifndef VBOX_FOR_DTRACE_LIB
2105AssertCompileSize(X86PTE, 4);
2106#endif
2107/** Pointer to a page table entry. */
2108typedef X86PTE *PX86PTE;
2109/** Pointer to a const page table entry. */
2110typedef const X86PTE *PCX86PTE;
2111
2112
2113/**
2114 * PAE page table entry.
2115 */
2116typedef struct X86PTEPAEBITS
2117{
2118 /** Flags whether(=1) or not the page is present. */
2119 uint32_t u1Present : 1;
2120 /** Read(=0) / Write(=1) flag. */
2121 uint32_t u1Write : 1;
2122 /** User(=1) / Supervisor(=0) flag. */
2123 uint32_t u1User : 1;
2124 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2125 uint32_t u1WriteThru : 1;
2126 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2127 uint32_t u1CacheDisable : 1;
2128 /** Accessed flag.
2129 * Indicates that the page have been read or written to. */
2130 uint32_t u1Accessed : 1;
2131 /** Dirty flag.
2132 * Indicates that the page has been written to. */
2133 uint32_t u1Dirty : 1;
2134 /** Reserved / If PAT enabled, bit 2 of the index. */
2135 uint32_t u1PAT : 1;
2136 /** Global flag. (Ignored in all but final level.) */
2137 uint32_t u1Global : 1;
2138 /** Available for use to system software. */
2139 uint32_t u3Available : 3;
2140 /** Physical Page number of the next level - Low Part. Don't use this. */
2141 uint32_t u20PageNoLow : 20;
2142 /** Physical Page number of the next level - High Part. Don't use this. */
2143 uint32_t u20PageNoHigh : 20;
2144 /** MBZ bits */
2145 uint32_t u11Reserved : 11;
2146 /** No Execute flag. */
2147 uint32_t u1NoExecute : 1;
2148} X86PTEPAEBITS;
2149#ifndef VBOX_FOR_DTRACE_LIB
2150AssertCompileSize(X86PTEPAEBITS, 8);
2151#endif
2152/** Pointer to a page table entry. */
2153typedef X86PTEPAEBITS *PX86PTEPAEBITS;
2154/** Pointer to a page table entry. */
2155typedef const X86PTEPAEBITS *PCX86PTEPAEBITS;
2156
2157/**
2158 * PAE Page table entry.
2159 */
2160typedef union X86PTEPAE
2161{
2162 /** Unsigned integer view */
2163 X86PGPAEUINT u;
2164#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
2165 /** Bit field view. */
2166 X86PTEPAEBITS n;
2167#endif
2168 /** 32-bit view. */
2169 uint32_t au32[2];
2170 /** 16-bit view. */
2171 uint16_t au16[4];
2172 /** 8-bit view. */
2173 uint8_t au8[8];
2174} X86PTEPAE;
2175#ifndef VBOX_FOR_DTRACE_LIB
2176AssertCompileSize(X86PTEPAE, 8);
2177#endif
2178/** Pointer to a PAE page table entry. */
2179typedef X86PTEPAE *PX86PTEPAE;
2180/** Pointer to a const PAE page table entry. */
2181typedef const X86PTEPAE *PCX86PTEPAE;
2182/** @} */
2183
2184/**
2185 * Page table.
2186 */
2187typedef struct X86PT
2188{
2189 /** PTE Array. */
2190 X86PTE a[X86_PG_ENTRIES];
2191} X86PT;
2192#ifndef VBOX_FOR_DTRACE_LIB
2193AssertCompileSize(X86PT, 4096);
2194#endif
2195/** Pointer to a page table. */
2196typedef X86PT *PX86PT;
2197/** Pointer to a const page table. */
2198typedef const X86PT *PCX86PT;
2199
2200/** The page shift to get the PT index. */
2201#define X86_PT_SHIFT 12
2202/** The PT index mask (apply to a shifted page address). */
2203#define X86_PT_MASK 0x3ff
2204
2205
2206/**
2207 * Page directory.
2208 */
2209typedef struct X86PTPAE
2210{
2211 /** PTE Array. */
2212 X86PTEPAE a[X86_PG_PAE_ENTRIES];
2213} X86PTPAE;
2214#ifndef VBOX_FOR_DTRACE_LIB
2215AssertCompileSize(X86PTPAE, 4096);
2216#endif
2217/** Pointer to a page table. */
2218typedef X86PTPAE *PX86PTPAE;
2219/** Pointer to a const page table. */
2220typedef const X86PTPAE *PCX86PTPAE;
2221
2222/** The page shift to get the PA PTE index. */
2223#define X86_PT_PAE_SHIFT 12
2224/** The PAE PT index mask (apply to a shifted page address). */
2225#define X86_PT_PAE_MASK 0x1ff
2226
2227
2228/** @name 4KB Page Directory Entry
2229 * @{
2230 */
2231/** Bit 0 - P - Present bit. */
2232#define X86_PDE_P RT_BIT_32(0)
2233/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
2234#define X86_PDE_RW RT_BIT_32(1)
2235/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
2236#define X86_PDE_US RT_BIT_32(2)
2237/** Bit 3 - PWT - Page level write thru bit. */
2238#define X86_PDE_PWT RT_BIT_32(3)
2239/** Bit 4 - PCD - Page level cache disable bit. */
2240#define X86_PDE_PCD RT_BIT_32(4)
2241/** Bit 5 - A - Access bit. */
2242#define X86_PDE_A RT_BIT_32(5)
2243/** Bit 7 - PS - Page size attribute.
2244 * Clear mean 4KB pages, set means large pages (2/4MB). */
2245#define X86_PDE_PS RT_BIT_32(7)
2246/** Bits 9-11 - - Available for use to system software. */
2247#define X86_PDE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2248/** Bits 12-31 - - Physical Page number of the next level. */
2249#define X86_PDE_PG_MASK ( 0xfffff000 )
2250
2251/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2252#define X86_PDE_PAE_PG_MASK UINT64_C(0x000ffffffffff000)
2253/** Bits 63 - NX - PAE/LM - No execution flag. */
2254#define X86_PDE_PAE_NX RT_BIT_64(63)
2255/** Bits 62-52, 7 - - PAE - MBZ bits when NX is active. */
2256#define X86_PDE_PAE_MBZ_MASK_NX UINT64_C(0x7ff0000000000080)
2257/** Bits 63-52, 7 - - PAE - MBZ bits when no NX. */
2258#define X86_PDE_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff0000000000080)
2259/** Bit 7 - - LM - MBZ bits when NX is active. */
2260#define X86_PDE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000080)
2261/** Bits 63, 7 - - LM - MBZ bits when no NX. */
2262#define X86_PDE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000080)
2263
2264/**
2265 * Page directory entry.
2266 */
2267typedef struct X86PDEBITS
2268{
2269 /** Flags whether(=1) or not the page is present. */
2270 uint32_t u1Present : 1;
2271 /** Read(=0) / Write(=1) flag. */
2272 uint32_t u1Write : 1;
2273 /** User(=1) / Supervisor (=0) flag. */
2274 uint32_t u1User : 1;
2275 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2276 uint32_t u1WriteThru : 1;
2277 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2278 uint32_t u1CacheDisable : 1;
2279 /** Accessed flag.
2280 * Indicates that the page has been read or written to. */
2281 uint32_t u1Accessed : 1;
2282 /** Reserved / Ignored (dirty bit). */
2283 uint32_t u1Reserved0 : 1;
2284 /** Size bit if PSE is enabled - in any event it's 0. */
2285 uint32_t u1Size : 1;
2286 /** Reserved / Ignored (global bit). */
2287 uint32_t u1Reserved1 : 1;
2288 /** Available for use to system software. */
2289 uint32_t u3Available : 3;
2290 /** Physical Page number of the next level. */
2291 uint32_t u20PageNo : 20;
2292} X86PDEBITS;
2293#ifndef VBOX_FOR_DTRACE_LIB
2294AssertCompileSize(X86PDEBITS, 4);
2295#endif
2296/** Pointer to a page directory entry. */
2297typedef X86PDEBITS *PX86PDEBITS;
2298/** Pointer to a const page directory entry. */
2299typedef const X86PDEBITS *PCX86PDEBITS;
2300
2301
2302/**
2303 * PAE page directory entry.
2304 */
2305typedef struct X86PDEPAEBITS
2306{
2307 /** Flags whether(=1) or not the page is present. */
2308 uint32_t u1Present : 1;
2309 /** Read(=0) / Write(=1) flag. */
2310 uint32_t u1Write : 1;
2311 /** User(=1) / Supervisor (=0) flag. */
2312 uint32_t u1User : 1;
2313 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2314 uint32_t u1WriteThru : 1;
2315 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2316 uint32_t u1CacheDisable : 1;
2317 /** Accessed flag.
2318 * Indicates that the page has been read or written to. */
2319 uint32_t u1Accessed : 1;
2320 /** Reserved / Ignored (dirty bit). */
2321 uint32_t u1Reserved0 : 1;
2322 /** Size bit if PSE is enabled - in any event it's 0. */
2323 uint32_t u1Size : 1;
2324 /** Reserved / Ignored (global bit). / */
2325 uint32_t u1Reserved1 : 1;
2326 /** Available for use to system software. */
2327 uint32_t u3Available : 3;
2328 /** Physical Page number of the next level - Low Part. Don't use! */
2329 uint32_t u20PageNoLow : 20;
2330 /** Physical Page number of the next level - High Part. Don't use! */
2331 uint32_t u20PageNoHigh : 20;
2332 /** MBZ bits */
2333 uint32_t u11Reserved : 11;
2334 /** No Execute flag. */
2335 uint32_t u1NoExecute : 1;
2336} X86PDEPAEBITS;
2337#ifndef VBOX_FOR_DTRACE_LIB
2338AssertCompileSize(X86PDEPAEBITS, 8);
2339#endif
2340/** Pointer to a page directory entry. */
2341typedef X86PDEPAEBITS *PX86PDEPAEBITS;
2342/** Pointer to a const page directory entry. */
2343typedef const X86PDEPAEBITS *PCX86PDEPAEBITS;
2344
2345/** @} */
2346
2347
2348/** @name 2/4MB Page Directory Entry
2349 * @{
2350 */
2351/** Bit 0 - P - Present bit. */
2352#define X86_PDE4M_P RT_BIT_32(0)
2353/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
2354#define X86_PDE4M_RW RT_BIT_32(1)
2355/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
2356#define X86_PDE4M_US RT_BIT_32(2)
2357/** Bit 3 - PWT - Page level write thru bit. */
2358#define X86_PDE4M_PWT RT_BIT_32(3)
2359/** Bit 4 - PCD - Page level cache disable bit. */
2360#define X86_PDE4M_PCD RT_BIT_32(4)
2361/** Bit 5 - A - Access bit. */
2362#define X86_PDE4M_A RT_BIT_32(5)
2363/** Bit 6 - D - Dirty bit. */
2364#define X86_PDE4M_D RT_BIT_32(6)
2365/** Bit 7 - PS - Page size attribute. Clear mean 4KB pages, set means large pages (2/4MB). */
2366#define X86_PDE4M_PS RT_BIT_32(7)
2367/** Bit 8 - G - Global flag. */
2368#define X86_PDE4M_G RT_BIT_32(8)
2369/** Bits 9-11 - AVL - Available for use to system software. */
2370#define X86_PDE4M_AVL (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2371/** Bit 12 - PAT - Page Attribute Table index bit. Reserved and 0 if not supported. */
2372#define X86_PDE4M_PAT RT_BIT_32(12)
2373/** Shift to get from X86_PTE_PAT to X86_PDE4M_PAT. */
2374#define X86_PDE4M_PAT_SHIFT (12 - 7)
2375/** Bits 22-31 - - Physical Page number. */
2376#define X86_PDE4M_PG_MASK ( 0xffc00000 )
2377/** Bits 20-13 - - Physical Page number high part (32-39 bits). AMD64 hack. */
2378#define X86_PDE4M_PG_HIGH_MASK ( 0x001fe000 )
2379/** The number of bits to the high part of the page number. */
2380#define X86_PDE4M_PG_HIGH_SHIFT 19
2381/** Bit 21 - - MBZ bits for AMD CPUs, no PSE36. */
2382#define X86_PDE4M_MBZ_MASK RT_BIT_32(21)
2383
2384/** Bits 21-51 - - PAE/LM - Physical Page number.
2385 * (Bits 40-51 (long mode) & bits 36-51 (pae legacy) are reserved according to the Intel docs; AMD allows for more.) */
2386#define X86_PDE2M_PAE_PG_MASK UINT64_C(0x000fffffffe00000)
2387/** Bits 63 - NX - PAE/LM - No execution flag. */
2388#define X86_PDE2M_PAE_NX RT_BIT_64(63)
2389/** Bits 62-52, 20-13 - - PAE - MBZ bits when NX is active. */
2390#define X86_PDE2M_PAE_MBZ_MASK_NX UINT64_C(0x7ff00000001fe000)
2391/** Bits 63-52, 20-13 - - PAE - MBZ bits when no NX. */
2392#define X86_PDE2M_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff00000001fe000)
2393/** Bits 20-13 - - LM - MBZ bits when NX is active. */
2394#define X86_PDE2M_LM_MBZ_MASK_NX UINT64_C(0x00000000001fe000)
2395/** Bits 63, 20-13 - - LM - MBZ bits when no NX. */
2396#define X86_PDE2M_LM_MBZ_MASK_NO_NX UINT64_C(0x80000000001fe000)
2397
2398/**
2399 * 4MB page directory entry.
2400 */
2401typedef struct X86PDE4MBITS
2402{
2403 /** Flags whether(=1) or not the page is present. */
2404 uint32_t u1Present : 1;
2405 /** Read(=0) / Write(=1) flag. */
2406 uint32_t u1Write : 1;
2407 /** User(=1) / Supervisor (=0) flag. */
2408 uint32_t u1User : 1;
2409 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2410 uint32_t u1WriteThru : 1;
2411 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2412 uint32_t u1CacheDisable : 1;
2413 /** Accessed flag.
2414 * Indicates that the page have been read or written to. */
2415 uint32_t u1Accessed : 1;
2416 /** Dirty flag.
2417 * Indicates that the page has been written to. */
2418 uint32_t u1Dirty : 1;
2419 /** Page size flag - always 1 for 4MB entries. */
2420 uint32_t u1Size : 1;
2421 /** Global flag. */
2422 uint32_t u1Global : 1;
2423 /** Available for use to system software. */
2424 uint32_t u3Available : 3;
2425 /** Reserved / If PAT enabled, bit 2 of the index. */
2426 uint32_t u1PAT : 1;
2427 /** Bits 32-39 of the page number on AMD64.
2428 * This AMD64 hack allows accessing 40bits of physical memory without PAE. */
2429 uint32_t u8PageNoHigh : 8;
2430 /** Reserved. */
2431 uint32_t u1Reserved : 1;
2432 /** Physical Page number of the page. */
2433 uint32_t u10PageNo : 10;
2434} X86PDE4MBITS;
2435#ifndef VBOX_FOR_DTRACE_LIB
2436AssertCompileSize(X86PDE4MBITS, 4);
2437#endif
2438/** Pointer to a page table entry. */
2439typedef X86PDE4MBITS *PX86PDE4MBITS;
2440/** Pointer to a const page table entry. */
2441typedef const X86PDE4MBITS *PCX86PDE4MBITS;
2442
2443
2444/**
2445 * 2MB PAE page directory entry.
2446 */
2447typedef struct X86PDE2MPAEBITS
2448{
2449 /** Flags whether(=1) or not the page is present. */
2450 uint32_t u1Present : 1;
2451 /** Read(=0) / Write(=1) flag. */
2452 uint32_t u1Write : 1;
2453 /** User(=1) / Supervisor(=0) flag. */
2454 uint32_t u1User : 1;
2455 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2456 uint32_t u1WriteThru : 1;
2457 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2458 uint32_t u1CacheDisable : 1;
2459 /** Accessed flag.
2460 * Indicates that the page have been read or written to. */
2461 uint32_t u1Accessed : 1;
2462 /** Dirty flag.
2463 * Indicates that the page has been written to. */
2464 uint32_t u1Dirty : 1;
2465 /** Page size flag - always 1 for 2MB entries. */
2466 uint32_t u1Size : 1;
2467 /** Global flag. */
2468 uint32_t u1Global : 1;
2469 /** Available for use to system software. */
2470 uint32_t u3Available : 3;
2471 /** Reserved / If PAT enabled, bit 2 of the index. */
2472 uint32_t u1PAT : 1;
2473 /** Reserved. */
2474 uint32_t u9Reserved : 9;
2475 /** Physical Page number of the next level - Low part. Don't use! */
2476 uint32_t u10PageNoLow : 10;
2477 /** Physical Page number of the next level - High part. Don't use! */
2478 uint32_t u20PageNoHigh : 20;
2479 /** MBZ bits */
2480 uint32_t u11Reserved : 11;
2481 /** No Execute flag. */
2482 uint32_t u1NoExecute : 1;
2483} X86PDE2MPAEBITS;
2484#ifndef VBOX_FOR_DTRACE_LIB
2485AssertCompileSize(X86PDE2MPAEBITS, 8);
2486#endif
2487/** Pointer to a 2MB PAE page table entry. */
2488typedef X86PDE2MPAEBITS *PX86PDE2MPAEBITS;
2489/** Pointer to a 2MB PAE page table entry. */
2490typedef const X86PDE2MPAEBITS *PCX86PDE2MPAEBITS;
2491
2492/** @} */
2493
2494/**
2495 * Page directory entry.
2496 */
2497typedef union X86PDE
2498{
2499 /** Unsigned integer view. */
2500 X86PGUINT u;
2501#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
2502 /** Normal view. */
2503 X86PDEBITS n;
2504 /** 4MB view (big). */
2505 X86PDE4MBITS b;
2506#endif
2507 /** 8 bit unsigned integer view. */
2508 uint8_t au8[4];
2509 /** 16 bit unsigned integer view. */
2510 uint16_t au16[2];
2511 /** 32 bit unsigned integer view. */
2512 uint32_t au32[1];
2513} X86PDE;
2514#ifndef VBOX_FOR_DTRACE_LIB
2515AssertCompileSize(X86PDE, 4);
2516#endif
2517/** Pointer to a page directory entry. */
2518typedef X86PDE *PX86PDE;
2519/** Pointer to a const page directory entry. */
2520typedef const X86PDE *PCX86PDE;
2521
2522/**
2523 * PAE page directory entry.
2524 */
2525typedef union X86PDEPAE
2526{
2527 /** Unsigned integer view. */
2528 X86PGPAEUINT u;
2529#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
2530 /** Normal view. */
2531 X86PDEPAEBITS n;
2532 /** 2MB page view (big). */
2533 X86PDE2MPAEBITS b;
2534#endif
2535 /** 8 bit unsigned integer view. */
2536 uint8_t au8[8];
2537 /** 16 bit unsigned integer view. */
2538 uint16_t au16[4];
2539 /** 32 bit unsigned integer view. */
2540 uint32_t au32[2];
2541} X86PDEPAE;
2542#ifndef VBOX_FOR_DTRACE_LIB
2543AssertCompileSize(X86PDEPAE, 8);
2544#endif
2545/** Pointer to a page directory entry. */
2546typedef X86PDEPAE *PX86PDEPAE;
2547/** Pointer to a const page directory entry. */
2548typedef const X86PDEPAE *PCX86PDEPAE;
2549
2550/**
2551 * Page directory.
2552 */
2553typedef struct X86PD
2554{
2555 /** PDE Array. */
2556 X86PDE a[X86_PG_ENTRIES];
2557} X86PD;
2558#ifndef VBOX_FOR_DTRACE_LIB
2559AssertCompileSize(X86PD, 4096);
2560#endif
2561/** Pointer to a page directory. */
2562typedef X86PD *PX86PD;
2563/** Pointer to a const page directory. */
2564typedef const X86PD *PCX86PD;
2565
2566/** The page shift to get the PD index. */
2567#define X86_PD_SHIFT 22
2568/** The PD index mask (apply to a shifted page address). */
2569#define X86_PD_MASK 0x3ff
2570
2571
2572/**
2573 * PAE page directory.
2574 */
2575typedef struct X86PDPAE
2576{
2577 /** PDE Array. */
2578 X86PDEPAE a[X86_PG_PAE_ENTRIES];
2579} X86PDPAE;
2580#ifndef VBOX_FOR_DTRACE_LIB
2581AssertCompileSize(X86PDPAE, 4096);
2582#endif
2583/** Pointer to a PAE page directory. */
2584typedef X86PDPAE *PX86PDPAE;
2585/** Pointer to a const PAE page directory. */
2586typedef const X86PDPAE *PCX86PDPAE;
2587
2588/** The page shift to get the PAE PD index. */
2589#define X86_PD_PAE_SHIFT 21
2590/** The PAE PD index mask (apply to a shifted page address). */
2591#define X86_PD_PAE_MASK 0x1ff
2592
2593
2594/** @name Page Directory Pointer Table Entry (PAE)
2595 * @{
2596 */
2597/** Bit 0 - P - Present bit. */
2598#define X86_PDPE_P RT_BIT_32(0)
2599/** Bit 1 - R/W - Read (clear) / Write (set) bit. Long Mode only. */
2600#define X86_PDPE_RW RT_BIT_32(1)
2601/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. Long Mode only. */
2602#define X86_PDPE_US RT_BIT_32(2)
2603/** Bit 3 - PWT - Page level write thru bit. */
2604#define X86_PDPE_PWT RT_BIT_32(3)
2605/** Bit 4 - PCD - Page level cache disable bit. */
2606#define X86_PDPE_PCD RT_BIT_32(4)
2607/** Bit 5 - A - Access bit. Long Mode only. */
2608#define X86_PDPE_A RT_BIT_32(5)
2609/** Bit 7 - PS - Page size (1GB). Long Mode only. */
2610#define X86_PDPE_LM_PS RT_BIT_32(7)
2611/** Bits 9-11 - - Available for use to system software. */
2612#define X86_PDPE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2613/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2614#define X86_PDPE_PG_MASK UINT64_C(0x000ffffffffff000)
2615/** Bits 30-51 - - PG - Physical address of the 1GB page referenced by this entry. */
2616#define X86_PDPE1G_PG_MASK UINT64_C(0x000fffffc0000000)
2617/** Bits 63-52, 8-5, 2-1 - - PAE - MBZ bits (NX is long mode only). */
2618#define X86_PDPE_PAE_MBZ_MASK UINT64_C(0xfff00000000001e6)
2619/** Bits 63 - NX - LM - No execution flag. Long Mode only. */
2620#define X86_PDPE_LM_NX RT_BIT_64(63)
2621/** Bits 8, 7 - - LM - MBZ bits when NX is active. */
2622#define X86_PDPE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000180)
2623/** Bits 63, 8, 7 - - LM - MBZ bits when no NX. */
2624#define X86_PDPE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000180)
2625/** Bits 29-13 - - LM - MBZ bits for 1GB page entry when NX is active. */
2626#define X86_PDPE1G_LM_MBZ_MASK_NX UINT64_C(0x000000003fffe000)
2627/** Bits 63, 29-13 - - LM - MBZ bits for 1GB page entry when no NX. */
2628#define X86_PDPE1G_LM_MBZ_MASK_NO_NX UINT64_C(0x800000003fffe000)
2629
2630
2631/**
2632 * Page directory pointer table entry.
2633 */
2634typedef struct X86PDPEBITS
2635{
2636 /** Flags whether(=1) or not the page is present. */
2637 uint32_t u1Present : 1;
2638 /** Chunk of reserved bits. */
2639 uint32_t u2Reserved : 2;
2640 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2641 uint32_t u1WriteThru : 1;
2642 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2643 uint32_t u1CacheDisable : 1;
2644 /** Chunk of reserved bits. */
2645 uint32_t u4Reserved : 4;
2646 /** Available for use to system software. */
2647 uint32_t u3Available : 3;
2648 /** Physical Page number of the next level - Low Part. Don't use! */
2649 uint32_t u20PageNoLow : 20;
2650 /** Physical Page number of the next level - High Part. Don't use! */
2651 uint32_t u20PageNoHigh : 20;
2652 /** MBZ bits */
2653 uint32_t u12Reserved : 12;
2654} X86PDPEBITS;
2655#ifndef VBOX_FOR_DTRACE_LIB
2656AssertCompileSize(X86PDPEBITS, 8);
2657#endif
2658/** Pointer to a page directory pointer table entry. */
2659typedef X86PDPEBITS *PX86PTPEBITS;
2660/** Pointer to a const page directory pointer table entry. */
2661typedef const X86PDPEBITS *PCX86PTPEBITS;
2662
2663/**
2664 * Page directory pointer table entry. AMD64 version
2665 */
2666typedef struct X86PDPEAMD64BITS
2667{
2668 /** Flags whether(=1) or not the page is present. */
2669 uint32_t u1Present : 1;
2670 /** Read(=0) / Write(=1) flag. */
2671 uint32_t u1Write : 1;
2672 /** User(=1) / Supervisor (=0) flag. */
2673 uint32_t u1User : 1;
2674 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2675 uint32_t u1WriteThru : 1;
2676 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2677 uint32_t u1CacheDisable : 1;
2678 /** Accessed flag.
2679 * Indicates that the page have been read or written to. */
2680 uint32_t u1Accessed : 1;
2681 /** Chunk of reserved bits. */
2682 uint32_t u3Reserved : 3;
2683 /** Available for use to system software. */
2684 uint32_t u3Available : 3;
2685 /** Physical Page number of the next level - Low Part. Don't use! */
2686 uint32_t u20PageNoLow : 20;
2687 /** Physical Page number of the next level - High Part. Don't use! */
2688 uint32_t u20PageNoHigh : 20;
2689 /** MBZ bits */
2690 uint32_t u11Reserved : 11;
2691 /** No Execute flag. */
2692 uint32_t u1NoExecute : 1;
2693} X86PDPEAMD64BITS;
2694#ifndef VBOX_FOR_DTRACE_LIB
2695AssertCompileSize(X86PDPEAMD64BITS, 8);
2696#endif
2697/** Pointer to a page directory pointer table entry. */
2698typedef X86PDPEAMD64BITS *PX86PDPEAMD64BITS;
2699/** Pointer to a const page directory pointer table entry. */
2700typedef const X86PDPEAMD64BITS *PCX86PDPEAMD64BITS;
2701
2702/**
2703 * Page directory pointer table entry for 1GB page. (AMD64 only)
2704 */
2705typedef struct X86PDPE1GB
2706{
2707 /** 0: Flags whether(=1) or not the page is present. */
2708 uint32_t u1Present : 1;
2709 /** 1: Read(=0) / Write(=1) flag. */
2710 uint32_t u1Write : 1;
2711 /** 2: User(=1) / Supervisor (=0) flag. */
2712 uint32_t u1User : 1;
2713 /** 3: Write Thru flag. If PAT enabled, bit 0 of the index. */
2714 uint32_t u1WriteThru : 1;
2715 /** 4: Cache disabled flag. If PAT enabled, bit 1 of the index. */
2716 uint32_t u1CacheDisable : 1;
2717 /** 5: Accessed flag.
2718 * Indicates that the page have been read or written to. */
2719 uint32_t u1Accessed : 1;
2720 /** 6: Dirty flag for 1GB pages. */
2721 uint32_t u1Dirty : 1;
2722 /** 7: Indicates 1GB page if set. */
2723 uint32_t u1Size : 1;
2724 /** 8: Global 1GB page. */
2725 uint32_t u1Global: 1;
2726 /** 9-11: Available for use to system software. */
2727 uint32_t u3Available : 3;
2728 /** 12: PAT bit for 1GB page. */
2729 uint32_t u1PAT : 1;
2730 /** 13-29: MBZ bits. */
2731 uint32_t u17Reserved : 17;
2732 /** 30-31: Physical page number - Low Part. Don't use! */
2733 uint32_t u2PageNoLow : 2;
2734 /** 32-51: Physical Page number of the next level - High Part. Don't use! */
2735 uint32_t u20PageNoHigh : 20;
2736 /** 52-62: MBZ bits */
2737 uint32_t u11Reserved : 11;
2738 /** 63: No Execute flag. */
2739 uint32_t u1NoExecute : 1;
2740} X86PDPE1GB;
2741#ifndef VBOX_FOR_DTRACE_LIB
2742AssertCompileSize(X86PDPE1GB, 8);
2743#endif
2744/** Pointer to a page directory pointer table entry for a 1GB page. */
2745typedef X86PDPE1GB *PX86PDPE1GB;
2746/** Pointer to a const page directory pointer table entry for a 1GB page. */
2747typedef const X86PDPE1GB *PCX86PDPE1GB;
2748
2749/**
2750 * Page directory pointer table entry.
2751 */
2752typedef union X86PDPE
2753{
2754 /** Unsigned integer view. */
2755 X86PGPAEUINT u;
2756#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
2757 /** Normal view. */
2758 X86PDPEBITS n;
2759 /** AMD64 view. */
2760 X86PDPEAMD64BITS lm;
2761 /** AMD64 big view. */
2762 X86PDPE1GB b;
2763#endif
2764 /** 8 bit unsigned integer view. */
2765 uint8_t au8[8];
2766 /** 16 bit unsigned integer view. */
2767 uint16_t au16[4];
2768 /** 32 bit unsigned integer view. */
2769 uint32_t au32[2];
2770} X86PDPE;
2771#ifndef VBOX_FOR_DTRACE_LIB
2772AssertCompileSize(X86PDPE, 8);
2773#endif
2774/** Pointer to a page directory pointer table entry. */
2775typedef X86PDPE *PX86PDPE;
2776/** Pointer to a const page directory pointer table entry. */
2777typedef const X86PDPE *PCX86PDPE;
2778
2779
2780/**
2781 * Page directory pointer table.
2782 */
2783typedef struct X86PDPT
2784{
2785 /** PDE Array. */
2786 X86PDPE a[X86_PG_AMD64_PDPE_ENTRIES];
2787} X86PDPT;
2788#ifndef VBOX_FOR_DTRACE_LIB
2789AssertCompileSize(X86PDPT, 4096);
2790#endif
2791/** Pointer to a page directory pointer table. */
2792typedef X86PDPT *PX86PDPT;
2793/** Pointer to a const page directory pointer table. */
2794typedef const X86PDPT *PCX86PDPT;
2795
2796/** The page shift to get the PDPT index. */
2797#define X86_PDPT_SHIFT 30
2798/** The PDPT index mask (apply to a shifted page address). (32 bits PAE) */
2799#define X86_PDPT_MASK_PAE 0x3
2800/** The PDPT index mask (apply to a shifted page address). (64 bits PAE)*/
2801#define X86_PDPT_MASK_AMD64 0x1ff
2802
2803/** @} */
2804
2805
2806/** @name Page Map Level-4 Entry (Long Mode PAE)
2807 * @{
2808 */
2809/** Bit 0 - P - Present bit. */
2810#define X86_PML4E_P RT_BIT_32(0)
2811/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
2812#define X86_PML4E_RW RT_BIT_32(1)
2813/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
2814#define X86_PML4E_US RT_BIT_32(2)
2815/** Bit 3 - PWT - Page level write thru bit. */
2816#define X86_PML4E_PWT RT_BIT_32(3)
2817/** Bit 4 - PCD - Page level cache disable bit. */
2818#define X86_PML4E_PCD RT_BIT_32(4)
2819/** Bit 5 - A - Access bit. */
2820#define X86_PML4E_A RT_BIT_32(5)
2821/** Bits 9-11 - - Available for use to system software. */
2822#define X86_PML4E_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2823/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2824#define X86_PML4E_PG_MASK UINT64_C(0x000ffffffffff000)
2825/** Bits 8, 7 - - MBZ bits when NX is active. */
2826#define X86_PML4E_MBZ_MASK_NX UINT64_C(0x0000000000000080)
2827/** Bits 63, 7 - - MBZ bits when no NX. */
2828#define X86_PML4E_MBZ_MASK_NO_NX UINT64_C(0x8000000000000080)
2829/** Bits 63 - NX - PAE - No execution flag. */
2830#define X86_PML4E_NX RT_BIT_64(63)
2831
2832/**
2833 * Page Map Level-4 Entry
2834 */
2835typedef struct X86PML4EBITS
2836{
2837 /** Flags whether(=1) or not the page is present. */
2838 uint32_t u1Present : 1;
2839 /** Read(=0) / Write(=1) flag. */
2840 uint32_t u1Write : 1;
2841 /** User(=1) / Supervisor (=0) flag. */
2842 uint32_t u1User : 1;
2843 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2844 uint32_t u1WriteThru : 1;
2845 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2846 uint32_t u1CacheDisable : 1;
2847 /** Accessed flag.
2848 * Indicates that the page have been read or written to. */
2849 uint32_t u1Accessed : 1;
2850 /** Chunk of reserved bits. */
2851 uint32_t u3Reserved : 3;
2852 /** Available for use to system software. */
2853 uint32_t u3Available : 3;
2854 /** Physical Page number of the next level - Low Part. Don't use! */
2855 uint32_t u20PageNoLow : 20;
2856 /** Physical Page number of the next level - High Part. Don't use! */
2857 uint32_t u20PageNoHigh : 20;
2858 /** MBZ bits */
2859 uint32_t u11Reserved : 11;
2860 /** No Execute flag. */
2861 uint32_t u1NoExecute : 1;
2862} X86PML4EBITS;
2863#ifndef VBOX_FOR_DTRACE_LIB
2864AssertCompileSize(X86PML4EBITS, 8);
2865#endif
2866/** Pointer to a page map level-4 entry. */
2867typedef X86PML4EBITS *PX86PML4EBITS;
2868/** Pointer to a const page map level-4 entry. */
2869typedef const X86PML4EBITS *PCX86PML4EBITS;
2870
2871/**
2872 * Page Map Level-4 Entry.
2873 */
2874typedef union X86PML4E
2875{
2876 /** Unsigned integer view. */
2877 X86PGPAEUINT u;
2878#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
2879 /** Normal view. */
2880 X86PML4EBITS n;
2881#endif
2882 /** 8 bit unsigned integer view. */
2883 uint8_t au8[8];
2884 /** 16 bit unsigned integer view. */
2885 uint16_t au16[4];
2886 /** 32 bit unsigned integer view. */
2887 uint32_t au32[2];
2888} X86PML4E;
2889#ifndef VBOX_FOR_DTRACE_LIB
2890AssertCompileSize(X86PML4E, 8);
2891#endif
2892/** Pointer to a page map level-4 entry. */
2893typedef X86PML4E *PX86PML4E;
2894/** Pointer to a const page map level-4 entry. */
2895typedef const X86PML4E *PCX86PML4E;
2896
2897
2898/**
2899 * Page Map Level-4.
2900 */
2901typedef struct X86PML4
2902{
2903 /** PDE Array. */
2904 X86PML4E a[X86_PG_PAE_ENTRIES];
2905} X86PML4;
2906#ifndef VBOX_FOR_DTRACE_LIB
2907AssertCompileSize(X86PML4, 4096);
2908#endif
2909/** Pointer to a page map level-4. */
2910typedef X86PML4 *PX86PML4;
2911/** Pointer to a const page map level-4. */
2912typedef const X86PML4 *PCX86PML4;
2913
2914/** The page shift to get the PML4 index. */
2915#define X86_PML4_SHIFT 39
2916/** The PML4 index mask (apply to a shifted page address). */
2917#define X86_PML4_MASK 0x1ff
2918
2919/** @} */
2920
2921/** @} */
2922
2923/**
2924 * Intel PCID invalidation types.
2925 */
2926/** Individual address invalidation. */
2927#define X86_INVPCID_TYPE_INDV_ADDR 0
2928/** Single-context invalidation. */
2929#define X86_INVPCID_TYPE_SINGLE_CONTEXT 1
2930/** All-context including globals invalidation. */
2931#define X86_INVPCID_TYPE_ALL_CONTEXT_INCL_GLOBAL 2
2932/** All-context excluding globals invalidation. */
2933#define X86_INVPCID_TYPE_ALL_CONTEXT_EXCL_GLOBAL 3
2934/** The maximum valid invalidation type value. */
2935#define X86_INVPCID_TYPE_MAX_VALID X86_INVPCID_TYPE_ALL_CONTEXT_EXCL_GLOBAL
2936
2937/**
2938 * 32-bit protected mode FSTENV image.
2939 */
2940typedef struct X86FSTENV32P
2941{
2942 uint16_t FCW; /**< 0x00 */
2943 uint16_t padding1; /**< 0x02 */
2944 uint16_t FSW; /**< 0x04 */
2945 uint16_t padding2; /**< 0x06 */
2946 uint16_t FTW; /**< 0x08 */
2947 uint16_t padding3; /**< 0x0a */
2948 uint32_t FPUIP; /**< 0x0c */
2949 uint16_t FPUCS; /**< 0x10 */
2950 uint16_t FOP; /**< 0x12 */
2951 uint32_t FPUDP; /**< 0x14 */
2952 uint16_t FPUDS; /**< 0x18 */
2953 uint16_t padding4; /**< 0x1a */
2954} X86FSTENV32P;
2955#ifndef VBOX_FOR_DTRACE_LIB
2956AssertCompileSize(X86FSTENV32P, 0x1c);
2957#endif
2958/** Pointer to a 32-bit protected mode FSTENV image. */
2959typedef X86FSTENV32P *PX86FSTENV32P;
2960/** Pointer to a const 32-bit protected mode FSTENV image. */
2961typedef X86FSTENV32P const *PCX86FSTENV32P;
2962
2963
2964/**
2965 * 80-bit MMX/FPU register type.
2966 */
2967typedef struct X86FPUMMX
2968{
2969 uint8_t reg[10];
2970} X86FPUMMX;
2971#ifndef VBOX_FOR_DTRACE_LIB
2972AssertCompileSize(X86FPUMMX, 10);
2973#endif
2974/** Pointer to a 80-bit MMX/FPU register type. */
2975typedef X86FPUMMX *PX86FPUMMX;
2976/** Pointer to a const 80-bit MMX/FPU register type. */
2977typedef const X86FPUMMX *PCX86FPUMMX;
2978
2979/** FPU (x87) register. */
2980typedef union X86FPUREG
2981{
2982 /** MMX view. */
2983 uint64_t mmx;
2984 /** FPU view - todo. */
2985 X86FPUMMX fpu;
2986 /** Extended precision floating point view. */
2987 RTFLOAT80U r80;
2988 /** Extended precision floating point view v2 */
2989 RTFLOAT80U2 r80Ex;
2990 /** 8-bit view. */
2991 uint8_t au8[16];
2992 /** 16-bit view. */
2993 uint16_t au16[8];
2994 /** 32-bit view. */
2995 uint32_t au32[4];
2996 /** 64-bit view. */
2997 uint64_t au64[2];
2998 /** 128-bit view. (yeah, very helpful) */
2999 uint128_t au128[1];
3000} X86FPUREG;
3001#ifndef VBOX_FOR_DTRACE_LIB
3002AssertCompileSize(X86FPUREG, 16);
3003#endif
3004/** Pointer to a FPU register. */
3005typedef X86FPUREG *PX86FPUREG;
3006/** Pointer to a const FPU register. */
3007typedef X86FPUREG const *PCX86FPUREG;
3008
3009/**
3010 * XMM register union.
3011 */
3012typedef union X86XMMREG
3013{
3014 /** XMM Register view. */
3015 uint128_t xmm;
3016 /** 8-bit view. */
3017 uint8_t au8[16];
3018 /** 16-bit view. */
3019 uint16_t au16[8];
3020 /** 32-bit view. */
3021 uint32_t au32[4];
3022 /** 64-bit view. */
3023 uint64_t au64[2];
3024 /** 128-bit view. (yeah, very helpful) */
3025 uint128_t au128[1];
3026#ifndef VBOX_FOR_DTRACE_LIB
3027 /** Confusing nested 128-bit union view (this is what xmm should've been). */
3028 RTUINT128U uXmm;
3029#endif
3030} X86XMMREG;
3031#ifndef VBOX_FOR_DTRACE_LIB
3032AssertCompileSize(X86XMMREG, 16);
3033#endif
3034/** Pointer to an XMM register state. */
3035typedef X86XMMREG *PX86XMMREG;
3036/** Pointer to a const XMM register state. */
3037typedef X86XMMREG const *PCX86XMMREG;
3038
3039/**
3040 * YMM register union.
3041 */
3042typedef union X86YMMREG
3043{
3044 /** 8-bit view. */
3045 uint8_t au8[32];
3046 /** 16-bit view. */
3047 uint16_t au16[16];
3048 /** 32-bit view. */
3049 uint32_t au32[8];
3050 /** 64-bit view. */
3051 uint64_t au64[4];
3052 /** 128-bit view. (yeah, very helpful) */
3053 uint128_t au128[2];
3054 /** XMM sub register view. */
3055 X86XMMREG aXmm[2];
3056} X86YMMREG;
3057#ifndef VBOX_FOR_DTRACE_LIB
3058AssertCompileSize(X86YMMREG, 32);
3059#endif
3060/** Pointer to an YMM register state. */
3061typedef X86YMMREG *PX86YMMREG;
3062/** Pointer to a const YMM register state. */
3063typedef X86YMMREG const *PCX86YMMREG;
3064
3065/**
3066 * ZMM register union.
3067 */
3068typedef union X86ZMMREG
3069{
3070 /** 8-bit view. */
3071 uint8_t au8[64];
3072 /** 16-bit view. */
3073 uint16_t au16[32];
3074 /** 32-bit view. */
3075 uint32_t au32[16];
3076 /** 64-bit view. */
3077 uint64_t au64[8];
3078 /** 128-bit view. (yeah, very helpful) */
3079 uint128_t au128[4];
3080 /** XMM sub register view. */
3081 X86XMMREG aXmm[4];
3082 /** YMM sub register view. */
3083 X86YMMREG aYmm[2];
3084} X86ZMMREG;
3085#ifndef VBOX_FOR_DTRACE_LIB
3086AssertCompileSize(X86ZMMREG, 64);
3087#endif
3088/** Pointer to an ZMM register state. */
3089typedef X86ZMMREG *PX86ZMMREG;
3090/** Pointer to a const ZMM register state. */
3091typedef X86ZMMREG const *PCX86ZMMREG;
3092
3093
3094/**
3095 * 32-bit FPU state (aka FSAVE/FRSTOR Memory Region).
3096 * @todo verify this...
3097 */
3098#pragma pack(1)
3099typedef struct X86FPUSTATE
3100{
3101 /** 0x00 - Control word. */
3102 uint16_t FCW;
3103 /** 0x02 - Alignment word */
3104 uint16_t Dummy1;
3105 /** 0x04 - Status word. */
3106 uint16_t FSW;
3107 /** 0x06 - Alignment word */
3108 uint16_t Dummy2;
3109 /** 0x08 - Tag word */
3110 uint16_t FTW;
3111 /** 0x0a - Alignment word */
3112 uint16_t Dummy3;
3113
3114 /** 0x0c - Instruction pointer. */
3115 uint32_t FPUIP;
3116 /** 0x10 - Code selector. */
3117 uint16_t CS;
3118 /** 0x12 - Opcode. */
3119 uint16_t FOP;
3120 /** 0x14 - FOO. */
3121 uint32_t FPUOO;
3122 /** 0x18 - FOS. */
3123 uint32_t FPUOS;
3124 /** 0x1c - FPU register. */
3125 X86FPUREG regs[8];
3126} X86FPUSTATE;
3127#pragma pack()
3128/** Pointer to a FPU state. */
3129typedef X86FPUSTATE *PX86FPUSTATE;
3130/** Pointer to a const FPU state. */
3131typedef const X86FPUSTATE *PCX86FPUSTATE;
3132
3133/**
3134 * FPU Extended state (aka FXSAVE/FXRSTORE Memory Region).
3135 */
3136#pragma pack(1)
3137typedef struct X86FXSTATE
3138{
3139 /** 0x00 - Control word. */
3140 uint16_t FCW;
3141 /** 0x02 - Status word. */
3142 uint16_t FSW;
3143 /** 0x04 - Tag word. (The upper byte is always zero.) */
3144 uint16_t FTW;
3145 /** 0x06 - Opcode. */
3146 uint16_t FOP;
3147 /** 0x08 - Instruction pointer. */
3148 uint32_t FPUIP;
3149 /** 0x0c - Code selector. */
3150 uint16_t CS;
3151 uint16_t Rsrvd1;
3152 /** 0x10 - Data pointer. */
3153 uint32_t FPUDP;
3154 /** 0x14 - Data segment */
3155 uint16_t DS;
3156 /** 0x16 */
3157 uint16_t Rsrvd2;
3158 /** 0x18 */
3159 uint32_t MXCSR;
3160 /** 0x1c */
3161 uint32_t MXCSR_MASK;
3162 /** 0x20 - FPU registers. */
3163 X86FPUREG aRegs[8];
3164 /** 0xA0 - XMM registers - 8 registers in 32 bits mode, 16 in long mode. */
3165 X86XMMREG aXMM[16];
3166 /* - offset 416 - */
3167 uint32_t au32RsrvdRest[(464 - 416) / sizeof(uint32_t)];
3168 /* - offset 464 - Software usable reserved bits. */
3169 uint32_t au32RsrvdForSoftware[(512 - 464) / sizeof(uint32_t)];
3170} X86FXSTATE;
3171#pragma pack()
3172/** Pointer to a FPU Extended state. */
3173typedef X86FXSTATE *PX86FXSTATE;
3174/** Pointer to a const FPU Extended state. */
3175typedef const X86FXSTATE *PCX86FXSTATE;
3176
3177/** Offset for software usable reserved bits (464:511) where we store a 32-bit
3178 * magic. Don't forget to update x86.mac if you change this! */
3179#define X86_OFF_FXSTATE_RSVD 0x1d0
3180/** The 32-bit magic used to recognize if this a 32-bit FPU state. Don't
3181 * forget to update x86.mac if you change this!
3182 * @todo r=bird: This has nothing what-so-ever to do here.... */
3183#define X86_FXSTATE_RSVD_32BIT_MAGIC 0x32b3232b
3184#ifndef VBOX_FOR_DTRACE_LIB
3185AssertCompileSize(X86FXSTATE, 512);
3186AssertCompileMemberOffset(X86FXSTATE, au32RsrvdForSoftware, X86_OFF_FXSTATE_RSVD);
3187#endif
3188
3189/** @name FPU status word flags.
3190 * @{ */
3191/** Exception Flag: Invalid operation. */
3192#define X86_FSW_IE RT_BIT_32(0)
3193/** Exception Flag: Denormalized operand. */
3194#define X86_FSW_DE RT_BIT_32(1)
3195/** Exception Flag: Zero divide. */
3196#define X86_FSW_ZE RT_BIT_32(2)
3197/** Exception Flag: Overflow. */
3198#define X86_FSW_OE RT_BIT_32(3)
3199/** Exception Flag: Underflow. */
3200#define X86_FSW_UE RT_BIT_32(4)
3201/** Exception Flag: Precision. */
3202#define X86_FSW_PE RT_BIT_32(5)
3203/** Stack fault. */
3204#define X86_FSW_SF RT_BIT_32(6)
3205/** Error summary status. */
3206#define X86_FSW_ES RT_BIT_32(7)
3207/** Mask of exceptions flags, excluding the summary bit. */
3208#define X86_FSW_XCPT_MASK UINT16_C(0x007f)
3209/** Mask of exceptions flags, including the summary bit. */
3210#define X86_FSW_XCPT_ES_MASK UINT16_C(0x00ff)
3211/** Condition code 0. */
3212#define X86_FSW_C0 RT_BIT_32(8)
3213/** Condition code 1. */
3214#define X86_FSW_C1 RT_BIT_32(9)
3215/** Condition code 2. */
3216#define X86_FSW_C2 RT_BIT_32(10)
3217/** Top of the stack mask. */
3218#define X86_FSW_TOP_MASK UINT16_C(0x3800)
3219/** TOP shift value. */
3220#define X86_FSW_TOP_SHIFT 11
3221/** Mask for getting TOP value after shifting it right. */
3222#define X86_FSW_TOP_SMASK UINT16_C(0x0007)
3223/** Get the TOP value. */
3224#define X86_FSW_TOP_GET(a_uFsw) (((a_uFsw) >> X86_FSW_TOP_SHIFT) & X86_FSW_TOP_SMASK)
3225/** Condition code 3. */
3226#define X86_FSW_C3 RT_BIT_32(14)
3227/** Mask of exceptions flags, including the summary bit. */
3228#define X86_FSW_C_MASK UINT16_C(0x4700)
3229/** FPU busy. */
3230#define X86_FSW_B RT_BIT_32(15)
3231/** @} */
3232
3233
3234/** @name FPU control word flags.
3235 * @{ */
3236/** Exception Mask: Invalid operation. */
3237#define X86_FCW_IM RT_BIT_32(0)
3238/** Exception Mask: Denormalized operand. */
3239#define X86_FCW_DM RT_BIT_32(1)
3240/** Exception Mask: Zero divide. */
3241#define X86_FCW_ZM RT_BIT_32(2)
3242/** Exception Mask: Overflow. */
3243#define X86_FCW_OM RT_BIT_32(3)
3244/** Exception Mask: Underflow. */
3245#define X86_FCW_UM RT_BIT_32(4)
3246/** Exception Mask: Precision. */
3247#define X86_FCW_PM RT_BIT_32(5)
3248/** Mask all exceptions, the value typically loaded (by for instance fninit).
3249 * @remarks This includes reserved bit 6. */
3250#define X86_FCW_MASK_ALL UINT16_C(0x007f)
3251/** Mask all exceptions. Same as X86_FSW_XCPT_MASK. */
3252#define X86_FCW_XCPT_MASK UINT16_C(0x003f)
3253/** Precision control mask. */
3254#define X86_FCW_PC_MASK UINT16_C(0x0300)
3255/** Precision control: 24-bit. */
3256#define X86_FCW_PC_24 UINT16_C(0x0000)
3257/** Precision control: Reserved. */
3258#define X86_FCW_PC_RSVD UINT16_C(0x0100)
3259/** Precision control: 53-bit. */
3260#define X86_FCW_PC_53 UINT16_C(0x0200)
3261/** Precision control: 64-bit. */
3262#define X86_FCW_PC_64 UINT16_C(0x0300)
3263/** Rounding control mask. */
3264#define X86_FCW_RC_MASK UINT16_C(0x0c00)
3265/** Rounding control: To nearest. */
3266#define X86_FCW_RC_NEAREST UINT16_C(0x0000)
3267/** Rounding control: Down. */
3268#define X86_FCW_RC_DOWN UINT16_C(0x0400)
3269/** Rounding control: Up. */
3270#define X86_FCW_RC_UP UINT16_C(0x0800)
3271/** Rounding control: Towards zero. */
3272#define X86_FCW_RC_ZERO UINT16_C(0x0c00)
3273/** Bits which should be zero, apparently. */
3274#define X86_FCW_ZERO_MASK UINT16_C(0xf080)
3275/** @} */
3276
3277/** @name SSE MXCSR
3278 * @{ */
3279/** Exception Flag: Invalid operation. */
3280#define X86_MXCSR_IE RT_BIT_32(0)
3281/** Exception Flag: Denormalized operand. */
3282#define X86_MXCSR_DE RT_BIT_32(1)
3283/** Exception Flag: Zero divide. */
3284#define X86_MXCSR_ZE RT_BIT_32(2)
3285/** Exception Flag: Overflow. */
3286#define X86_MXCSR_OE RT_BIT_32(3)
3287/** Exception Flag: Underflow. */
3288#define X86_MXCSR_UE RT_BIT_32(4)
3289/** Exception Flag: Precision. */
3290#define X86_MXCSR_PE RT_BIT_32(5)
3291
3292/** Denormals are zero. */
3293#define X86_MXCSR_DAZ RT_BIT_32(6)
3294
3295/** Exception Mask: Invalid operation. */
3296#define X86_MXCSR_IM RT_BIT_32(7)
3297/** Exception Mask: Denormalized operand. */
3298#define X86_MXCSR_DM RT_BIT_32(8)
3299/** Exception Mask: Zero divide. */
3300#define X86_MXCSR_ZM RT_BIT_32(9)
3301/** Exception Mask: Overflow. */
3302#define X86_MXCSR_OM RT_BIT_32(10)
3303/** Exception Mask: Underflow. */
3304#define X86_MXCSR_UM RT_BIT_32(11)
3305/** Exception Mask: Precision. */
3306#define X86_MXCSR_PM RT_BIT_32(12)
3307
3308/** Rounding control mask. */
3309#define X86_MXCSR_RC_MASK UINT16_C(0x6000)
3310/** Rounding control: To nearest. */
3311#define X86_MXCSR_RC_NEAREST UINT16_C(0x0000)
3312/** Rounding control: Down. */
3313#define X86_MXCSR_RC_DOWN UINT16_C(0x2000)
3314/** Rounding control: Up. */
3315#define X86_MXCSR_RC_UP UINT16_C(0x4000)
3316/** Rounding control: Towards zero. */
3317#define X86_MXCSR_RC_ZERO UINT16_C(0x6000)
3318
3319/** Flush-to-zero for masked underflow. */
3320#define X86_MXCSR_FZ RT_BIT_32(15)
3321
3322/** Misaligned Exception Mask (AMD MISALIGNSSE). */
3323#define X86_MXCSR_MM RT_BIT_32(17)
3324/** @} */
3325
3326/**
3327 * XSAVE header.
3328 */
3329typedef struct X86XSAVEHDR
3330{
3331 /** XTATE_BV - Bitmap indicating whether a component is in the state. */
3332 uint64_t bmXState;
3333 /** XCOMP_BC - Bitmap used by instructions applying structure compaction. */
3334 uint64_t bmXComp;
3335 /** Reserved for furture extensions, probably MBZ. */
3336 uint64_t au64Reserved[6];
3337} X86XSAVEHDR;
3338#ifndef VBOX_FOR_DTRACE_LIB
3339AssertCompileSize(X86XSAVEHDR, 64);
3340#endif
3341/** Pointer to an XSAVE header. */
3342typedef X86XSAVEHDR *PX86XSAVEHDR;
3343/** Pointer to a const XSAVE header. */
3344typedef X86XSAVEHDR const *PCX86XSAVEHDR;
3345
3346
3347/**
3348 * The high 128-bit YMM register state (XSAVE_C_YMM).
3349 * (The lower 128-bits being in X86FXSTATE.)
3350 */
3351typedef struct X86XSAVEYMMHI
3352{
3353 /** 16 registers in 64-bit mode, 8 in 32-bit mode. */
3354 X86XMMREG aYmmHi[16];
3355} X86XSAVEYMMHI;
3356#ifndef VBOX_FOR_DTRACE_LIB
3357AssertCompileSize(X86XSAVEYMMHI, 256);
3358#endif
3359/** Pointer to a high 128-bit YMM register state. */
3360typedef X86XSAVEYMMHI *PX86XSAVEYMMHI;
3361/** Pointer to a const high 128-bit YMM register state. */
3362typedef X86XSAVEYMMHI const *PCX86XSAVEYMMHI;
3363
3364/**
3365 * Intel MPX bound registers state (XSAVE_C_BNDREGS).
3366 */
3367typedef struct X86XSAVEBNDREGS
3368{
3369 /** Array of registers (BND0...BND3). */
3370 struct
3371 {
3372 /** Lower bound. */
3373 uint64_t uLowerBound;
3374 /** Upper bound. */
3375 uint64_t uUpperBound;
3376 } aRegs[4];
3377} X86XSAVEBNDREGS;
3378#ifndef VBOX_FOR_DTRACE_LIB
3379AssertCompileSize(X86XSAVEBNDREGS, 64);
3380#endif
3381/** Pointer to a MPX bound register state. */
3382typedef X86XSAVEBNDREGS *PX86XSAVEBNDREGS;
3383/** Pointer to a const MPX bound register state. */
3384typedef X86XSAVEBNDREGS const *PCX86XSAVEBNDREGS;
3385
3386/**
3387 * Intel MPX bound config and status register state (XSAVE_C_BNDCSR).
3388 */
3389typedef struct X86XSAVEBNDCFG
3390{
3391 uint64_t fConfig;
3392 uint64_t fStatus;
3393} X86XSAVEBNDCFG;
3394#ifndef VBOX_FOR_DTRACE_LIB
3395AssertCompileSize(X86XSAVEBNDCFG, 16);
3396#endif
3397/** Pointer to a MPX bound config and status register state. */
3398typedef X86XSAVEBNDCFG *PX86XSAVEBNDCFG;
3399/** Pointer to a const MPX bound config and status register state. */
3400typedef X86XSAVEBNDCFG *PCX86XSAVEBNDCFG;
3401
3402/**
3403 * AVX-512 opmask state (XSAVE_C_OPMASK).
3404 */
3405typedef struct X86XSAVEOPMASK
3406{
3407 /** The K0..K7 values. */
3408 uint64_t aKRegs[8];
3409} X86XSAVEOPMASK;
3410#ifndef VBOX_FOR_DTRACE_LIB
3411AssertCompileSize(X86XSAVEOPMASK, 64);
3412#endif
3413/** Pointer to a AVX-512 opmask state. */
3414typedef X86XSAVEOPMASK *PX86XSAVEOPMASK;
3415/** Pointer to a const AVX-512 opmask state. */
3416typedef X86XSAVEOPMASK const *PCX86XSAVEOPMASK;
3417
3418/**
3419 * ZMM0-15 upper 256 bits introduced in AVX-512 (XSAVE_C_ZMM_HI256).
3420 */
3421typedef struct X86XSAVEZMMHI256
3422{
3423 /** Upper 256-bits of ZMM0-15. */
3424 X86YMMREG aHi256Regs[16];
3425} X86XSAVEZMMHI256;
3426#ifndef VBOX_FOR_DTRACE_LIB
3427AssertCompileSize(X86XSAVEZMMHI256, 512);
3428#endif
3429/** Pointer to a state comprising the upper 256-bits of ZMM0-15. */
3430typedef X86XSAVEZMMHI256 *PX86XSAVEZMMHI256;
3431/** Pointer to a const state comprising the upper 256-bits of ZMM0-15. */
3432typedef X86XSAVEZMMHI256 const *PCX86XSAVEZMMHI256;
3433
3434/**
3435 * ZMM16-31 register state introduced in AVX-512 (XSAVE_C_ZMM_16HI).
3436 */
3437typedef struct X86XSAVEZMM16HI
3438{
3439 /** ZMM16 thru ZMM31. */
3440 X86ZMMREG aRegs[16];
3441} X86XSAVEZMM16HI;
3442#ifndef VBOX_FOR_DTRACE_LIB
3443AssertCompileSize(X86XSAVEZMM16HI, 1024);
3444#endif
3445/** Pointer to a state comprising ZMM16-32. */
3446typedef X86XSAVEZMM16HI *PX86XSAVEZMM16HI;
3447/** Pointer to a const state comprising ZMM16-32. */
3448typedef X86XSAVEZMM16HI const *PCX86XSAVEZMM16HI;
3449
3450/**
3451 * AMD Light weight profiling state (XSAVE_C_LWP).
3452 *
3453 * We probably won't play with this as AMD seems to be dropping from their "zen"
3454 * processor micro architecture.
3455 */
3456typedef struct X86XSAVELWP
3457{
3458 /** Details when needed. */
3459 uint64_t auLater[128/8];
3460} X86XSAVELWP;
3461#ifndef VBOX_FOR_DTRACE_LIB
3462AssertCompileSize(X86XSAVELWP, 128);
3463#endif
3464
3465
3466/**
3467 * x86 FPU/SSE/AVX/XXXX state.
3468 *
3469 * Please bump DBGFCORE_FMT_VERSION by 1 in dbgfcorefmt.h if you make any
3470 * changes to this structure.
3471 */
3472typedef struct X86XSAVEAREA
3473{
3474 /** The x87 and SSE region (or legacy region if you like). */
3475 X86FXSTATE x87;
3476 /** The XSAVE header. */
3477 X86XSAVEHDR Hdr;
3478 /** Beyond the header, there isn't really a fixed layout, but we can
3479 generally assume the YMM (AVX) register extensions are present and
3480 follows immediately. */
3481 union
3482 {
3483 /** The high 128-bit AVX registers for easy access by IEM.
3484 * @note This ASSUMES they will always be here... */
3485 X86XSAVEYMMHI YmmHi;
3486
3487 /** This is a typical layout on intel CPUs (good for debuggers). */
3488 struct
3489 {
3490 X86XSAVEYMMHI YmmHi;
3491 X86XSAVEBNDREGS BndRegs;
3492 X86XSAVEBNDCFG BndCfg;
3493 uint8_t abFudgeToMatchDocs[0xB0];
3494 X86XSAVEOPMASK Opmask;
3495 X86XSAVEZMMHI256 ZmmHi256;
3496 X86XSAVEZMM16HI Zmm16Hi;
3497 } Intel;
3498
3499 /** This is a typical layout on AMD Bulldozer type CPUs (good for debuggers). */
3500 struct
3501 {
3502 X86XSAVEYMMHI YmmHi;
3503 X86XSAVELWP Lwp;
3504 } AmdBd;
3505
3506 /** To enbling static deployments that have a reasonable chance of working for
3507 * the next 3-6 CPU generations without running short on space, we allocate a
3508 * lot of extra space here, making the structure a round 8KB in size. This
3509 * leaves us 7616 bytes for extended state. The skylake xeons are likely to use
3510 * 2112 of these, leaving us with 5504 bytes for future Intel generations. */
3511 uint8_t ab[8192 - 512 - 64];
3512 } u;
3513} X86XSAVEAREA;
3514#ifndef VBOX_FOR_DTRACE_LIB
3515AssertCompileSize(X86XSAVEAREA, 8192);
3516AssertCompileMemberSize(X86XSAVEAREA, u.Intel, 0x840 /*2112 => total 0xa80 (2688) */);
3517AssertCompileMemberOffset(X86XSAVEAREA, Hdr, 0x200);
3518AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.YmmHi, 0x240);
3519AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.BndRegs, 0x340);
3520AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.BndCfg, 0x380);
3521AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.Opmask, 0x440 /* 1088 */);
3522AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.ZmmHi256, 0x480 /* 1152 */);
3523AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.Zmm16Hi, 0x680 /* 1664 */);
3524#endif
3525/** Pointer to a XSAVE area. */
3526typedef X86XSAVEAREA *PX86XSAVEAREA;
3527/** Pointer to a const XSAVE area. */
3528typedef X86XSAVEAREA const *PCX86XSAVEAREA;
3529
3530
3531/** @name XSAVE_C_XXX - XSAVE State Components Bits (XCR0).
3532 * @{ */
3533/** Bit 0 - x87 - Legacy FPU state (bit number) */
3534#define XSAVE_C_X87_BIT 0
3535/** Bit 0 - x87 - Legacy FPU state. */
3536#define XSAVE_C_X87 RT_BIT_64(XSAVE_C_X87_BIT)
3537/** Bit 1 - SSE - 128-bit SSE state (bit number). */
3538#define XSAVE_C_SSE_BIT 1
3539/** Bit 1 - SSE - 128-bit SSE state. */
3540#define XSAVE_C_SSE RT_BIT_64(XSAVE_C_SSE_BIT)
3541/** Bit 2 - YMM_Hi128 - Upper 128 bits of YMM0-15 (AVX) (bit number). */
3542#define XSAVE_C_YMM_BIT 2
3543/** Bit 2 - YMM_Hi128 - Upper 128 bits of YMM0-15 (AVX). */
3544#define XSAVE_C_YMM RT_BIT_64(XSAVE_C_YMM_BIT)
3545/** Bit 3 - BNDREGS - MPX bound register state (bit number). */
3546#define XSAVE_C_BNDREGS_BIT 3
3547/** Bit 3 - BNDREGS - MPX bound register state. */
3548#define XSAVE_C_BNDREGS RT_BIT_64(XSAVE_C_BNDREGS_BIT)
3549/** Bit 4 - BNDCSR - MPX bound config and status state (bit number). */
3550#define XSAVE_C_BNDCSR_BIT 4
3551/** Bit 4 - BNDCSR - MPX bound config and status state. */
3552#define XSAVE_C_BNDCSR RT_BIT_64(XSAVE_C_BNDCSR_BIT)
3553/** Bit 5 - Opmask - opmask state (bit number). */
3554#define XSAVE_C_OPMASK_BIT 5
3555/** Bit 5 - Opmask - opmask state. */
3556#define XSAVE_C_OPMASK RT_BIT_64(XSAVE_C_OPMASK_BIT)
3557/** Bit 6 - ZMM_Hi256 - Upper 256 bits of ZMM0-15 (AVX-512) (bit number). */
3558#define XSAVE_C_ZMM_HI256_BIT 6
3559/** Bit 6 - ZMM_Hi256 - Upper 256 bits of ZMM0-15 (AVX-512). */
3560#define XSAVE_C_ZMM_HI256 RT_BIT_64(XSAVE_C_ZMM_HI256_BIT)
3561/** Bit 7 - Hi16_ZMM - 512-bits ZMM16-31 state (AVX-512) (bit number). */
3562#define XSAVE_C_ZMM_16HI_BIT 7
3563/** Bit 7 - Hi16_ZMM - 512-bits ZMM16-31 state (AVX-512). */
3564#define XSAVE_C_ZMM_16HI RT_BIT_64(XSAVE_C_ZMM_16HI_BIT)
3565/** Bit 9 - PKRU - Protection-key state (bit number). */
3566#define XSAVE_C_PKRU_BIT 9
3567/** Bit 9 - PKRU - Protection-key state. */
3568#define XSAVE_C_PKRU RT_BIT_64(XSAVE_C_PKRU_BIT)
3569/** Bit 62 - LWP - Lightweight Profiling (AMD) (bit number). */
3570#define XSAVE_C_LWP_BIT 62
3571/** Bit 62 - LWP - Lightweight Profiling (AMD). */
3572#define XSAVE_C_LWP RT_BIT_64(XSAVE_C_LWP_BIT)
3573/** Bit 63 - X - Reserved (MBZ) for extending XCR0 (bit number). */
3574#define XSAVE_C_X_BIT 63
3575/** Bit 63 - X - Reserved (MBZ) for extending XCR0 (AMD). */
3576#define XSAVE_C_X RT_BIT_64(XSAVE_C_X_BIT)
3577/** @} */
3578
3579
3580
3581/** @name Selector Descriptor
3582 * @{
3583 */
3584
3585#ifndef VBOX_FOR_DTRACE_LIB
3586/**
3587 * Descriptor attributes (as seen by VT-x).
3588 */
3589typedef struct X86DESCATTRBITS
3590{
3591 /** 00 - Segment Type. */
3592 unsigned u4Type : 4;
3593 /** 04 - Descriptor Type. System(=0) or code/data selector */
3594 unsigned u1DescType : 1;
3595 /** 05 - Descriptor Privilege level. */
3596 unsigned u2Dpl : 2;
3597 /** 07 - Flags selector present(=1) or not. */
3598 unsigned u1Present : 1;
3599 /** 08 - Segment limit 16-19. */
3600 unsigned u4LimitHigh : 4;
3601 /** 0c - Available for system software. */
3602 unsigned u1Available : 1;
3603 /** 0d - 32 bits mode: Reserved - 0, long mode: Long Attribute Bit. */
3604 unsigned u1Long : 1;
3605 /** 0e - This flags meaning depends on the segment type. Try make sense out
3606 * of the intel manual yourself. */
3607 unsigned u1DefBig : 1;
3608 /** 0f - Granularity of the limit. If set 4KB granularity is used, if
3609 * clear byte. */
3610 unsigned u1Granularity : 1;
3611 /** 10 - "Unusable" selector, special Intel (VT-x only?) bit. */
3612 unsigned u1Unusable : 1;
3613} X86DESCATTRBITS;
3614#endif /* !VBOX_FOR_DTRACE_LIB */
3615
3616/** @name X86DESCATTR masks
3617 * @{ */
3618#define X86DESCATTR_TYPE UINT32_C(0x0000000f)
3619#define X86DESCATTR_DT UINT32_C(0x00000010)
3620#define X86DESCATTR_DPL UINT32_C(0x00000060)
3621#define X86DESCATTR_DPL_SHIFT 5 /**< Shift count for the DPL value. */
3622#define X86DESCATTR_P UINT32_C(0x00000080)
3623#define X86DESCATTR_LIMIT_HIGH UINT32_C(0x00000f00)
3624#define X86DESCATTR_AVL UINT32_C(0x00001000)
3625#define X86DESCATTR_L UINT32_C(0x00002000)
3626#define X86DESCATTR_D UINT32_C(0x00004000)
3627#define X86DESCATTR_G UINT32_C(0x00008000)
3628#define X86DESCATTR_UNUSABLE UINT32_C(0x00010000)
3629/** @} */
3630
3631#pragma pack(1)
3632typedef union X86DESCATTR
3633{
3634 /** Unsigned integer view. */
3635 uint32_t u;
3636#ifndef VBOX_FOR_DTRACE_LIB
3637 /** Normal view. */
3638 X86DESCATTRBITS n;
3639#endif
3640} X86DESCATTR;
3641#pragma pack()
3642/** Pointer to descriptor attributes. */
3643typedef X86DESCATTR *PX86DESCATTR;
3644/** Pointer to const descriptor attributes. */
3645typedef const X86DESCATTR *PCX86DESCATTR;
3646
3647#ifndef VBOX_FOR_DTRACE_LIB
3648
3649/**
3650 * Generic descriptor table entry
3651 */
3652#pragma pack(1)
3653typedef struct X86DESCGENERIC
3654{
3655 /** 00 - Limit - Low word. */
3656 unsigned u16LimitLow : 16;
3657 /** 10 - Base address - low word.
3658 * Don't try set this to 24 because MSC is doing stupid things then. */
3659 unsigned u16BaseLow : 16;
3660 /** 20 - Base address - first 8 bits of high word. */
3661 unsigned u8BaseHigh1 : 8;
3662 /** 28 - Segment Type. */
3663 unsigned u4Type : 4;
3664 /** 2c - Descriptor Type. System(=0) or code/data selector */
3665 unsigned u1DescType : 1;
3666 /** 2d - Descriptor Privilege level. */
3667 unsigned u2Dpl : 2;
3668 /** 2f - Flags selector present(=1) or not. */
3669 unsigned u1Present : 1;
3670 /** 30 - Segment limit 16-19. */
3671 unsigned u4LimitHigh : 4;
3672 /** 34 - Available for system software. */
3673 unsigned u1Available : 1;
3674 /** 35 - 32 bits mode: Reserved - 0, long mode: Long Attribute Bit. */
3675 unsigned u1Long : 1;
3676 /** 36 - This flags meaning depends on the segment type. Try make sense out
3677 * of the intel manual yourself. */
3678 unsigned u1DefBig : 1;
3679 /** 37 - Granularity of the limit. If set 4KB granularity is used, if
3680 * clear byte. */
3681 unsigned u1Granularity : 1;
3682 /** 38 - Base address - highest 8 bits. */
3683 unsigned u8BaseHigh2 : 8;
3684} X86DESCGENERIC;
3685#pragma pack()
3686/** Pointer to a generic descriptor entry. */
3687typedef X86DESCGENERIC *PX86DESCGENERIC;
3688/** Pointer to a const generic descriptor entry. */
3689typedef const X86DESCGENERIC *PCX86DESCGENERIC;
3690
3691/** @name Bit offsets of X86DESCGENERIC members.
3692 * @{*/
3693#define X86DESCGENERIC_BIT_OFF_LIMIT_LOW (0) /**< Bit offset of X86DESCGENERIC::u16LimitLow. */
3694#define X86DESCGENERIC_BIT_OFF_BASE_LOW (16) /**< Bit offset of X86DESCGENERIC::u16BaseLow. */
3695#define X86DESCGENERIC_BIT_OFF_BASE_HIGH1 (32) /**< Bit offset of X86DESCGENERIC::u8BaseHigh1. */
3696#define X86DESCGENERIC_BIT_OFF_TYPE (40) /**< Bit offset of X86DESCGENERIC::u4Type. */
3697#define X86DESCGENERIC_BIT_OFF_DESC_TYPE (44) /**< Bit offset of X86DESCGENERIC::u1DescType. */
3698#define X86DESCGENERIC_BIT_OFF_DPL (45) /**< Bit offset of X86DESCGENERIC::u2Dpl. */
3699#define X86DESCGENERIC_BIT_OFF_PRESENT (47) /**< Bit offset of X86DESCGENERIC::uu1Present. */
3700#define X86DESCGENERIC_BIT_OFF_LIMIT_HIGH (48) /**< Bit offset of X86DESCGENERIC::u4LimitHigh. */
3701#define X86DESCGENERIC_BIT_OFF_AVAILABLE (52) /**< Bit offset of X86DESCGENERIC::u1Available. */
3702#define X86DESCGENERIC_BIT_OFF_LONG (53) /**< Bit offset of X86DESCGENERIC::u1Long. */
3703#define X86DESCGENERIC_BIT_OFF_DEF_BIG (54) /**< Bit offset of X86DESCGENERIC::u1DefBig. */
3704#define X86DESCGENERIC_BIT_OFF_GRANULARITY (55) /**< Bit offset of X86DESCGENERIC::u1Granularity. */
3705#define X86DESCGENERIC_BIT_OFF_BASE_HIGH2 (56) /**< Bit offset of X86DESCGENERIC::u8BaseHigh2. */
3706/** @} */
3707
3708
3709/** @name LAR mask
3710 * @{ */
3711#define X86LAR_F_TYPE UINT16_C( 0x0f00)
3712#define X86LAR_F_DT UINT16_C( 0x1000)
3713#define X86LAR_F_DPL UINT16_C( 0x6000)
3714#define X86LAR_F_DPL_SHIFT 13 /**< Shift count for the DPL value. */
3715#define X86LAR_F_P UINT16_C( 0x8000)
3716#define X86LAR_F_AVL UINT32_C(0x00100000)
3717#define X86LAR_F_L UINT32_C(0x00200000)
3718#define X86LAR_F_D UINT32_C(0x00400000)
3719#define X86LAR_F_G UINT32_C(0x00800000)
3720/** @} */
3721
3722
3723/**
3724 * Call-, Interrupt-, Trap- or Task-gate descriptor (legacy).
3725 */
3726typedef struct X86DESCGATE
3727{
3728 /** 00 - Target code segment offset - Low word.
3729 * Ignored if task-gate. */
3730 unsigned u16OffsetLow : 16;
3731 /** 10 - Target code segment selector for call-, interrupt- and trap-gates,
3732 * TSS selector if task-gate. */
3733 unsigned u16Sel : 16;
3734 /** 20 - Number of parameters for a call-gate.
3735 * Ignored if interrupt-, trap- or task-gate. */
3736 unsigned u5ParmCount : 5;
3737 /** 25 - Reserved / ignored. */
3738 unsigned u3Reserved : 3;
3739 /** 28 - Segment Type. */
3740 unsigned u4Type : 4;
3741 /** 2c - Descriptor Type (0 = system). */
3742 unsigned u1DescType : 1;
3743 /** 2d - Descriptor Privilege level. */
3744 unsigned u2Dpl : 2;
3745 /** 2f - Flags selector present(=1) or not. */
3746 unsigned u1Present : 1;
3747 /** 30 - Target code segment offset - High word.
3748 * Ignored if task-gate. */
3749 unsigned u16OffsetHigh : 16;
3750} X86DESCGATE;
3751/** Pointer to a Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3752typedef X86DESCGATE *PX86DESCGATE;
3753/** Pointer to a const Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3754typedef const X86DESCGATE *PCX86DESCGATE;
3755
3756#endif /* VBOX_FOR_DTRACE_LIB */
3757
3758/**
3759 * Descriptor table entry.
3760 */
3761#pragma pack(1)
3762typedef union X86DESC
3763{
3764#ifndef VBOX_FOR_DTRACE_LIB
3765 /** Generic descriptor view. */
3766 X86DESCGENERIC Gen;
3767 /** Gate descriptor view. */
3768 X86DESCGATE Gate;
3769#endif
3770
3771 /** 8 bit unsigned integer view. */
3772 uint8_t au8[8];
3773 /** 16 bit unsigned integer view. */
3774 uint16_t au16[4];
3775 /** 32 bit unsigned integer view. */
3776 uint32_t au32[2];
3777 /** 64 bit unsigned integer view. */
3778 uint64_t au64[1];
3779 /** Unsigned integer view. */
3780 uint64_t u;
3781} X86DESC;
3782#ifndef VBOX_FOR_DTRACE_LIB
3783AssertCompileSize(X86DESC, 8);
3784#endif
3785#pragma pack()
3786/** Pointer to descriptor table entry. */
3787typedef X86DESC *PX86DESC;
3788/** Pointer to const descriptor table entry. */
3789typedef const X86DESC *PCX86DESC;
3790
3791/** @def X86DESC_BASE
3792 * Return the base address of a descriptor.
3793 */
3794#define X86DESC_BASE(a_pDesc) /*ASM-NOINC*/ \
3795 ( ((uint32_t)((a_pDesc)->Gen.u8BaseHigh2) << 24) \
3796 | ( (a_pDesc)->Gen.u8BaseHigh1 << 16) \
3797 | ( (a_pDesc)->Gen.u16BaseLow ) )
3798
3799/** @def X86DESC_LIMIT
3800 * Return the limit of a descriptor.
3801 */
3802#define X86DESC_LIMIT(a_pDesc) /*ASM-NOINC*/ \
3803 ( ((uint32_t)((a_pDesc)->Gen.u4LimitHigh) << 16) \
3804 | ( (a_pDesc)->Gen.u16LimitLow ) )
3805
3806/** @def X86DESC_LIMIT_G
3807 * Return the limit of a descriptor with the granularity bit taken into account.
3808 * @returns Selector limit (uint32_t).
3809 * @param a_pDesc Pointer to the descriptor.
3810 */
3811#define X86DESC_LIMIT_G(a_pDesc) /*ASM-NOINC*/ \
3812 ( (a_pDesc)->Gen.u1Granularity \
3813 ? ( ( ((uint32_t)(a_pDesc)->Gen.u4LimitHigh << 16) | (a_pDesc)->Gen.u16LimitLow ) << 12 ) | UINT32_C(0xfff) \
3814 : ((uint32_t)(a_pDesc)->Gen.u4LimitHigh << 16) | (a_pDesc)->Gen.u16LimitLow \
3815 )
3816
3817/** @def X86DESC_GET_HID_ATTR
3818 * Get the descriptor attributes for the hidden register.
3819 */
3820#define X86DESC_GET_HID_ATTR(a_pDesc) /*ASM-NOINC*/ \
3821 ( ((a_pDesc)->u >> (16+16+8)) & UINT32_C(0xf0ff) ) /** @todo do we have a define for 0xf0ff? */
3822
3823#ifndef VBOX_FOR_DTRACE_LIB
3824
3825/**
3826 * 64 bits generic descriptor table entry
3827 * Note: most of these bits have no meaning in long mode.
3828 */
3829#pragma pack(1)
3830typedef struct X86DESC64GENERIC
3831{
3832 /** Limit - Low word - *IGNORED*. */
3833 uint32_t u16LimitLow : 16;
3834 /** Base address - low word. - *IGNORED*
3835 * Don't try set this to 24 because MSC is doing stupid things then. */
3836 uint32_t u16BaseLow : 16;
3837 /** Base address - first 8 bits of high word. - *IGNORED* */
3838 uint32_t u8BaseHigh1 : 8;
3839 /** Segment Type. */
3840 uint32_t u4Type : 4;
3841 /** Descriptor Type. System(=0) or code/data selector */
3842 uint32_t u1DescType : 1;
3843 /** Descriptor Privilege level. */
3844 uint32_t u2Dpl : 2;
3845 /** Flags selector present(=1) or not. */
3846 uint32_t u1Present : 1;
3847 /** Segment limit 16-19. - *IGNORED* */
3848 uint32_t u4LimitHigh : 4;
3849 /** Available for system software. - *IGNORED* */
3850 uint32_t u1Available : 1;
3851 /** Long mode flag. */
3852 uint32_t u1Long : 1;
3853 /** This flags meaning depends on the segment type. Try make sense out
3854 * of the intel manual yourself. */
3855 uint32_t u1DefBig : 1;
3856 /** Granularity of the limit. If set 4KB granularity is used, if
3857 * clear byte. - *IGNORED* */
3858 uint32_t u1Granularity : 1;
3859 /** Base address - highest 8 bits. - *IGNORED* */
3860 uint32_t u8BaseHigh2 : 8;
3861 /** Base address - bits 63-32. */
3862 uint32_t u32BaseHigh3 : 32;
3863 uint32_t u8Reserved : 8;
3864 uint32_t u5Zeros : 5;
3865 uint32_t u19Reserved : 19;
3866} X86DESC64GENERIC;
3867#pragma pack()
3868/** Pointer to a generic descriptor entry. */
3869typedef X86DESC64GENERIC *PX86DESC64GENERIC;
3870/** Pointer to a const generic descriptor entry. */
3871typedef const X86DESC64GENERIC *PCX86DESC64GENERIC;
3872
3873/**
3874 * System descriptor table entry (64 bits)
3875 *
3876 * @remarks This is, save a couple of comments, identical to X86DESC64GENERIC...
3877 */
3878#pragma pack(1)
3879typedef struct X86DESC64SYSTEM
3880{
3881 /** Limit - Low word. */
3882 uint32_t u16LimitLow : 16;
3883 /** Base address - low word.
3884 * Don't try set this to 24 because MSC is doing stupid things then. */
3885 uint32_t u16BaseLow : 16;
3886 /** Base address - first 8 bits of high word. */
3887 uint32_t u8BaseHigh1 : 8;
3888 /** Segment Type. */
3889 uint32_t u4Type : 4;
3890 /** Descriptor Type. System(=0) or code/data selector */
3891 uint32_t u1DescType : 1;
3892 /** Descriptor Privilege level. */
3893 uint32_t u2Dpl : 2;
3894 /** Flags selector present(=1) or not. */
3895 uint32_t u1Present : 1;
3896 /** Segment limit 16-19. */
3897 uint32_t u4LimitHigh : 4;
3898 /** Available for system software. */
3899 uint32_t u1Available : 1;
3900 /** Reserved - 0. */
3901 uint32_t u1Reserved : 1;
3902 /** This flags meaning depends on the segment type. Try make sense out
3903 * of the intel manual yourself. */
3904 uint32_t u1DefBig : 1;
3905 /** Granularity of the limit. If set 4KB granularity is used, if
3906 * clear byte. */
3907 uint32_t u1Granularity : 1;
3908 /** Base address - bits 31-24. */
3909 uint32_t u8BaseHigh2 : 8;
3910 /** Base address - bits 63-32. */
3911 uint32_t u32BaseHigh3 : 32;
3912 uint32_t u8Reserved : 8;
3913 uint32_t u5Zeros : 5;
3914 uint32_t u19Reserved : 19;
3915} X86DESC64SYSTEM;
3916#pragma pack()
3917/** Pointer to a system descriptor entry. */
3918typedef X86DESC64SYSTEM *PX86DESC64SYSTEM;
3919/** Pointer to a const system descriptor entry. */
3920typedef const X86DESC64SYSTEM *PCX86DESC64SYSTEM;
3921
3922/**
3923 * Call-, Interrupt-, Trap- or Task-gate descriptor (64-bit).
3924 */
3925typedef struct X86DESC64GATE
3926{
3927 /** Target code segment offset - Low word. */
3928 uint32_t u16OffsetLow : 16;
3929 /** Target code segment selector. */
3930 uint32_t u16Sel : 16;
3931 /** Interrupt stack table for interrupt- and trap-gates.
3932 * Ignored by call-gates. */
3933 uint32_t u3IST : 3;
3934 /** Reserved / ignored. */
3935 uint32_t u5Reserved : 5;
3936 /** Segment Type. */
3937 uint32_t u4Type : 4;
3938 /** Descriptor Type (0 = system). */
3939 uint32_t u1DescType : 1;
3940 /** Descriptor Privilege level. */
3941 uint32_t u2Dpl : 2;
3942 /** Flags selector present(=1) or not. */
3943 uint32_t u1Present : 1;
3944 /** Target code segment offset - High word.
3945 * Ignored if task-gate. */
3946 uint32_t u16OffsetHigh : 16;
3947 /** Target code segment offset - Top dword.
3948 * Ignored if task-gate. */
3949 uint32_t u32OffsetTop : 32;
3950 /** Reserved / ignored / must be zero.
3951 * For call-gates bits 8 thru 12 must be zero, the other gates ignores this. */
3952 uint32_t u32Reserved : 32;
3953} X86DESC64GATE;
3954AssertCompileSize(X86DESC64GATE, 16);
3955/** Pointer to a Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3956typedef X86DESC64GATE *PX86DESC64GATE;
3957/** Pointer to a const Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3958typedef const X86DESC64GATE *PCX86DESC64GATE;
3959
3960#endif /* VBOX_FOR_DTRACE_LIB */
3961
3962/**
3963 * Descriptor table entry.
3964 */
3965#pragma pack(1)
3966typedef union X86DESC64
3967{
3968#ifndef VBOX_FOR_DTRACE_LIB
3969 /** Generic descriptor view. */
3970 X86DESC64GENERIC Gen;
3971 /** System descriptor view. */
3972 X86DESC64SYSTEM System;
3973 /** Gate descriptor view. */
3974 X86DESC64GATE Gate;
3975#endif
3976
3977 /** 8 bit unsigned integer view. */
3978 uint8_t au8[16];
3979 /** 16 bit unsigned integer view. */
3980 uint16_t au16[8];
3981 /** 32 bit unsigned integer view. */
3982 uint32_t au32[4];
3983 /** 64 bit unsigned integer view. */
3984 uint64_t au64[2];
3985} X86DESC64;
3986#ifndef VBOX_FOR_DTRACE_LIB
3987AssertCompileSize(X86DESC64, 16);
3988#endif
3989#pragma pack()
3990/** Pointer to descriptor table entry. */
3991typedef X86DESC64 *PX86DESC64;
3992/** Pointer to const descriptor table entry. */
3993typedef const X86DESC64 *PCX86DESC64;
3994
3995/** @def X86DESC64_BASE
3996 * Return the base of a 64-bit descriptor.
3997 */
3998#define X86DESC64_BASE(a_pDesc) /*ASM-NOINC*/ \
3999 ( ((uint64_t)((a_pDesc)->Gen.u32BaseHigh3) << 32) \
4000 | ((uint32_t)((a_pDesc)->Gen.u8BaseHigh2) << 24) \
4001 | ( (a_pDesc)->Gen.u8BaseHigh1 << 16) \
4002 | ( (a_pDesc)->Gen.u16BaseLow ) )
4003
4004
4005
4006/** @name Host system descriptor table entry - Use with care!
4007 * @{ */
4008/** Host system descriptor table entry. */
4009#if HC_ARCH_BITS == 64
4010typedef X86DESC64 X86DESCHC;
4011#else
4012typedef X86DESC X86DESCHC;
4013#endif
4014/** Pointer to a host system descriptor table entry. */
4015#if HC_ARCH_BITS == 64
4016typedef PX86DESC64 PX86DESCHC;
4017#else
4018typedef PX86DESC PX86DESCHC;
4019#endif
4020/** Pointer to a const host system descriptor table entry. */
4021#if HC_ARCH_BITS == 64
4022typedef PCX86DESC64 PCX86DESCHC;
4023#else
4024typedef PCX86DESC PCX86DESCHC;
4025#endif
4026/** @} */
4027
4028
4029/** @name Selector Descriptor Types.
4030 * @{
4031 */
4032
4033/** @name Non-System Selector Types.
4034 * @{ */
4035/** Code(=set)/Data(=clear) bit. */
4036#define X86_SEL_TYPE_CODE 8
4037/** Memory(=set)/System(=clear) bit. */
4038#define X86_SEL_TYPE_MEMORY RT_BIT_32(4)
4039/** Accessed bit. */
4040#define X86_SEL_TYPE_ACCESSED 1
4041/** Expand down bit (for data selectors only). */
4042#define X86_SEL_TYPE_DOWN 4
4043/** Conforming bit (for code selectors only). */
4044#define X86_SEL_TYPE_CONF 4
4045/** Write bit (for data selectors only). */
4046#define X86_SEL_TYPE_WRITE 2
4047/** Read bit (for code selectors only). */
4048#define X86_SEL_TYPE_READ 2
4049/** The bit number of the code segment read bit (relative to u4Type). */
4050#define X86_SEL_TYPE_READ_BIT 1
4051
4052/** Read only selector type. */
4053#define X86_SEL_TYPE_RO 0
4054/** Accessed read only selector type. */
4055#define X86_SEL_TYPE_RO_ACC (0 | X86_SEL_TYPE_ACCESSED)
4056/** Read write selector type. */
4057#define X86_SEL_TYPE_RW 2
4058/** Accessed read write selector type. */
4059#define X86_SEL_TYPE_RW_ACC (2 | X86_SEL_TYPE_ACCESSED)
4060/** Expand down read only selector type. */
4061#define X86_SEL_TYPE_RO_DOWN 4
4062/** Accessed expand down read only selector type. */
4063#define X86_SEL_TYPE_RO_DOWN_ACC (4 | X86_SEL_TYPE_ACCESSED)
4064/** Expand down read write selector type. */
4065#define X86_SEL_TYPE_RW_DOWN 6
4066/** Accessed expand down read write selector type. */
4067#define X86_SEL_TYPE_RW_DOWN_ACC (6 | X86_SEL_TYPE_ACCESSED)
4068/** Execute only selector type. */
4069#define X86_SEL_TYPE_EO (0 | X86_SEL_TYPE_CODE)
4070/** Accessed execute only selector type. */
4071#define X86_SEL_TYPE_EO_ACC (0 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
4072/** Execute and read selector type. */
4073#define X86_SEL_TYPE_ER (2 | X86_SEL_TYPE_CODE)
4074/** Accessed execute and read selector type. */
4075#define X86_SEL_TYPE_ER_ACC (2 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
4076/** Conforming execute only selector type. */
4077#define X86_SEL_TYPE_EO_CONF (4 | X86_SEL_TYPE_CODE)
4078/** Accessed Conforming execute only selector type. */
4079#define X86_SEL_TYPE_EO_CONF_ACC (4 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
4080/** Conforming execute and write selector type. */
4081#define X86_SEL_TYPE_ER_CONF (6 | X86_SEL_TYPE_CODE)
4082/** Accessed Conforming execute and write selector type. */
4083#define X86_SEL_TYPE_ER_CONF_ACC (6 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
4084/** @} */
4085
4086
4087/** @name System Selector Types.
4088 * @{ */
4089/** The TSS busy bit mask. */
4090#define X86_SEL_TYPE_SYS_TSS_BUSY_MASK 2
4091
4092/** Undefined system selector type. */
4093#define X86_SEL_TYPE_SYS_UNDEFINED 0
4094/** 286 TSS selector. */
4095#define X86_SEL_TYPE_SYS_286_TSS_AVAIL 1
4096/** LDT selector. */
4097#define X86_SEL_TYPE_SYS_LDT 2
4098/** 286 TSS selector - Busy. */
4099#define X86_SEL_TYPE_SYS_286_TSS_BUSY 3
4100/** 286 Callgate selector. */
4101#define X86_SEL_TYPE_SYS_286_CALL_GATE 4
4102/** Taskgate selector. */
4103#define X86_SEL_TYPE_SYS_TASK_GATE 5
4104/** 286 Interrupt gate selector. */
4105#define X86_SEL_TYPE_SYS_286_INT_GATE 6
4106/** 286 Trapgate selector. */
4107#define X86_SEL_TYPE_SYS_286_TRAP_GATE 7
4108/** Undefined system selector. */
4109#define X86_SEL_TYPE_SYS_UNDEFINED2 8
4110/** 386 TSS selector. */
4111#define X86_SEL_TYPE_SYS_386_TSS_AVAIL 9
4112/** Undefined system selector. */
4113#define X86_SEL_TYPE_SYS_UNDEFINED3 0xA
4114/** 386 TSS selector - Busy. */
4115#define X86_SEL_TYPE_SYS_386_TSS_BUSY 0xB
4116/** 386 Callgate selector. */
4117#define X86_SEL_TYPE_SYS_386_CALL_GATE 0xC
4118/** Undefined system selector. */
4119#define X86_SEL_TYPE_SYS_UNDEFINED4 0xD
4120/** 386 Interruptgate selector. */
4121#define X86_SEL_TYPE_SYS_386_INT_GATE 0xE
4122/** 386 Trapgate selector. */
4123#define X86_SEL_TYPE_SYS_386_TRAP_GATE 0xF
4124/** @} */
4125
4126/** @name AMD64 System Selector Types.
4127 * @{ */
4128/** LDT selector. */
4129#define AMD64_SEL_TYPE_SYS_LDT 2
4130/** TSS selector - Busy. */
4131#define AMD64_SEL_TYPE_SYS_TSS_AVAIL 9
4132/** TSS selector - Busy. */
4133#define AMD64_SEL_TYPE_SYS_TSS_BUSY 0xB
4134/** Callgate selector. */
4135#define AMD64_SEL_TYPE_SYS_CALL_GATE 0xC
4136/** Interruptgate selector. */
4137#define AMD64_SEL_TYPE_SYS_INT_GATE 0xE
4138/** Trapgate selector. */
4139#define AMD64_SEL_TYPE_SYS_TRAP_GATE 0xF
4140/** @} */
4141
4142/** @} */
4143
4144
4145/** @name Descriptor Table Entry Flag Masks.
4146 * These are for the 2nd 32-bit word of a descriptor.
4147 * @{ */
4148/** Bits 8-11 - TYPE - Descriptor type mask. */
4149#define X86_DESC_TYPE_MASK (RT_BIT_32(8) | RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
4150/** Bit 12 - S - System (=0) or Code/Data (=1). */
4151#define X86_DESC_S RT_BIT_32(12)
4152/** Bits 13-14 - DPL - Descriptor Privilege Level. */
4153#define X86_DESC_DPL (RT_BIT_32(13) | RT_BIT_32(14))
4154/** Bit 15 - P - Present. */
4155#define X86_DESC_P RT_BIT_32(15)
4156/** Bit 20 - AVL - Available for system software. */
4157#define X86_DESC_AVL RT_BIT_32(20)
4158/** Bit 22 - DB - Default operation size. 0 = 16 bit, 1 = 32 bit. */
4159#define X86_DESC_DB RT_BIT_32(22)
4160/** Bit 23 - G - Granularity of the limit. If set 4KB granularity is
4161 * used, if clear byte. */
4162#define X86_DESC_G RT_BIT_32(23)
4163/** @} */
4164
4165/** @} */
4166
4167
4168/** @name Task Segments.
4169 * @{
4170 */
4171
4172/**
4173 * The minimum TSS descriptor limit for 286 tasks.
4174 */
4175#define X86_SEL_TYPE_SYS_286_TSS_LIMIT_MIN 0x2b
4176
4177/**
4178 * The minimum TSS descriptor segment limit for 386 tasks.
4179 */
4180#define X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN 0x67
4181
4182/**
4183 * 16-bit Task Segment (TSS).
4184 */
4185#pragma pack(1)
4186typedef struct X86TSS16
4187{
4188 /** Back link to previous task. (static) */
4189 RTSEL selPrev;
4190 /** Ring-0 stack pointer. (static) */
4191 uint16_t sp0;
4192 /** Ring-0 stack segment. (static) */
4193 RTSEL ss0;
4194 /** Ring-1 stack pointer. (static) */
4195 uint16_t sp1;
4196 /** Ring-1 stack segment. (static) */
4197 RTSEL ss1;
4198 /** Ring-2 stack pointer. (static) */
4199 uint16_t sp2;
4200 /** Ring-2 stack segment. (static) */
4201 RTSEL ss2;
4202 /** IP before task switch. */
4203 uint16_t ip;
4204 /** FLAGS before task switch. */
4205 uint16_t flags;
4206 /** AX before task switch. */
4207 uint16_t ax;
4208 /** CX before task switch. */
4209 uint16_t cx;
4210 /** DX before task switch. */
4211 uint16_t dx;
4212 /** BX before task switch. */
4213 uint16_t bx;
4214 /** SP before task switch. */
4215 uint16_t sp;
4216 /** BP before task switch. */
4217 uint16_t bp;
4218 /** SI before task switch. */
4219 uint16_t si;
4220 /** DI before task switch. */
4221 uint16_t di;
4222 /** ES before task switch. */
4223 RTSEL es;
4224 /** CS before task switch. */
4225 RTSEL cs;
4226 /** SS before task switch. */
4227 RTSEL ss;
4228 /** DS before task switch. */
4229 RTSEL ds;
4230 /** LDTR before task switch. */
4231 RTSEL selLdt;
4232} X86TSS16;
4233#ifndef VBOX_FOR_DTRACE_LIB
4234AssertCompileSize(X86TSS16, X86_SEL_TYPE_SYS_286_TSS_LIMIT_MIN + 1);
4235#endif
4236#pragma pack()
4237/** Pointer to a 16-bit task segment. */
4238typedef X86TSS16 *PX86TSS16;
4239/** Pointer to a const 16-bit task segment. */
4240typedef const X86TSS16 *PCX86TSS16;
4241
4242
4243/**
4244 * 32-bit Task Segment (TSS).
4245 */
4246#pragma pack(1)
4247typedef struct X86TSS32
4248{
4249 /** Back link to previous task. (static) */
4250 RTSEL selPrev;
4251 uint16_t padding1;
4252 /** Ring-0 stack pointer. (static) */
4253 uint32_t esp0;
4254 /** Ring-0 stack segment. (static) */
4255 RTSEL ss0;
4256 uint16_t padding_ss0;
4257 /** Ring-1 stack pointer. (static) */
4258 uint32_t esp1;
4259 /** Ring-1 stack segment. (static) */
4260 RTSEL ss1;
4261 uint16_t padding_ss1;
4262 /** Ring-2 stack pointer. (static) */
4263 uint32_t esp2;
4264 /** Ring-2 stack segment. (static) */
4265 RTSEL ss2;
4266 uint16_t padding_ss2;
4267 /** Page directory for the task. (static) */
4268 uint32_t cr3;
4269 /** EIP before task switch. */
4270 uint32_t eip;
4271 /** EFLAGS before task switch. */
4272 uint32_t eflags;
4273 /** EAX before task switch. */
4274 uint32_t eax;
4275 /** ECX before task switch. */
4276 uint32_t ecx;
4277 /** EDX before task switch. */
4278 uint32_t edx;
4279 /** EBX before task switch. */
4280 uint32_t ebx;
4281 /** ESP before task switch. */
4282 uint32_t esp;
4283 /** EBP before task switch. */
4284 uint32_t ebp;
4285 /** ESI before task switch. */
4286 uint32_t esi;
4287 /** EDI before task switch. */
4288 uint32_t edi;
4289 /** ES before task switch. */
4290 RTSEL es;
4291 uint16_t padding_es;
4292 /** CS before task switch. */
4293 RTSEL cs;
4294 uint16_t padding_cs;
4295 /** SS before task switch. */
4296 RTSEL ss;
4297 uint16_t padding_ss;
4298 /** DS before task switch. */
4299 RTSEL ds;
4300 uint16_t padding_ds;
4301 /** FS before task switch. */
4302 RTSEL fs;
4303 uint16_t padding_fs;
4304 /** GS before task switch. */
4305 RTSEL gs;
4306 uint16_t padding_gs;
4307 /** LDTR before task switch. */
4308 RTSEL selLdt;
4309 uint16_t padding_ldt;
4310 /** Debug trap flag */
4311 uint16_t fDebugTrap;
4312 /** Offset relative to the TSS of the start of the I/O Bitmap
4313 * and the end of the interrupt redirection bitmap. */
4314 uint16_t offIoBitmap;
4315} X86TSS32;
4316#pragma pack()
4317/** Pointer to task segment. */
4318typedef X86TSS32 *PX86TSS32;
4319/** Pointer to const task segment. */
4320typedef const X86TSS32 *PCX86TSS32;
4321#ifndef VBOX_FOR_DTRACE_LIB
4322AssertCompileSize(X86TSS32, X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN + 1);
4323AssertCompileMemberOffset(X86TSS32, cr3, 28);
4324AssertCompileMemberOffset(X86TSS32, offIoBitmap, 102);
4325#endif
4326
4327/**
4328 * 64-bit Task segment.
4329 */
4330#pragma pack(1)
4331typedef struct X86TSS64
4332{
4333 /** Reserved. */
4334 uint32_t u32Reserved;
4335 /** Ring-0 stack pointer. (static) */
4336 uint64_t rsp0;
4337 /** Ring-1 stack pointer. (static) */
4338 uint64_t rsp1;
4339 /** Ring-2 stack pointer. (static) */
4340 uint64_t rsp2;
4341 /** Reserved. */
4342 uint32_t u32Reserved2[2];
4343 /* IST */
4344 uint64_t ist1;
4345 uint64_t ist2;
4346 uint64_t ist3;
4347 uint64_t ist4;
4348 uint64_t ist5;
4349 uint64_t ist6;
4350 uint64_t ist7;
4351 /* Reserved. */
4352 uint16_t u16Reserved[5];
4353 /** Offset relative to the TSS of the start of the I/O Bitmap
4354 * and the end of the interrupt redirection bitmap. */
4355 uint16_t offIoBitmap;
4356} X86TSS64;
4357#pragma pack()
4358/** Pointer to a 64-bit task segment. */
4359typedef X86TSS64 *PX86TSS64;
4360/** Pointer to a const 64-bit task segment. */
4361typedef const X86TSS64 *PCX86TSS64;
4362#ifndef VBOX_FOR_DTRACE_LIB
4363AssertCompileSize(X86TSS64, X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN + 1);
4364#endif
4365
4366/** @} */
4367
4368
4369/** @name Selectors.
4370 * @{
4371 */
4372
4373/**
4374 * The shift used to convert a selector from and to index an index (C).
4375 */
4376#define X86_SEL_SHIFT 3
4377
4378/**
4379 * The mask used to mask off the table indicator and RPL of an selector.
4380 */
4381#define X86_SEL_MASK 0xfff8U
4382
4383/**
4384 * The mask used to mask off the RPL of an selector.
4385 * This is suitable for checking for NULL selectors.
4386 */
4387#define X86_SEL_MASK_OFF_RPL 0xfffcU
4388
4389/**
4390 * The bit indicating that a selector is in the LDT and not in the GDT.
4391 */
4392#define X86_SEL_LDT 0x0004U
4393
4394/**
4395 * The bit mask for getting the RPL of a selector.
4396 */
4397#define X86_SEL_RPL 0x0003U
4398
4399/**
4400 * The mask covering both RPL and LDT.
4401 * This is incidentally the same as sizeof(X86DESC) - 1, so good for limit
4402 * checks.
4403 */
4404#define X86_SEL_RPL_LDT 0x0007U
4405
4406/** @} */
4407
4408
4409/**
4410 * x86 Exceptions/Faults/Traps.
4411 */
4412typedef enum X86XCPT
4413{
4414 /** \#DE - Divide error. */
4415 X86_XCPT_DE = 0x00,
4416 /** \#DB - Debug event (single step, DRx, ..) */
4417 X86_XCPT_DB = 0x01,
4418 /** NMI - Non-Maskable Interrupt */
4419 X86_XCPT_NMI = 0x02,
4420 /** \#BP - Breakpoint (INT3). */
4421 X86_XCPT_BP = 0x03,
4422 /** \#OF - Overflow (INTO). */
4423 X86_XCPT_OF = 0x04,
4424 /** \#BR - Bound range exceeded (BOUND). */
4425 X86_XCPT_BR = 0x05,
4426 /** \#UD - Undefined opcode. */
4427 X86_XCPT_UD = 0x06,
4428 /** \#NM - Device not available (math coprocessor device). */
4429 X86_XCPT_NM = 0x07,
4430 /** \#DF - Double fault. */
4431 X86_XCPT_DF = 0x08,
4432 /** ??? - Coprocessor segment overrun (obsolete). */
4433 X86_XCPT_CO_SEG_OVERRUN = 0x09,
4434 /** \#TS - Taskswitch (TSS). */
4435 X86_XCPT_TS = 0x0a,
4436 /** \#NP - Segment no present. */
4437 X86_XCPT_NP = 0x0b,
4438 /** \#SS - Stack segment fault. */
4439 X86_XCPT_SS = 0x0c,
4440 /** \#GP - General protection fault. */
4441 X86_XCPT_GP = 0x0d,
4442 /** \#PF - Page fault. */
4443 X86_XCPT_PF = 0x0e,
4444 /* 0x0f is reserved (to avoid conflict with spurious interrupts in BIOS setup). */
4445 /** \#MF - Math fault (FPU). */
4446 X86_XCPT_MF = 0x10,
4447 /** \#AC - Alignment check. */
4448 X86_XCPT_AC = 0x11,
4449 /** \#MC - Machine check. */
4450 X86_XCPT_MC = 0x12,
4451 /** \#XF - SIMD Floating-Point Exception. */
4452 X86_XCPT_XF = 0x13,
4453 /** \#VE - Virtualization Exception (Intel only). */
4454 X86_XCPT_VE = 0x14,
4455 /** \#CP - Control Protection Exception (Intel only). */
4456 X86_XCPT_CP = 0x15,
4457 /** \#VC - VMM Communication Exception (AMD only). */
4458 X86_XCPT_VC = 0x1d,
4459 /** \#SX - Security Exception (AMD only). */
4460 X86_XCPT_SX = 0x1e
4461} X86XCPT;
4462/** Pointer to a x86 exception code. */
4463typedef X86XCPT *PX86XCPT;
4464/** Pointer to a const x86 exception code. */
4465typedef const X86XCPT *PCX86XCPT;
4466/** The last valid (currently reserved) exception value. */
4467#define X86_XCPT_LAST 0x1f
4468
4469
4470/** @name Trap Error Codes
4471 * @{
4472 */
4473/** External indicator. */
4474#define X86_TRAP_ERR_EXTERNAL 1
4475/** IDT indicator. */
4476#define X86_TRAP_ERR_IDT 2
4477/** Descriptor table indicator - If set LDT, if clear GDT. */
4478#define X86_TRAP_ERR_TI 4
4479/** Mask for getting the selector. */
4480#define X86_TRAP_ERR_SEL_MASK 0xfff8
4481/** Shift for getting the selector table index (C type index). */
4482#define X86_TRAP_ERR_SEL_SHIFT 3
4483/** @} */
4484
4485
4486/** @name \#PF Trap Error Codes
4487 * @{
4488 */
4489/** Bit 0 - P - Not present (clear) or page level protection (set) fault. */
4490#define X86_TRAP_PF_P RT_BIT_32(0)
4491/** Bit 1 - R/W - Read (clear) or write (set) access. */
4492#define X86_TRAP_PF_RW RT_BIT_32(1)
4493/** Bit 2 - U/S - CPU executing in user mode (set) or supervisor mode (clear). */
4494#define X86_TRAP_PF_US RT_BIT_32(2)
4495/** Bit 3 - RSVD- Reserved bit violation (set), i.e. reserved bit was set to 1. */
4496#define X86_TRAP_PF_RSVD RT_BIT_32(3)
4497/** Bit 4 - I/D - Instruction fetch (set) / Data access (clear) - PAE + NXE. */
4498#define X86_TRAP_PF_ID RT_BIT_32(4)
4499/** Bit 5 - PK - Protection-key violation (AMD64 mode only). */
4500#define X86_TRAP_PF_PK RT_BIT_32(5)
4501/** @} */
4502
4503#pragma pack(1)
4504/**
4505 * 16-bit IDTR.
4506 */
4507typedef struct X86IDTR16
4508{
4509 /** Offset. */
4510 uint16_t offSel;
4511 /** Selector. */
4512 uint16_t uSel;
4513} X86IDTR16, *PX86IDTR16;
4514#pragma pack()
4515
4516#pragma pack(1)
4517/**
4518 * 32-bit IDTR/GDTR.
4519 */
4520typedef struct X86XDTR32
4521{
4522 /** Size of the descriptor table. */
4523 uint16_t cb;
4524 /** Address of the descriptor table. */
4525#ifndef VBOX_FOR_DTRACE_LIB
4526 uint32_t uAddr;
4527#else
4528 uint16_t au16Addr[2];
4529#endif
4530} X86XDTR32, *PX86XDTR32;
4531#pragma pack()
4532
4533#pragma pack(1)
4534/**
4535 * 64-bit IDTR/GDTR.
4536 */
4537typedef struct X86XDTR64
4538{
4539 /** Size of the descriptor table. */
4540 uint16_t cb;
4541 /** Address of the descriptor table. */
4542#ifndef VBOX_FOR_DTRACE_LIB
4543 uint64_t uAddr;
4544#else
4545 uint16_t au16Addr[4];
4546#endif
4547} X86XDTR64, *PX86XDTR64;
4548#pragma pack()
4549
4550
4551/** @name ModR/M
4552 * @{ */
4553#define X86_MODRM_RM_MASK UINT8_C(0x07)
4554#define X86_MODRM_REG_MASK UINT8_C(0x38)
4555#define X86_MODRM_REG_SMASK UINT8_C(0x07)
4556#define X86_MODRM_REG_SHIFT 3
4557#define X86_MODRM_MOD_MASK UINT8_C(0xc0)
4558#define X86_MODRM_MOD_SMASK UINT8_C(0x03)
4559#define X86_MODRM_MOD_SHIFT 6
4560#ifndef VBOX_FOR_DTRACE_LIB
4561AssertCompile((X86_MODRM_RM_MASK | X86_MODRM_REG_MASK | X86_MODRM_MOD_MASK) == 0xff);
4562AssertCompile((X86_MODRM_REG_MASK >> X86_MODRM_REG_SHIFT) == X86_MODRM_REG_SMASK);
4563AssertCompile((X86_MODRM_MOD_MASK >> X86_MODRM_MOD_SHIFT) == X86_MODRM_MOD_SMASK);
4564/** @def X86_MODRM_MAKE
4565 * @param a_Mod The mod value (0..3).
4566 * @param a_Reg The register value (0..7).
4567 * @param a_RegMem The register or memory value (0..7). */
4568# define X86_MODRM_MAKE(a_Mod, a_Reg, a_RegMem) (((a_Mod) << X86_MODRM_MOD_SHIFT) | ((a_Reg) << X86_MODRM_REG_SHIFT) | (a_RegMem))
4569#endif
4570/** @} */
4571
4572/** @name SIB
4573 * @{ */
4574#define X86_SIB_BASE_MASK UINT8_C(0x07)
4575#define X86_SIB_INDEX_MASK UINT8_C(0x38)
4576#define X86_SIB_INDEX_SMASK UINT8_C(0x07)
4577#define X86_SIB_INDEX_SHIFT 3
4578#define X86_SIB_SCALE_MASK UINT8_C(0xc0)
4579#define X86_SIB_SCALE_SMASK UINT8_C(0x03)
4580#define X86_SIB_SCALE_SHIFT 6
4581#ifndef VBOX_FOR_DTRACE_LIB
4582AssertCompile((X86_SIB_BASE_MASK | X86_SIB_INDEX_MASK | X86_SIB_SCALE_MASK) == 0xff);
4583AssertCompile((X86_SIB_INDEX_MASK >> X86_SIB_INDEX_SHIFT) == X86_SIB_INDEX_SMASK);
4584AssertCompile((X86_SIB_SCALE_MASK >> X86_SIB_SCALE_SHIFT) == X86_SIB_SCALE_SMASK);
4585#endif
4586/** @} */
4587
4588/** @name General register indexes.
4589 * @{ */
4590#define X86_GREG_xAX 0
4591#define X86_GREG_xCX 1
4592#define X86_GREG_xDX 2
4593#define X86_GREG_xBX 3
4594#define X86_GREG_xSP 4
4595#define X86_GREG_xBP 5
4596#define X86_GREG_xSI 6
4597#define X86_GREG_xDI 7
4598#define X86_GREG_x8 8
4599#define X86_GREG_x9 9
4600#define X86_GREG_x10 10
4601#define X86_GREG_x11 11
4602#define X86_GREG_x12 12
4603#define X86_GREG_x13 13
4604#define X86_GREG_x14 14
4605#define X86_GREG_x15 15
4606/** @} */
4607/** General register count. */
4608#define X86_GREG_COUNT 16
4609
4610/** @name X86_SREG_XXX - Segment register indexes.
4611 * @{ */
4612#define X86_SREG_ES 0
4613#define X86_SREG_CS 1
4614#define X86_SREG_SS 2
4615#define X86_SREG_DS 3
4616#define X86_SREG_FS 4
4617#define X86_SREG_GS 5
4618/** @} */
4619/** Segment register count. */
4620#define X86_SREG_COUNT 6
4621
4622
4623/** @name X86_OP_XXX - Prefixes
4624 * @{ */
4625#define X86_OP_PRF_CS UINT8_C(0x2e)
4626#define X86_OP_PRF_SS UINT8_C(0x36)
4627#define X86_OP_PRF_DS UINT8_C(0x3e)
4628#define X86_OP_PRF_ES UINT8_C(0x26)
4629#define X86_OP_PRF_FS UINT8_C(0x64)
4630#define X86_OP_PRF_GS UINT8_C(0x65)
4631#define X86_OP_PRF_SIZE_OP UINT8_C(0x66)
4632#define X86_OP_PRF_SIZE_ADDR UINT8_C(0x67)
4633#define X86_OP_PRF_LOCK UINT8_C(0xf0)
4634#define X86_OP_PRF_REPZ UINT8_C(0xf3)
4635#define X86_OP_PRF_REPNZ UINT8_C(0xf2)
4636#define X86_OP_REX_B UINT8_C(0x41)
4637#define X86_OP_REX_X UINT8_C(0x42)
4638#define X86_OP_REX_R UINT8_C(0x44)
4639#define X86_OP_REX_W UINT8_C(0x48)
4640/** @} */
4641
4642
4643/** @} */
4644
4645#endif /* !IPRT_INCLUDED_x86_h */
4646
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette