VirtualBox

source: vbox/trunk/src/VBox/Devices/Bus/DevIommuAmd.cpp@ 84131

Last change on this file since 84131 was 84131, checked in by vboxsync, 5 years ago

AMD IOMMU: bugref:9654 PPR logging is optional, deal with it later.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 205.9 KB
Line 
1/* $Id: DevIommuAmd.cpp 84131 2020-05-02 15:43:31Z vboxsync $ */
2/** @file
3 * IOMMU - Input/Output Memory Management Unit - AMD implementation.
4 */
5
6/*
7 * Copyright (C) 2020 Oracle Corporation
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 */
17
18
19/*********************************************************************************************************************************
20* Header Files *
21*********************************************************************************************************************************/
22#define LOG_GROUP LOG_GROUP_DEV_IOMMU
23#include <VBox/msi.h>
24#include <VBox/vmm/pdmdev.h>
25#include <VBox/AssertGuest.h>
26
27#include "VBoxDD.h"
28#include <iprt/x86.h>
29#include <iprt/string.h>
30
31
32/*********************************************************************************************************************************
33* Defined Constants And Macros *
34*********************************************************************************************************************************/
35/**
36 * @name PCI configuration register offsets.
37 * In accordance with the AMD spec.
38 * @{
39 */
40#define IOMMU_PCI_OFF_CAP_HDR 0x40
41#define IOMMU_PCI_OFF_BASE_ADDR_REG_LO 0x44
42#define IOMMU_PCI_OFF_BASE_ADDR_REG_HI 0x48
43#define IOMMU_PCI_OFF_RANGE_REG 0x4c
44#define IOMMU_PCI_OFF_MISCINFO_REG_0 0x50
45#define IOMMU_PCI_OFF_MISCINFO_REG_1 0x54
46#define IOMMU_PCI_OFF_MSI_CAP_HDR 0x64
47#define IOMMU_PCI_OFF_MSI_ADDR_LO 0x68
48#define IOMMU_PCI_OFF_MSI_ADDR_HI 0x6c
49#define IOMMU_PCI_OFF_MSI_DATA 0x70
50#define IOMMU_PCI_OFF_MSI_MAP_CAP_HDR 0x74
51/** @} */
52
53/**
54 * @name MMIO register offsets.
55 * In accordance with the AMD spec.
56 * @{
57 */
58#define IOMMU_MMIO_OFF_DEV_TAB_BAR 0x00
59#define IOMMU_MMIO_OFF_CMD_BUF_BAR 0x08
60#define IOMMU_MMIO_OFF_EVT_LOG_BAR 0x10
61#define IOMMU_MMIO_OFF_CTRL 0x18
62#define IOMMU_MMIO_OFF_EXCL_BAR 0x20
63#define IOMMU_MMIO_OFF_EXCL_RANGE_LIMIT 0x28
64#define IOMMU_MMIO_OFF_EXT_FEAT 0x30
65
66#define IOMMU_MMIO_OFF_PPR_LOG_BAR 0x38
67#define IOMMU_MMIO_OFF_HW_EVT_HI 0x40
68#define IOMMU_MMIO_OFF_HW_EVT_LO 0x48
69#define IOMMU_MMIO_OFF_HW_EVT_STATUS 0x50
70
71#define IOMMU_MMIO_OFF_SMI_FLT_FIRST 0x60
72#define IOMMU_MMIO_OFF_SMI_FLT_LAST 0xd8
73
74#define IOMMU_MMIO_OFF_GALOG_BAR 0xe0
75#define IOMMU_MMIO_OFF_GALOG_TAIL_ADDR 0xe8
76
77#define IOMMU_MMIO_OFF_PPR_LOG_B_BAR 0xf0
78#define IOMMU_MMIO_OFF_PPR_EVT_B_BAR 0xf8
79
80#define IOMMU_MMIO_OFF_DEV_TAB_SEG_FIRST 0x100
81#define IOMMU_MMIO_OFF_DEV_TAB_SEG_1 0x100
82#define IOMMU_MMIO_OFF_DEV_TAB_SEG_2 0x108
83#define IOMMU_MMIO_OFF_DEV_TAB_SEG_3 0x110
84#define IOMMU_MMIO_OFF_DEV_TAB_SEG_4 0x118
85#define IOMMU_MMIO_OFF_DEV_TAB_SEG_5 0x120
86#define IOMMU_MMIO_OFF_DEV_TAB_SEG_6 0x128
87#define IOMMU_MMIO_OFF_DEV_TAB_SEG_7 0x130
88#define IOMMU_MMIO_OFF_DEV_TAB_SEG_LAST 0x130
89
90#define IOMMU_MMIO_OFF_DEV_SPECIFIC_FEAT 0x138
91#define IOMMU_MMIO_OFF_DEV_SPECIFIC_CTRL 0x140
92#define IOMMU_MMIO_OFF_DEV_SPECIFIC_STATUS 0x148
93
94#define IOMMU_MMIO_OFF_MSI_VECTOR_0 0x150
95#define IOMMU_MMIO_OFF_MSI_VECTOR_1 0x154
96#define IOMMU_MMIO_OFF_MSI_CAP_HDR 0x158
97#define IOMMU_MMIO_OFF_MSI_ADDR_LO 0x15c
98#define IOMMU_MMIO_OFF_MSI_ADDR_HI 0x160
99#define IOMMU_MMIO_OFF_MSI_DATA 0x164
100#define IOMMU_MMIO_OFF_MSI_MAPPING_CAP_HDR 0x168
101
102#define IOMMU_MMIO_OFF_PERF_OPT_CTRL 0x16c
103
104#define IOMMU_MMIO_OFF_XT_GEN_INTR_CTRL 0x170
105#define IOMMU_MMIO_OFF_XT_PPR_INTR_CTRL 0x178
106#define IOMMU_MMIO_OFF_XT_GALOG_INT_CTRL 0x180
107
108#define IOMMU_MMIO_OFF_MARC_APER_BAR_0 0x200
109#define IOMMU_MMIO_OFF_MARC_APER_RELOC_0 0x208
110#define IOMMU_MMIO_OFF_MARC_APER_LEN_0 0x210
111#define IOMMU_MMIO_OFF_MARC_APER_BAR_1 0x218
112#define IOMMU_MMIO_OFF_MARC_APER_RELOC_1 0x220
113#define IOMMU_MMIO_OFF_MARC_APER_LEN_1 0x228
114#define IOMMU_MMIO_OFF_MARC_APER_BAR_2 0x230
115#define IOMMU_MMIO_OFF_MARC_APER_RELOC_2 0x238
116#define IOMMU_MMIO_OFF_MARC_APER_LEN_2 0x240
117#define IOMMU_MMIO_OFF_MARC_APER_BAR_3 0x248
118#define IOMMU_MMIO_OFF_MARC_APER_RELOC_3 0x250
119#define IOMMU_MMIO_OFF_MARC_APER_LEN_3 0x258
120
121#define IOMMU_MMIO_OFF_RSVD_REG 0x1ff8
122
123#define IOMMU_MMIO_CMD_BUF_HEAD_PTR 0x2000
124#define IOMMU_MMIO_CMD_BUF_TAIL_PTR 0x2008
125#define IOMMU_MMIO_EVT_LOG_HEAD_PTR 0x2010
126#define IOMMU_MMIO_EVT_LOG_TAIL_PTR 0x2018
127
128#define IOMMU_MMIO_OFF_STATUS 0x2020
129
130#define IOMMU_MMIO_OFF_PPR_LOG_HEAD_PTR 0x2030
131#define IOMMU_MMIO_OFF_PPR_LOG_TAIL_PTR 0x2038
132
133#define IOMMU_MMIO_OFF_GALOG_HEAD_PTR 0x2040
134#define IOMMU_MMIO_OFF_GALOG_TAIL_PTR 0x2048
135
136#define IOMMU_MMIO_OFF_PPR_LOG_B_HEAD_PTR 0x2050
137#define IOMMU_MMIO_OFF_PPR_LOG_B_TAIL_PTR 0x2058
138
139#define IOMMU_MMIO_OFF_EVT_LOG_B_HEAD_PTR 0x2070
140#define IOMMU_MMIO_OFF_EVT_LOG_B_TAIL_PTR 0x2078
141
142#define IOMMU_MMIO_OFF_PPR_LOG_AUTO_RESP 0x2080
143#define IOMMU_MMIO_OFF_PPR_LOG_OVERFLOW_EARLY 0x2088
144#define IOMMU_MMIO_OFF_PPR_LOG_B_OVERFLOW_EARLY 0x2090
145/** @} */
146
147/**
148 * @name MMIO register-access table offsets.
149 * Each table [first..last] (both inclusive) represents the range of registers
150 * covered by a distinct register-access table. This is done due to arbitrary large
151 * gaps in the MMIO register offsets themselves.
152 * @{
153 */
154#define IOMMU_MMIO_OFF_TABLE_0_FIRST 0x00
155#define IOMMU_MMIO_OFF_TABLE_0_LAST 0x258
156
157#define IOMMU_MMIO_OFF_TABLE_1_FIRST 0x1ff8
158#define IOMMU_MMIO_OFF_TABLE_1_LAST 0x2090
159/** @} */
160
161/**
162 * @name Commands.
163 * In accordance with the AMD spec.
164 * @{
165 */
166#define IOMMU_CMD_COMPLETION_WAIT 0x01
167#define IOMMU_CMD_INV_DEV_TAB_ENTRY 0x02
168#define IOMMU_CMD_INV_IOMMU_PAGES 0x03
169#define IOMMU_CMD_INV_IOTLB_PAGES 0x04
170#define IOMMU_CMD_INV_INTR_TABLE 0x05
171#define IOMMU_CMD_PREFETCH_IOMMU_PAGES 0x06
172#define IOMMU_CMD_COMPLETE_PPR_REQ 0x07
173#define IOMMU_CMD_INV_IOMMU_ALL 0x08
174/** @} */
175
176/**
177 * @name Event codes.
178 * In accordance with the AMD spec.
179 * @{
180 */
181#define IOMMU_EVT_ILLEGAL_DEV_TAB_ENTRY 0x01
182#define IOMMU_EVT_IO_PAGE_FAULT 0x02
183#define IOMMU_EVT_DEV_TAB_HW_ERROR 0x03
184#define IOMMU_EVT_PAGE_TAB_HW_ERROR 0x04
185#define IOMMU_EVT_ILLEGAL_CMD_ERROR 0x05
186#define IOMMU_EVT_COMMAND_HW_ERROR 0x06
187#define IOMMU_EVT_IOTLB_INV_TIMEOUT 0x07
188#define IOMMU_EVT_INVALID_DEV_REQ 0x08
189#define IOMMU_EVT_INVALID_PPR_REQ 0x09
190#define IOMMU_EVT_EVENT_COUNTER_ZERO 0x10
191#define IOMMU_EVT_GUEST_EVENT_FAULT 0x11
192/** @} */
193
194/**
195 * @name IOMMU Capability Header.
196 * In accordance with the AMD spec.
197 * @{
198 */
199/** CapId: Capability ID. */
200#define IOMMU_BF_CAPHDR_CAP_ID_SHIFT 0
201#define IOMMU_BF_CAPHDR_CAP_ID_MASK UINT32_C(0x000000ff)
202/** CapPtr: Capability Pointer. */
203#define IOMMU_BF_CAPHDR_CAP_PTR_SHIFT 8
204#define IOMMU_BF_CAPHDR_CAP_PTR_MASK UINT32_C(0x0000ff00)
205/** CapType: Capability Type. */
206#define IOMMU_BF_CAPHDR_CAP_TYPE_SHIFT 16
207#define IOMMU_BF_CAPHDR_CAP_TYPE_MASK UINT32_C(0x00070000)
208/** CapRev: Capability Revision. */
209#define IOMMU_BF_CAPHDR_CAP_REV_SHIFT 19
210#define IOMMU_BF_CAPHDR_CAP_REV_MASK UINT32_C(0x00f80000)
211/** IoTlbSup: IO TLB Support. */
212#define IOMMU_BF_CAPHDR_IOTLB_SUP_SHIFT 24
213#define IOMMU_BF_CAPHDR_IOTLB_SUP_MASK UINT32_C(0x01000000)
214/** HtTunnel: HyperTransport Tunnel translation support. */
215#define IOMMU_BF_CAPHDR_HT_TUNNEL_SHIFT 25
216#define IOMMU_BF_CAPHDR_HT_TUNNEL_MASK UINT32_C(0x02000000)
217/** NpCache: Not Present table entries Cached. */
218#define IOMMU_BF_CAPHDR_NP_CACHE_SHIFT 26
219#define IOMMU_BF_CAPHDR_NP_CACHE_MASK UINT32_C(0x04000000)
220/** EFRSup: Extended Feature Register (EFR) Supported. */
221#define IOMMU_BF_CAPHDR_EFR_SUP_SHIFT 27
222#define IOMMU_BF_CAPHDR_EFR_SUP_MASK UINT32_C(0x08000000)
223/** CapExt: Miscellaneous Information Register Supported . */
224#define IOMMU_BF_CAPHDR_CAP_EXT_SHIFT 28
225#define IOMMU_BF_CAPHDR_CAP_EXT_MASK UINT32_C(0x10000000)
226/** Bits 31:29 reserved. */
227#define IOMMU_BF_CAPHDR_RSVD_29_31_SHIFT 29
228#define IOMMU_BF_CAPHDR_RSVD_29_31_MASK UINT32_C(0xe0000000)
229RT_BF_ASSERT_COMPILE_CHECKS(IOMMU_BF_CAPHDR_, UINT32_C(0), UINT32_MAX,
230 (CAP_ID, CAP_PTR, CAP_TYPE, CAP_REV, IOTLB_SUP, HT_TUNNEL, NP_CACHE, EFR_SUP, CAP_EXT, RSVD_29_31));
231/** @} */
232
233/**
234 * @name IOMMU Base Address Low Register.
235 * In accordance with the AMD spec.
236 * @{
237 */
238/** Enable: Enables access to the address specified in the Base Address Register. */
239#define IOMMU_BF_BASEADDR_LO_ENABLE_SHIFT 0
240#define IOMMU_BF_BASEADDR_LO_ENABLE_MASK UINT32_C(0x00000001)
241/** Bits 13:1 reserved. */
242#define IOMMU_BF_BASEADDR_LO_RSVD_1_13_SHIFT 1
243#define IOMMU_BF_BASEADDR_LO_RSVD_1_13_MASK UINT32_C(0x00003ffe)
244/** Base Address[31:14]: Low Base address of IOMMU MMIO control registers. */
245#define IOMMU_BF_BASEADDR_LO_ADDR_SHIFT 14
246#define IOMMU_BF_BASEADDR_LO_ADDR_MASK UINT32_C(0xffffc000)
247RT_BF_ASSERT_COMPILE_CHECKS(IOMMU_BF_BASEADDR_LO_, UINT32_C(0), UINT32_MAX,
248 (ENABLE, RSVD_1_13, ADDR));
249/** @} */
250
251/**
252 * @name IOMMU Range Register.
253 * In accordance with the AMD spec.
254 * @{
255 */
256/** UnitID: HyperTransport Unit ID. */
257#define IOMMU_BF_RANGE_UNIT_ID_SHIFT 0
258#define IOMMU_BF_RANGE_UNIT_ID_MASK UINT32_C(0x0000001f)
259/** Bits 6:5 reserved. */
260#define IOMMU_BF_RANGE_RSVD_5_6_SHIFT 5
261#define IOMMU_BF_RANGE_RSVD_5_6_MASK UINT32_C(0x00000060)
262/** RngValid: Range valid. */
263#define IOMMU_BF_RANGE_VALID_SHIFT 7
264#define IOMMU_BF_RANGE_VALID_MASK UINT32_C(0x00000080)
265/** BusNumber: Device range bus number. */
266#define IOMMU_BF_RANGE_BUS_NUMBER_SHIFT 8
267#define IOMMU_BF_RANGE_BUS_NUMBER_MASK UINT32_C(0x0000ff00)
268/** First Device. */
269#define IOMMU_BF_RANGE_FIRST_DEVICE_SHIFT 16
270#define IOMMU_BF_RANGE_FIRST_DEVICE_MASK UINT32_C(0x00ff0000)
271/** Last Device. */
272#define IOMMU_BF_RANGE_LAST_DEVICE_SHIFT 24
273#define IOMMU_BF_RANGE_LAST_DEVICE_MASK UINT32_C(0xff000000)
274RT_BF_ASSERT_COMPILE_CHECKS(IOMMU_BF_RANGE_, UINT32_C(0), UINT32_MAX,
275 (UNIT_ID, RSVD_5_6, VALID, BUS_NUMBER, FIRST_DEVICE, LAST_DEVICE));
276/** @} */
277
278/**
279 * @name IOMMU Miscellaneous Information Register 0.
280 * In accordance with the AMD spec.
281 * @{
282 */
283/** MsiNum: MSI message number. */
284#define IOMMU_BF_MISCINFO_0_MSI_NUM_SHIFT 0
285#define IOMMU_BF_MISCINFO_0_MSI_NUM_MASK UINT32_C(0x0000001f)
286/** GvaSize: Guest Virtual Address Size. */
287#define IOMMU_BF_MISCINFO_0_GVA_SIZE_SHIFT 5
288#define IOMMU_BF_MISCINFO_0_GVA_SIZE_MASK UINT32_C(0x000000e0)
289/** PaSize: Physical Address Size. */
290#define IOMMU_BF_MISCINFO_0_PA_SIZE_SHIFT 8
291#define IOMMU_BF_MISCINFO_0_PA_SIZE_MASK UINT32_C(0x00007f00)
292/** VaSize: Virtual Address Size. */
293#define IOMMU_BF_MISCINFO_0_VA_SIZE_SHIFT 15
294#define IOMMU_BF_MISCINFO_0_VA_SIZE_MASK UINT32_C(0x003f8000)
295/** HtAtsResv: HyperTransport ATS Response Address range Reserved. */
296#define IOMMU_BF_MISCINFO_0_HT_ATS_RESV_SHIFT 22
297#define IOMMU_BF_MISCINFO_0_HT_ATS_RESV_MASK UINT32_C(0x00400000)
298/** Bits 26:23 reserved. */
299#define IOMMU_BF_MISCINFO_0_RSVD_23_26_SHIFT 23
300#define IOMMU_BF_MISCINFO_0_RSVD_23_26_MASK UINT32_C(0x07800000)
301/** MsiNumPPR: Peripheral Page Request MSI message number. */
302#define IOMMU_BF_MISCINFO_0_MSI_NUM_PPR_SHIFT 27
303#define IOMMU_BF_MISCINFO_0_MSI_NUM_PPR_MASK UINT32_C(0xf8000000)
304RT_BF_ASSERT_COMPILE_CHECKS(IOMMU_BF_MISCINFO_0_, UINT32_C(0), UINT32_MAX,
305 (MSI_NUM, GVA_SIZE, PA_SIZE, VA_SIZE, HT_ATS_RESV, RSVD_23_26, MSI_NUM_PPR));
306/** @} */
307
308/**
309 * @name IOMMU Miscellaneous Information Register 1.
310 * In accordance with the AMD spec.
311 * @{
312 */
313/** MsiNumGA: MSI message number for guest virtual-APIC log. */
314#define IOMMU_BF_MISCINFO_1_MSI_NUM_GA_SHIFT 0
315#define IOMMU_BF_MISCINFO_1_MSI_NUM_GA_MASK UINT32_C(0x0000001f)
316/** Bits 31:5 reserved. */
317#define IOMMU_BF_MISCINFO_1_RSVD_5_31_SHIFT 5
318#define IOMMU_BF_MISCINFO_1_RSVD_5_31_MASK UINT32_C(0xffffffe0)
319RT_BF_ASSERT_COMPILE_CHECKS(IOMMU_BF_MISCINFO_1_, UINT32_C(0), UINT32_MAX,
320 (MSI_NUM_GA, RSVD_5_31));
321/** @} */
322
323/**
324 * @name MSI Capability Header Register.
325 * In accordance with the AMD spec.
326 * @{
327 */
328/** MsiCapId: Capability ID. */
329#define IOMMU_BF_MSI_CAP_HDR_CAP_ID_SHIFT 0
330#define IOMMU_BF_MSI_CAP_HDR_CAP_ID_MASK UINT32_C(0x000000ff)
331/** MsiCapPtr: Pointer (PCI config offset) to the next capability. */
332#define IOMMU_BF_MSI_CAP_HDR_CAP_PTR_SHIFT 8
333#define IOMMU_BF_MSI_CAP_HDR_CAP_PTR_MASK UINT32_C(0x0000ff00)
334/** MsiEn: Message Signal Interrupt enable. */
335#define IOMMU_BF_MSI_CAP_HDR_EN_SHIFT 16
336#define IOMMU_BF_MSI_CAP_HDR_EN_MASK UINT32_C(0x00010000)
337/** MsiMultMessCap: MSI Multi-Message Capability. */
338#define IOMMU_BF_MSI_CAP_HDR_MULTMESS_CAP_SHIFT 17
339#define IOMMU_BF_MSI_CAP_HDR_MULTMESS_CAP_MASK UINT32_C(0x000e0000)
340/** MsiMultMessEn: MSI Mult-Message Enable. */
341#define IOMMU_BF_MSI_CAP_HDR_MULTMESS_EN_SHIFT 20
342#define IOMMU_BF_MSI_CAP_HDR_MULTMESS_EN_MASK UINT32_C(0x00700000)
343/** Msi64BitEn: MSI 64-bit Enabled. */
344#define IOMMU_BF_MSI_CAP_HDR_64BIT_EN_SHIFT 23
345#define IOMMU_BF_MSI_CAP_HDR_64BIT_EN_MASK UINT32_C(0x00800000)
346/** Bits 31:24 reserved. */
347#define IOMMU_BF_MSI_CAP_HDR_RSVD_24_31_SHIFT 24
348#define IOMMU_BF_MSI_CAP_HDR_RSVD_24_31_MASK UINT32_C(0xff000000)
349RT_BF_ASSERT_COMPILE_CHECKS(IOMMU_BF_MSI_CAP_HDR_, UINT32_C(0), UINT32_MAX,
350 (CAP_ID, CAP_PTR, EN, MULTMESS_CAP, MULTMESS_EN, 64BIT_EN, RSVD_24_31));
351/** @} */
352
353/**
354 * @name MSI Mapping Capability Header Register.
355 * In accordance with the AMD spec.
356 * @{
357 */
358/** MsiMapCapId: Capability ID. */
359#define IOMMU_BF_MSI_MAP_CAPHDR_CAP_ID_SHIFT 0
360#define IOMMU_BF_MSI_MAP_CAPHDR_CAP_ID_MASK UINT32_C(0x000000ff)
361/** MsiMapCapPtr: Pointer (PCI config offset) to the next capability. */
362#define IOMMU_BF_MSI_MAP_CAPHDR_CAP_PTR_SHIFT 8
363#define IOMMU_BF_MSI_MAP_CAPHDR_CAP_PTR_MASK UINT32_C(0x0000ff00)
364/** MsiMapEn: MSI mapping capability enable. */
365#define IOMMU_BF_MSI_MAP_CAPHDR_EN_SHIFT 16
366#define IOMMU_BF_MSI_MAP_CAPHDR_EN_MASK UINT32_C(0x00010000)
367/** MsiMapFixd: MSI interrupt mapping range is not programmable. */
368#define IOMMU_BF_MSI_MAP_CAPHDR_FIXED_SHIFT 17
369#define IOMMU_BF_MSI_MAP_CAPHDR_FIXED_MASK UINT32_C(0x00020000)
370/** Bits 18:28 reserved. */
371#define IOMMU_BF_MSI_MAP_CAPHDR_RSVD_18_28_SHIFT 18
372#define IOMMU_BF_MSI_MAP_CAPHDR_RSVD_18_28_MASK UINT32_C(0x07fc0000)
373/** MsiMapCapType: MSI mapping capability. */
374#define IOMMU_BF_MSI_MAP_CAPHDR_CAP_TYPE_SHIFT 27
375#define IOMMU_BF_MSI_MAP_CAPHDR_CAP_TYPE_MASK UINT32_C(0xf8000000)
376RT_BF_ASSERT_COMPILE_CHECKS(IOMMU_BF_MSI_MAP_CAPHDR_, UINT32_C(0), UINT32_MAX,
377 (CAP_ID, CAP_PTR, EN, FIXED, RSVD_18_28, CAP_TYPE));
378/** @} */
379
380/**
381 * @name IOMMU Status Register Bits.
382 * In accordance with the AMD spec.
383 * @{
384 */
385/** EventOverflow: Event log overflow. */
386#define IOMMU_STATUS_EVT_LOG_OVERFLOW RT_BIT_64(0)
387/** EventLogInt: Event log interrupt. */
388#define IOMMU_STATUS_EVT_LOG_INTR RT_BIT_64(1)
389/** ComWaitInt: Completion wait interrupt. */
390#define IOMMU_STATUS_COMPLETION_WAIT_INTR RT_BIT_64(2)
391/** EventLogRun: Event log is running. */
392#define IOMMU_STATUS_EVT_LOG_RUNNING RT_BIT_64(3)
393/** CmdBufRun: Command buffer is running. */
394#define IOMMU_STATUS_CMD_BUF_RUNNING RT_BIT_64(4)
395/** PprOverflow: Peripheral page request log overflow. */
396#define IOMMU_STATUS_PPR_LOG_OVERFLOW RT_BIT_64(5)
397/** PprInt: Peripheral page request log interrupt. */
398#define IOMMU_STATUS_PPR_LOG_INTR RT_BIT_64(6)
399/** PprLogRun: Peripheral page request log is running. */
400#define IOMMU_STATUS_PPR_LOG_RUN RT_BIT_64(7)
401/** GALogRun: Guest virtual-APIC log is running. */
402#define IOMMU_STATUS_GA_LOG_RUN RT_BIT_64(8)
403/** GALOverflow: Guest virtual-APIC log overflow. */
404#define IOMMU_STATUS_GA_LOG_OVERFLOW RT_BIT_64(9)
405/** GAInt: Guest virtual-APIC log interrupt. */
406#define IOMMU_STATUS_GA_LOG_INTR RT_BIT_64(10)
407/** PprOvrflwB: PPR Log B overflow. */
408#define IOMMU_STATUS_PPR_LOG_B_OVERFLOW RT_BIT_64(11)
409/** PprLogActive: PPR Log B is active. */
410#define IOMMU_STATUS_PPR_LOG_B_ACTIVE RT_BIT_64(12)
411/** EvtOvrflwB: Event log B overflow. */
412#define IOMMU_STATUS_EVT_LOG_B_OVERFLOW RT_BIT_64(15)
413/** EventLogActive: Event log B active. */
414#define IOMMU_STATUS_EVT_LOG_B_ACTIVE RT_BIT_64(16)
415/** PprOvrflwEarlyB: PPR log B overflow early warning. */
416#define IOMMU_STATUS_PPR_LOG_B_OVERFLOW_EARLY RT_BIT_64(17)
417/** PprOverflowEarly: PPR log overflow early warning. */
418#define IOMMU_STATUS_PPR_LOG_OVERFLOW_EARLY RT_BIT_64(18)
419/** @} */
420
421/**
422 * @name IOMMU Control Register Bits.
423 * In accordance with the AMD spec.
424 * @{
425 */
426/** IommuEn: Enable the IOMMU. */
427#define IOMMU_CTRL_IOMMU_EN RT_BIT_64(0)
428/** HtTunEn: HyperTransport tunnel translation enable. */
429#define IOMMU_CTRL_HT_TUNNEL_EN RT_BIT_64(1)
430/** EventLogEn: Event log enable. */
431#define IOMMU_CTRL_EVT_LOG_EN RT_BIT_64(2)
432/** EventIntEn: Event interrupt enable. */
433#define IOMMU_CTRL_EVT_INTR_EN RT_BIT_64(3)
434/** ComWaitIntEn: Completion wait interrupt enable. */
435#define IOMMU_CTRL_COMPLETION_WAIT_INTR_EN RT_BIT_64(4)
436/** InvTimeout: Invalidation timeout. */
437#define IOMMU_CTRL_INV_TIMEOUT RT_BIT_64(5) | RT_BIT_64(6) | RT_BIT_64(7)
438/** @todo IOMMU: the rest or remove it. */
439/** @} */
440
441/** @name Miscellaneous IOMMU defines.
442 * @{ */
443/** Log prefix string. */
444#define IOMMU_LOG_PFX "AMD_IOMMU"
445/** The current saved state version. */
446#define IOMMU_SAVED_STATE_VERSION 1
447/** AMD's vendor ID. */
448#define IOMMU_PCI_VENDOR_ID 0x1022
449/** VirtualBox IOMMU device ID. */
450#define IOMMU_PCI_DEVICE_ID 0xc0de
451/** VirtualBox IOMMU device revision ID. */
452#define IOMMU_PCI_REVISION_ID 0x01
453/** Size of the MMIO region in bytes. */
454#define IOMMU_MMIO_REGION_SIZE _16K
455/** Number of device table segments supported (power of 2). */
456#define IOMMU_MAX_DEV_TAB_SEGMENTS 3
457/** Maximum number of host address translation levels supported. */
458#define IOMMU_MAX_HOST_PT_LEVEL 6
459/** @} */
460
461/**
462 * Acquires the IOMMU PDM lock or returns @a a_rcBusy if it's busy.
463 */
464#define IOMMU_LOCK_RET(a_pDevIns, a_pThis, a_rcBusy) \
465 do { \
466 NOREF(pThis); \
467 int rcLock = PDMDevHlpCritSectEnter((a_pDevIns), (a_pDevIns)->CTX_SUFF(pCritSectRo), (a_rcBusy)); \
468 if (RT_LIKELY(rcLock == VINF_SUCCESS)) \
469 { /* likely */ } \
470 else \
471 return rcLock; \
472 } while (0)
473
474/**
475 * Releases the IOMMU PDM lock.
476 */
477#define IOMMU_UNLOCK(a_pDevIns, a_pThis) \
478 do { \
479 PDMDevHlpCritSectLeave((a_pDevIns), (a_pDevIns)->CTX_SUFF(pCritSectRo)); \
480 } while (0)
481
482/**
483 * Asserts that the critsect is owned by this thread.
484 */
485#define IOMMU_ASSERT_LOCKED(a_pDevIns) \
486 do { \
487 Assert(PDMDevHlpCritSectIsOwner(pDevIns, pDevIns->CTX_SUFF(pCritSectRo))); \
488 } while (0)
489
490/**
491 * Gets the device table size given the size field.
492 */
493#define IOMMU_GET_DEV_TAB_SIZE(a_uSize) (((a_uSize) + 1) << X86_PAGE_4K_SHIFT)
494
495
496/*********************************************************************************************************************************
497* Structures and Typedefs *
498*********************************************************************************************************************************/
499/**
500 * The Device ID.
501 * In accordance with VirtualBox's PCI configuration.
502 */
503typedef union
504{
505 struct
506 {
507 uint16_t u3Function : 3; /**< Bits 2:0 - Function. */
508 uint16_t u9Device : 9; /**< Bits 11:3 - Device. */
509 uint16_t u4Bus : 4; /**< Bits 15:12 - Bus. */
510 } n;
511 /** The unsigned integer view. */
512 uint16_t u;
513} DEVICE_ID_T;
514AssertCompileSize(DEVICE_ID_T, 2);
515
516/**
517 * Device Table Entry (DTE).
518 * In accordance with the AMD spec.
519 */
520typedef union
521{
522 struct
523 {
524 uint32_t u1Valid : 1; /**< Bit 0 - V: Valid. */
525 uint32_t u1TranslationValid : 1; /**< Bit 1 - TV: Translation information Valid. */
526 uint32_t u5Rsvd0 : 5; /**< Bits 6:2 - Reserved. */
527 uint32_t u2Had : 2; /**< Bits 8:7 - HAD: Host Access Dirty. */
528 uint32_t u3Mode : 3; /**< Bits 11:9 - Mode: Paging mode. */
529 uint32_t u20PageTableRootPtrLo : 20; /**< Bits 31:12 - Page Table Root Pointer (Lo). */
530 uint32_t u20PageTableRootPtrHi : 20; /**< Bits 51:32 - Page Table Root Pointer (Hi). */
531 uint32_t u1Ppr : 1; /**< Bit 52 - PPR: Peripheral Page Request. */
532 uint32_t u1GstPprRespPasid : 1; /**< Bit 53 - GRPR: Guest PPR Response with PASID. */
533 uint32_t u1GstIoValid : 1; /**< Bit 54 - GIoV: Guest I/O Protection Valid. */
534 uint32_t u1GstTranslateValid : 1; /**< Bit 55 - GV: Guest translation Valid. */
535 uint32_t u2GstCr3RootTblTranslated : 2; /**< Bits 57:56 - GLX: Guest Levels Translated. */
536 uint32_t u3GstCr3TableRootPtrLo : 2; /**< Bits 60:58 - GCR3 TRP: Guest CR3 Table Root Pointer (Lo). */
537 uint32_t u1IoRead : 1; /**< Bit 61 - IR: I/O Read permission. */
538 uint32_t u1IoWrite : 1; /**< Bit 62 - IW: I/O Write permission. */
539 uint32_t u1Rsvd0 : 1; /**< Bit 63 - Reserved. */
540 uint32_t u16DomainId : 1; /**< Bits 79:64 - Domain ID. */
541 uint32_t u16GstCr3TableRootPtrMed : 16; /**< Bits 95:80 - GCR3 TRP: Guest CR3 Table Root Pointer (Mid). */
542 uint32_t u1IoTlbEnable : 1; /**< Bit 96 - IOTLB Enable. */
543 uint32_t u1SuppressPfEvents : 1; /**< Bit 97 - SE: Supress Page-fault events. */
544 uint32_t u1SuppressAllPfEvents : 1; /**< Bit 98 - SA: Supress All Page-fault events. */
545 uint32_t u2IoCtl : 1; /**< Bits 100:99 - IoCtl: Port I/O Control. */
546 uint32_t u1Cache : 1; /**< Bit 101 - Cache: IOTLB Cache Hint. */
547 uint32_t u1SnoopDisable : 1; /**< Bit 102 - SD: Snoop Disable. */
548 uint32_t u1AllowExclusion : 1; /**< Bit 103 - EX: Allow Exclusion. */
549 uint32_t u2SysMgt : 2; /**< Bits 105:104 - SysMgt: System Management message enable. */
550 uint32_t u1Rsvd1 : 1; /**< Bit 106 - Reserved. */
551 uint32_t u21GstCr3TableRootPtrHi : 21; /**< Bits 127:107 - GCR3 TRP: Guest CR3 Table Root Pointer (Hi). */
552 uint32_t u1IntrMapValid : 1; /**< Bit 128 - IV: Interrupt map Valid. */
553 uint32_t u4IntrTableLength : 4; /**< Bits 132:129 - IntTabLen: Interrupt Table Length. */
554 uint32_t u1IgnoreUnmappedIntrs : 1; /**< Bits 133 - IG: Ignore unmapped interrupts. */
555 uint32_t u26IntrTableRootPtr : 26; /**< Bits 159:134 - Interrupt Root Table Pointer (Lo). */
556 uint32_t u20IntrTableRootPtr : 20; /**< Bits 179:160 - Interrupt Root Table Pointer (Hi). */
557 uint32_t u4Rsvd0 : 4; /**< Bits 183:180 - Reserved. */
558 uint32_t u1InitPassthru : 1; /**< Bits 184 - INIT Pass-through. */
559 uint32_t u1ExtIntPassthru : 1; /**< Bits 185 - External Interrupt Pass-through. */
560 uint32_t u1NmiPassthru : 1; /**< Bits 186 - NMI Pass-through. */
561 uint32_t u1Rsvd2 : 1; /**< Bits 187 - Reserved. */
562 uint32_t u2IntrCtrl : 2; /**< Bits 189:188 - IntCtl: Interrupt Control. */
563 uint32_t u1Lint0Passthru : 1; /**< Bit 190 - Lint0Pass: LINT0 (Legacy PIC NMI) Pass-thru. */
564 uint32_t u1Lint1Passthru : 1; /**< Bit 191 - Lint1Pass: LINT1 (Legacy PIC NMI) Pass-thru. */
565 uint32_t u32Rsvd0; /**< Bits 223:192 - Reserved. */
566 uint32_t u22Rsvd0 : 22; /**< Bits 245:224 - Reserved. */
567 uint32_t u1AttrOverride : 1; /**< Bit 246 - AttrV: Attribute Override. */
568 uint32_t u1Mode0FC: 1; /**< Bit 247 - Mode0FC. */
569 uint32_t u8SnoopAttr: 1; /**< Bits 255:248 - Snoop Attribute. */
570 } n;
571 /** The 32-bit unsigned integer view. */
572 uint32_t au32[8];
573 /** The 64-bit unsigned integer view. */
574 uint64_t au64[4];
575} DEV_TAB_ENTRY_T;
576AssertCompileSize(DEV_TAB_ENTRY_T, 32);
577#define IOMMU_DEV_TAB_ENTRY_QWORD_0_VALID_MASK UINT64_C(0x7fffffffffffff83)
578#define IOMMU_DEV_TAB_ENTRY_QWORD_1_VALID_MASK UINT64_C(0xfffffbffffffffff)
579#define IOMMU_DEV_TAB_ENTRY_QWORD_2_VALID_MASK UINT64_C(0xf70fffffffffffff)
580#define IOMMU_DEV_TAB_ENTRY_QWORD_3_VALID_MASK UINT64_C(0xffc0000000000000)
581/** Pointer to a device table entry. */
582typedef DEV_TAB_ENTRY_T *PDEVTAB_ENTRY_T;
583/** Pointer to a const device table entry. */
584typedef DEV_TAB_ENTRY_T const *PCDEV_TAB_ENTRY_T;
585
586/**
587 * I/O Page Table Entry.
588 * In accordance with the AMD spec.
589 */
590typedef union
591{
592 struct
593 {
594 RT_GCC_EXTENSION uint64_t u1Present : 1; /**< Bit 0 - PR: Present. */
595 RT_GCC_EXTENSION uint64_t u4Ign0 : 4; /**< Bits 4:1 - Ignored. */
596 RT_GCC_EXTENSION uint64_t u1Accessed : 1; /**< Bit 5 - A: Accessed. */
597 RT_GCC_EXTENSION uint64_t u1Dirty : 1; /**< Bit 6 - D: Dirty. */
598 RT_GCC_EXTENSION uint64_t u2Ign0 : 2; /**< Bits 8:7 - Ignored. */
599 RT_GCC_EXTENSION uint64_t u3NextLevel : 3; /**< Bits 11:9 - Next Level: Next page translation level. */
600 RT_GCC_EXTENSION uint64_t u40PageAddr : 40; /**< Bits 51:12 - Page address. */
601 RT_GCC_EXTENSION uint64_t u7Rsvd0 : 7; /**< Bits 58:52 - Reserved. */
602 RT_GCC_EXTENSION uint64_t u1UntranslatedAccess : 1; /**< Bit 59 - U: Untranslated Access Only. */
603 RT_GCC_EXTENSION uint64_t u1ForceCoherent : 1; /**< Bit 60 - FC: Force Coherent. */
604 RT_GCC_EXTENSION uint64_t u1IoRead : 1; /**< Bit 61 - IR: I/O Read permission. */
605 RT_GCC_EXTENSION uint64_t u1IoWrite : 1; /**< Bit 62 - IW: I/O Wead permission. */
606 RT_GCC_EXTENSION uint64_t u1Ign0 : 1; /**< Bit 63 - Ignored. */
607 } n;
608 /** The 64-bit unsigned integer view. */
609 uint64_t u;
610} IOPTE_T;
611AssertCompileSize(IOPTE_T, 8);
612
613/**
614 * I/O Page Directory Entry.
615 * In accordance with the AMD spec.
616 */
617typedef union
618{
619 struct
620 {
621 RT_GCC_EXTENSION uint64_t u1Present : 1; /**< Bit 0 - PR: Present. */
622 RT_GCC_EXTENSION uint64_t u4Ign0 : 4; /**< Bits 4:1 - Ignored. */
623 RT_GCC_EXTENSION uint64_t u1Accessed : 1; /**< Bit 5 - A: Accessed. */
624 RT_GCC_EXTENSION uint64_t u3Ign0 : 3; /**< Bits 8:6 - Ignored. */
625 RT_GCC_EXTENSION uint64_t u3NextLevel : 3; /**< Bits 11:9 - Next Level: Next page translation level. */
626 RT_GCC_EXTENSION uint64_t u40PageAddr : 40; /**< Bits 51:12 - Page address (Next Table Address). */
627 RT_GCC_EXTENSION uint64_t u9Rsvd0 : 9; /**< Bits 60:52 - Reserved. */
628 RT_GCC_EXTENSION uint64_t u1IoRead : 1; /**< Bit 61 - IR: I/O Read permission. */
629 RT_GCC_EXTENSION uint64_t u1IoWrite : 1; /**< Bit 62 - IW: I/O Wead permission. */
630 RT_GCC_EXTENSION uint64_t u1Ign0 : 1; /**< Bit 63 - Ignored. */
631 } n;
632 /** The 64-bit unsigned integer view. */
633 uint64_t u;
634} IOPDE_T;
635AssertCompileSize(IOPDE_T, 8);
636
637/**
638 * Interrupt Remapping Table Entry.
639 * In accordance with the AMD spec.
640 */
641typedef union
642{
643 struct
644 {
645 uint32_t u1RemapEnable : 1; /**< Bit 0 - RemapEn: Remap Enable. */
646 uint32_t u1SuppressPf : 1; /**< Bit 1 - SupIOPF: Supress I/O Page Fault. */
647 uint32_t u3IntrType : 1; /**< Bits 4:2 - IntType: Interrupt Type. */
648 uint32_t u1ReqEoi : 1; /**< Bit 5 - RqEoi: Request EOI. */
649 uint32_t u1DstMode : 1; /**< Bit 6 - DM: Destination Mode. */
650 uint32_t u1GuestMode : 1; /**< Bit 7 - GuestMode. */
651 uint32_t u8Dst : 8; /**< Bits 15:8 - Destination. */
652 uint32_t u8Vector : 8; /**< Bits 23:16 - Vector. */
653 uint32_t u8Rsvd0 : 8; /**< Bits 31:24 - Reserved. */
654 } n;
655 /** The 32-bit unsigned integer view. */
656 uint32_t u;
657} IRTE_T;
658AssertCompileSize(IRTE_T, 4);
659
660/**
661 * Command: Generic Command Buffer Entry.
662 * In accordance with the AMD spec.
663 */
664typedef union
665{
666 struct
667 {
668 uint32_t u32Operand1Lo; /**< Bits 31:0 - Operand 1 (Lo). */
669 uint32_t u32Operand1Hi : 28; /**< Bits 59:32 - Operand 1 (Hi). */
670 uint32_t u4Opcode : 4; /**< Bits 63:60 - Op Code. */
671 uint64_t u64Operand2; /**< Bits 127:64 - Operand 2. */
672 } n;
673 /** The 64-bit unsigned integer view. */
674 uint64_t au64[2];
675} CMD_GENERIC_T;
676AssertCompileSize(CMD_GENERIC_T, 16);
677/** Number of bits to shift the byte offset of a command in the command buffer to
678 * get its index. */
679#define IOMMU_CMD_GENERIC_SHIFT 4
680
681/**
682 * Command: COMPLETION_WAIT.
683 * In accordance with the AMD spec.
684 */
685typedef union
686{
687 struct
688 {
689 uint32_t u1Store : 1; /**< Bit 0 - S: Completion Store. */
690 uint32_t u1Interrupt : 1; /**< Bit 1 - I: Completion Interrupt. */
691 uint32_t u1Flush : 1; /**< Bit 2 - F: Flush Queue. */
692 uint32_t u29StoreAddrLo : 29; /**< Bits 31:3 - Store Address (Lo). */
693 uint32_t u20StoreAddrHi : 20; /**< Bits 51:32 - Store Address (Hi). */
694 uint32_t u8Rsvd0 : 8; /**< Bits 59:52 - Reserved. */
695 uint32_t u4OpCode : 4; /**< Bits 63:60 - OpCode (Command). */
696 uint64_t u64StoreData; /**< Bits 127:64 - Store Data. */
697 } n;
698 /** The 64-bit unsigned integer view. */
699 uint32_t au64[2];
700} CMD_COMPLETION_WAIT_T;
701AssertCompileSize(CMD_COMPLETION_WAIT_T, 16);
702
703/**
704 * Command: INVALIDATE_DEVTAB_ENTRY.
705 * In accordance with the AMD spec.
706 */
707typedef union
708{
709 struct
710 {
711 uint16_t u16DevId; /**< Bits 15:0 - Device ID. */
712 uint16_t u16Rsvd0; /**< Bits 31:16 - Reserved. */
713 uint32_t u28Rsvd0 : 28; /**< Bits 59:32 - Reserved. */
714 uint32_t u4OpCode : 4; /**< Bits 63:60 - Op Code (Command). */
715 uint64_t u64Rsvd0; /**< Bits 127:64 - Reserved. */
716 } n;
717 /** The 64-bit unsigned integer view. */
718 uint64_t au64[2];
719} CMD_INV_DEV_TAB_ENTRY_T;
720AssertCompileSize(CMD_INV_DEV_TAB_ENTRY_T, 16);
721
722/**
723 * Command: INVALIDATE_IOMMU_PAGES.
724 * In accordance with the AMD spec.
725 */
726typedef union
727{
728 struct
729 {
730 uint32_t u20Pasid : 20; /**< Bits 19:0 - PASID: Process Address-Space ID. */
731 uint32_t u12Rsvd0 : 12; /**< Bits 31:20 - Reserved. */
732 uint32_t u16DomainId : 16; /**< Bits 47:32 - Domain ID. */
733 uint32_t u12Rsvd1 : 12; /**< Bits 59:48 - Reserved. */
734 uint32_t u4OpCode : 4; /**< Bits 63:60 - Op Code (Command). */
735 uint32_t u1Size : 1; /**< Bit 64 - S: Size. */
736 uint32_t u1PageDirEntries : 1; /**< Bit 65 - PDE: Page Directory Entries. */
737 uint32_t u1GuestOrNested : 1; /**< Bit 66 - GN: Guest (GPA) or Nested (GVA). */
738 uint32_t u9Rsvd0 : 9; /**< Bits 75:67 - Reserved. */
739 uint32_t u20AddrLo : 20; /**< Bits 95:76 - Address (Lo). */
740 uint32_t u32AddrHi; /**< Bits 127:96 - Address (Hi). */
741 } n;
742 /** The 64-bit unsigned integer view. */
743 uint64_t au64[2];
744} CMD_INV_IOMMU_PAGES_T;
745AssertCompileSize(CMD_INV_IOMMU_PAGES_T, 16);
746
747/**
748 * Command: INVALIDATE_IOTLB_PAGES.
749 * In accordance with the AMD spec.
750 */
751typedef union
752{
753 struct
754 {
755 uint16_t u16DevId; /**< Bits 15:0 - Device ID. */
756 uint8_t u8PasidLo; /**< Bits 23:16 - PASID: Process Address-Space ID (Lo). */
757 uint8_t u8MaxPend; /**< Bits 31:24 - Maxpend: Maximum simultaneous in-flight transactions. */
758 uint32_t u16QueueId : 16; /**< Bits 47:32 - Queue ID. */
759 uint32_t u12PasidHi : 12; /**< Bits 59:48 - PASID: Process Address-Space ID (Hi). */
760 uint32_t u4OpCode : 4; /**< Bits 63:60 - Op Code (Command). */
761 uint32_t u1Size : 1; /**< Bit 64 - S: Size. */
762 uint32_t u1Rsvd0: 1; /**< Bit 65 - Reserved. */
763 uint32_t u1GuestOrNested : 1; /**< Bit 66 - GN: Guest (GPA) or Nested (GVA). */
764 uint32_t u1Rsvd1 : 1; /**< Bit 67 - Reserved. */
765 uint32_t u2Type : 2; /**< Bit 69:68 - Type. */
766 uint32_t u6Rsvd0 : 6; /**< Bits 75:70 - Reserved. */
767 uint32_t u20AddrLo : 20; /**< Bits 95:76 - Address (Lo). */
768 uint32_t u32AddrHi; /**< Bits 127:96 - Address (Hi). */
769 } n;
770 /** The 64-bit unsigned integer view. */
771 uint64_t au64[2];
772} CMD_INV_IOTLB_PAGES_T;
773AssertCompileSize(CMD_INV_IOTLB_PAGES_T, 16);
774
775/**
776 * Command: INVALIDATE_INTR_TABLE.
777 * In accordance with the AMD spec.
778 */
779typedef union
780{
781 struct
782 {
783 uint16_t u16DevId; /**< Bits 15:0 - Device ID. */
784 uint16_t u16Rsvd0; /**< Bits 31:16 - Reserved. */
785 uint32_t u32Rsvd0 : 28; /**< Bits 59:32 - Reserved. */
786 uint32_t u4OpCode : 4; /**< Bits 63:60 - Op Code (Command). */
787 uint64_t u64Rsvd0; /**< Bits 127:64 - Reserved. */
788 } u;
789 /** The 64-bit unsigned integer view. */
790 uint64_t au64[2];
791} CMD_INV_INTR_TABLE_T;
792AssertCompileSize(CMD_INV_INTR_TABLE_T, 16);
793
794/**
795 * Command: COMPLETE_PPR_REQ.
796 * In accordance with the AMD spec.
797 */
798typedef union
799{
800 struct
801 {
802 uint16_t u16DevId; /**< Bits 15:0 - Device ID. */
803 uint16_t u16Rsvd0; /**< Bits 31:16 - Reserved. */
804 uint32_t u20Pasid : 20; /**< Bits 51:32 - PASID: Process Address-Space ID. */
805 uint32_t u8Rsvd0 : 8; /**< Bits 59:52 - Reserved. */
806 uint32_t u4OpCode : 4; /**< Bits 63:60 - Op Code (Command). */
807 uint32_t u2Rsvd0 : 2; /**< Bits 65:64 - Reserved. */
808 uint32_t u1GuestOrNested : 1; /**< Bit 66 - GN: Guest (GPA) or Nested (GVA). */
809 uint32_t u29Rsvd0 : 29; /**< Bits 95:67 - Reserved. */
810 uint32_t u16CompletionTag : 16; /**< Bits 111:96 - Completion Tag. */
811 uint32_t u16Rsvd1 : 16; /**< Bits 127:112 - Reserved. */
812 } n;
813 /** The 64-bit unsigned integer view. */
814 uint64_t au64[2];
815} CMD_COMPLETE_PPR_REQ_T;
816AssertCompileSize(CMD_COMPLETE_PPR_REQ_T, 16);
817
818/**
819 * Command: INV_IOMMU_ALL.
820 * In accordance with the AMD spec.
821 */
822typedef union
823{
824 struct
825 {
826 uint32_t u32Rsvd0; /**< Bits 31:0 - Reserved. */
827 uint32_t u28Rsvd0 : 28; /**< Bits 59:32 - Reserved. */
828 uint32_t u4OpCode : 4; /**< Bits 63:60 - Op Code (Command). */
829 uint64_t u64Rsvd0; /**< Bits 127:64 - Reserved. */
830 } n;
831 /** The 64-bit unsigned integer view. */
832 uint64_t au64[2];
833} CMD_IOMMU_ALL_T;
834AssertCompileSize(CMD_IOMMU_ALL_T, 16);
835
836/**
837 * Event Log Entry: Generic.
838 * In accordance with the AMD spec.
839 */
840typedef union
841{
842 struct
843 {
844 uint32_t u32Operand1Lo; /**< Bits 31:0 - Operand 1 (Lo). */
845 uint32_t u32Operand1Hi : 28; /**< Bits 59:32 - Operand 1 (Hi). */
846 uint32_t u4EvtCode : 4; /**< Bits 63:60 - Event code. */
847 uint32_t u32Operand2Lo; /**< Bits 95:64 - Operand 2 (Lo). */
848 uint32_t u32Operand2Hi; /**< Bits 127:96 - Operand 2 (Hi). */
849 } n;
850 /** The 32-bit unsigned integer view. */
851 uint32_t au32[4];
852} EVT_GENERIC_T;
853AssertCompileSize(EVT_GENERIC_T, 16);
854/** Number of bits to shift the byte offset of an event entry in the event log
855 * buffer to get its index. */
856#define IOMMU_EVT_GENERIC_SHIFT 4
857/** Pointer to a generic event log entry. */
858typedef EVT_GENERIC_T *PEVT_GENERIC_T;
859/** Pointer to a const generic event log entry. */
860typedef const EVT_GENERIC_T *PCEVT_GENERIC_T;
861
862/**
863 * Hardware event types.
864 * In accordance with the AMD spec.
865 */
866typedef enum HWEVTTYPE
867{
868 HWEVTTYPE_RSVD = 0,
869 HWEVTTYPE_MASTER_ABORT,
870 HWEVTTYPE_TARGET_ABORT,
871 HWEVTTYPE_DATA_ERROR
872} HWEVTTYPE;
873AssertCompileSize(HWEVTTYPE, 4);
874
875/**
876 * Event Log Entry: ILLEGAL_DEV_TABLE_ENTRY.
877 * In accordance with the AMD spec.
878 */
879typedef union
880{
881 struct
882 {
883 uint16_t u16DevId; /**< Bits 15:0 - Device ID. */
884 uint16_t u4PasidHi : 4; /**< Bits 19:16 - PASID: Process Address-Space ID (Hi). */
885 uint16_t u12Rsvd0 : 12; /**< Bits 31:20 - Reserved. */
886 uint16_t u16PasidLo; /**< Bits 47:32 - PASID: Process Address-Space ID (Lo). */
887 uint16_t u1GuestOrNested : 1; /**< Bit 48 - GN: Guest (GPA) or Nested (GVA). */
888 uint16_t u2Rsvd0 : 2; /**< Bits 50:49 - Reserved. */
889 uint16_t u1Interrupt : 1; /**< Bit 51 - I: Interrupt. */
890 uint16_t u1Rsvd0 : 1; /**< Bit 52 - Reserved. */
891 uint16_t u1ReadWrite : 1; /**< Bit 53 - RW: Read/Write. */
892 uint16_t u1Rsvd1 : 1; /**< Bit 54 - Reserved. */
893 uint16_t u1RsvdNotZero : 1; /**< Bit 55 - RZ: Reserved bit not Zero or invalid level encoding. */
894 uint16_t u1Translation : 1; /**< Bit 56 - TN: Translation. */
895 uint16_t u3Rsvd0 : 3; /**< Bits 59:57 - Reserved. */
896 uint16_t u4EvtCode : 4; /**< Bits 63:60 - Event code. */
897 uint64_t u64Addr; /**< Bits 127:64 - Address: Device Virtual Address. */
898 } n;
899 /** The 32-bit unsigned integer view. */
900 uint32_t au32[4];
901} EVT_ILLEGAL_DEV_TAB_ENTRY_T;
902AssertCompileSize(EVT_ILLEGAL_DEV_TAB_ENTRY_T, 16);
903/** Pointer to an illegal device table entry event. */
904typedef EVT_ILLEGAL_DEV_TAB_ENTRY_T *PEVT_ILLEGAL_DEV_TAB_ENTRY_T;
905
906/**
907 * Event Log Entry: IO_PAGE_FAULT_EVENT.
908 * In accordance with the AMD spec.
909 */
910typedef union
911{
912 struct
913 {
914 uint16_t u16DevId; /**< Bits 15:0 - Device ID. */
915 uint16_t u4PasidHi : 4; /**< Bits 19:16 - PASID: Process Address-Space ID (Hi). */
916 uint16_t u16DomainOrPasidLo; /**< Bits 47:32 - D/P: Domain ID or Process Address-Space ID (Lo). */
917 uint16_t u1GuestOrNested : 1; /**< Bit 48 - GN: Guest (GPA) or Nested (GVA). */
918 uint16_t u1NoExecute : 1; /**< Bit 49 - NX: No Execute. */
919 uint16_t u1User : 1; /**< Bit 50 - US: User/Supervisor. */
920 uint16_t u1Interrupt : 1; /**< Bit 51 - I: Interrupt. */
921 uint16_t u1Present : 1; /**< Bit 52 - PR: Present. */
922 uint16_t u1ReadWrite : 1; /**< Bit 53 - RW: Read/Write. */
923 uint16_t u1Perm : 1; /**< Bit 54 - PE: Permission Indicator. */
924 uint16_t u1RsvdNotZero : 1; /**< Bit 55 - RZ: Reserved bit not Zero or invalid level encoding. */
925 uint16_t u1Translation : 1; /**< Bit 56 - TN: Translation. */
926 uint16_t u3Rsvd0 : 3; /**< Bit 59:57 - Reserved. */
927 uint16_t u4EvtCode : 4; /**< Bits 63:60 - Event code. */
928 uint64_t u64Addr; /**< Bits 127:64 - Address: Device Virtual Address. */
929 } n;
930 /** The 32-bit unsigned integer view. */
931 uint32_t au32[4];
932} EVT_IO_PAGE_FAULT_T;
933AssertCompileSize(EVT_IO_PAGE_FAULT_T, 16);
934
935/**
936 * Event Log Entry: DEV_TAB_HARDWARE_ERROR.
937 * In accordance with the AMD spec.
938 */
939typedef union
940{
941 struct
942 {
943 uint16_t u16DevId; /**< Bits 15:0 - Device ID. */
944 uint16_t u16Rsvd0; /**< Bits 31:16 - Reserved. */
945 uint32_t u19Rsvd0 : 19; /**< Bits 50:32 - Reserved. */
946 uint32_t u1Intr : 1; /**< Bit 51 - I: Interrupt (1=interrupt request, 0=memory request). */
947 uint32_t u1Rsvd0 : 1; /**< Bit 52 - Reserved. */
948 uint32_t u1ReadWrite : 1; /**< Bit 53 - RW: Read/Write transaction (only meaninful when I=0 and TR=0). */
949 uint32_t u2Rsvd0 : 2; /**< Bits 55:54 - Reserved. */
950 uint32_t u1Translation : 1; /**< Bit 56 - TR: Translation (1=translation, 0=transaction). */
951 uint32_t u2Type : 2; /**< Bits 58:57 - Type: The type of hardware error. */
952 uint32_t u1Rsvd1 : 1; /**< Bit 59 - Reserved. */
953 uint32_t u4EvtCode : 4; /**< Bits 63:60 - Event code. */
954 uint64_t u64Addr; /**< Bits 127:64 - Address. */
955 } n;
956 /** The 32-bit unsigned integer view. */
957 uint32_t au32[4];
958} EVT_DEV_TAB_HW_ERROR_T;
959AssertCompileSize(EVT_DEV_TAB_HW_ERROR_T, 16);
960/** Pointer to a device table hardware error event. */
961typedef EVT_DEV_TAB_HW_ERROR_T *PEVT_DEV_TAB_HW_ERROR_T;
962
963/**
964 * Event Log Entry: EVT_PAGE_TAB_HARDWARE_ERROR.
965 * In accordance with the AMD spec.
966 */
967typedef union
968{
969 struct
970 {
971 uint16_t u16DevId; /**< Bits 15:0 - Device ID. */
972 uint16_t u16Rsvd0; /**< Bits 31:16 - Reserved. */
973 uint32_t u16DomainOrPasidLo : 16; /**< Bits 47:32 - D/P: Domain ID or Process Address-Space ID (Lo). */
974 uint32_t u1GuestOrNested : 1; /**< Bit 48 - GN: Guest (GPA) or Nested (GVA). */
975 uint32_t u2Rsvd0 : 2; /**< Bits 50:49 - Reserved. */
976 uint32_t u1Interrupt : 1; /**< Bit 51 - I: Interrupt. */
977 uint32_t u1Rsvd0 : 1; /**< Bit 52 - Reserved. */
978 uint32_t u1ReadWrite : 1; /**< Bit 53 - RW: Read/Write. */
979 uint32_t u2Rsvd1 : 2; /**< Bit 55:54 - Reserved. */
980 uint32_t u1Translation : 1; /**< Bit 56 - TR: Translation. */
981 uint32_t u2Type : 2; /**< Bits 58:57 - Type: The type of hardware error. */
982 uint32_t u1Rsvd1 : 1; /**< Bit 59 - Reserved. */
983 uint32_t u4EvtCode : 4; /**< Bit 63:60 - Event code. */
984 /** @todo r=ramshankar: Figure 55: PAGE_TAB_HARDWARE_ERROR says Addr[31:3] but
985 * table 58 mentions Addr[31:4]. Looks like a typo in the figure. Use
986 * table as it makes more sense and matches address size in
987 * EVT_DEV_TAB_HARDWARE_ERROR. See AMD AMD IOMMU spec (3.05-PUB, Jan
988 * 2020). */
989 uint32_t u4Rsvd0 : 4; /**< Bits 67:64 - Reserved. */
990 uint32_t u28AddrLo : 28; /**< Bits 95:68 - Address: SPA of page table entry (Lo). */
991 uint32_t u32AddrHi; /**< Bits 127:96 - Address: SPA of page table entry (Hi). */
992 } n;
993 /** The 32-bit unsigned integer view. */
994 uint32_t au32[4];
995} EVT_PAGE_TAB_HW_ERR_T;
996AssertCompileSize(EVT_PAGE_TAB_HW_ERR_T, 16);
997
998/**
999 * Event Log Entry: ILLEGAL_COMMAND_ERROR.
1000 * In accordance with the AMD spec.
1001 */
1002typedef union
1003{
1004 struct
1005 {
1006 uint32_t u32Rsvd0; /**< Bits 31:0 - Reserved. */
1007 uint32_t u28Rsvd0 : 28; /**< Bits 47:32 - Reserved. */
1008 uint32_t u4EvtCode : 4; /**< Bits 63:60 - Event code. */
1009 uint32_t u4Rsvd0 : 4; /**< Bits 67:64 - Reserved. */
1010 uint32_t u28AddrLo : 28; /**< Bits 95:68 - Address: SPA of the invalid command (Lo). */
1011 uint32_t u32AddrHi; /**< Bits 127:96 - Address: SPA of the invalid command (Hi). */
1012 } n;
1013 /** The 32-bit unsigned integer view. */
1014 uint32_t au32[4];
1015} EVT_ILLEGAL_CMD_ERR_T;
1016AssertCompileSize(EVT_ILLEGAL_CMD_ERR_T, 16);
1017
1018/**
1019 * Event Log Entry: COMMAND_HARDWARE_ERROR.
1020 * In accordance with the AMD spec.
1021 */
1022typedef union
1023{
1024 struct
1025 {
1026 uint32_t u32Rsvd0; /**< Bits 31:0 - Reserved. */
1027 uint32_t u4Rsvd0 : 4; /**< Bits 35:32 - Reserved. */
1028 uint32_t u28AddrLo : 28; /**< Bits 63:36 - Address: SPA of the attempted access (Lo). */
1029 uint32_t u32AddrHi; /**< Bits 95:64 - Address: SPA of the attempted access (Hi). */
1030 } n;
1031 /** The 32-bit unsigned integer view. */
1032 uint32_t au32[3];
1033} EVT_CMD_HW_ERROR_T;
1034AssertCompileSize(EVT_CMD_HW_ERROR_T, 12);
1035
1036/**
1037 * Event Log Entry: IOTLB_INV_TIMEOUT.
1038 * In accordance with the AMD spec.
1039 */
1040typedef union
1041{
1042 struct
1043 {
1044 uint16_t u16DevId; /**< Bits 15:0 - Device ID. */
1045 uint16_t u16Rsvd0; /**< Bits 31:16 - Reserved.*/
1046 uint32_t u28Rsvd0 : 28; /**< Bits 59:32 - Reserved. */
1047 uint32_t u4EvtCode : 4; /**< Bits 63:60 - Event code. */
1048 uint32_t u4Rsvd0 : 4; /**< Bits 67:64 - Reserved. */
1049 uint32_t u28AddrLo : 28; /**< Bits 95:68 - Address: SPA of the invalidation command that timedout (Lo). */
1050 uint32_t u32AddrHi; /**< Bits 127:96 - Address: SPA of the invalidation command that timedout (Hi). */
1051 } n;
1052 /** The 32-bit unsigned integer view. */
1053 uint32_t au32[4];
1054} EVT_IOTLB_INV_TIMEOUT_T;
1055AssertCompileSize(EVT_IOTLB_INV_TIMEOUT_T, 16);
1056
1057/**
1058 * Event Log Entry: INVALID_DEVICE_REQUEST.
1059 * In accordance with the AMD spec.
1060 */
1061typedef union
1062{
1063 struct
1064 {
1065 uint32_t u16DevId : 16; /***< Bits 15:0 - Device ID. */
1066 uint32_t u4PasidHi : 4; /***< Bits 19:16 - PASID: Process Address-Space ID (Hi). */
1067 uint32_t u12Rsvd0 : 12; /***< Bits 31:20 - Reserved. */
1068 uint32_t u16PasidLo : 16; /***< Bits 47:32 - PASID: Process Address-Space ID (Lo). */
1069 uint32_t u1GuestOrNested : 1; /***< Bit 48 - GN: Guest (GPA) or Nested (GVA). */
1070 uint32_t u1User : 1; /***< Bit 49 - US: User/Supervisor. */
1071 uint32_t u6Rsvd0 : 6; /***< Bits 55:50 - Reserved. */
1072 uint32_t u1Translation: 1; /***< Bit 56 - TR: Translation. */
1073 uint32_t u3Type: 3; /***< Bits 59:57 - Type: The type of hardware error. */
1074 uint32_t u4EvtCode : 4; /***< Bits 63:60 - Event code. */
1075 uint64_t u64Addr; /***< Bits 127:64 - Address: Translation or access address. */
1076 } n;
1077 /** The 32-bit unsigned integer view. */
1078 uint32_t au32[4];
1079} EVT_INVALID_DEV_REQ_T;
1080AssertCompileSize(EVT_INVALID_DEV_REQ_T, 16);
1081
1082/**
1083 * Event Log Entry: EVENT_COUNTER_ZERO.
1084 * In accordance with the AMD spec.
1085 */
1086typedef union
1087{
1088 struct
1089 {
1090 uint32_t u32Rsvd0; /**< Bits 31:0 - Reserved. */
1091 uint32_t u28Rsvd0 : 28; /**< Bits 59:32 - Reserved. */
1092 uint32_t u4EvtCode : 4; /**< Bits 63:60 - Event code. */
1093 uint32_t u20CounterNoteHi : 20; /**< Bits 83:64 - CounterNote: Counter value for the event counter register (Hi). */
1094 uint32_t u12Rsvd0 : 12; /**< Bits 95:84 - Reserved. */
1095 uint32_t u32CounterNoteLo; /**< Bits 127:96 - CounterNote: Counter value for the event cuonter register (Lo). */
1096 } n;
1097 /** The 32-bit unsigned integer view. */
1098 uint32_t au32[4];
1099} EVT_EVENT_COUNTER_ZERO_T;
1100AssertCompileSize(EVT_EVENT_COUNTER_ZERO_T, 16);
1101
1102/**
1103 * IOMMU Capability Header (PCI).
1104 * In accordance with the AMD spec.
1105 */
1106typedef union
1107{
1108 struct
1109 {
1110 uint32_t u8CapId : 8; /**< Bits 7:0 - CapId: Capability ID. */
1111 uint32_t u8CapPtr : 8; /**< Bits 15:8 - CapPtr: Pointer (PCI config offset) to the next capability. */
1112 uint32_t u3CapType : 3; /**< Bits 18:16 - CapType: Capability Type. */
1113 uint32_t u5CapRev : 5; /**< Bits 23:19 - CapRev: Capability revision. */
1114 uint32_t u1IoTlbSup : 1; /**< Bit 24 - IotlbSup: IOTLB Support. */
1115 uint32_t u1HtTunnel : 1; /**< Bit 25 - HtTunnel: HyperTransport Tunnel translation support. */
1116 uint32_t u1NpCache : 1; /**< Bit 26 - NpCache: Not Present table entries are cached. */
1117 uint32_t u1EfrSup : 1; /**< Bit 27 - EFRSup: Extended Feature Register Support. */
1118 uint32_t u1CapExt : 1; /**< Bit 28 - CapExt: Misc. Information Register 1 Support. */
1119 uint32_t u3Rsvd0 : 3; /**< Bits 31:29 - Reserved. */
1120 } n;
1121 /** The 32-bit unsigned integer view. */
1122 uint32_t u32;
1123} IOMMU_CAP_HDR_T;
1124AssertCompileSize(IOMMU_CAP_HDR_T, 4);
1125
1126/**
1127 * IOMMU Base Address (Lo and Hi) Register (PCI).
1128 * In accordance with the AMD spec.
1129 */
1130typedef union
1131{
1132 struct
1133 {
1134 uint32_t u1Enable : 1; /**< Bit 1 - Enable: RW1S - Enable IOMMU MMIO region. */
1135 uint32_t u12Rsvd0 : 12; /**< Bits 13:1 - Reserved. */
1136 uint32_t u18BaseAddrLo : 18; /**< Bits 31:14 - Base address (Lo) of the MMIO region. */
1137 uint32_t u32BaseAddrHi; /**< Bits 63:32 - Base address (Hi) of the MMIO region. */
1138 } n;
1139 /** The 32-bit unsigned integer view. */
1140 uint32_t au32[2];
1141 /** The 64-bit unsigned integer view. */
1142 uint64_t u64;
1143} IOMMU_BAR_T;
1144AssertCompileSize(IOMMU_BAR_T, 8);
1145#define IOMMU_BAR_VALID_MASK UINT64_C(0xffffffffffffc001)
1146
1147/**
1148 * IOMMU Range Register (PCI).
1149 * In accordance with the AMD spec.
1150 */
1151typedef union
1152{
1153 struct
1154 {
1155 uint32_t u5HtUnitId : 5; /**< Bits 4:0 - UnitID: IOMMU HyperTransport Unit ID (not used). */
1156 uint32_t u2Rsvd0 : 2; /**< Bits 6:5 - Reserved. */
1157 uint32_t u1RangeValid : 1; /**< Bit 7 - RngValid: Range Valid. */
1158 uint32_t u8Bus : 8; /**< Bits 15:8 - BusNumber: Bus number of the first and last device. */
1159 uint32_t u8FirstDevice : 8; /**< Bits 23:16 - FirstDevice: Device and function number of the first device. */
1160 uint32_t u8LastDevice: 8; /**< Bits 31:24 - LastDevice: Device and function number of the last device. */
1161 } n;
1162 /** The 32-bit unsigned integer view. */
1163 uint32_t u32;
1164} IOMMU_RANGE_T;
1165AssertCompileSize(IOMMU_RANGE_T, 4);
1166
1167/**
1168 * Device Table Base Address Register (MMIO).
1169 * In accordance with the AMD spec.
1170 */
1171typedef union
1172{
1173 struct
1174 {
1175 RT_GCC_EXTENSION uint64_t u9Size : 9; /**< Bits 8:0 - Size: Size of the device table. */
1176 RT_GCC_EXTENSION uint64_t u3Rsvd0 : 3; /**< Bits 11:9 - Reserved. */
1177 RT_GCC_EXTENSION uint64_t u40Base : 40; /**< Bits 51:12 - DevTabBase: Device table base address. */
1178 RT_GCC_EXTENSION uint64_t u12Rsvd0 : 12; /**< Bits 63:52 - Reserved. */
1179 } n;
1180 /** The 64-bit unsigned integer view. */
1181 uint64_t u64;
1182} DEV_TAB_BAR_T;
1183AssertCompileSize(DEV_TAB_BAR_T, 8);
1184#define IOMMU_DEV_TAB_BAR_VALID_MASK UINT64_C(0x000ffffffffff1ff)
1185#define IOMMU_DEV_TAB_SEG_BAR_VALID_MASK UINT64_C(0x000ffffffffff0ff)
1186
1187/**
1188 * Command Buffer Base Address Register (MMIO).
1189 * In accordance with the AMD spec.
1190 */
1191typedef union
1192{
1193 struct
1194 {
1195 RT_GCC_EXTENSION uint64_t u12Rsvd0 : 12; /**< Bits 11:0 - Reserved. */
1196 RT_GCC_EXTENSION uint64_t u40Base : 40; /**< Bits 51:12 - ComBase: Command buffer base address. */
1197 RT_GCC_EXTENSION uint64_t u4Rsvd0 : 4; /**< Bits 55:52 - Reserved. */
1198 RT_GCC_EXTENSION uint64_t u4Len : 4; /**< Bits 59:56 - ComLen: Command buffer length. */
1199 RT_GCC_EXTENSION uint64_t u4Rsvd1 : 4; /**< Bits 63:60 - Reserved. */
1200 } n;
1201 /** The 64-bit unsigned integer view. */
1202 uint64_t u64;
1203} CMD_BUF_BAR_T;
1204AssertCompileSize(CMD_BUF_BAR_T, 8);
1205#define IOMMU_CMD_BUF_BAR_VALID_MASK UINT64_C(0x0f0ffffffffff000)
1206
1207/**
1208 * Event Log Base Address Register (MMIO).
1209 * In accordance with the AMD spec.
1210 */
1211typedef union
1212{
1213 struct
1214 {
1215 RT_GCC_EXTENSION uint64_t u12Rsvd0 : 12; /**< Bits 11:0 - Reserved. */
1216 RT_GCC_EXTENSION uint64_t u40Base : 40; /**< Bits 51:12 - EventBase: Event log base address. */
1217 RT_GCC_EXTENSION uint64_t u4Rsvd0 : 4; /**< Bits 55:52 - Reserved. */
1218 RT_GCC_EXTENSION uint64_t u4Len : 4; /**< Bits 59:56 - EventLen: Event log length. */
1219 RT_GCC_EXTENSION uint64_t u4Rsvd1 : 4; /**< Bits 63:60 - Reserved. */
1220 } n;
1221 /** The 64-bit unsigned integer view. */
1222 uint64_t u64;
1223} EVT_LOG_BAR_T;
1224AssertCompileSize(EVT_LOG_BAR_T, 8);
1225#define IOMMU_EVT_LOG_BAR_VALID_MASK UINT64_C(0x0f0ffffffffff000)
1226
1227/**
1228 * IOMMU Control Register (MMIO).
1229 * In accordance with the AMD spec.
1230 */
1231typedef union
1232{
1233 struct
1234 {
1235 uint32_t u1IommuEn : 1; /**< Bit 0 - IommuEn: IOMMU Enable. */
1236 uint32_t u1HtTunEn : 1; /**< Bit 1 - HtTunEn: HyperTransport Tunnel Enable. */
1237 uint32_t u1EvtLogEn : 1; /**< Bit 2 - EventLogEn: Event Log Enable. */
1238 uint32_t u1EvtIntrEn : 1; /**< Bit 3 - EventIntEn: Event Log Interrupt Enable. */
1239 uint32_t u1CompWaitIntrEn : 1; /**< Bit 4 - ComWaitIntEn: Completion Wait Interrupt Enable. */
1240 uint32_t u3InvTimeOut : 3; /**< Bits 7:5 - InvTimeOut: Invalidation Timeout. */
1241 uint32_t u1PassPW : 1; /**< Bit 8 - PassPW: Pass Posted Write. */
1242 uint32_t u1ResPassPW : 1; /**< Bit 9 - ResPassPW: Response Pass Posted Write. */
1243 uint32_t u1Coherent : 1; /**< Bit 10 - Coherent: HT read request packet Coherent bit. */
1244 uint32_t u1Isoc : 1; /**< Bit 11 - Isoc: HT read request packet Isochronous bit. */
1245 uint32_t u1CmdBufEn : 1; /**< Bit 12 - CmdBufEn: Command Buffer Enable. */
1246 uint32_t u1PprLogEn : 1; /**< Bit 13 - PprLogEn: Peripheral Page Request (PPR) Log Enable. */
1247 uint32_t u1PprIntrEn : 1; /**< Bit 14 - PprIntrEn: Peripheral Page Request Interrupt Enable. */
1248 uint32_t u1PprEn : 1; /**< Bit 15 - PprEn: Peripheral Page Request processing Enable. */
1249 uint32_t u1GstTranslateEn : 1; /**< Bit 16 - GTEn: Guest Translate Enable. */
1250 uint32_t u1GstVirtApicEn : 1; /**< Bit 17 - GAEn: Guest Virtual-APIC Enable. */
1251 uint32_t u4Crw : 1; /**< Bits 21:18 - CRW: Intended for future use (not documented). */
1252 uint32_t u1SmiFilterEn : 1; /**< Bit 22 - SmiFEn: SMI Filter Enable. */
1253 uint32_t u1SelfWriteBackDis : 1; /**< Bit 23 - SlfWBDis: Self Write-Back Disable. */
1254 uint32_t u1SmiFilterLogEn : 1; /**< Bit 24 - SmiFLogEn: SMI Filter Log Enable. */
1255 uint32_t u3GstVirtApicModeEn : 3; /**< Bits 27:25 - GAMEn: Guest Virtual-APIC Mode Enable. */
1256 uint32_t u1GstLogEn : 1; /**< Bit 28 - GALogEn: Guest Virtual-APIC GA Log Enable. */
1257 uint32_t u1GstIntrEn : 1; /**< Bit 29 - GAIntEn: Guest Virtual-APIC Interrupt Enable. */
1258 uint32_t u2DualPprLogEn : 2; /**< Bits 31:30 - DualPprLogEn: Dual Peripheral Page Request Log Enable. */
1259 uint32_t u2DualEvtLogEn : 2; /**< Bits 33:32 - DualEventLogEn: Dual Event Log Enable. */
1260 uint32_t u3DevTabSegEn : 3; /**< Bits 36:34 - DevTblSegEn: Device Table Segment Enable. */
1261 uint32_t u2PrivAbortEn : 2; /**< Bits 38:37 - PrivAbrtEn: Privilege Abort Enable. */
1262 uint32_t u1PprAutoRespEn : 1; /**< Bit 39 - PprAutoRspEn: Peripheral Page Request Auto Response Enable. */
1263 uint32_t u1MarcEn : 1; /**< Bit 40 - MarcEn: Memory Address Routing and Control Enable. */
1264 uint32_t u1BlockStopMarkEn : 1; /**< Bit 41 - BlkStopMarkEn: Block StopMark messages Enable. */
1265 uint32_t u1PprAutoRespAlwaysOnEn : 1; /**< Bit 42 - PprAutoRspAon:: PPR Auto Response - Always On Enable. */
1266 uint32_t u1DomainIDPNE : 1; /**< Bit 43 - DomainIDPE: Reserved (not documented). */
1267 uint32_t u1Rsvd0 : 1; /**< Bit 44 - Reserved. */
1268 uint32_t u1EnhancedPpr : 1; /**< Bit 45 - EPHEn: Enhanced Peripheral Page Request Handling Enable. */
1269 uint32_t u2HstAccDirtyBitUpdate : 2; /**< Bits 47:46 - HADUpdate: Access and Dirty Bit updated in host page table. */
1270 uint32_t u1GstDirtyUpdateDis : 1; /**< Bit 48 - GDUpdateDis: Disable hardare update of Dirty bit in GPT. */
1271 uint32_t u1Rsvd1 : 1; /**< Bit 49 - Reserved. */
1272 uint32_t u1X2ApicEn : 1; /**< Bit 50 - XTEn: Enable X2APIC. */
1273 uint32_t u1X2ApicIntrGenEn : 1; /**< Bit 51 - IntCapXTEn: Enable IOMMU X2APIC Interrupt generation. */
1274 uint32_t u2Rsvd0 : 2; /**< Bits 53:52 - Reserved. */
1275 uint32_t u1GstAccessUpdateDis : 1; /**< Bit 54 - GAUpdateDis: Disable hardare update of Access bit in GPT. */
1276 uint32_t u8Rsvd0 : 8; /**< Bits 63:55 - Reserved. */
1277 } n;
1278 /** The 64-bit unsigned integer view. */
1279 uint64_t u64;
1280} IOMMU_CTRL_T;
1281AssertCompileSize(IOMMU_CTRL_T, 8);
1282#define IOMMU_CTRL_VALID_MASK UINT64_C(0x004defffffffffff)
1283
1284/**
1285 * IOMMU Exclusion Base Register (MMIO).
1286 * In accordance with the AMD spec.
1287 */
1288typedef union
1289{
1290 struct
1291 {
1292 RT_GCC_EXTENSION uint64_t u1ExclEnable : 1; /**< Bit 0 - ExEn: Exclusion Range Enable. */
1293 RT_GCC_EXTENSION uint64_t u1AllowAll : 1; /**< Bit 1 - Allow: Allow All Devices. */
1294 RT_GCC_EXTENSION uint64_t u10Rsvd0 : 10; /**< Bits 11:2 - Reserved. */
1295 RT_GCC_EXTENSION uint64_t u40ExclRangeBase : 40; /**< Bits 51:12 - Exclusion Range Base Address. */
1296 RT_GCC_EXTENSION uint64_t u12Rsvd0 : 12; /**< Bits 63:52 - Reserved. */
1297 } n;
1298 /** The 64-bit unsigned integer view. */
1299 uint64_t u64;
1300} IOMMU_EXCL_RANGE_BAR_T;
1301AssertCompileSize(IOMMU_EXCL_RANGE_BAR_T, 8);
1302#define IOMMU_EXCL_RANGE_BAR_VALID_MASK UINT64_C(0x000ffffffffff003)
1303
1304/**
1305 * IOMMU Exclusion Range Limit Register (MMIO).
1306 * In accordance with the AMD spec.
1307 */
1308typedef union
1309{
1310 struct
1311 {
1312 RT_GCC_EXTENSION uint64_t u12Rsvd0 : 12; /**< Bits 11:0 - Reserved. */
1313 RT_GCC_EXTENSION uint64_t u40ExclLimit : 40; /**< Bits 51:12 - Exclusion Range Limit. */
1314 RT_GCC_EXTENSION uint64_t u12Rsvd1 : 12; /**< Bits 63:52 - Reserved. */
1315 } n;
1316 /** The 64-bit unsigned integer view. */
1317 uint64_t u64;
1318} IOMMU_EXCL_RANGE_LIMIT_T;
1319AssertCompileSize(IOMMU_EXCL_RANGE_LIMIT_T, 8);
1320#define IOMMU_EXCL_RANGE_LIMIT_VALID_MASK UINT64_C(0x000ffffffffff000)
1321
1322/**
1323 * IOMMU Extended Feature Register (MMIO).
1324 * In accordance with the AMD spec.
1325 */
1326typedef union
1327{
1328 struct
1329 {
1330 uint32_t u1PrefetchSup : 1; /**< Bit 0 - PreFSup: Prefetch Support. */
1331 uint32_t u1PprSup : 1; /**< Bit 1 - PPRSup: Peripheral Page Request Support. */
1332 uint32_t u1X2ApicSup : 1; /**< Bit 2 - XTSup: x2Apic Support. */
1333 uint32_t u1NoExecuteSup : 1; /**< Bit 3 - NXSup: No-Execute and Privilege Level Support. */
1334 uint32_t u1GstTranslateSup : 1; /**< Bit 4 - GTSup: Guest Translations Support. */
1335 uint32_t u1Rsvd0 : 1; /**< Bit 5 - Reserved. */
1336 uint32_t u1InvAllSup : 1; /**< Bit 6 - IASup: Invalidate-All Support. */
1337 uint32_t u1GstVirtApicSup : 1; /**< Bit 7 - GASup: Guest Virtual-APIC Support. */
1338 uint32_t u1HwErrorSup : 1; /**< Bit 8 - HESup: Hardware Error registers Support. */
1339 uint32_t u1PerfCounterSup : 1; /**< Bit 8 - PCSup: Performance Counter Support. */
1340 uint32_t u2HostAddrTranslateSize : 2; /**< Bits 11:10 - HATS: Host Address Translation Size. */
1341 uint32_t u2GstAddrTranslateSize : 2; /**< Bits 13:12 - GATS: Guest Address Translation Size. */
1342 uint32_t u2GstCr3RootTblLevel : 2; /**< Bits 15:14 - GLXSup: Guest CR3 Root Table Level (Max) Size Support. */
1343 uint32_t u2SmiFilterSup : 2; /**< Bits 17:16 - SmiFSup: SMI Filter Register Support. */
1344 uint32_t u3SmiFilterCount : 3; /**< Bits 20:18 - SmiFRC: SMI Filter Register Count. */
1345 uint32_t u3GstVirtApicModeSup : 3; /**< Bits 23:21 - GAMSup: Guest Virtual-APIC Modes Supported. */
1346 uint32_t u2DualPprLogSup : 2; /**< Bits 25:24 - DualPprLogSup: Dual Peripheral Page Request Log Support. */
1347 uint32_t u2Rsvd0 : 2; /**< Bits 27:26 - Reserved. */
1348 uint32_t u2DualEvtLogSup : 2; /**< Bits 29:28 - DualEventLogSup: Dual Event Log Support. */
1349 uint32_t u2Rsvd1 : 2; /**< Bits 31:30 - Reserved. */
1350 uint32_t u5MaxPasidSup : 5; /**< Bits 36:32 - PASMax: Maximum PASID Supported. */
1351 uint32_t u1UserSupervisorSup : 1; /**< Bit 37 - USSup: User/Supervisor Page Protection Support. */
1352 uint32_t u2DevTabSegSup : 2; /**< Bits 39:38 - DevTlbSegSup: Segmented Device Table Support. */
1353 uint32_t u1PprLogOverflowWarn : 1; /**< Bit 40 - PprOvrflwEarlySup: PPR Log Overflow Early Warning Support. */
1354 uint32_t u1PprAutoRespSup : 1; /**< Bit 41 - PprAutoRspSup: PPR Automatic Response Support. */
1355 uint32_t u2MarcSup : 2; /**< Bit 43:42 - MarcSup: Memory Access Routing and Control Support. */
1356 uint32_t u1BlockStopMarkSup : 1; /**< Bit 44 - BlkStopMarkSup: Block StopMark messages Support. */
1357 uint32_t u1PerfOptSup : 1; /**< Bit 45 - PerfOptSup: IOMMU Performance Optimization Support. */
1358 uint32_t u1MsiCapMmioSup : 1; /**< Bit 46 - MsiCapMmioSup: MSI Capability Register MMIO Access Support. */
1359 uint32_t u1Rsvd1 : 1; /**< Bit 47 - Reserved. */
1360 uint32_t u1GstIoSup : 1; /**< Bit 48 - GIoSup: Guest I/O Protection Support. */
1361 uint32_t u1HostAccessSup : 1; /**< Bit 49 - HASup: Host Access Support. */
1362 uint32_t u1EnhancedPprSup : 1; /**< Bit 50 - EPHSup: Enhanced Peripheral Page Request Handling Support. */
1363 uint32_t u1AttrForwardSup : 1; /**< Bit 51 - AttrFWSup: Attribute Forward Support. */
1364 uint32_t u1HostDirtySup : 1; /**< Bit 52 - HDSup: Host Dirty Support. */
1365 uint32_t u1Rsvd2 : 1; /**< Bit 53 - Reserved. */
1366 uint32_t u1InvIoTlbTypeSup : 1; /**< Bit 54 - InvIotlbTypeSup: Invalidate IOTLB Type Support. */
1367 uint32_t u6Rsvd0 : 6; /**< Bit 60:55 - Reserved. */
1368 uint32_t u1GstUpdateDisSup : 1; /**< Bit 61 - GAUpdateDisSup: Disable hardware update on GPT Support. */
1369 uint32_t u1ForcePhysDstSup : 1; /**< Bit 62 - ForcePhyDestSup: Force Phys. Dst. Mode for Remapped Intr. */
1370 uint32_t u1Rsvd3 : 1; /**< Bit 63 - Reserved. */
1371 } n;
1372 /** The 64-bit unsigned integer view. */
1373 uint64_t u64;
1374} IOMMU_EXT_FEAT_T;
1375AssertCompileSize(IOMMU_EXT_FEAT_T, 8);
1376
1377/**
1378 * Peripheral Page Request Log Base Address Register (MMIO).
1379 * In accordance with the AMD spec.
1380 */
1381typedef union
1382{
1383 struct
1384 {
1385 RT_GCC_EXTENSION uint64_t u12Rsvd0 : 12; /**< Bit 11:0 - Reserved. */
1386 RT_GCC_EXTENSION uint64_t u40Base : 40; /**< Bits 51:12 - PPRLogBase: Peripheral Page Request Log Base Address. */
1387 RT_GCC_EXTENSION uint64_t u4Rsvd0 : 4; /**< Bits 55:52 - Reserved. */
1388 RT_GCC_EXTENSION uint64_t u4Len : 4; /**< Bits 59:56 - PPRLogLen: Peripheral Page Request Log Length. */
1389 RT_GCC_EXTENSION uint64_t u4Rsvd1 : 4; /**< Bits 63:60 - Reserved. */
1390 } n;
1391 /** The 64-bit unsigned integer view. */
1392 uint64_t u64;
1393} PPR_LOG_BAR_T;
1394AssertCompileSize(PPR_LOG_BAR_T, 8);
1395#define IOMMU_PPR_LOG_BAR_VALID_MASK UINT64_C(0x0f0ffffffffff000)
1396
1397/**
1398 * IOMMU Hardware Event Upper Register (MMIO).
1399 * In accordance with the AMD spec.
1400 */
1401typedef union
1402{
1403 struct
1404 {
1405 RT_GCC_EXTENSION uint64_t u60FirstOperand : 60; /**< Bits 59:0 - First event code dependent operand. */
1406 RT_GCC_EXTENSION uint64_t u4EvtCode : 4; /**< Bits 63:60 - Event Code. */
1407 } n;
1408 /** The 64-bit unsigned integer view. */
1409 uint64_t u64;
1410} IOMMU_HW_EVT_HI_T;
1411AssertCompileSize(IOMMU_HW_EVT_HI_T, 8);
1412
1413/**
1414 * IOMMU Hardware Event Lower Register (MMIO).
1415 * In accordance with the AMD spec.
1416 */
1417typedef uint64_t IOMMU_HW_EVT_LO_T;
1418
1419/**
1420 * IOMMU Hardware Event Status (MMIO).
1421 * In accordance with the AMD spec.
1422 */
1423typedef union
1424{
1425 struct
1426 {
1427 uint32_t u1Valid : 1; /**< Bit 0 - HEV: Hardware Event Valid. */
1428 uint32_t u1Overflow : 1; /**< Bit 1 - HEO: Hardware Event Overflow. */
1429 uint32_t u30Rsvd0 : 30; /**< Bits 31:2 - Reserved. */
1430 uint32_t u32Rsvd0; /**< Bits 63:32 - Reserved. */
1431 } n;
1432 /** The 64-bit unsigned integer view. */
1433 uint64_t u64;
1434} IOMMU_HW_EVT_STATUS_T;
1435AssertCompileSize(IOMMU_HW_EVT_STATUS_T, 8);
1436#define IOMMU_HW_EVT_STATUS_VALID_MASK UINT64_C(0x0000000000000003)
1437
1438/**
1439 * Guest Virtual-APIC Log Base Address Register (MMIO).
1440 * In accordance with the AMD spec.
1441 */
1442typedef union
1443{
1444 struct
1445 {
1446 RT_GCC_EXTENSION uint64_t u12Rsvd0 : 12; /**< Bit 11:0 - Reserved. */
1447 RT_GCC_EXTENSION uint64_t u40Base : 40; /**< Bits 51:12 - GALogBase: Guest Virtual-APIC Log Base Address. */
1448 RT_GCC_EXTENSION uint64_t u4Rsvd0 : 4; /**< Bits 55:52 - Reserved. */
1449 RT_GCC_EXTENSION uint64_t u4Len : 4; /**< Bits 59:56 - GALogLen: Guest Virtual-APIC Log Length. */
1450 RT_GCC_EXTENSION uint64_t u4Rsvd1 : 4; /**< Bits 63:60 - Reserved. */
1451 } n;
1452 /** The 64-bit unsigned integer view. */
1453 uint64_t u64;
1454} GALOG_BAR_T;
1455AssertCompileSize(GALOG_BAR_T, 8);
1456
1457/**
1458 * Guest Virtual-APIC Log Tail Address Register (MMIO).
1459 * In accordance with the AMD spec.
1460 */
1461typedef union
1462{
1463 struct
1464 {
1465 RT_GCC_EXTENSION uint64_t u3Rsvd0 : 3; /**< Bits 2:0 - Reserved. */
1466 RT_GCC_EXTENSION uint64_t u40GALogTailAddr : 48; /**< Bits 51:3 - GATAddr: Guest Virtual-APIC Tail Log Address. */
1467 RT_GCC_EXTENSION uint64_t u11Rsvd1 : 11; /**< Bits 63:52 - Reserved. */
1468 } n;
1469 /** The 64-bit unsigned integer view. */
1470 uint64_t u64;
1471} GALOG_TAIL_ADDR_T;
1472AssertCompileSize(GALOG_TAIL_ADDR_T, 8);
1473
1474/**
1475 * PPR Log B Base Address Register (MMIO).
1476 * In accordance with the AMD spec.
1477 * Currently identical to PPR_LOG_BAR_T.
1478 */
1479typedef PPR_LOG_BAR_T PPR_LOG_B_BAR_T;
1480
1481/**
1482 * Event Log B Base Address Register (MMIO).
1483 * In accordance with the AMD spec.
1484 * Currently identical to EVT_LOG_BAR_T.
1485 */
1486typedef EVT_LOG_BAR_T EVT_LOG_B_BAR_T;
1487
1488/**
1489 * Device-specific Feature Extension (DSFX) Register (MMIO).
1490 * In accordance with the AMD spec.
1491 */
1492typedef union
1493{
1494 struct
1495 {
1496 uint32_t u24DevSpecFeat : 24; /**< Bits 23:0 - DevSpecificFeatSupp: Implementation specific features. */
1497 uint32_t u4RevMinor : 4; /**< Bits 27:24 - RevMinor: Minor revision identifier. */
1498 uint32_t u4RevMajor : 4; /**< Bits 31:28 - RevMajor: Major revision identifier. */
1499 uint32_t u32Rsvd0; /**< Bits 63:32 - Reserved.*/
1500 } n;
1501 /** The 64-bit unsigned integer view. */
1502 uint64_t u64;
1503} DEV_SPECIFIC_FEAT_T;
1504AssertCompileSize(DEV_SPECIFIC_FEAT_T, 8);
1505
1506/**
1507 * Device-specific Control Extension (DSCX) Register (MMIO).
1508 * In accordance with the AMD spec.
1509 */
1510typedef union
1511{
1512 struct
1513 {
1514 uint32_t u24DevSpecCtrl : 24; /**< Bits 23:0 - DevSpecificFeatCntrl: Implementation specific control. */
1515 uint32_t u4RevMinor : 4; /**< Bits 27:24 - RevMinor: Minor revision identifier. */
1516 uint32_t u4RevMajor : 4; /**< Bits 31:28 - RevMajor: Major revision identifier. */
1517 uint32_t u32Rsvd0; /**< Bits 63:32 - Reserved.*/
1518 } n;
1519 /** The 64-bit unsigned integer view. */
1520 uint64_t u64;
1521} DEV_SPECIFIC_CTRL_T;
1522AssertCompileSize(DEV_SPECIFIC_CTRL_T, 8);
1523
1524/**
1525 * Device-specific Status Extension (DSSX) Register (MMIO).
1526 * In accordance with the AMD spec.
1527 */
1528typedef union
1529{
1530 struct
1531 {
1532 uint32_t u24DevSpecStatus : 24; /**< Bits 23:0 - DevSpecificFeatStatus: Implementation specific status. */
1533 uint32_t u4RevMinor : 4; /**< Bits 27:24 - RevMinor: Minor revision identifier. */
1534 uint32_t u4RevMajor : 4; /**< Bits 31:28 - RevMajor: Major revision identifier. */
1535 uint32_t u32Rsvd0; /**< Bits 63:32 - Reserved.*/
1536 } n;
1537 /** The 64-bit unsigned integer view. */
1538 uint64_t u64;
1539} DEV_SPECIFIC_STATUS_T;
1540AssertCompileSize(DEV_SPECIFIC_STATUS_T, 8);
1541
1542/**
1543 * MSI Information Register 0 and 1 (PCI) / MSI Vector Register 0 and 1 (MMIO).
1544 * In accordance with the AMD spec.
1545 */
1546typedef union
1547{
1548 struct
1549 {
1550 uint32_t u5MsiNumEvtLog : 5; /**< Bits 4:0 - MsiNum: Event Log MSI message number. */
1551 uint32_t u3GstVirtAddrSize: 3; /**< Bits 7:5 - GVAsize: Guest Virtual Address Size. */
1552 uint32_t u7PhysAddrSize : 7; /**< Bits 14:8 - PAsize: Physical Address Size. */
1553 uint32_t u7VirtAddrSize : 7; /**< Bits 21:15 - VAsize: Virtual Address Size. */
1554 uint32_t u1HtAtsResv: 1; /**< Bit 22 - HtAtsResv: HyperTransport ATS Response Address range Reserved. */
1555 uint32_t u4Rsvd0 : 4; /**< Bits 26:23 - Reserved. */
1556 uint32_t u5MsiNumPpr : 5; /**< Bits 31:27 - MsiNumPPR: Peripheral Page Request MSI message number. */
1557 uint32_t u5MsiNumGa : 5; /**< Bits 36:32 - MsiNumGa: MSI message number for guest virtual-APIC log. */
1558 uint32_t u27Rsvd0: 27; /**< Bits 63:37 - Reserved. */
1559 } n;
1560 /** The 32-bit unsigned integer view. */
1561 uint32_t au32[2];
1562 /** The 64-bit unsigned integer view. */
1563 uint64_t u64;
1564} MSI_MISC_INFO_T;
1565AssertCompileSize(MSI_MISC_INFO_T, 8);
1566/** MSI Vector Register 0 and 1 (MMIO). */
1567typedef MSI_MISC_INFO_T MSI_VECTOR_T;
1568
1569/**
1570 * MSI Capability Header Register (PCI + MMIO).
1571 * In accordance with the AMD spec.
1572 */
1573typedef union
1574{
1575 struct
1576 {
1577 uint32_t u8MsiCapId : 8; /**< Bits 7:0 - MsiCapId: Capability ID. */
1578 uint32_t u8MsiCapPtr : 8; /**< Bits 15:8 - MsiCapPtr: Pointer (PCI config offset) to the next capability. */
1579 uint32_t u1MsiEnable : 1; /**< Bit 16 - MsiEn: Message Signal Interrupt Enable. */
1580 uint32_t u3MsiMultiMessCap : 3; /**< Bits 19:17 - MsiMultMessCap: MSI Multi-Message Capability. */
1581 uint32_t u3MsiMultiMessEn : 3; /**< Bits 22:20 - MsiMultMessEn: MSI Multi-Message Enable. */
1582 uint32_t u1Msi64BitEn : 1; /**< Bit 23 - Msi64BitEn: MSI 64-bit Enable. */
1583 uint32_t u8Rsvd0 : 8; /**< Bits 31:24 - Reserved. */
1584 } n;
1585 /** The 32-bit unsigned integer view. */
1586 uint32_t u32;
1587} MSI_CAP_HDR_T;
1588AssertCompileSize(MSI_CAP_HDR_T, 4);
1589#define IOMMU_MSI_CAP_HDR_MSI_EN_MASK RT_BIT(16)
1590
1591/**
1592 * MSI Address Register (PCI + MMIO).
1593 * In accordance with the AMD spec.
1594 */
1595typedef union
1596{
1597 struct
1598 {
1599 RT_GCC_EXTENSION uint64_t u2Rsvd : 2; /**< Bits 1:0 - Reserved. */
1600 RT_GCC_EXTENSION uint64_t u62MsiAddr : 62; /**< Bits 31:2 - MsiAddr: MSI Address. */
1601 } n;
1602 /** The 32-bit unsigned integer view. */
1603 uint32_t au32[2];
1604 /** The 64-bit unsigned integer view. */
1605 uint64_t u64;
1606} MSI_ADDR_T;
1607AssertCompileSize(MSI_ADDR_T, 8);
1608#define IOMMU_MSI_ADDR_VALID_MASK UINT64_C(0xfffffffffffffffc)
1609
1610/**
1611 * MSI Data Register (PCI + MMIO).
1612 * In accordance with the AMD spec.
1613 */
1614typedef union
1615{
1616 struct
1617 {
1618 uint16_t u16MsiData; /**< Bits 15:0 - MsiData: MSI Data. */
1619 uint16_t u16Rsvd0; /**< Bits 31:16 - Reserved. */
1620 } n;
1621 /** The 32-bit unsigned integer view. */
1622 uint32_t u32;
1623} MSI_DATA_T;
1624AssertCompileSize(MSI_DATA_T, 4);
1625#define IOMMU_MSI_DATA_VALID_MASK UINT64_C(0x000000000000ffff)
1626
1627/**
1628 * MSI Mapping Capability Header Register (PCI + MMIO).
1629 * In accordance with the AMD spec.
1630 */
1631typedef union
1632{
1633 struct
1634 {
1635 uint32_t u8MsiMapCapId : 8; /**< Bits 7:0 - MsiMapCapId: MSI Map capability ID. */
1636 uint32_t u8Rsvd0 : 8; /**< Bits 15:8 - Reserved. */
1637 uint32_t u1MsiMapEn : 1; /**< Bit 16 - MsiMapEn: MSI Map enable. */
1638 uint32_t u1MsiMapFixed : 1; /**< Bit 17 - MsiMapFixd: MSI Map fixed. */
1639 uint32_t u9Rsvd0 : 9; /**< Bits 26:18 - Reserved. */
1640 uint32_t u5MapCapType : 5; /**< Bits 31:27 - MsiMapCapType: MSI Mapping capability type. */
1641 } n;
1642 /** The 32-bit unsigned integer view. */
1643 uint32_t u32;
1644} MSI_MAP_CAP_HDR_T;
1645AssertCompileSize(MSI_MAP_CAP_HDR_T, 4);
1646
1647/**
1648 * Performance Optimization Control Register (MMIO).
1649 * In accordance with the AMD spec.
1650 */
1651typedef union
1652{
1653 struct
1654 {
1655 uint32_t u13Rsvd0 : 13; /**< Bits 12:0 - Reserved. */
1656 uint32_t u1PerfOptEn : 1; /**< Bit 13 - PerfOptEn: Performance Optimization Enable. */
1657 uint32_t u17Rsvd0 : 18; /**< Bits 31:14 - Reserved. */
1658 } n;
1659 /** The 32-bit unsigned integer view. */
1660 uint32_t u32;
1661} IOMMU_PERF_OPT_CTRL_T;
1662AssertCompileSize(IOMMU_PERF_OPT_CTRL_T, 4);
1663
1664/**
1665 * XT (x2APIC) IOMMU General Interrupt Control Register (MMIO).
1666 * In accordance with the AMD spec.
1667 */
1668typedef union
1669{
1670 struct
1671 {
1672 uint32_t u2Rsvd0 : 2; /**< Bits 1:0 - Reserved.*/
1673 uint32_t u1X2ApicIntrDstMode : 1; /**< Bit 2 - Destination Mode for general interrupt.*/
1674 uint32_t u4Rsvd0 : 4; /**< Bits 7:3 - Reserved.*/
1675 uint32_t u24X2ApicIntrDstLo : 24; /**< Bits 31:8 - Destination for general interrupt (Lo).*/
1676 uint32_t u8X2ApicIntrVector : 8; /**< Bits 39:32 - Vector for general interrupt.*/
1677 uint32_t u1X2ApicIntrDeliveryMode : 1; /**< Bit 40 - Delivery Mode for general interrupt.*/
1678 uint32_t u15Rsvd0 : 15; /**< Bits 55:41 - Reserved.*/
1679 uint32_t u7X2ApicIntrDstHi : 7; /**< Bits 63:56 - Destination for general interrupt (Hi) .*/
1680 } n;
1681 /** The 64-bit unsigned integer view. */
1682 uint64_t u64;
1683} IOMMU_XT_GEN_INTR_CTRL_T;
1684AssertCompileSize(IOMMU_XT_GEN_INTR_CTRL_T, 8);
1685
1686/**
1687 * XT (x2APIC) IOMMU General Interrupt Control Register (MMIO).
1688 * In accordance with the AMD spec.
1689 */
1690typedef union
1691{
1692 struct
1693 {
1694 uint32_t u2Rsvd0 : 2; /**< Bits 1:0 - Reserved.*/
1695 uint32_t u1X2ApicIntrDstMode : 1; /**< Bit 2 - Destination Mode for the interrupt.*/
1696 uint32_t u4Rsvd0 : 4; /**< Bits 7:3 - Reserved.*/
1697 uint32_t u24X2ApicIntrDstLo : 24; /**< Bits 31:8 - Destination for the interrupt (Lo).*/
1698 uint32_t u8X2ApicIntrVector : 8; /**< Bits 39:32 - Vector for the interrupt.*/
1699 uint32_t u1X2ApicIntrDeliveryMode : 1; /**< Bit 40 - Delivery Mode for the interrupt.*/
1700 uint32_t u15Rsvd0 : 15; /**< Bits 55:41 - Reserved.*/
1701 uint32_t u7X2ApicIntrDstHi : 7; /**< Bits 63:56 - Destination for the interrupt (Hi) .*/
1702 } n;
1703 /** The 64-bit unsigned integer view. */
1704 uint64_t u64;
1705} IOMMU_XT_INTR_CTRL_T;
1706AssertCompileSize(IOMMU_XT_INTR_CTRL_T, 8);
1707
1708/**
1709 * XT (x2APIC) IOMMU PPR Interrupt Control Register (MMIO).
1710 * In accordance with the AMD spec.
1711 * Currently identical to IOMMU_XT_INTR_CTRL_T.
1712 */
1713typedef IOMMU_XT_INTR_CTRL_T IOMMU_XT_PPR_INTR_CTRL_T;
1714
1715/**
1716 * XT (x2APIC) IOMMU GA (Guest Address) Log Control Register (MMIO).
1717 * In accordance with the AMD spec.
1718 * Currently identical to IOMMU_XT_INTR_CTRL_T.
1719 */
1720typedef IOMMU_XT_INTR_CTRL_T IOMMU_XT_GALOG_INTR_CTRL_T;
1721
1722/**
1723 * Memory Access and Routing Control (MARC) Aperture Base Register (MMIO).
1724 * In accordance with the AMD spec.
1725 */
1726typedef union
1727{
1728 struct
1729 {
1730 RT_GCC_EXTENSION uint64_t u12Rsvd0 : 12; /**< Bits 11:0 - Reserved. */
1731 RT_GCC_EXTENSION uint64_t u40MarcBaseAddr : 40; /**< Bits 51:12 - MarcBaseAddr: MARC Aperture Base Address. */
1732 RT_GCC_EXTENSION uint64_t u12Rsvd1 : 12; /**< Bits 63:52 - Reserved. */
1733 } n;
1734 /** The 64-bit unsigned integer view. */
1735 uint64_t u64;
1736} MARC_APER_BAR_T;
1737AssertCompileSize(MARC_APER_BAR_T, 8);
1738
1739/**
1740 * Memory Access and Routing Control (MARC) Relocation Register (MMIO).
1741 * In accordance with the AMD spec.
1742 */
1743typedef union
1744{
1745 struct
1746 {
1747 RT_GCC_EXTENSION uint64_t u1RelocEn : 1; /**< Bit 0 - RelocEn: Relocation Enabled. */
1748 RT_GCC_EXTENSION uint64_t u1ReadOnly : 1; /**< Bit 1 - ReadOnly: Whether only read-only acceses allowed. */
1749 RT_GCC_EXTENSION uint64_t u10Rsvd0 : 10; /**< Bits 11:2 - Reserved. */
1750 RT_GCC_EXTENSION uint64_t u40MarcRelocAddr : 40; /**< Bits 51:12 - MarcRelocAddr: MARC Aperture Relocation Address. */
1751 RT_GCC_EXTENSION uint64_t u12Rsvd1 : 12; /**< Bits 63:52 - Reserved. */
1752 } n;
1753 /** The 64-bit unsigned integer view. */
1754 uint64_t u64;
1755} MARC_APER_RELOC_T;
1756AssertCompileSize(MARC_APER_RELOC_T, 8);
1757
1758/**
1759 * Memory Access and Routing Control (MARC) Length Register (MMIO).
1760 * In accordance with the AMD spec.
1761 */
1762typedef union
1763{
1764 struct
1765 {
1766 RT_GCC_EXTENSION uint64_t u12Rsvd0 : 12; /**< Bits 11:0 - Reserved. */
1767 RT_GCC_EXTENSION uint64_t u40MarcLength : 40; /**< Bits 51:12 - MarcLength: MARC Aperture Length. */
1768 RT_GCC_EXTENSION uint64_t u12Rsvd1 : 12; /**< Bits 63:52 - Reserved. */
1769 } n;
1770 /** The 64-bit unsigned integer view. */
1771 uint64_t u64;
1772} MARC_APER_LEN_T;
1773
1774/**
1775 * Memory Access and Routing Control (MARC) Aperture Register.
1776 * This combines other registers to match the MMIO layout for convenient access.
1777 */
1778typedef struct
1779{
1780 MARC_APER_BAR_T Base;
1781 MARC_APER_RELOC_T Reloc;
1782 MARC_APER_LEN_T Length;
1783} MARC_APER_T;
1784AssertCompileSize(MARC_APER_T, 24);
1785
1786/**
1787 * IOMMU Reserved Register (MMIO).
1788 * In accordance with the AMD spec.
1789 * This register is reserved for hardware use (although RW?).
1790 */
1791typedef uint64_t IOMMU_RSVD_REG_T;
1792
1793/**
1794 * Command Buffer Head Pointer Register (MMIO).
1795 * In accordance with the AMD spec.
1796 */
1797typedef union
1798{
1799 struct
1800 {
1801 uint32_t off; /**< Bits 31:0 - Buffer pointer (offset; 16 byte aligned, 512 KB max). */
1802 uint32_t u32Rsvd0; /**< Bits 63:32 - Reserved. */
1803 } n;
1804 /** The 32-bit unsigned integer view. */
1805 uint32_t au32[2];
1806 /** The 64-bit unsigned integer view. */
1807 uint64_t u64;
1808} CMD_BUF_HEAD_PTR_T;
1809AssertCompileSize(CMD_BUF_HEAD_PTR_T, 8);
1810#define IOMMU_CMD_BUF_HEAD_PTR_VALID_MASK UINT64_C(0x000000000007fff0)
1811
1812/**
1813 * Command Buffer Tail Pointer Register (MMIO).
1814 * In accordance with the AMD spec.
1815 * Currently identical to CMD_BUF_HEAD_PTR_T.
1816 */
1817typedef CMD_BUF_HEAD_PTR_T CMD_BUF_TAIL_PTR_T;
1818#define IOMMU_CMD_BUF_TAIL_PTR_VALID_MASK IOMMU_CMD_BUF_HEAD_PTR_VALID_MASK
1819
1820/**
1821 * Event Log Head Pointer Register (MMIO).
1822 * In accordance with the AMD spec.
1823 * Currently identical to CMD_BUF_HEAD_PTR_T.
1824 */
1825typedef CMD_BUF_HEAD_PTR_T EVT_LOG_HEAD_PTR_T;
1826#define IOMMU_EVT_LOG_HEAD_PTR_VALID_MASK IOMMU_CMD_BUF_HEAD_PTR_VALID_MASK
1827
1828/**
1829 * Event Log Tail Pointer Register (MMIO).
1830 * In accordance with the AMD spec.
1831 * Currently identical to CMD_BUF_HEAD_PTR_T.
1832 */
1833typedef CMD_BUF_HEAD_PTR_T EVT_LOG_TAIL_PTR_T;
1834#define IOMMU_EVT_LOG_TAIL_PTR_VALID_MASK IOMMU_CMD_BUF_HEAD_PTR_VALID_MASK
1835
1836
1837/**
1838 * IOMMU Status Register (MMIO).
1839 * In accordance with the AMD spec.
1840 */
1841typedef union
1842{
1843 struct
1844 {
1845 uint32_t u1EvtOverflow : 1; /**< Bit 0 - EventOverflow: Event log overflow. */
1846 uint32_t u1EvtLogIntr : 1; /**< Bit 1 - EventLogInt: Event log interrupt. */
1847 uint32_t u1CompWaitIntr : 1; /**< Bit 2 - ComWaitInt: Completion wait interrupt . */
1848 uint32_t u1EvtLogRunning : 1; /**< Bit 3 - EventLogRun: Event logging is running. */
1849 uint32_t u1CmdBufRunning : 1; /**< Bit 4 - CmdBufRun: Command buffer is running. */
1850 uint32_t u1PprOverflow : 1; /**< Bit 5 - PprOverflow: Peripheral Page Request Log (PPR) overflow. */
1851 uint32_t u1PprIntr : 1; /**< Bit 6 - PprInt: PPR interrupt. */
1852 uint32_t u1PprLogRunning : 1; /**< Bit 7 - PprLogRun: PPR logging is running. */
1853 uint32_t u1GstLogRunning : 1; /**< Bit 8 - GALogRun: Guest virtual-APIC logging is running. */
1854 uint32_t u1GstLogOverflow : 1; /**< Bit 9 - GALOverflow: Guest virtual-APIC log overflow. */
1855 uint32_t u1GstLogIntr : 1; /**< Bit 10 - GAInt: Guest virtual-APIC log interrupt. */
1856 uint32_t u1PprOverflowB : 1; /**< Bit 11 - PprOverflowB: PPR log B overflow. */
1857 uint32_t u1PprLogActive : 1; /**< Bit 12 - PprLogActive: PPR log A is active. */
1858 uint32_t u2Rsvd0 : 2; /**< Bits 14:13 - Reserved. */
1859 uint32_t u1EvtOverflowB : 1; /**< Bit 15 - EvtOverflowB: Event log B overflow. */
1860 uint32_t u1EvtLogActive : 1; /**< Bit 16 - EvtLogActive: Event log A active. */
1861 uint32_t u1PprOverflowEarlyB : 1; /**< Bit 17 - PprOverflowEarlyB: PPR log B overflow early warning. */
1862 uint32_t u1PprOverflowEarly : 1; /**< Bit 18 - PprOverflowEarly: PPR log overflow early warning. */
1863 uint32_t u13Rsvd0 : 13; /**< Bits 31:19 - Reserved. */
1864 uint32_t u32Rsvd0; /**< Bits 63:32 - Reserved . */
1865 } n;
1866 /** The 32-bit unsigned integer view. */
1867 uint32_t au32[2];
1868 /** The 64-bit unsigned integer view. */
1869 uint64_t u64;
1870} IOMMU_STATUS_T;
1871AssertCompileSize(IOMMU_STATUS_T, 8);
1872#define IOMMU_STATUS_VALID_MASK UINT64_C(0x0000000000079fff)
1873#define IOMMU_STATUS_RW1C_MASK UINT64_C(0x0000000000068e67)
1874
1875/**
1876 * PPR Log Head Pointer Register (MMIO).
1877 * In accordance with the AMD spec.
1878 * Currently identical to CMD_BUF_HEAD_PTR_T.
1879 */
1880typedef CMD_BUF_HEAD_PTR_T PPR_LOG_HEAD_PTR_T;
1881
1882/**
1883 * PPR Log Tail Pointer Register (MMIO).
1884 * In accordance with the AMD spec.
1885 * Currently identical to CMD_BUF_HEAD_PTR_T.
1886 */
1887typedef CMD_BUF_HEAD_PTR_T PPR_LOG_TAIL_PTR_T;
1888
1889/**
1890 * Guest Virtual-APIC Log Head Pointer Register (MMIO).
1891 * In accordance with the AMD spec.
1892 */
1893typedef union
1894{
1895 struct
1896 {
1897 uint32_t u2Rsvd0 : 2; /**< Bits 2:0 - Reserved. */
1898 uint32_t u12GALogPtr : 12; /**< Bits 15:3 - Guest Virtual-APIC Log Head or Tail Pointer. */
1899 uint32_t u16Rsvd0 : 16; /**< Bits 31:16 - Reserved. */
1900 uint32_t u32Rsvd0; /**< Bits 63:32 - Reserved. */
1901 } n;
1902 /** The 32-bit unsigned integer view. */
1903 uint32_t au32[2];
1904 /** The 64-bit unsigned integer view. */
1905 uint64_t u64;
1906} GALOG_HEAD_PTR_T;
1907AssertCompileSize(GALOG_HEAD_PTR_T, 8);
1908
1909/**
1910 * Guest Virtual-APIC Log Tail Pointer Register (MMIO).
1911 * In accordance with the AMD spec.
1912 * Currently identical to GALOG_HEAD_PTR_T.
1913 */
1914typedef GALOG_HEAD_PTR_T GALOG_TAIL_PTR_T;
1915
1916/**
1917 * PPR Log B Head Pointer Register (MMIO).
1918 * In accordance with the AMD spec.
1919 * Currently identical to CMD_BUF_HEAD_PTR_T.
1920 */
1921typedef CMD_BUF_HEAD_PTR_T PPR_LOG_B_HEAD_PTR_T;
1922
1923/**
1924 * PPR Log B Tail Pointer Register (MMIO).
1925 * In accordance with the AMD spec.
1926 * Currently identical to CMD_BUF_HEAD_PTR_T.
1927 */
1928typedef CMD_BUF_HEAD_PTR_T PPR_LOG_B_TAIL_PTR_T;
1929
1930/**
1931 * Event Log B Head Pointer Register (MMIO).
1932 * In accordance with the AMD spec.
1933 * Currently identical to CMD_BUF_HEAD_PTR_T.
1934 */
1935typedef CMD_BUF_HEAD_PTR_T EVT_LOG_B_HEAD_PTR_T;
1936
1937/**
1938 * Event Log B Tail Pointer Register (MMIO).
1939 * In accordance with the AMD spec.
1940 * Currently identical to CMD_BUF_HEAD_PTR_T.
1941 */
1942typedef CMD_BUF_HEAD_PTR_T EVT_LOG_B_TAIL_PTR_T;
1943
1944/**
1945 * PPR Log Auto Response Register (MMIO).
1946 * In accordance with the AMD spec.
1947 */
1948typedef union
1949{
1950 struct
1951 {
1952 uint32_t u4AutoRespCode : 4; /**< Bits 3:0 - PprAutoRespCode: PPR log Auto Response Code. */
1953 uint32_t u1AutoRespMaskGen : 1; /**< Bit 4 - PprAutoRespMaskGn: PPR log Auto Response Mask Gen. */
1954 uint32_t u27Rsvd0 : 27; /**< Bits 31:5 - Reserved. */
1955 uint32_t u32Rsvd0; /**< Bits 63:32 - Reserved.*/
1956 } n;
1957 /** The 32-bit unsigned integer view. */
1958 uint32_t au32[2];
1959 /** The 64-bit unsigned integer view. */
1960 uint64_t u64;
1961} PPR_LOG_AUTO_RESP_T;
1962AssertCompileSize(PPR_LOG_AUTO_RESP_T, 8);
1963
1964/**
1965 * PPR Log Overflow Early Indicator Register (MMIO).
1966 * In accordance with the AMD spec.
1967 */
1968typedef union
1969{
1970 struct
1971 {
1972 uint32_t u15Threshold : 15; /**< Bits 14:0 - PprOvrflwEarlyThreshold: Overflow early indicator threshold. */
1973 uint32_t u15Rsvd0 : 15; /**< Bits 29:15 - Reserved. */
1974 uint32_t u1IntrEn : 1; /**< Bit 30 - PprOvrflwEarlyIntEn: Overflow early indicator interrupt enable. */
1975 uint32_t u1Enable : 1; /**< Bit 31 - PprOvrflwEarlyEn: Overflow early indicator enable. */
1976 uint32_t u32Rsvd0; /**< Bits 63:32 - Reserved. */
1977 } n;
1978 /** The 32-bit unsigned integer view. */
1979 uint32_t au32[2];
1980 /** The 64-bit unsigned integer view. */
1981 uint64_t u64;
1982} PPR_LOG_OVERFLOW_EARLY_T;
1983AssertCompileSize(PPR_LOG_OVERFLOW_EARLY_T, 8);
1984
1985/**
1986 * PPR Log B Overflow Early Indicator Register (MMIO).
1987 * In accordance with the AMD spec.
1988 * Currently identical to PPR_LOG_OVERFLOW_EARLY_T.
1989 */
1990typedef PPR_LOG_OVERFLOW_EARLY_T PPR_LOG_B_OVERFLOW_EARLY_T;
1991
1992/**
1993 * IOMMU operation types.
1994 */
1995typedef enum IOMMUOP
1996{
1997 /** Address translation request. */
1998 IOMMUOP_TRANSLATE_REQ = 0,
1999 /** Memory read request. */
2000 IOMMUOP_MEM_READ,
2001 /** Memory write request. */
2002 IOMMUOP_MEM_WRITE,
2003 /** Interrupt request. */
2004 IOMMUOP_INTR_REQ,
2005 /** Command request. */
2006 IOMMUOP_CMD
2007} IOMMUOP;
2008AssertCompileSize(IOMMUOP, 4);
2009
2010
2011/**
2012 * The shared IOMMU device state.
2013 */
2014typedef struct IOMMU
2015{
2016 /** IOMMU device index (0 is at the top of the PCI tree hierarchy). */
2017 uint32_t idxIommu;
2018 /** Alignment padding. */
2019 uint32_t uPadding0;
2020 /** The event semaphore the command thread waits on. */
2021 SUPSEMEVENT hEvtCmdThread;
2022 /** The MMIO handle. */
2023 IOMMMIOHANDLE hMmio;
2024
2025 /** @name PCI: Base capability block registers.
2026 * @{ */
2027 IOMMU_BAR_T IommuBar; /**< IOMMU base address register. */
2028 /** @} */
2029
2030 /** @name MMIO: Control and status registers.
2031 * @{ */
2032 DEV_TAB_BAR_T aDevTabBaseAddrs[8]; /**< Device table base address registers. */
2033 CMD_BUF_BAR_T CmdBufBaseAddr; /**< Command buffer base address register. */
2034 EVT_LOG_BAR_T EvtLogBaseAddr; /**< Event log base address register. */
2035 IOMMU_CTRL_T Ctrl; /**< IOMMU control register. */
2036 IOMMU_EXCL_RANGE_BAR_T ExclRangeBaseAddr; /**< IOMMU exclusion range base register. */
2037 IOMMU_EXCL_RANGE_LIMIT_T ExclRangeLimit; /**< IOMMU exclusion range limit. */
2038 IOMMU_EXT_FEAT_T ExtFeat; /**< IOMMU extended feature register. */
2039 /** @} */
2040
2041 /** @name MMIO: PPR Log registers.
2042 * @{ */
2043 PPR_LOG_BAR_T PprLogBaseAddr; /**< PPR Log base address register. */
2044 IOMMU_HW_EVT_HI_T HwEvtHi; /**< IOMMU hardware event register (Hi). */
2045 IOMMU_HW_EVT_LO_T HwEvtLo; /**< IOMMU hardware event register (Lo). */
2046 IOMMU_HW_EVT_STATUS_T HwEvtStatus; /**< IOMMU hardware event status. */
2047 /** @} */
2048
2049 /** @todo IOMMU: SMI filter. */
2050
2051 /** @name MMIO: Guest Virtual-APIC Log registers.
2052 * @{ */
2053 GALOG_BAR_T GALogBaseAddr; /**< Guest Virtual-APIC Log base address register. */
2054 GALOG_TAIL_ADDR_T GALogTailAddr; /**< Guest Virtual-APIC Log Tail address register. */
2055 /** @} */
2056
2057 /** @name MMIO: Alternate PPR and Event Log registers.
2058 * @{ */
2059 PPR_LOG_B_BAR_T PprLogBBaseAddr; /**< PPR Log B base address register. */
2060 EVT_LOG_B_BAR_T EvtLogBBaseAddr; /**< Event Log B base address register. */
2061 /** @} */
2062
2063 /** @name MMIO: Device-specific feature registers.
2064 * @{ */
2065 DEV_SPECIFIC_FEAT_T DevSpecificFeat; /**< Device-specific feature extension register (DSFX). */
2066 DEV_SPECIFIC_CTRL_T DevSpecificCtrl; /**< Device-specific control extension register (DSCX). */
2067 DEV_SPECIFIC_STATUS_T DevSpecificStatus; /**< Device-specific status extension register (DSSX). */
2068 /** @} */
2069
2070 /** @name MMIO: MSI Capability Block registers.
2071 * @{ */
2072 MSI_MISC_INFO_T MsiMiscInfo; /**< MSI Misc. info registers / MSI Vector registers. */
2073 /** @} */
2074
2075 /** @name MMIO: Performance Optimization Control registers.
2076 * @{ */
2077 IOMMU_PERF_OPT_CTRL_T PerfOptCtrl; /**< IOMMU Performance optimization control register. */
2078 /** @} */
2079
2080 /** @name MMIO: x2APIC Control registers.
2081 * @{ */
2082 IOMMU_XT_GEN_INTR_CTRL_T XtGenIntrCtrl; /**< IOMMU X2APIC General interrupt control register. */
2083 IOMMU_XT_PPR_INTR_CTRL_T XtPprIntrCtrl; /**< IOMMU X2APIC PPR interrupt control register. */
2084 IOMMU_XT_GALOG_INTR_CTRL_T XtGALogIntrCtrl; /**< IOMMU X2APIC Guest Log interrupt control register. */
2085 /** @} */
2086
2087 /** @name MMIO: MARC registers.
2088 * @{ */
2089 MARC_APER_T aMarcApers[4]; /**< MARC Aperture Registers. */
2090 /** @} */
2091
2092 /** @name MMIO: Reserved register.
2093 * @{ */
2094 IOMMU_RSVD_REG_T RsvdReg; /**< IOMMU Reserved Register. */
2095 /** @} */
2096
2097 /** @name MMIO: Command and Event Log pointer registers.
2098 * @{ */
2099 CMD_BUF_HEAD_PTR_T CmdBufHeadPtr; /**< Command buffer head pointer register. */
2100 CMD_BUF_TAIL_PTR_T CmdBufTailPtr; /**< Command buffer tail pointer register. */
2101 EVT_LOG_HEAD_PTR_T EvtLogHeadPtr; /**< Event log head pointer register. */
2102 EVT_LOG_TAIL_PTR_T EvtLogTailPtr; /**< Event log tail pointer register. */
2103 /** @} */
2104
2105 /** @name MMIO: Command and Event Status register.
2106 * @{ */
2107 IOMMU_STATUS_T Status; /**< IOMMU status register. */
2108 /** @} */
2109
2110 /** @name MMIO: PPR Log Head and Tail pointer registers.
2111 * @{ */
2112 PPR_LOG_HEAD_PTR_T PprLogHeadPtr; /**< IOMMU PPR log head pointer register. */
2113 PPR_LOG_TAIL_PTR_T PprLogTailPtr; /**< IOMMU PPR log tail pointer register. */
2114 /** @} */
2115
2116 /** @name MMIO: Guest Virtual-APIC Log Head and Tail pointer registers.
2117 * @{ */
2118 GALOG_HEAD_PTR_T GALogHeadPtr; /**< Guest Virtual-APIC log head pointer register. */
2119 GALOG_TAIL_PTR_T GALogTailPtr; /**< Guest Virtual-APIC log tail pointer register. */
2120 /** @} */
2121
2122 /** @name MMIO: PPR Log B Head and Tail pointer registers.
2123 * @{ */
2124 PPR_LOG_B_HEAD_PTR_T PprLogBHeadPtr; /**< PPR log B head pointer register. */
2125 PPR_LOG_B_TAIL_PTR_T PprLogBTailPtr; /**< PPR log B tail pointer register. */
2126 /** @} */
2127
2128 /** @name MMIO: Event Log B Head and Tail pointer registers.
2129 * @{ */
2130 EVT_LOG_B_HEAD_PTR_T EvtLogBHeadPtr; /**< Event log B head pointer register. */
2131 EVT_LOG_B_TAIL_PTR_T EvtLogBTailPtr; /**< Event log B tail pointer register. */
2132 /** @} */
2133
2134 /** @name MMIO: PPR Log Overflow protection registers.
2135 * @{ */
2136 PPR_LOG_AUTO_RESP_T PprLogAutoResp; /**< PPR Log Auto Response register. */
2137 PPR_LOG_OVERFLOW_EARLY_T PprLogOverflowEarly; /**< PPR Log Overflow Early Indicator register. */
2138 PPR_LOG_B_OVERFLOW_EARLY_T PprLogBOverflowEarly; /**< PPR Log B Overflow Early Indicator register. */
2139 /** @} */
2140
2141 /** @todo IOMMU: IOMMU Event counter registers. */
2142
2143 /** @todo IOMMU: Stat counters. */
2144} IOMMU;
2145/** Pointer to the IOMMU device state. */
2146typedef struct IOMMU *PIOMMU;
2147/** Pointer to the const IOMMU device state. */
2148typedef const struct IOMMU *PCIOMMU;
2149AssertCompileMemberAlignment(IOMMU, hEvtCmdThread, 8);
2150AssertCompileMemberAlignment(IOMMU, hMmio, 8);
2151AssertCompileMemberAlignment(IOMMU, IommuBar, 8);
2152
2153
2154/**
2155 * The ring-3 IOMMU device state.
2156 */
2157typedef struct IOMMUR3
2158{
2159 /** Device instance. */
2160 PPDMDEVINSR3 pDevInsR3;
2161 /** The IOMMU helpers. */
2162 PCPDMIOMMUHLPR3 pIommuHlpR3;
2163 /** The command thread handle. */
2164 R3PTRTYPE(PPDMTHREAD) pCmdThread;
2165} IOMMUR3;
2166/** Pointer to the ring-3 IOMMU device state. */
2167typedef IOMMUR3 *PIOMMUR3;
2168
2169/**
2170 * The ring-0 IOMMU device state.
2171 */
2172typedef struct IOMMUR0
2173{
2174 /** Device instance. */
2175 PPDMDEVINSR0 pDevInsR0;
2176 /** The IOMMU helpers. */
2177 PCPDMIOMMUHLPR0 pIommuHlpR0;
2178} IOMMUR0;
2179/** Pointer to the ring-0 IOMMU device state. */
2180typedef IOMMUR0 *PIOMMUR0;
2181
2182/**
2183 * The raw-mode IOMMU device state.
2184 */
2185typedef struct IOMMURC
2186{
2187 /** Device instance. */
2188 PPDMDEVINSR0 pDevInsRC;
2189 /** The IOMMU helpers. */
2190 PCPDMIOMMUHLPRC pIommuHlpRC;
2191} IOMMURC;
2192/** Pointer to the raw-mode IOMMU device state. */
2193typedef IOMMURC *PIOMMURC;
2194
2195/** The IOMMU device state for the current context. */
2196typedef CTX_SUFF(IOMMU) IOMMUCC;
2197/** Pointer to the IOMMU device state for the current context. */
2198typedef CTX_SUFF(PIOMMU) PIOMMUCC;
2199
2200/**
2201 * IOMMU register access routines.
2202 */
2203typedef struct
2204{
2205 const char *pszName;
2206 VBOXSTRICTRC (*pfnRead )(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t *pu64Value);
2207 VBOXSTRICTRC (*pfnWrite)(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value);
2208 bool f64BitReg;
2209} IOMMUREGACC;
2210
2211
2212/*********************************************************************************************************************************
2213* Global Variables *
2214*********************************************************************************************************************************/
2215/**
2216 * An array of the number of device table segments supported.
2217 * Indexed by u2DevTabSegSup.
2218 */
2219static uint8_t const g_acDevTabSegs[] = { 0, 2, 4, 8 };
2220
2221/**
2222 * An array of the masks to select the device table segment index from a device ID.
2223 */
2224static uint16_t const g_auDevTabSegMasks[] = { 0x0, 0x8000, 0xc000, 0xe000 };
2225
2226/**
2227 * The maximum size (inclusive) of each device table segment (0 to 7).
2228 * Indexed by the device table segment index.
2229 */
2230static uint16_t const g_auDevTabSegMaxSizes[] = { 0x1ff, 0xff, 0x7f, 0x7f, 0x3f, 0x3f, 0x3f, 0x3f };
2231
2232
2233#ifndef VBOX_DEVICE_STRUCT_TESTCASE
2234/**
2235 * Gets the maximum number of buffer entries for the given buffer length.
2236 *
2237 * @returns Number of buffer entries.
2238 * @param uEncodedLen The length (power-of-2 encoded).
2239 */
2240DECLINLINE(uint32_t) iommuAmdGetBufMaxEntries(uint8_t uEncodedLen)
2241{
2242 Assert(uEncodedLen > 7);
2243 return 2 << (uEncodedLen - 1);
2244}
2245
2246
2247/**
2248 * Gets the total length of the buffer given a base register's encoded length.
2249 *
2250 * @returns The length of the buffer in bytes.
2251 * @param uEncodedLen The length (power-of-2 encoded).
2252 */
2253DECLINLINE(uint32_t) iommuAmdGetBufLength(uint8_t uEncodedLen)
2254{
2255 Assert(uEncodedLen > 7);
2256 return (2 << (uEncodedLen - 1)) << 4;
2257}
2258
2259
2260/**
2261 * Gets the number of (unconsumed) entries in the event log.
2262 *
2263 * @returns The number of entries in the event log.
2264 * @param pThis The IOMMU device state.
2265 */
2266static uint32_t iommuAmdGetEvtLogEntryCount(PIOMMU pThis)
2267{
2268 uint32_t const idxTail = pThis->EvtLogTailPtr.n.off >> IOMMU_EVT_GENERIC_SHIFT;
2269 uint32_t const idxHead = pThis->EvtLogHeadPtr.n.off >> IOMMU_EVT_GENERIC_SHIFT;
2270 if (idxTail >= idxHead)
2271 return idxTail - idxHead;
2272
2273 uint32_t const cMaxEvts = iommuAmdGetBufMaxEntries(pThis->EvtLogBaseAddr.n.u4Len);
2274 return cMaxEvts - idxHead + idxTail;
2275}
2276
2277
2278/**
2279 * Gets the number of (unconsumed) commands in the command buffer.
2280 *
2281 * @returns The number of commands in the command buffer.
2282 * @param pThis The IOMMU device state.
2283 */
2284static uint32_t iommuAmdGetCmdBufEntryCount(PIOMMU pThis)
2285{
2286 uint32_t const idxTail = pThis->CmdBufTailPtr.n.off >> IOMMU_CMD_GENERIC_SHIFT;
2287 uint32_t const idxHead = pThis->CmdBufHeadPtr.n.off >> IOMMU_CMD_GENERIC_SHIFT;
2288 if (idxTail >= idxHead)
2289 return idxTail - idxHead;
2290
2291 uint32_t const cMaxEvts = iommuAmdGetBufMaxEntries(pThis->CmdBufBaseAddr.n.u4Len);
2292 return cMaxEvts - idxHead + idxTail;
2293}
2294
2295
2296DECLINLINE(IOMMU_STATUS_T) iommuAmdGetStatus(PCIOMMU pThis)
2297{
2298 IOMMU_STATUS_T Status;
2299 Status.u64 = ASMAtomicReadU64((volatile uint64_t *)&pThis->Status.u64);
2300 return Status;
2301}
2302
2303
2304DECLINLINE(IOMMU_CTRL_T) iommuAmdGetCtrl(PCIOMMU pThis)
2305{
2306 IOMMU_CTRL_T Ctrl;
2307 Ctrl.u64 = ASMAtomicReadU64((volatile uint64_t *)&pThis->Ctrl.u64);
2308 return Ctrl;
2309}
2310
2311
2312/**
2313 * Returns whether MSI is enabled for the IOMMU.
2314 *
2315 * @returns Whether MSI is enabled.
2316 * @param pDevIns The IOMMU device instance.
2317 *
2318 * @note There should be a PCIDevXxx function for this.
2319 */
2320static bool iommuAmdIsMsiEnabled(PPDMDEVINS pDevIns)
2321{
2322 MSI_CAP_HDR_T MsiCapHdr;
2323 MsiCapHdr.u32 = PDMPciDevGetDWord(pDevIns->apPciDevs[0], IOMMU_PCI_OFF_MSI_CAP_HDR);
2324 return MsiCapHdr.n.u1MsiEnable;
2325}
2326
2327
2328/**
2329 * Signals a PCI target abort.
2330 *
2331 * @param pDevIns The IOMMU device instance.
2332 */
2333static void iommuAmdSetPciTargetAbort(PPDMDEVINS pDevIns)
2334{
2335 PPDMPCIDEV pPciDev = pDevIns->apPciDevs[0];
2336 uint16_t const u16Status = PDMPciDevGetStatus(pPciDev) | VBOX_PCI_STATUS_SIG_TARGET_ABORT;
2337 PDMPciDevSetStatus(pPciDev, u16Status);
2338}
2339
2340
2341/**
2342 * The IOMMU command thread.
2343 *
2344 * @returns VBox status code.
2345 * @param pDevIns The IOMMU device instance.
2346 * @param pThread The command thread.
2347 */
2348static DECLCALLBACK(int) iommuAmdR3CmdThread(PPDMDEVINS pDevIns, PPDMTHREAD pThread)
2349{
2350 RT_NOREF(pDevIns, pThread);
2351}
2352
2353
2354/**
2355 * Unblocks the command thread so it can respond to a state change.
2356 *
2357 * @returns VBox status code.
2358 * @param pDevIns The IOMMU device instance.
2359 * @param pThread The command thread.
2360 */
2361static DECLCALLBACK(int) iommuAmdR3CmdThreadWakeUp(PPDMDEVINS pDevIns, PPDMTHREAD pThread)
2362{
2363 RT_NOREF(pThread);
2364 PIOMMU pThis = PDMDEVINS_2_DATA(pDevIns, PIOMMU);
2365 return PDMDevHlpSUPSemEventSignal(pDevIns, pThis->hEvtCmdThread);
2366}
2367
2368
2369/**
2370 * Writes to a read-only register.
2371 */
2372static VBOXSTRICTRC iommuAmdIgnore_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2373{
2374 RT_NOREF(pDevIns, pThis, iReg, u64Value);
2375 Log((IOMMU_LOG_PFX ": Write to read-only register (%#x) with value %#RX64 ignored\n", iReg, u64Value));
2376 return VINF_SUCCESS;
2377}
2378
2379
2380/**
2381 * Writes the Device Table Base Address Register.
2382 */
2383static VBOXSTRICTRC iommuAmdDevTabBar_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2384{
2385 RT_NOREF(pDevIns, iReg);
2386
2387 /* Mask out all unrecognized bits. */
2388 u64Value &= IOMMU_DEV_TAB_BAR_VALID_MASK;
2389
2390 /* Update the register. */
2391 pThis->aDevTabBaseAddrs[0].u64 = u64Value;
2392 return VINF_SUCCESS;
2393}
2394
2395
2396/**
2397 * Writes the Command Buffer Base Address Register.
2398 */
2399static VBOXSTRICTRC iommuAmdCmdBufBar_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2400{
2401 RT_NOREF(pDevIns, iReg);
2402
2403 /*
2404 * While this is not explicitly specified like the event log base address register,
2405 * the AMD spec. does specify "CmdBufRun must be 0b to modify the command buffer registers properly".
2406 * Inconsistent specs :/
2407 */
2408 IOMMU_STATUS_T const Status = iommuAmdGetStatus(pThis);
2409 if (Status.n.u1CmdBufRunning)
2410 {
2411 Log((IOMMU_LOG_PFX ": Setting CmdBufBar (%#RX64) when command buffer is running -> Ignored\n", u64Value));
2412 return VINF_SUCCESS;
2413 }
2414
2415 /* Mask out all unrecognized bits. */
2416 CMD_BUF_BAR_T CmdBufBaseAddr;
2417 CmdBufBaseAddr.u64 = u64Value & IOMMU_CMD_BUF_BAR_VALID_MASK;
2418
2419 /* Validate the length. */
2420 if (CmdBufBaseAddr.n.u4Len >= 8)
2421 {
2422 /* Update the register. */
2423 pThis->CmdBufBaseAddr.u64 = CmdBufBaseAddr.u64;
2424
2425 /*
2426 * Writing the command buffer base address, clears the command buffer head and tail pointers.
2427 * See AMD spec. 2.4 "Commands".
2428 */
2429 pThis->CmdBufHeadPtr.u64 = 0;
2430 pThis->CmdBufTailPtr.u64 = 0;
2431 }
2432 else
2433 Log((IOMMU_LOG_PFX ": Command buffer length (%#x) invalid -> Ignored\n", CmdBufBaseAddr.n.u4Len));
2434
2435 return VINF_SUCCESS;
2436}
2437
2438
2439/**
2440 * Writes the Event Log Base Address Register.
2441 */
2442static VBOXSTRICTRC iommuAmdEvtLogBar_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2443{
2444 RT_NOREF(pDevIns, iReg);
2445
2446 /*
2447 * IOMMU behavior is undefined when software writes this register when event logging is running.
2448 * In our emulation, we ignore the write entirely.
2449 * See AMD IOMMU spec. "Event Log Base Address Register".
2450 */
2451 IOMMU_STATUS_T const Status = iommuAmdGetStatus(pThis);
2452 if (Status.n.u1EvtLogRunning)
2453 {
2454 Log((IOMMU_LOG_PFX ": Setting EvtLogBar (%#RX64) when event logging is running -> Ignored\n", u64Value));
2455 return VINF_SUCCESS;
2456 }
2457
2458 /* Mask out all unrecognized bits. */
2459 u64Value &= IOMMU_EVT_LOG_BAR_VALID_MASK;
2460 EVT_LOG_BAR_T EvtLogBaseAddr;
2461 EvtLogBaseAddr.u64 = u64Value;
2462
2463 /* Validate the length. */
2464 if (EvtLogBaseAddr.n.u4Len >= 8)
2465 {
2466 /* Update the register. */
2467 pThis->EvtLogBaseAddr.u64 = EvtLogBaseAddr.u64;
2468
2469 /*
2470 * Writing the event log base address, clears the event log head and tail pointers.
2471 * See AMD spec. 2.5 "Event Logging".
2472 */
2473 pThis->EvtLogHeadPtr.u64 = 0;
2474 pThis->EvtLogTailPtr.u64 = 0;
2475 }
2476 else
2477 Log((IOMMU_LOG_PFX ": Event log length (%#x) invalid -> Ignored\n", EvtLogBaseAddr.n.u4Len));
2478
2479 return VINF_SUCCESS;
2480}
2481
2482
2483/**
2484 * Writes the Control Register.
2485 */
2486static VBOXSTRICTRC iommuAmdCtrl_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2487{
2488 RT_NOREF(pDevIns, iReg);
2489
2490 /* Mask out all unrecognized bits. */
2491 u64Value &= IOMMU_CTRL_VALID_MASK;
2492
2493 IOMMU_CTRL_T const OldCtrl = iommuAmdGetCtrl(pThis);
2494 IOMMU_CTRL_T NewCtrl;
2495 NewCtrl.u64 = u64Value;
2496
2497 /* Enable or disable event logging when the bit transitions. */
2498 if (OldCtrl.n.u1EvtLogEn != NewCtrl.n.u1EvtLogEn)
2499 {
2500 if (NewCtrl.n.u1EvtLogEn)
2501 {
2502 ASMAtomicAndU64(&pThis->Status.u64, ~IOMMU_STATUS_EVT_LOG_OVERFLOW);
2503 ASMAtomicOrU64(&pThis->Status.u64, IOMMU_STATUS_EVT_LOG_RUNNING);
2504 }
2505 else
2506 ASMAtomicAndU64(&pThis->Status.u64, ~IOMMU_STATUS_EVT_LOG_RUNNING);
2507 }
2508
2509 /* Update the register. */
2510 ASMAtomicWriteU64(&pThis->Ctrl.u64, NewCtrl.u64);
2511
2512 /* Enable or disable command buffer processing when the bit transitions. */
2513 if (OldCtrl.n.u1CmdBufEn != NewCtrl.n.u1CmdBufEn)
2514 {
2515 if (NewCtrl.n.u1CmdBufEn)
2516 {
2517 ASMAtomicOrU64(&pThis->Status.u64, IOMMU_STATUS_CMD_BUF_RUNNING);
2518
2519 /* If the command buffer isn't empty, kick the command thread to start processing commands. */
2520 if (pThis->CmdBufTailPtr.n.off != pThis->CmdBufHeadPtr.n.off)
2521 PDMDevHlpSUPSemEventSignal(pDevIns, pThis->hEvtCmdThread);
2522 }
2523 else
2524 {
2525 ASMAtomicAndU64(&pThis->Status.u64, ~IOMMU_STATUS_CMD_BUF_RUNNING);
2526 /* Kick the command thread to stop processing commands. */
2527 PDMDevHlpSUPSemEventSignal(pDevIns, pThis->hEvtCmdThread);
2528 }
2529 }
2530}
2531
2532
2533/**
2534 * Writes to the Excluse Range Base Address Register.
2535 */
2536static VBOXSTRICTRC iommuAmdExclRangeBar_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2537{
2538 RT_NOREF(pDevIns, iReg);
2539 pThis->ExclRangeBaseAddr.u64 = u64Value & IOMMU_EXCL_RANGE_BAR_VALID_MASK;
2540 return VINF_SUCCESS;
2541}
2542
2543
2544/**
2545 * Writes to the Excluse Range Limit Register.
2546 */
2547static VBOXSTRICTRC iommuAmdExclRangeLimit_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2548{
2549 RT_NOREF(pDevIns, iReg);
2550 pThis->ExclRangeLimit.u64 = u64Value & IOMMU_EXCL_RANGE_LIMIT_VALID_MASK;
2551 return VINF_SUCCESS;
2552}
2553
2554
2555/**
2556 * Writes the Hardware Event Register (Hi).
2557 */
2558static VBOXSTRICTRC iommuAmdHwEvtHi_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2559{
2560 /** @todo IOMMU: Why the heck is this marked read/write by the AMD IOMMU spec? */
2561 RT_NOREF(pDevIns, iReg);
2562 Log((IOMMU_LOG_PFX ": Writing %#RX64 to hardware event (Hi) register!\n", u64Value));
2563 pThis->HwEvtHi.u64 = u64Value;
2564 return VINF_SUCCESS;
2565}
2566
2567
2568/**
2569 * Writes the Hardware Event Register (Lo).
2570 */
2571static VBOXSTRICTRC iommuAmdHwEvtLo_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2572{
2573 /** @todo IOMMU: Why the heck is this marked read/write by the AMD IOMMU spec? */
2574 RT_NOREF(pDevIns, iReg);
2575 Log((IOMMU_LOG_PFX ": Writing %#RX64 to hardware event (Lo) register!\n", u64Value));
2576 pThis->HwEvtLo = u64Value;
2577 return VINF_SUCCESS;
2578}
2579
2580
2581/**
2582 * Writes the Hardware Event Status Register.
2583 */
2584static VBOXSTRICTRC iommuAmdHwEvtStatus_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2585{
2586 RT_NOREF(pDevIns, iReg);
2587
2588 /* Mask out all unrecognized bits. */
2589 u64Value &= IOMMU_HW_EVT_STATUS_VALID_MASK;
2590
2591 /*
2592 * The two bits (HEO and HEV) are RW1C (Read/Write 1-to-Clear; writing 0 has no effect).
2593 * If the current status bits or the bits being written are both 0, we've nothing to do.
2594 * The Overflow bit (bit 1) is only valid when the Valid bit (bit 0) is 1.
2595 */
2596 uint64_t HwStatus = pThis->HwEvtStatus.u64;
2597 if (!(HwStatus & RT_BIT(0)))
2598 return VINF_SUCCESS;
2599 if (u64Value & HwStatus & RT_BIT_64(0))
2600 HwStatus &= ~RT_BIT_64(0);
2601 if (u64Value & HwStatus & RT_BIT_64(1))
2602 HwStatus &= ~RT_BIT_64(1);
2603
2604 /* Update the register. */
2605 pThis->HwEvtStatus.u64 = HwStatus;
2606 return VINF_SUCCESS;
2607}
2608
2609
2610/**
2611 * Writes the Device Table Segment Base Address Register.
2612 */
2613static VBOXSTRICTRC iommuAmdDevTabSegBar_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2614{
2615 RT_NOREF(pDevIns);
2616
2617 /* Figure out which segment is being written. */
2618 uint8_t const offSegment = (iReg - IOMMU_MMIO_OFF_DEV_TAB_SEG_FIRST) >> 3;
2619 uint8_t const idxSegment = offSegment + 1;
2620 Assert(idxSegment < RT_ELEMENTS(pThis->aDevTabBaseAddrs));
2621
2622 /* Mask out all unrecognized bits. */
2623 u64Value &= IOMMU_DEV_TAB_SEG_BAR_VALID_MASK;
2624 DEV_TAB_BAR_T DevTabSegBar;
2625 DevTabSegBar.u64 = u64Value;
2626
2627 /* Validate the size. */
2628 uint16_t const uSegSize = DevTabSegBar.n.u9Size;
2629 uint16_t const uMaxSegSize = g_auDevTabSegMaxSizes[idxSegment];
2630 if (uSegSize <= uMaxSegSize)
2631 {
2632 /* Update the register. */
2633 pThis->aDevTabBaseAddrs[idxSegment].u64 = u64Value;
2634 }
2635 else
2636 Log((IOMMU_LOG_PFX ": Device table segment (%u) size invalid (%#RX32) -> Ignored\n", idxSegment, uSegSize));
2637
2638 return VINF_SUCCESS;
2639}
2640
2641
2642/**
2643 * Writes the MSI Capability Header Register.
2644 */
2645static VBOXSTRICTRC iommuAmdMsiCapHdr_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2646{
2647 RT_NOREF(pThis, iReg);
2648 PPDMPCIDEV pPciDev = pDevIns->apPciDevs[0];
2649 PDMPCIDEV_ASSERT_VALID(pDevIns, pPciDev);
2650 MSI_CAP_HDR_T MsiCapHdr;
2651 MsiCapHdr.u32 = PDMPciDevGetDWord(pPciDev, IOMMU_PCI_OFF_MSI_CAP_HDR);
2652 MsiCapHdr.n.u1MsiEnable = RT_BOOL(u64Value & IOMMU_MSI_CAP_HDR_MSI_EN_MASK);
2653 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_MSI_CAP_HDR, MsiCapHdr.u32);
2654 return VINF_SUCCESS;
2655}
2656
2657
2658/**
2659 * Writes the MSI Address (Lo) Register (32-bit).
2660 */
2661static VBOXSTRICTRC iommuAmdMsiAddrLo_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2662{
2663 RT_NOREF(pThis, iReg);
2664 Assert(!RT_HI_U32(u64Value));
2665 PPDMPCIDEV pPciDev = pDevIns->apPciDevs[0];
2666 PDMPCIDEV_ASSERT_VALID(pDevIns, pPciDev);
2667 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_MSI_ADDR_LO, u64Value & IOMMU_MSI_ADDR_VALID_MASK);
2668 return VINF_SUCCESS;
2669}
2670
2671
2672/**
2673 * Writes the MSI Address (Hi) Register (32-bit).
2674 */
2675static VBOXSTRICTRC iommuAmdMsiAddrHi_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2676{
2677 RT_NOREF(pThis, iReg);
2678 Assert(!RT_HI_U32(u64Value));
2679 PPDMPCIDEV pPciDev = pDevIns->apPciDevs[0];
2680 PDMPCIDEV_ASSERT_VALID(pDevIns, pPciDev);
2681 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_MSI_ADDR_HI, u64Value);
2682 return VINF_SUCCESS;
2683}
2684
2685
2686/**
2687 * Writes the MSI Data Register (32-bit).
2688 */
2689static VBOXSTRICTRC iommuAmdMsiData_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2690{
2691 RT_NOREF(pThis, iReg);
2692 PPDMPCIDEV pPciDev = pDevIns->apPciDevs[0];
2693 PDMPCIDEV_ASSERT_VALID(pDevIns, pPciDev);
2694 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_MSI_DATA, u64Value & IOMMU_MSI_DATA_VALID_MASK);
2695 return VINF_SUCCESS;
2696}
2697
2698
2699/**
2700 * Writes the Command Buffer Head Pointer Register (32-bit).
2701 */
2702static VBOXSTRICTRC iommuAmdCmdBufHeadPtr_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2703{
2704 RT_NOREF(pDevIns, iReg);
2705
2706 /*
2707 * IOMMU behavior is undefined when software writes this register when the command buffer is running.
2708 * In our emulation, we ignore the write entirely.
2709 * See AMD IOMMU spec. 3.3.13 "Command and Event Log Pointer Registers".
2710 */
2711 IOMMU_STATUS_T const Status = iommuAmdGetStatus(pThis);
2712 if (Status.n.u1CmdBufRunning)
2713 {
2714 Log((IOMMU_LOG_PFX ": Setting CmdBufHeadPtr (%#RX64) when command buffer is running -> Ignored\n", u64Value));
2715 return VINF_SUCCESS;
2716 }
2717
2718 /*
2719 * IOMMU behavior is undefined when software writes a value outside the buffer length.
2720 * In our emulation, we ignore the write entirely.
2721 */
2722 uint32_t const offBuf = u64Value & IOMMU_CMD_BUF_HEAD_PTR_VALID_MASK;
2723 uint32_t const cbBuf = iommuAmdGetBufLength(pThis->CmdBufBaseAddr.n.u4Len);
2724 Assert(cbBuf <= _512K);
2725 if (offBuf >= cbBuf)
2726 {
2727 Log((IOMMU_LOG_PFX ": Setting CmdBufHeadPtr (%#RX32) to a value that exceeds buffer length (%#RX23) -> Ignored\n",
2728 offBuf, cbBuf));
2729 return VINF_SUCCESS;
2730 }
2731
2732 /* Update the register. */
2733 pThis->CmdBufHeadPtr.au32[0] = offBuf;
2734
2735 LogFlow((IOMMU_LOG_PFX ": Set CmdBufHeadPtr to %#RX32\n", offBuf));
2736 return VINF_SUCCESS;
2737}
2738
2739
2740/**
2741 * Writes the Command Buffer Tail Pointer Register (32-bit).
2742 */
2743static VBOXSTRICTRC iommuAmdCmdBufTailPtr_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2744{
2745 RT_NOREF(pDevIns, iReg);
2746
2747 /*
2748 * IOMMU behavior is undefined when software writes a value outside the buffer length.
2749 * In our emulation, we ignore the write entirely.
2750 * See AMD IOMMU spec. 3.3.13 "Command and Event Log Pointer Registers".
2751 */
2752 uint32_t const offBuf = u64Value & IOMMU_CMD_BUF_TAIL_PTR_VALID_MASK;
2753 uint32_t const cbBuf = iommuAmdGetBufLength(pThis->CmdBufBaseAddr.n.u4Len);
2754 Assert(cbBuf <= _512K);
2755 if (offBuf >= cbBuf)
2756 {
2757 Log((IOMMU_LOG_PFX ": Setting CmdBufTailPtr (%#RX32) to a value that exceeds buffer length (%#RX32) -> Ignored\n",
2758 offBuf, cbBuf));
2759 return VINF_SUCCESS;
2760 }
2761
2762 /*
2763 * IOMMU behavior is undefined if software advances the tail pointer equal to or beyond the
2764 * head pointer after adding one or more commands to the buffer.
2765 *
2766 * However, we cannot enforce this strictly because it's legal for software to shrink the
2767 * command queue (by reducing the offset) as well as wrap around the pointer (when head isn't
2768 * at 0). Software might even make the queue empty by making head and tail equal which is
2769 * allowed. I don't think we can or should try too hard to prevent software shooting itself
2770 * in the foot here. As long as we make sure the offset value is within the circular buffer
2771 * bounds (which we do by masking bits above) it should be sufficient.
2772 */
2773 pThis->CmdBufTailPtr.au32[0] = offBuf;
2774
2775 LogFlow((IOMMU_LOG_PFX ": Set CmdBufTailPtr to %#RX32\n", offBuf));
2776 return VINF_SUCCESS;
2777}
2778
2779
2780/**
2781 * Writes the Event Log Head Pointer Register (32-bit).
2782 */
2783static VBOXSTRICTRC iommuAmdEvtLogHeadPtr_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2784{
2785 RT_NOREF(pDevIns, iReg);
2786
2787 /*
2788 * IOMMU behavior is undefined when software writes a value outside the buffer length.
2789 * In our emulation, we ignore the write entirely.
2790 * See AMD IOMMU spec. 3.3.13 "Command and Event Log Pointer Registers".
2791 */
2792 uint32_t const offBuf = u64Value & IOMMU_EVT_LOG_HEAD_PTR_VALID_MASK;
2793 uint32_t const cbBuf = iommuAmdGetBufLength(pThis->EvtLogBaseAddr.n.u4Len);
2794 Assert(cbBuf <= _512K);
2795 if (offBuf >= cbBuf)
2796 {
2797 Log((IOMMU_LOG_PFX ": Setting EvtLogHeadPtr (%#RX32) to a value that exceeds buffer length (%#RX32) -> Ignored\n",
2798 offBuf, cbBuf));
2799 return VINF_SUCCESS;
2800 }
2801
2802 /* Update the register. */
2803 pThis->EvtLogHeadPtr.au32[0] = offBuf;
2804
2805 LogFlow((IOMMU_LOG_PFX ": Set EvtLogHeadPtr to %#RX32\n", offBuf));
2806 return VINF_SUCCESS;
2807}
2808
2809
2810/**
2811 * Writes the Event Log Tail Pointer Register (32-bit).
2812 */
2813static VBOXSTRICTRC iommuAmdEvtLogTailPtr_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2814{
2815 RT_NOREF(pDevIns, iReg);
2816 NOREF(pThis);
2817
2818 /*
2819 * IOMMU behavior is undefined when software writes this register when the event log is running.
2820 * In our emulation, we ignore the write entirely.
2821 * See AMD IOMMU spec. 3.3.13 "Command and Event Log Pointer Registers".
2822 */
2823 IOMMU_STATUS_T const Status = iommuAmdGetStatus(pThis);
2824 if (Status.n.u1EvtLogRunning)
2825 {
2826 Log((IOMMU_LOG_PFX ": Setting EvtLogTailPtr (%#RX64) when event log is running -> Ignored\n", u64Value));
2827 return VINF_SUCCESS;
2828 }
2829
2830 /*
2831 * IOMMU behavior is undefined when software writes a value outside the buffer length.
2832 * In our emulation, we ignore the write entirely.
2833 */
2834 uint32_t const offBuf = u64Value & IOMMU_EVT_LOG_TAIL_PTR_VALID_MASK;
2835 uint32_t const cbBuf = iommuAmdGetBufLength(pThis->EvtLogBaseAddr.n.u4Len);
2836 Assert(cbBuf <= _512K);
2837 if (offBuf >= cbBuf)
2838 {
2839 Log((IOMMU_LOG_PFX ": Setting EvtLogTailPtr (%#RX32) to a value that exceeds buffer length (%#RX32) -> Ignored\n",
2840 offBuf, cbBuf));
2841 return VINF_SUCCESS;
2842 }
2843
2844 /* Update the register. */
2845 pThis->EvtLogTailPtr.au32[0] = offBuf;
2846
2847 LogFlow((IOMMU_LOG_PFX ": Set EvtLogTailPtr to %#RX32\n", offBuf));
2848 return VINF_SUCCESS;
2849}
2850
2851
2852/**
2853 * Writes the Status Register (64-bit).
2854 */
2855static VBOXSTRICTRC iommuAmdStatus_w(PPDMDEVINS pDevIns, PIOMMU pThis, uint32_t iReg, uint64_t u64Value)
2856{
2857 RT_NOREF(pDevIns, iReg);
2858
2859 /* Mask out all unrecognized bits. */
2860 u64Value &= IOMMU_STATUS_VALID_MASK;
2861
2862 /*
2863 * Compute RW1C (read-only, write-1-to-clear) bits and preserve the rest (which are read-only).
2864 * Writing 0 to an RW1C bit has no effect. Writing 1 to an RW1C bit, clears the bit if it's already 1.
2865 */
2866 IOMMU_STATUS_T const OldStatus = iommuAmdGetStatus(pThis);
2867 uint64_t const fOldRw1cBits = (OldStatus.u64 & IOMMU_STATUS_RW1C_MASK);
2868 uint64_t const fOldRoBits = (OldStatus.u64 & ~IOMMU_STATUS_RW1C_MASK);
2869 uint64_t const fNewRw1cBits = (u64Value & IOMMU_STATUS_RW1C_MASK);
2870
2871 uint64_t const uNewStatus = (fOldRw1cBits & ~fNewRw1cBits) | fOldRoBits;
2872
2873 /* Update the register. */
2874 ASMAtomicWriteU64(&pThis->Status.u64, uNewStatus);
2875 return VINF_SUCCESS;
2876}
2877
2878
2879#if 0
2880/**
2881 * Table 0: Registers-access table.
2882 */
2883static const IOMMUREGACC g_aTable0Regs[] =
2884{
2885
2886};
2887
2888/**
2889 * Table 1: Registers-access table.
2890 */
2891static const IOMMUREGACC g_aTable1Regs[] =
2892{
2893};
2894#endif
2895
2896
2897/**
2898 * Writes an IOMMU register (32-bit and 64-bit).
2899 *
2900 * @returns Strict VBox status code.
2901 * @param pDevIns The IOMMU device instance.
2902 * @param off MMIO byte offset to the register.
2903 * @param cb The size of the write access.
2904 * @param uValue The value being written.
2905 */
2906static VBOXSTRICTRC iommuAmdWriteRegister(PPDMDEVINS pDevIns, uint32_t off, uint8_t cb, uint64_t uValue)
2907{
2908 Assert(off < IOMMU_MMIO_REGION_SIZE);
2909 Assert(cb == 4 || cb == 8);
2910 Assert(!(off & (cb - 1)));
2911
2912 PIOMMU pThis = PDMDEVINS_2_DATA(pDevIns, PIOMMU);
2913 switch (off)
2914 {
2915 case IOMMU_MMIO_OFF_DEV_TAB_BAR: return iommuAmdDevTabBar_w(pDevIns, pThis, off, uValue);
2916 case IOMMU_MMIO_OFF_CMD_BUF_BAR: return iommuAmdCmdBufBar_w(pDevIns, pThis, off, uValue);
2917 case IOMMU_MMIO_OFF_EVT_LOG_BAR: return iommuAmdEvtLogBar_w(pDevIns, pThis, off, uValue);
2918 case IOMMU_MMIO_OFF_CTRL: return iommuAmdCtrl_w(pDevIns, pThis, off, uValue);
2919 case IOMMU_MMIO_OFF_EXCL_BAR: return iommuAmdExclRangeBar_w(pDevIns, pThis, off, uValue);
2920 case IOMMU_MMIO_OFF_EXCL_RANGE_LIMIT: return iommuAmdExclRangeLimit_w(pDevIns, pThis, off, uValue);
2921 case IOMMU_MMIO_OFF_EXT_FEAT: return iommuAmdIgnore_w(pDevIns, pThis, off, uValue);
2922
2923 case IOMMU_MMIO_OFF_PPR_LOG_BAR: return iommuAmdIgnore_w(pDevIns, pThis, off, uValue);
2924 case IOMMU_MMIO_OFF_HW_EVT_HI: return iommuAmdHwEvtHi_w(pDevIns, pThis, off, uValue);
2925 case IOMMU_MMIO_OFF_HW_EVT_LO: return iommuAmdHwEvtLo_w(pDevIns, pThis, off, uValue);
2926 case IOMMU_MMIO_OFF_HW_EVT_STATUS: return iommuAmdHwEvtStatus_w(pDevIns, pThis, off, uValue);
2927
2928 case IOMMU_MMIO_OFF_GALOG_BAR:
2929 case IOMMU_MMIO_OFF_GALOG_TAIL_ADDR: return iommuAmdIgnore_w(pDevIns, pThis, off, uValue);
2930
2931 case IOMMU_MMIO_OFF_PPR_LOG_B_BAR:
2932 case IOMMU_MMIO_OFF_PPR_EVT_B_BAR: return iommuAmdIgnore_w(pDevIns, pThis, off, uValue);
2933
2934 case IOMMU_MMIO_OFF_DEV_TAB_SEG_1:
2935 case IOMMU_MMIO_OFF_DEV_TAB_SEG_2:
2936 case IOMMU_MMIO_OFF_DEV_TAB_SEG_3:
2937 case IOMMU_MMIO_OFF_DEV_TAB_SEG_4:
2938 case IOMMU_MMIO_OFF_DEV_TAB_SEG_5:
2939 case IOMMU_MMIO_OFF_DEV_TAB_SEG_6:
2940 case IOMMU_MMIO_OFF_DEV_TAB_SEG_7: return iommuAmdDevTabSegBar_w(pDevIns, pThis, off, uValue);
2941
2942 case IOMMU_MMIO_OFF_DEV_SPECIFIC_FEAT:
2943 case IOMMU_MMIO_OFF_DEV_SPECIFIC_CTRL:
2944 case IOMMU_MMIO_OFF_DEV_SPECIFIC_STATUS: return iommuAmdIgnore_w(pDevIns, pThis, off, uValue);
2945
2946 case IOMMU_MMIO_OFF_MSI_VECTOR_0:
2947 case IOMMU_MMIO_OFF_MSI_VECTOR_1: return iommuAmdIgnore_w(pDevIns, pThis, off, uValue);
2948 case IOMMU_MMIO_OFF_MSI_CAP_HDR:
2949 {
2950 VBOXSTRICTRC rcStrict = iommuAmdMsiCapHdr_w(pDevIns, pThis, off, (uint32_t)uValue);
2951 if (cb == 4 || RT_FAILURE(rcStrict))
2952 return rcStrict;
2953 uValue >>= 32;
2954 RT_FALL_THRU();
2955 }
2956 case IOMMU_MMIO_OFF_MSI_ADDR_LO: return iommuAmdMsiAddrLo_w(pDevIns, pThis, off, uValue);
2957 case IOMMU_MMIO_OFF_MSI_ADDR_HI:
2958 {
2959 VBOXSTRICTRC rcStrict = iommuAmdMsiAddrHi_w(pDevIns, pThis, off, (uint32_t)uValue);
2960 if (cb == 4 || RT_FAILURE(rcStrict))
2961 return rcStrict;
2962 uValue >>= 32;
2963 RT_FALL_THRU();
2964 }
2965 case IOMMU_MMIO_OFF_MSI_DATA: return iommuAmdMsiData_w(pDevIns, pThis, off, uValue);
2966 case IOMMU_MMIO_OFF_MSI_MAPPING_CAP_HDR: return iommuAmdIgnore_w(pDevIns, pThis, off, uValue);
2967
2968 case IOMMU_MMIO_OFF_PERF_OPT_CTRL: return iommuAmdIgnore_w(pDevIns, pThis, off, uValue);
2969
2970 case IOMMU_MMIO_OFF_XT_GEN_INTR_CTRL:
2971 case IOMMU_MMIO_OFF_XT_PPR_INTR_CTRL:
2972 case IOMMU_MMIO_OFF_XT_GALOG_INT_CTRL: return iommuAmdIgnore_w(pDevIns, pThis, off, uValue);
2973
2974 case IOMMU_MMIO_OFF_MARC_APER_BAR_0:
2975 case IOMMU_MMIO_OFF_MARC_APER_RELOC_0:
2976 case IOMMU_MMIO_OFF_MARC_APER_LEN_0:
2977 case IOMMU_MMIO_OFF_MARC_APER_BAR_1:
2978 case IOMMU_MMIO_OFF_MARC_APER_RELOC_1:
2979 case IOMMU_MMIO_OFF_MARC_APER_LEN_1:
2980 case IOMMU_MMIO_OFF_MARC_APER_BAR_2:
2981 case IOMMU_MMIO_OFF_MARC_APER_RELOC_2:
2982 case IOMMU_MMIO_OFF_MARC_APER_LEN_2:
2983 case IOMMU_MMIO_OFF_MARC_APER_BAR_3:
2984 case IOMMU_MMIO_OFF_MARC_APER_RELOC_3:
2985 case IOMMU_MMIO_OFF_MARC_APER_LEN_3: return iommuAmdIgnore_w(pDevIns, pThis, off, uValue);
2986
2987 case IOMMU_MMIO_OFF_RSVD_REG: return iommuAmdIgnore_w(pDevIns, pThis, off, uValue);
2988
2989 case IOMMU_MMIO_CMD_BUF_HEAD_PTR: return iommuAmdCmdBufHeadPtr_w(pDevIns, pThis, off, uValue);
2990 case IOMMU_MMIO_CMD_BUF_TAIL_PTR: return iommuAmdCmdBufTailPtr_w(pDevIns, pThis, off, uValue);
2991 case IOMMU_MMIO_EVT_LOG_HEAD_PTR: return iommuAmdEvtLogHeadPtr_w(pDevIns, pThis, off, uValue);
2992 case IOMMU_MMIO_EVT_LOG_TAIL_PTR: return iommuAmdEvtLogTailPtr_w(pDevIns, pThis, off, uValue);
2993
2994 case IOMMU_MMIO_OFF_STATUS: return iommuAmdStatus_w(pDevIns, pThis, off, uValue);
2995
2996 case IOMMU_MMIO_OFF_PPR_LOG_HEAD_PTR:
2997 case IOMMU_MMIO_OFF_PPR_LOG_TAIL_PTR:
2998
2999 case IOMMU_MMIO_OFF_GALOG_HEAD_PTR:
3000 case IOMMU_MMIO_OFF_GALOG_TAIL_PTR:
3001
3002 case IOMMU_MMIO_OFF_PPR_LOG_B_HEAD_PTR:
3003 case IOMMU_MMIO_OFF_PPR_LOG_B_TAIL_PTR:
3004
3005 case IOMMU_MMIO_OFF_EVT_LOG_B_HEAD_PTR:
3006 case IOMMU_MMIO_OFF_EVT_LOG_B_TAIL_PTR: return iommuAmdIgnore_w(pDevIns, pThis, off, uValue);
3007
3008 case IOMMU_MMIO_OFF_PPR_LOG_AUTO_RESP:
3009 case IOMMU_MMIO_OFF_PPR_LOG_OVERFLOW_EARLY:
3010 case IOMMU_MMIO_OFF_PPR_LOG_B_OVERFLOW_EARLY:
3011
3012 /* Not implemented. */
3013 case IOMMU_MMIO_OFF_SMI_FLT_FIRST:
3014 case IOMMU_MMIO_OFF_SMI_FLT_LAST:
3015 {
3016 Log((IOMMU_LOG_PFX ": Writing unsupported register: SMI filter %u -> Ignored\n",
3017 (off - IOMMU_MMIO_OFF_SMI_FLT_FIRST) >> 3));
3018 return VINF_SUCCESS;
3019 }
3020
3021 /* Unknown. */
3022 default:
3023 {
3024 Log((IOMMU_LOG_PFX ": Writing unknown register %u (%#x) with %#RX64 -> Ignored\n", off, off, uValue));
3025 return VINF_SUCCESS;
3026 }
3027 }
3028}
3029
3030
3031/**
3032 * Reads an IOMMU register (64-bit) given its MMIO offset.
3033 *
3034 * All reads are 64-bit but reads to 32-bit registers that are aligned on an 8-byte
3035 * boundary include the lower half of the subsequent register.
3036 *
3037 * This is because most registers are 64-bit and aligned on 8-byte boundaries but
3038 * some are really 32-bit registers aligned on an 8-byte boundary. We cannot assume
3039 * software will only perform 32-bit reads on those 32-bit registers that are
3040 * aligned on 8-byte boundaries.
3041 *
3042 * @returns Strict VBox status code.
3043 * @param pDevIns The IOMMU device instance.
3044 * @param off The MMIO offset of the register in bytes.
3045 * @param puResult Where to store the value being read.
3046 */
3047static VBOXSTRICTRC iommuAmdReadRegister(PPDMDEVINS pDevIns, uint32_t off, uint64_t *puResult)
3048{
3049 Assert(off < IOMMU_MMIO_REGION_SIZE);
3050 Assert(!(off & 7) || !(off & 3));
3051
3052 PIOMMU pThis = PDMDEVINS_2_DATA(pDevIns, PIOMMU);
3053 PPDMPCIDEV pPciDev = pDevIns->apPciDevs[0];
3054 PDMPCIDEV_ASSERT_VALID(pDevIns, pPciDev);
3055
3056 /** @todo IOMMU: fine-grained locking? */
3057 uint64_t uReg;
3058 switch (off)
3059 {
3060 case IOMMU_MMIO_OFF_DEV_TAB_BAR: uReg = pThis->aDevTabBaseAddrs[0].u64; break;
3061 case IOMMU_MMIO_OFF_CMD_BUF_BAR: uReg = pThis->CmdBufBaseAddr.u64; break;
3062 case IOMMU_MMIO_OFF_EVT_LOG_BAR: uReg = pThis->EvtLogBaseAddr.u64; break;
3063 case IOMMU_MMIO_OFF_CTRL: uReg = pThis->Ctrl.u64; break;
3064 case IOMMU_MMIO_OFF_EXCL_BAR: uReg = pThis->ExclRangeBaseAddr.u64; break;
3065 case IOMMU_MMIO_OFF_EXCL_RANGE_LIMIT: uReg = pThis->ExclRangeLimit.u64; break;
3066 case IOMMU_MMIO_OFF_EXT_FEAT: uReg = pThis->ExtFeat.u64; break;
3067
3068 case IOMMU_MMIO_OFF_PPR_LOG_BAR: uReg = pThis->PprLogBaseAddr.u64; break;
3069 case IOMMU_MMIO_OFF_HW_EVT_HI: uReg = pThis->HwEvtHi.u64; break;
3070 case IOMMU_MMIO_OFF_HW_EVT_LO: uReg = pThis->HwEvtLo; break;
3071 case IOMMU_MMIO_OFF_HW_EVT_STATUS: uReg = pThis->HwEvtStatus.u64; break;
3072
3073 case IOMMU_MMIO_OFF_GALOG_BAR: uReg = pThis->GALogBaseAddr.u64; break;
3074 case IOMMU_MMIO_OFF_GALOG_TAIL_ADDR: uReg = pThis->GALogTailAddr.u64; break;
3075
3076 case IOMMU_MMIO_OFF_PPR_LOG_B_BAR: uReg = pThis->PprLogBBaseAddr.u64; break;
3077 case IOMMU_MMIO_OFF_PPR_EVT_B_BAR: uReg = pThis->EvtLogBBaseAddr.u64; break;
3078
3079 case IOMMU_MMIO_OFF_DEV_TAB_SEG_1:
3080 case IOMMU_MMIO_OFF_DEV_TAB_SEG_2:
3081 case IOMMU_MMIO_OFF_DEV_TAB_SEG_3:
3082 case IOMMU_MMIO_OFF_DEV_TAB_SEG_4:
3083 case IOMMU_MMIO_OFF_DEV_TAB_SEG_5:
3084 case IOMMU_MMIO_OFF_DEV_TAB_SEG_6:
3085 case IOMMU_MMIO_OFF_DEV_TAB_SEG_7:
3086 {
3087 uint8_t const offDevTabSeg = (off - IOMMU_MMIO_OFF_DEV_TAB_SEG_FIRST) >> 3;
3088 uint8_t const idxDevTabSeg = offDevTabSeg + 1;
3089 Assert(idxDevTabSeg < RT_ELEMENTS(pThis->aDevTabBaseAddrs));
3090 uReg = pThis->aDevTabBaseAddrs[idxDevTabSeg].u64;
3091 break;
3092 }
3093
3094 case IOMMU_MMIO_OFF_DEV_SPECIFIC_FEAT: uReg = pThis->DevSpecificFeat.u64; break;
3095 case IOMMU_MMIO_OFF_DEV_SPECIFIC_CTRL: uReg = pThis->DevSpecificCtrl.u64; break;
3096 case IOMMU_MMIO_OFF_DEV_SPECIFIC_STATUS: uReg = pThis->DevSpecificStatus.u64; break;
3097
3098 case IOMMU_MMIO_OFF_MSI_VECTOR_0: uReg = pThis->MsiMiscInfo.u64; break;
3099 case IOMMU_MMIO_OFF_MSI_VECTOR_1: uReg = pThis->MsiMiscInfo.au32[1]; break;
3100 case IOMMU_MMIO_OFF_MSI_CAP_HDR:
3101 {
3102 uint32_t const uMsiCapHdr = PDMPciDevGetDWord(pPciDev, IOMMU_PCI_OFF_MSI_CAP_HDR);
3103 uint32_t const uMsiAddrLo = PDMPciDevGetDWord(pPciDev, IOMMU_PCI_OFF_MSI_ADDR_LO);
3104 uReg = RT_MAKE_U64(uMsiCapHdr, uMsiAddrLo);
3105 break;
3106 }
3107 case IOMMU_MMIO_OFF_MSI_ADDR_LO:
3108 {
3109 uReg = PDMPciDevGetDWord(pPciDev, IOMMU_PCI_OFF_MSI_ADDR_LO);
3110 break;
3111 }
3112 case IOMMU_MMIO_OFF_MSI_ADDR_HI:
3113 {
3114 uint32_t const uMsiAddrHi = PDMPciDevGetDWord(pPciDev, IOMMU_PCI_OFF_MSI_ADDR_HI);
3115 uint32_t const uMsiData = PDMPciDevGetDWord(pPciDev, IOMMU_PCI_OFF_MSI_DATA);
3116 uReg = RT_MAKE_U64(uMsiAddrHi, uMsiData);
3117 break;
3118 }
3119 case IOMMU_MMIO_OFF_MSI_DATA:
3120 {
3121 uReg = PDMPciDevGetDWord(pPciDev, IOMMU_PCI_OFF_MSI_DATA);
3122 break;
3123 }
3124 case IOMMU_MMIO_OFF_MSI_MAPPING_CAP_HDR:
3125 {
3126 /*
3127 * The PCI spec. lists MSI Mapping Capability 08H as related to HyperTransport capability.
3128 * The AMD IOMMU spec. fails to mention it explicitly and lists values for this register as
3129 * though HyperTransport is supported. We don't support HyperTransport, we thus just return
3130 * 0 for this register.
3131 */
3132 uReg = RT_MAKE_U64(0, pThis->PerfOptCtrl.u32);
3133 break;
3134 }
3135
3136 case IOMMU_MMIO_OFF_PERF_OPT_CTRL: uReg = pThis->PerfOptCtrl.u32; break;
3137
3138 case IOMMU_MMIO_OFF_XT_GEN_INTR_CTRL: uReg = pThis->XtGenIntrCtrl.u64; break;
3139 case IOMMU_MMIO_OFF_XT_PPR_INTR_CTRL: uReg = pThis->XtPprIntrCtrl.u64; break;
3140 case IOMMU_MMIO_OFF_XT_GALOG_INT_CTRL: uReg = pThis->XtGALogIntrCtrl.u64; break;
3141
3142 case IOMMU_MMIO_OFF_MARC_APER_BAR_0: uReg = pThis->aMarcApers[0].Base.u64; break;
3143 case IOMMU_MMIO_OFF_MARC_APER_RELOC_0: uReg = pThis->aMarcApers[0].Reloc.u64; break;
3144 case IOMMU_MMIO_OFF_MARC_APER_LEN_0: uReg = pThis->aMarcApers[0].Length.u64; break;
3145 case IOMMU_MMIO_OFF_MARC_APER_BAR_1: uReg = pThis->aMarcApers[1].Base.u64; break;
3146 case IOMMU_MMIO_OFF_MARC_APER_RELOC_1: uReg = pThis->aMarcApers[1].Reloc.u64; break;
3147 case IOMMU_MMIO_OFF_MARC_APER_LEN_1: uReg = pThis->aMarcApers[1].Length.u64; break;
3148 case IOMMU_MMIO_OFF_MARC_APER_BAR_2: uReg = pThis->aMarcApers[2].Base.u64; break;
3149 case IOMMU_MMIO_OFF_MARC_APER_RELOC_2: uReg = pThis->aMarcApers[2].Reloc.u64; break;
3150 case IOMMU_MMIO_OFF_MARC_APER_LEN_2: uReg = pThis->aMarcApers[2].Length.u64; break;
3151 case IOMMU_MMIO_OFF_MARC_APER_BAR_3: uReg = pThis->aMarcApers[3].Base.u64; break;
3152 case IOMMU_MMIO_OFF_MARC_APER_RELOC_3: uReg = pThis->aMarcApers[3].Reloc.u64; break;
3153 case IOMMU_MMIO_OFF_MARC_APER_LEN_3: uReg = pThis->aMarcApers[3].Length.u64; break;
3154
3155 case IOMMU_MMIO_OFF_RSVD_REG: uReg = pThis->RsvdReg; break;
3156
3157 case IOMMU_MMIO_CMD_BUF_HEAD_PTR: uReg = pThis->CmdBufHeadPtr.u64; break;
3158 case IOMMU_MMIO_CMD_BUF_TAIL_PTR: uReg = pThis->CmdBufTailPtr.u64; break;
3159 case IOMMU_MMIO_EVT_LOG_HEAD_PTR: uReg = pThis->EvtLogHeadPtr.u64; break;
3160 case IOMMU_MMIO_EVT_LOG_TAIL_PTR: uReg = pThis->EvtLogTailPtr.u64; break;
3161
3162 case IOMMU_MMIO_OFF_STATUS: uReg = pThis->Status.u64; break;
3163
3164 case IOMMU_MMIO_OFF_PPR_LOG_HEAD_PTR: uReg = pThis->PprLogHeadPtr.u64; break;
3165 case IOMMU_MMIO_OFF_PPR_LOG_TAIL_PTR: uReg = pThis->PprLogTailPtr.u64; break;
3166
3167 case IOMMU_MMIO_OFF_GALOG_HEAD_PTR: uReg = pThis->GALogHeadPtr.u64; break;
3168 case IOMMU_MMIO_OFF_GALOG_TAIL_PTR: uReg = pThis->GALogTailPtr.u64; break;
3169
3170 case IOMMU_MMIO_OFF_PPR_LOG_B_HEAD_PTR: uReg = pThis->PprLogBHeadPtr.u64; break;
3171 case IOMMU_MMIO_OFF_PPR_LOG_B_TAIL_PTR: uReg = pThis->PprLogBTailPtr.u64; break;
3172
3173 case IOMMU_MMIO_OFF_EVT_LOG_B_HEAD_PTR: uReg = pThis->EvtLogBHeadPtr.u64; break;
3174 case IOMMU_MMIO_OFF_EVT_LOG_B_TAIL_PTR: uReg = pThis->EvtLogBTailPtr.u64; break;
3175
3176 case IOMMU_MMIO_OFF_PPR_LOG_AUTO_RESP: uReg = pThis->PprLogAutoResp.u64; break;
3177 case IOMMU_MMIO_OFF_PPR_LOG_OVERFLOW_EARLY: uReg = pThis->PprLogOverflowEarly.u64; break;
3178 case IOMMU_MMIO_OFF_PPR_LOG_B_OVERFLOW_EARLY: uReg = pThis->PprLogBOverflowEarly.u64; break;
3179
3180 /* Not implemented. */
3181 case IOMMU_MMIO_OFF_SMI_FLT_FIRST:
3182 case IOMMU_MMIO_OFF_SMI_FLT_LAST:
3183 {
3184 Log((IOMMU_LOG_PFX ": Reading unsupported register: SMI filter %u\n", (off - IOMMU_MMIO_OFF_SMI_FLT_FIRST) >> 3));
3185 uReg = 0;
3186 break;
3187 }
3188
3189 /* Unknown. */
3190 default:
3191 {
3192 Log((IOMMU_LOG_PFX ": Reading unknown register %u (%#x) -> 0\n", off, off));
3193 uReg = 0;
3194 return VINF_IOM_MMIO_UNUSED_00;
3195 }
3196 }
3197
3198 *puResult = uReg;
3199 return VINF_SUCCESS;
3200}
3201
3202
3203/**
3204 * Raises the MSI interrupt for the IOMMU device.
3205 *
3206 * @param pDevIns The IOMMU device instance.
3207 */
3208static void iommuAmdRaiseMsiInterrupt(PPDMDEVINS pDevIns)
3209{
3210 if (iommuAmdIsMsiEnabled(pDevIns))
3211 PDMDevHlpPCISetIrq(pDevIns, 0, PDM_IRQ_LEVEL_HIGH);
3212}
3213
3214/**
3215 * Clears the MSI interrupt for the IOMMU device.
3216 *
3217 * @param pDevIns The IOMMU device instance.
3218 */
3219static void iommuAmdClearMsiInterrupt(PPDMDEVINS pDevIns)
3220{
3221 if (iommuAmdIsMsiEnabled(pDevIns))
3222 PDMDevHlpPCISetIrq(pDevIns, 0, PDM_IRQ_LEVEL_LOW);
3223}
3224
3225
3226/**
3227 * Writes an entry to the event log in memory.
3228 *
3229 * @returns VBox status code.
3230 * @param pDevIns The IOMMU device instance.
3231 * @param pEvent The event to log.
3232 *
3233 * @thread Any.
3234 */
3235static int iommuAmdWriteEvtLogEntry(PPDMDEVINS pDevIns, PCEVT_GENERIC_T pEvent)
3236{
3237 PIOMMU pThis = PDMDEVINS_2_DATA(pDevIns, PIOMMU);
3238 IOMMU_STATUS_T const Status = iommuAmdGetStatus(pThis);
3239
3240 /* Check if event logging is active and the log has not overflowed. */
3241 if ( Status.n.u1EvtLogRunning
3242 && !Status.n.u1EvtOverflow)
3243 {
3244 uint32_t const cbEvt = sizeof(*pEvent);
3245
3246 /* Get the offset we need to write the event to in memory (circular buffer offset). */
3247 uint32_t const offEvt = pThis->EvtLogTailPtr.n.off;
3248 Assert(!(offEvt & ~IOMMU_EVT_LOG_TAIL_PTR_VALID_MASK));
3249
3250 /* Ensure we have space in the event log. */
3251 uint32_t const cMaxEvts = iommuAmdGetBufMaxEntries(pThis->EvtLogBaseAddr.n.u4Len);
3252 uint32_t const cEvts = iommuAmdGetEvtLogEntryCount(pThis);
3253 if (cEvts + 1 < cMaxEvts)
3254 {
3255 /* Write the event log entry to memory. */
3256 RTGCPHYS const GCPhysEvtLog = pThis->EvtLogBaseAddr.n.u40Base << X86_PAGE_4K_SHIFT;
3257 RTGCPHYS const GCPhysEvtLogEntry = GCPhysEvtLog + offEvt;
3258 int rc = PDMDevHlpPCIPhysWrite(pDevIns, GCPhysEvtLogEntry, pEvent, cbEvt);
3259 if (RT_FAILURE(rc))
3260 Log((IOMMU_LOG_PFX ": Failed to write event log entry at %#RGp. rc=%Rrc\n", GCPhysEvtLogEntry, rc));
3261
3262 /* Increment the event log tail pointer. */
3263 uint32_t const cbEvtLog = iommuAmdGetBufLength(pThis->EvtLogBaseAddr.n.u4Len);
3264 pThis->EvtLogTailPtr.n.off = (offEvt + cbEvt) % cbEvtLog;
3265
3266 /* Indicate that an event log entry was written. */
3267 ASMAtomicOrU64(&pThis->Status.u64, IOMMU_STATUS_EVT_LOG_INTR);
3268
3269 /* Check and signal an interrupt if software wants to receive one when an event log entry is written. */
3270 IOMMU_CTRL_T const Ctrl = iommuAmdGetCtrl(pThis);
3271 if (Ctrl.n.u1EvtIntrEn)
3272 iommuAmdRaiseMsiInterrupt(pDevIns);
3273 }
3274 else
3275 {
3276 /* Indicate that the event log has overflowed. */
3277 ASMAtomicOrU64(&pThis->Status.u64, IOMMU_STATUS_EVT_LOG_OVERFLOW);
3278
3279 /* Check and signal an interrupt if software wants to receive one when the event log has overflowed. */
3280 IOMMU_CTRL_T const Ctrl = iommuAmdGetCtrl(pThis);
3281 if (Ctrl.n.u1EvtIntrEn)
3282 iommuAmdRaiseMsiInterrupt(pDevIns);
3283 }
3284 }
3285}
3286
3287
3288/**
3289 * Sets an event in the hardware error registers.
3290 *
3291 * @param pDevIns The IOMMU device instance.
3292 * @param pEvent The event.
3293 *
3294 * @thread Any.
3295 */
3296static void iommuAmdSetHwError(PPDMDEVINS pDevIns, PCEVT_GENERIC_T pEvent)
3297{
3298 PIOMMU pThis = PDMDEVINS_2_DATA(pDevIns, PIOMMU);
3299 if (pThis->ExtFeat.n.u1HwErrorSup)
3300 {
3301 if (pThis->HwEvtStatus.n.u1Valid)
3302 pThis->HwEvtStatus.n.u1Overflow = 1;
3303 pThis->HwEvtStatus.n.u1Valid = 1;
3304 pThis->HwEvtHi.u64 = RT_MAKE_U64(pEvent->au32[0], pEvent->au32[1]);
3305 pThis->HwEvtLo = RT_MAKE_U64(pEvent->au32[2], pEvent->au32[3]);
3306 Assert(pThis->HwEvtHi.n.u4EvtCode == IOMMU_EVT_DEV_TAB_HW_ERROR);
3307 }
3308}
3309
3310
3311/**
3312 * Constructs a DEV_TAB_HARDWARE_ERROR event.
3313 *
3314 * @param uDevId The device ID.
3315 * @param GCPhysDevTabEntry The system physical address of the failed device
3316 * table access.
3317 * @param enmOp The operation being performed.
3318 * @param pEvent Where to store the constructed event.
3319 *
3320 * @thread Any.
3321 */
3322static void iommuAmdMakeDevTabHwErrorEvent(uint16_t uDevId, RTGCPHYS GCPhysDevTabEntry, IOMMUOP enmOp, PEVT_GENERIC_T pEvent)
3323{
3324 memset(pEvent, 0, sizeof(*pEvent));
3325 AssertCompile(sizeof(EVT_DEV_TAB_HW_ERROR_T) == sizeof(EVT_GENERIC_T));
3326 PEVT_DEV_TAB_HW_ERROR_T pDevTabHwErr = (PEVT_DEV_TAB_HW_ERROR_T)pEvent;
3327 pDevTabHwErr->n.u16DevId = uDevId;
3328 pDevTabHwErr->n.u1Intr = RT_BOOL(enmOp == IOMMUOP_INTR_REQ);
3329 pDevTabHwErr->n.u1ReadWrite = RT_BOOL(enmOp == IOMMUOP_MEM_WRITE);
3330 pDevTabHwErr->n.u1Translation = RT_BOOL(enmOp == IOMMUOP_TRANSLATE_REQ);
3331 pDevTabHwErr->n.u2Type = enmOp == IOMMUOP_CMD ? HWEVTTYPE_DATA_ERROR : HWEVTTYPE_TARGET_ABORT;
3332 pDevTabHwErr->n.u4EvtCode = IOMMU_EVT_DEV_TAB_HW_ERROR;
3333 pDevTabHwErr->n.u64Addr = GCPhysDevTabEntry;
3334}
3335
3336
3337/**
3338 * Raises a DEV_TAB_HARDWARE_ERROR event.
3339 *
3340 * @param pDevIns The IOMMU device instance.
3341 * @param uDevId The device ID.
3342 * @param GCPhysDevTabEntry The system physical address of the failed device
3343 * table access.
3344 * @param enmOp The operation being performed by the IOMMU.
3345 */
3346static void iommuAmdRaiseDevTabHwErrorEvent(PPDMDEVINS pDevIns, uint16_t uDevId, RTGCPHYS GCPhysDevTabEntry, IOMMUOP enmOp)
3347{
3348 EVT_GENERIC_T Event;
3349 iommuAmdMakeDevTabHwErrorEvent(uDevId, GCPhysDevTabEntry, enmOp, &Event);
3350 iommuAmdSetHwError(pDevIns, &Event);
3351 iommuAmdWriteEvtLogEntry(pDevIns, &Event);
3352 if (enmOp != IOMMUOP_CMD)
3353 iommuAmdSetPciTargetAbort(pDevIns);
3354}
3355
3356
3357/**
3358 * Constructs an ILLEGAL_DEV_TAB_ENTRY event.
3359 *
3360 * @param uDevId The device ID.
3361 * @param uDva The device virtual address.
3362 * @param fRsvdNotZero Whether reserved bits in the device table entry were not
3363 * zero.
3364 * @param enmOp The operation being performed.
3365 * @param pEvent Where to store the constructed event.
3366 */
3367static void iommuAmdMakeIllegalDevTabEntryEvent(uint16_t uDevId, uint64_t uDva, bool fRsvdNotZero, IOMMUOP enmOp,
3368 PEVT_GENERIC_T pEvent)
3369{
3370 memset(pEvent, 0, sizeof(*pEvent));
3371 AssertCompile(sizeof(EVT_ILLEGAL_DEV_TAB_ENTRY_T) == sizeof(EVT_GENERIC_T));
3372 PEVT_ILLEGAL_DEV_TAB_ENTRY_T pIllegalDteErr = (PEVT_ILLEGAL_DEV_TAB_ENTRY_T)pEvent;
3373 pIllegalDteErr->n.u16DevId = uDevId;
3374 pIllegalDteErr->n.u1Interrupt = RT_BOOL(enmOp == IOMMUOP_INTR_REQ);
3375 pIllegalDteErr->n.u1ReadWrite = RT_BOOL(enmOp == IOMMUOP_MEM_WRITE);
3376 pIllegalDteErr->n.u1RsvdNotZero = fRsvdNotZero;
3377 pIllegalDteErr->n.u1Translation = RT_BOOL(enmOp == IOMMUOP_TRANSLATE_REQ);
3378 pIllegalDteErr->n.u4EvtCode = IOMMU_EVT_ILLEGAL_DEV_TAB_ENTRY;
3379 pIllegalDteErr->n.u64Addr = uDva & ~UINT64_C(0x3);
3380 /** @todo r=ramshankar: Not sure why the last 2 bits are marked as reserved by the
3381 * IOMMU spec here but not for this field for I/O page fault event. */
3382 Assert(!(uDva & UINT64_C(0x3)));
3383}
3384
3385
3386/**
3387 * Raises an ILLEGAL_DEV_TAB_ENTRY event.
3388 *
3389 * @param pDevIns The IOMMU instance data.
3390 * @param uDevId The device ID.
3391 * @param uDva The device virtual address.
3392 * @param fRsvdNotZero Whether reserved bits in the device table entry were not
3393 * zero.
3394 * @param enmOp The operation being performed.
3395 */
3396static void iommuAmdRaiseIllegalDevTabEntryEvent(PPDMDEVINS pDevIns, uint16_t uDevId, uint64_t uDva, bool fRsvdNotZero,
3397 IOMMUOP enmOp)
3398{
3399 EVT_GENERIC_T Event;
3400 iommuAmdMakeIllegalDevTabEntryEvent(uDevId, uDva, fRsvdNotZero, enmOp, &Event);
3401 iommuAmdWriteEvtLogEntry(pDevIns, &Event);
3402 if (enmOp != IOMMUOP_CMD)
3403 iommuAmdSetPciTargetAbort(pDevIns);
3404}
3405
3406
3407/**
3408 * Reads a device table entry from guest memory given the device ID.
3409 *
3410 * @returns VBox status code.
3411 * @param pDevIns The IOMMU device instance.
3412 * @param uDevId The device ID.
3413 * @param enmOp The operation being performed by the IOMMU.
3414 * @param pDevTabEntry Where to store the device table entry.
3415 *
3416 * @thread Any.
3417 */
3418static int iommuAmdReadDevTabEntry(PPDMDEVINS pDevIns, uint16_t uDevId, IOMMUOP enmOp, DEV_TAB_ENTRY_T *pDevTabEntry)
3419{
3420 PCIOMMU pThis = PDMDEVINS_2_DATA(pDevIns, PIOMMU);
3421 IOMMU_CTRL_T const Ctrl = iommuAmdGetCtrl(pThis);
3422
3423 uint8_t const idxSegsEn = Ctrl.n.u3DevTabSegEn;
3424 Assert(idxSegsEn < RT_ELEMENTS(g_auDevTabSegMasks));
3425
3426 uint8_t const idxSeg = uDevId & g_auDevTabSegMasks[idxSegsEn] >> 13;
3427 Assert(idxSeg < RT_ELEMENTS(pThis->aDevTabBaseAddrs));
3428
3429 RTGCPHYS const GCPhysDevTab = pThis->aDevTabBaseAddrs[idxSeg].n.u40Base << X86_PAGE_4K_SHIFT;
3430 uint16_t const offDevTabEntry = uDevId & ~g_auDevTabSegMasks[idxSegsEn];
3431 RTGCPHYS const GCPhysDevTabEntry = GCPhysDevTab + offDevTabEntry;
3432
3433 Assert(!(GCPhysDevTab & X86_PAGE_4K_OFFSET_MASK));
3434 int rc = PDMDevHlpPCIPhysRead(pDevIns, GCPhysDevTabEntry, pDevTabEntry, sizeof(*pDevTabEntry));
3435 if (RT_FAILURE(rc))
3436 {
3437 Log((IOMMU_LOG_PFX ": Failed to read device table entry at %#RGp. rc=%Rrc\n", GCPhysDevTabEntry, rc));
3438 iommuAmdRaiseDevTabHwErrorEvent(pDevIns, uDevId, GCPhysDevTabEntry, enmOp);
3439 }
3440
3441 return rc;
3442}
3443
3444
3445/**
3446 * Memory read transaction from a device.
3447 *
3448 * @returns VBox status code.
3449 * @param pDevIns The IOMMU device instance.
3450 * @param uDevId The device ID (bus, device, function).
3451 * @param uDva The device virtual address being read.
3452 * @param cbRead The number of bytes being read.
3453 * @param pGCPhysOut Where to store the translated physical address.
3454 *
3455 * @thread Any.
3456 */
3457static int iommuAmdDeviceMemRead(PPDMDEVINS pDevIns, uint16_t uDevId, uint64_t uDva, size_t cbRead, PRTGCPHYS pGCPhysOut)
3458{
3459 RT_NOREF(pDevIns, uDevId, uDva, cbRead, pGCPhysOut);
3460
3461 Assert(pDevIns);
3462 Assert(pGCPhysOut);
3463
3464 PIOMMU pThis = PDMDEVINS_2_DATA(pDevIns, PIOMMU);
3465 IOMMUOP const enmOp = IOMMUOP_TRANSLATE_REQ;
3466
3467 /* Addresses are forwarded without translation when the IOMMU is disabled. */
3468 IOMMU_CTRL_T const Ctrl = iommuAmdGetCtrl(pThis);
3469 if (Ctrl.n.u1IommuEn)
3470 {
3471 /** @todo IOTLB cache lookup. */
3472
3473 /* Read the device table entry. */
3474 DEV_TAB_ENTRY_T DevTabEntry;
3475 int rc = iommuAmdReadDevTabEntry(pDevIns, uDevId, enmOp, &DevTabEntry);
3476 if (RT_SUCCESS(rc))
3477 {
3478 /* Addresses are forwarded without translation when DTE.V is 0. */
3479 if (DevTabEntry.n.u1Valid)
3480 {
3481 /* Validate bits 127:0 of the device table entry when DTE.V is 1. */
3482 uint64_t const fRsvdQword0 = DevTabEntry.au64[0] & ~IOMMU_DEV_TAB_ENTRY_QWORD_0_VALID_MASK;
3483 uint64_t const fRsvdQword1 = DevTabEntry.au64[1] & ~IOMMU_DEV_TAB_ENTRY_QWORD_1_VALID_MASK;
3484 if ( fRsvdQword0
3485 || fRsvdQword1)
3486 {
3487 Log((IOMMU_LOG_PFX ":DTE invalid reserved bits ([0]=%#RX64 [1]=%#RX64)\n", fRsvdQword0, fRsvdQword1));
3488 iommuAmdRaiseIllegalDevTabEntryEvent(pDevIns, uDevId, uDva, true /* fRsvdNotZero */, enmOp);
3489 return VERR_GENERAL_FAILURE; /** @todo IOMMU: Change this. */
3490 }
3491
3492 /** @todo IOMMU: Traverse the I/O page table and translate. */
3493 return VERR_NOT_IMPLEMENTED;
3494 }
3495 }
3496 else
3497 {
3498 Log((IOMMU_LOG_PFX ":Failed to read device table entry. uDevId=%#x rc=%Rrc\n", uDevId, rc));
3499 return VERR_GENERAL_FAILURE; /** @todo IOMMU: Change this. */
3500 }
3501 }
3502
3503 *pGCPhysOut = uDva;
3504 return VINF_SUCCESS;
3505}
3506
3507
3508/**
3509 * Memory write transaction from a device.
3510 *
3511 * @returns VBox status code.
3512 * @param pDevIns The IOMMU device instance.
3513 * @param uDevId The device ID (bus, device, function).
3514 * @param uDva The device virtual address being written.
3515 * @param cbWrite The number of bytes being written.
3516 * @param pGCPhysOut Where to store the translated physical address.
3517 *
3518 * @thread Any.
3519 */
3520static int iommuAmdDeviceMemWrite(PPDMDEVINS pDevIns, uint16_t uDevId, uint64_t uDva, size_t cbWrite, PRTGCPHYS pGCPhysOut)
3521{
3522 RT_NOREF(pDevIns, uDevId, uDva, cbWrite, pGCPhysOut);
3523 return VERR_NOT_IMPLEMENTED;
3524}
3525
3526
3527/**
3528 * @callback_method_impl{FNIOMMMIONEWWRITE}
3529 */
3530static DECLCALLBACK(VBOXSTRICTRC) iommuAmdMmioWrite(PPDMDEVINS pDevIns, void *pvUser, RTGCPHYS off, void const *pv, unsigned cb)
3531{
3532 NOREF(pvUser);
3533 Assert(cb == 4 || cb == 8);
3534 Assert(!(off & (cb - 1)));
3535
3536 uint64_t const uValue = cb == 8 ? *(uint64_t const *)pv : *(uint32_t const *)pv;
3537 return iommuAmdWriteRegister(pDevIns, off, cb, uValue);
3538}
3539
3540
3541/**
3542 * @callback_method_impl{FNIOMMMIONEWREAD}
3543 */
3544static DECLCALLBACK(VBOXSTRICTRC) iommuAmdMmioRead(PPDMDEVINS pDevIns, void *pvUser, RTGCPHYS off, void *pv, unsigned cb)
3545{
3546 NOREF(pvUser);
3547 Assert(cb == 4 || cb == 8);
3548 Assert(!(off & (cb - 1)));
3549
3550 uint64_t uResult;
3551 VBOXSTRICTRC rcStrict = iommuAmdReadRegister(pDevIns, off, &uResult);
3552 if (cb == 8)
3553 *(uint64_t *)pv = uResult;
3554 else
3555 *(uint32_t *)pv = (uint32_t)uResult;
3556
3557 return rcStrict;
3558}
3559
3560
3561# ifdef IN_RING3
3562/**
3563 * @callback_method_impl{FNPCICONFIGREAD}
3564 */
3565static DECLCALLBACK(VBOXSTRICTRC) iommuAmdR3PciConfigRead(PPDMDEVINS pDevIns, PPDMPCIDEV pPciDev, uint32_t uAddress,
3566 unsigned cb, uint32_t *pu32Value)
3567{
3568 /** @todo IOMMU: PCI config read stat counter. */
3569 VBOXSTRICTRC rcStrict = PDMDevHlpPCIConfigRead(pDevIns, pPciDev, uAddress, cb, pu32Value);
3570 Log3((IOMMU_LOG_PFX ": Reading PCI config register %#x (cb=%u) -> %#x %Rrc\n", uAddress, cb, *pu32Value,
3571 VBOXSTRICTRC_VAL(rcStrict)));
3572 return rcStrict;
3573}
3574
3575
3576/**
3577 * @callback_method_impl{FNPCICONFIGWRITE}
3578 */
3579static DECLCALLBACK(VBOXSTRICTRC) iommuAmdR3PciConfigWrite(PPDMDEVINS pDevIns, PPDMPCIDEV pPciDev, uint32_t uAddress,
3580 unsigned cb, uint32_t u32Value)
3581{
3582 PIOMMU pThis = PDMDEVINS_2_DATA(pDevIns, PIOMMU);
3583
3584 /*
3585 * Discard writes to read-only registers that are specific to the IOMMU.
3586 * Other common PCI registers are handled by the generic code, see devpciR3IsConfigByteWritable().
3587 * See PCI spec. 6.1. "Configuration Space Organization".
3588 */
3589 switch (uAddress)
3590 {
3591 case IOMMU_PCI_OFF_CAP_HDR: /* All bits are read-only. */
3592 case IOMMU_PCI_OFF_RANGE_REG: /* We don't have any devices integrated with the IOMMU. */
3593 case IOMMU_PCI_OFF_MISCINFO_REG_0: /* We don't support MSI-X. */
3594 case IOMMU_PCI_OFF_MISCINFO_REG_1: /* We don't support guest-address translation. */
3595 {
3596 Log((IOMMU_LOG_PFX ": PCI config write (%#RX32) to read-only register %#x -> Ignored\n", u32Value, uAddress));
3597 return VINF_SUCCESS;
3598 }
3599 }
3600
3601 IOMMU_LOCK_RET(pDevIns, pThis, VERR_IGNORED);
3602
3603 VBOXSTRICTRC rcStrict;
3604 switch (uAddress)
3605 {
3606 case IOMMU_PCI_OFF_BASE_ADDR_REG_LO:
3607 {
3608 if (pThis->IommuBar.n.u1Enable)
3609 {
3610 rcStrict = VINF_SUCCESS;
3611 Log((IOMMU_LOG_PFX ": Writing Base Address (Lo) when it's already enabled -> Ignored\n"));
3612 break;
3613 }
3614
3615 pThis->IommuBar.au32[0] = u32Value & IOMMU_BAR_VALID_MASK;
3616 if (pThis->IommuBar.n.u1Enable)
3617 {
3618 Assert(pThis->hMmio == NIL_IOMMMIOHANDLE);
3619 Assert(!pThis->ExtFeat.n.u1PerfCounterSup); /* Base is 16K aligned when performance counters aren't supported. */
3620 RTGCPHYS const GCPhysMmioBase = RT_MAKE_U64(pThis->IommuBar.au32[0] & 0xffffc000, pThis->IommuBar.au32[1]);
3621 rcStrict = PDMDevHlpMmioMap(pDevIns, pThis->hMmio, GCPhysMmioBase);
3622 if (RT_FAILURE(rcStrict))
3623 Log((IOMMU_LOG_PFX ": Failed to map IOMMU MMIO region at %#RGp. rc=%Rrc\n", GCPhysMmioBase, rcStrict));
3624 }
3625 break;
3626 }
3627
3628 case IOMMU_PCI_OFF_BASE_ADDR_REG_HI:
3629 {
3630 if (!pThis->IommuBar.n.u1Enable)
3631 pThis->IommuBar.au32[1] = u32Value;
3632 else
3633 {
3634 rcStrict = VINF_SUCCESS;
3635 Log((IOMMU_LOG_PFX ": Writing Base Address (Hi) when it's already enabled -> Ignored\n"));
3636 }
3637 break;
3638 }
3639
3640 case IOMMU_PCI_OFF_MSI_CAP_HDR:
3641 {
3642 u32Value |= RT_BIT(23); /* 64-bit MSI addressess must always be enabled for IOMMU. */
3643 RT_FALL_THRU();
3644 }
3645
3646 default:
3647 {
3648 rcStrict = PDMDevHlpPCIConfigWrite(pDevIns, pPciDev, uAddress, cb, u32Value);
3649 break;
3650 }
3651 }
3652
3653 IOMMU_UNLOCK(pDevIns, pThis);
3654
3655 Log3((IOMMU_LOG_PFX ": PCI config write: %#x -> To %#x (%u) %Rrc\n", u32Value, uAddress, cb, VBOXSTRICTRC_VAL(rcStrict)));
3656 return rcStrict;
3657}
3658
3659
3660/**
3661 * @callback_method_impl{FNDBGFHANDLERDEV}
3662 */
3663static DECLCALLBACK(void) iommuAmdR3DbgInfo(PPDMDEVINS pDevIns, PCDBGFINFOHLP pHlp, const char *pszArgs)
3664{
3665 PCIOMMU pThis = PDMDEVINS_2_DATA(pDevIns, PIOMMU);
3666 PPDMPCIDEV pPciDev = pDevIns->apPciDevs[0];
3667 PDMPCIDEV_ASSERT_VALID(pDevIns, pPciDev);
3668
3669 LogFlow((IOMMU_LOG_PFX ": %s: pThis=%p pszArgs=%s\n", __PRETTY_FUNCTION__, pThis, pszArgs));
3670 bool const fVerbose = !strncmp(pszArgs, RT_STR_TUPLE("verbose")) ? true : false;
3671
3672 pHlp->pfnPrintf(pHlp, "AMD-IOMMU:\n");
3673 /* Device Table Base Addresses (all segments). */
3674 for (unsigned i = 0; i < RT_ELEMENTS(pThis->aDevTabBaseAddrs); i++)
3675 {
3676 DEV_TAB_BAR_T const DevTabBar = pThis->aDevTabBaseAddrs[i];
3677 pHlp->pfnPrintf(pHlp, " Device Table BAR [%u] = %#RX64\n", i, DevTabBar.u64);
3678 if (fVerbose)
3679 {
3680 pHlp->pfnPrintf(pHlp, " Size = %#x (%u bytes)\n", DevTabBar.n.u9Size,
3681 IOMMU_GET_DEV_TAB_SIZE(DevTabBar.n.u9Size));
3682 pHlp->pfnPrintf(pHlp, " Base address = %#RX64\n", DevTabBar.n.u40Base << X86_PAGE_4K_SHIFT);
3683 }
3684 }
3685 /* Command Buffer Base Address Register. */
3686 {
3687 CMD_BUF_BAR_T const CmdBufBar = pThis->CmdBufBaseAddr;
3688 uint8_t const uEncodedLen = CmdBufBar.n.u4Len;
3689 uint32_t const cEntries = iommuAmdGetBufMaxEntries(uEncodedLen);
3690 uint32_t const cbBuffer = iommuAmdGetBufLength(uEncodedLen);
3691 pHlp->pfnPrintf(pHlp, " Command buffer BAR = %#RX64\n", CmdBufBar.u64);
3692 if (fVerbose)
3693 {
3694 pHlp->pfnPrintf(pHlp, " Base address = %#RX64\n", CmdBufBar.n.u40Base << X86_PAGE_4K_SHIFT);
3695 pHlp->pfnPrintf(pHlp, " Length = %u (%u entries, %u bytes)\n", uEncodedLen,
3696 cEntries, cbBuffer);
3697 }
3698 }
3699 /* Event Log Base Address Register. */
3700 {
3701 EVT_LOG_BAR_T const EvtLogBar = pThis->EvtLogBaseAddr;
3702 uint8_t const uEncodedLen = EvtLogBar.n.u4Len;
3703 uint32_t const cEntries = iommuAmdGetBufMaxEntries(uEncodedLen);
3704 uint32_t const cbBuffer = iommuAmdGetBufLength(uEncodedLen);
3705 pHlp->pfnPrintf(pHlp, " Event log BAR = %#RX64\n", EvtLogBar.u64);
3706 if (fVerbose)
3707 {
3708 pHlp->pfnPrintf(pHlp, " Base address = %#RX64\n", EvtLogBar.n.u40Base << X86_PAGE_4K_SHIFT);
3709 pHlp->pfnPrintf(pHlp, " Length = %u (%u entries, %u bytes)\n", uEncodedLen,
3710 cEntries, cbBuffer);
3711 }
3712 }
3713 /* IOMMU Control Register. */
3714 {
3715 IOMMU_CTRL_T const Ctrl = pThis->Ctrl;
3716 pHlp->pfnPrintf(pHlp, " Control = %#RX64\n", Ctrl.u64);
3717 if (fVerbose)
3718 {
3719 pHlp->pfnPrintf(pHlp, " IOMMU enable = %RTbool\n", Ctrl.n.u1IommuEn);
3720 pHlp->pfnPrintf(pHlp, " HT Tunnel translation enable = %RTbool\n", Ctrl.n.u1HtTunEn);
3721 pHlp->pfnPrintf(pHlp, " Event log enable = %RTbool\n", Ctrl.n.u1EvtLogEn);
3722 pHlp->pfnPrintf(pHlp, " Event log interrupt enable = %RTbool\n", Ctrl.n.u1EvtIntrEn);
3723 pHlp->pfnPrintf(pHlp, " Completion wait interrupt enable = %RTbool\n", Ctrl.n.u1EvtIntrEn);
3724 pHlp->pfnPrintf(pHlp, " Invalidation timeout = %u\n", Ctrl.n.u3InvTimeOut);
3725 pHlp->pfnPrintf(pHlp, " Pass posted write = %RTbool\n", Ctrl.n.u1PassPW);
3726 pHlp->pfnPrintf(pHlp, " Respose Pass posted write = %RTbool\n", Ctrl.n.u1ResPassPW);
3727 pHlp->pfnPrintf(pHlp, " Coherent = %RTbool\n", Ctrl.n.u1Coherent);
3728 pHlp->pfnPrintf(pHlp, " Isochronous = %RTbool\n", Ctrl.n.u1Isoc);
3729 pHlp->pfnPrintf(pHlp, " Command buffer enable = %RTbool\n", Ctrl.n.u1CmdBufEn);
3730 pHlp->pfnPrintf(pHlp, " PPR log enable = %RTbool\n", Ctrl.n.u1PprLogEn);
3731 pHlp->pfnPrintf(pHlp, " PPR interrupt enable = %RTbool\n", Ctrl.n.u1PprIntrEn);
3732 pHlp->pfnPrintf(pHlp, " PPR enable = %RTbool\n", Ctrl.n.u1PprEn);
3733 pHlp->pfnPrintf(pHlp, " Guest translation eanble = %RTbool\n", Ctrl.n.u1GstTranslateEn);
3734 pHlp->pfnPrintf(pHlp, " Guest virtual-APIC enable = %RTbool\n", Ctrl.n.u1GstVirtApicEn);
3735 pHlp->pfnPrintf(pHlp, " CRW = %#x\n", Ctrl.n.u4Crw);
3736 pHlp->pfnPrintf(pHlp, " SMI filter enable = %RTbool\n", Ctrl.n.u1SmiFilterEn);
3737 pHlp->pfnPrintf(pHlp, " Self-writeback disable = %RTbool\n", Ctrl.n.u1SelfWriteBackDis);
3738 pHlp->pfnPrintf(pHlp, " SMI filter log enable = %RTbool\n", Ctrl.n.u1SmiFilterLogEn);
3739 pHlp->pfnPrintf(pHlp, " Guest virtual-APIC mode enable = %#x\n", Ctrl.n.u3GstVirtApicModeEn);
3740 pHlp->pfnPrintf(pHlp, " Guest virtual-APIC GA log enable = %RTbool\n", Ctrl.n.u1GstLogEn);
3741 pHlp->pfnPrintf(pHlp, " Guest virtual-APIC interrupt enable = %RTbool\n", Ctrl.n.u1GstIntrEn);
3742 pHlp->pfnPrintf(pHlp, " Dual PPR log enable = %#x\n", Ctrl.n.u2DualPprLogEn);
3743 pHlp->pfnPrintf(pHlp, " Dual event log enable = %#x\n", Ctrl.n.u2DualEvtLogEn);
3744 pHlp->pfnPrintf(pHlp, " Device table segmentation enable = %#x\n", Ctrl.n.u3DevTabSegEn);
3745 pHlp->pfnPrintf(pHlp, " Privilege abort enable = %#x\n", Ctrl.n.u2PrivAbortEn);
3746 pHlp->pfnPrintf(pHlp, " PPR auto response enable = %RTbool\n", Ctrl.n.u1PprAutoRespEn);
3747 pHlp->pfnPrintf(pHlp, " MARC enable = %RTbool\n", Ctrl.n.u1MarcEn);
3748 pHlp->pfnPrintf(pHlp, " Block StopMark enable = %RTbool\n", Ctrl.n.u1BlockStopMarkEn);
3749 pHlp->pfnPrintf(pHlp, " PPR auto response always-on enable = %RTbool\n", Ctrl.n.u1PprAutoRespAlwaysOnEn);
3750 pHlp->pfnPrintf(pHlp, " Domain IDPNE = %RTbool\n", Ctrl.n.u1DomainIDPNE);
3751 pHlp->pfnPrintf(pHlp, " Enhanced PPR handling = %RTbool\n", Ctrl.n.u1EnhancedPpr);
3752 pHlp->pfnPrintf(pHlp, " Host page table access/dirty bit update = %#x\n", Ctrl.n.u2HstAccDirtyBitUpdate);
3753 pHlp->pfnPrintf(pHlp, " Guest page table dirty bit disable = %RTbool\n", Ctrl.n.u1GstDirtyUpdateDis);
3754 pHlp->pfnPrintf(pHlp, " x2APIC enable = %RTbool\n", Ctrl.n.u1X2ApicEn);
3755 pHlp->pfnPrintf(pHlp, " x2APIC interrupt enable = %RTbool\n", Ctrl.n.u1X2ApicIntrGenEn);
3756 pHlp->pfnPrintf(pHlp, " Guest page table access bit update = %RTbool\n", Ctrl.n.u1GstAccessUpdateDis);
3757 }
3758 }
3759 /* Exclusion Base Address Register. */
3760 {
3761 IOMMU_EXCL_RANGE_BAR_T const ExclRangeBar = pThis->ExclRangeBaseAddr;
3762 pHlp->pfnPrintf(pHlp, " Exclusion BAR = %#RX64\n", ExclRangeBar.u64);
3763 if (fVerbose)
3764 {
3765 pHlp->pfnPrintf(pHlp, " Exclusion enable = %RTbool\n", ExclRangeBar.n.u1ExclEnable);
3766 pHlp->pfnPrintf(pHlp, " Allow all devices = %RTbool\n", ExclRangeBar.n.u1AllowAll);
3767 pHlp->pfnPrintf(pHlp, " Base address = %#RX64\n",
3768 ExclRangeBar.n.u40ExclRangeBase << X86_PAGE_4K_SHIFT);
3769 }
3770 }
3771 /* Exclusion Range Limit Register. */
3772 {
3773 IOMMU_EXCL_RANGE_LIMIT_T const ExclRangeLimit = pThis->ExclRangeLimit;
3774 pHlp->pfnPrintf(pHlp, " Exclusion Range Limit = %#RX64\n", ExclRangeLimit.u64);
3775 if (fVerbose)
3776 pHlp->pfnPrintf(pHlp, " Range limit = %#RX64\n", ExclRangeLimit.n.u40ExclLimit);
3777 }
3778 /* Extended Feature Register. */
3779 {
3780 IOMMU_EXT_FEAT_T ExtFeat = pThis->ExtFeat;
3781 pHlp->pfnPrintf(pHlp, " Extended Feature Register = %#RX64\n", ExtFeat.u64);
3782 pHlp->pfnPrintf(pHlp, " Prefetch support = %RTbool\n", ExtFeat.n.u1PrefetchSup);
3783 if (fVerbose)
3784 {
3785 pHlp->pfnPrintf(pHlp, " PPR support = %RTbool\n", ExtFeat.n.u1PprSup);
3786 pHlp->pfnPrintf(pHlp, " x2APIC support = %RTbool\n", ExtFeat.n.u1X2ApicSup);
3787 pHlp->pfnPrintf(pHlp, " NX and privilege level support = %RTbool\n", ExtFeat.n.u1NoExecuteSup);
3788 pHlp->pfnPrintf(pHlp, " Guest translation support = %RTbool\n", ExtFeat.n.u1GstTranslateSup);
3789 pHlp->pfnPrintf(pHlp, " Invalidate-All command support = %RTbool\n", ExtFeat.n.u1InvAllSup);
3790 pHlp->pfnPrintf(pHlp, " Guest virtual-APIC support = %RTbool\n", ExtFeat.n.u1GstVirtApicSup);
3791 pHlp->pfnPrintf(pHlp, " Hardware error register support = %RTbool\n", ExtFeat.n.u1HwErrorSup);
3792 pHlp->pfnPrintf(pHlp, " Performance counters support = %RTbool\n", ExtFeat.n.u1PerfCounterSup);
3793 pHlp->pfnPrintf(pHlp, " Host address translation size = %#x\n", ExtFeat.n.u2HostAddrTranslateSize);
3794 pHlp->pfnPrintf(pHlp, " Guest address translation size = %#x\n", ExtFeat.n.u2GstAddrTranslateSize);
3795 pHlp->pfnPrintf(pHlp, " Guest CR3 root table level support = %#x\n", ExtFeat.n.u2GstCr3RootTblLevel);
3796 pHlp->pfnPrintf(pHlp, " SMI filter register support = %#x\n", ExtFeat.n.u2SmiFilterSup);
3797 pHlp->pfnPrintf(pHlp, " SMI filter register count = %#x\n", ExtFeat.n.u3SmiFilterCount);
3798 pHlp->pfnPrintf(pHlp, " Guest virtual-APIC modes support = %#x\n", ExtFeat.n.u3GstVirtApicModeSup);
3799 pHlp->pfnPrintf(pHlp, " Dual PPR log support = %#x\n", ExtFeat.n.u2DualPprLogSup);
3800 pHlp->pfnPrintf(pHlp, " Dual event log support = %#x\n", ExtFeat.n.u2DualEvtLogSup);
3801 pHlp->pfnPrintf(pHlp, " Maximum PASID = %#x\n", ExtFeat.n.u5MaxPasidSup);
3802 pHlp->pfnPrintf(pHlp, " User/supervisor page protection support = %RTbool\n", ExtFeat.n.u1UserSupervisorSup);
3803 pHlp->pfnPrintf(pHlp, " Device table segments supported = %#x (%u)\n", ExtFeat.n.u2DevTabSegSup,
3804 g_acDevTabSegs[ExtFeat.n.u2DevTabSegSup]);
3805 pHlp->pfnPrintf(pHlp, " PPR log overflow early warning support = %RTbool\n", ExtFeat.n.u1PprLogOverflowWarn);
3806 pHlp->pfnPrintf(pHlp, " PPR auto response support = %RTbool\n", ExtFeat.n.u1PprAutoRespSup);
3807 pHlp->pfnPrintf(pHlp, " MARC support = %#x\n", ExtFeat.n.u2MarcSup);
3808 pHlp->pfnPrintf(pHlp, " Block StopMark message support = %RTbool\n", ExtFeat.n.u1BlockStopMarkSup);
3809 pHlp->pfnPrintf(pHlp, " Performance optimization support = %RTbool\n", ExtFeat.n.u1PerfOptSup);
3810 pHlp->pfnPrintf(pHlp, " MSI capability MMIO access support = %RTbool\n", ExtFeat.n.u1MsiCapMmioSup);
3811 pHlp->pfnPrintf(pHlp, " Guest I/O protection support = %RTbool\n", ExtFeat.n.u1GstIoSup);
3812 pHlp->pfnPrintf(pHlp, " Host access support = %RTbool\n", ExtFeat.n.u1HostAccessSup);
3813 pHlp->pfnPrintf(pHlp, " Enhanced PPR handling support = %RTbool\n", ExtFeat.n.u1EnhancedPprSup);
3814 pHlp->pfnPrintf(pHlp, " Attribute forward supported = %RTbool\n", ExtFeat.n.u1AttrForwardSup);
3815 pHlp->pfnPrintf(pHlp, " Host dirty support = %RTbool\n", ExtFeat.n.u1HostDirtySup);
3816 pHlp->pfnPrintf(pHlp, " Invalidate IOTLB type support = %RTbool\n", ExtFeat.n.u1InvIoTlbTypeSup);
3817 pHlp->pfnPrintf(pHlp, " Guest page table access bit hw disable = %RTbool\n", ExtFeat.n.u1GstUpdateDisSup);
3818 pHlp->pfnPrintf(pHlp, " Force physical dest for remapped intr. = %RTbool\n", ExtFeat.n.u1ForcePhysDstSup);
3819 }
3820 }
3821 /* PPR Log Base Address Register. */
3822 {
3823 PPR_LOG_BAR_T PprLogBar = pThis->PprLogBaseAddr;
3824 uint8_t const uEncodedLen = PprLogBar.n.u4Len;
3825 uint32_t const cEntries = iommuAmdGetBufMaxEntries(uEncodedLen);
3826 uint32_t const cbBuffer = iommuAmdGetBufLength(uEncodedLen);
3827 pHlp->pfnPrintf(pHlp, " PPR Log BAR = %#RX64\n", PprLogBar.u64);
3828 if (fVerbose)
3829 {
3830 pHlp->pfnPrintf(pHlp, " Base address = %#RX64\n", PprLogBar.n.u40Base << X86_PAGE_4K_SHIFT);
3831 pHlp->pfnPrintf(pHlp, " Length = %u (%u entries, %u bytes)\n", uEncodedLen,
3832 cEntries, cbBuffer);
3833 }
3834 }
3835 /* Hardware Event (Hi) Register. */
3836 {
3837 IOMMU_HW_EVT_HI_T HwEvtHi = pThis->HwEvtHi;
3838 pHlp->pfnPrintf(pHlp, " Hardware Event (Hi) = %#RX64\n", HwEvtHi.u64);
3839 if (fVerbose)
3840 {
3841 pHlp->pfnPrintf(pHlp, " First operand = %#RX64\n", HwEvtHi.n.u60FirstOperand);
3842 pHlp->pfnPrintf(pHlp, " Event code = %#RX8\n", HwEvtHi.n.u4EvtCode);
3843 }
3844 }
3845 /* Hardware Event (Lo) Register. */
3846 pHlp->pfnPrintf(pHlp, " Hardware Event (Lo) = %#RX64\n", pThis->HwEvtLo);
3847 /* Hardware Event Status. */
3848 {
3849 IOMMU_HW_EVT_STATUS_T HwEvtStatus = pThis->HwEvtStatus;
3850 pHlp->pfnPrintf(pHlp, " Hardware Event Status = %#RX64\n", HwEvtStatus.u64);
3851 if (fVerbose)
3852 {
3853 pHlp->pfnPrintf(pHlp, " Valid = %RTbool\n", HwEvtStatus.n.u1Valid);
3854 pHlp->pfnPrintf(pHlp, " Overflow = %RTbool\n", HwEvtStatus.n.u1Overflow);
3855 }
3856 }
3857 /* Guest Virtual-APIC Log Base Address Register. */
3858 {
3859 GALOG_BAR_T const GALogBar = pThis->GALogBaseAddr;
3860 uint8_t const uEncodedLen = GALogBar.n.u4Len;
3861 uint32_t const cEntries = iommuAmdGetBufMaxEntries(uEncodedLen);
3862 uint32_t const cbBuffer = iommuAmdGetBufLength(uEncodedLen);
3863 pHlp->pfnPrintf(pHlp, " Guest Log BAR = %#RX64\n", GALogBar.u64);
3864 if (fVerbose)
3865 {
3866 pHlp->pfnPrintf(pHlp, " Base address = %RTbool\n", GALogBar.n.u40Base << X86_PAGE_4K_SHIFT);
3867 pHlp->pfnPrintf(pHlp, " Length = %u (%u entries, %u bytes)\n", uEncodedLen,
3868 cEntries, cbBuffer);
3869 }
3870 }
3871 /* Guest Virtual-APIC Log Tail Address Register. */
3872 {
3873 GALOG_TAIL_ADDR_T GALogTail = pThis->GALogTailAddr;
3874 pHlp->pfnPrintf(pHlp, " Guest Log Tail Address = %#RX64\n", GALogTail.u64);
3875 if (fVerbose)
3876 pHlp->pfnPrintf(pHlp, " Tail address = %#RX64\n", GALogTail.n.u40GALogTailAddr);
3877 }
3878 /* PPR Log B Base Address Register. */
3879 {
3880 PPR_LOG_B_BAR_T PprLogBBar = pThis->PprLogBBaseAddr;
3881 uint8_t const uEncodedLen = PprLogBBar.n.u4Len;
3882 uint32_t const cEntries = iommuAmdGetBufMaxEntries(uEncodedLen);
3883 uint32_t const cbBuffer = iommuAmdGetBufLength(uEncodedLen);
3884 pHlp->pfnPrintf(pHlp, " PPR Log B BAR = %#RX64\n", PprLogBBar.u64);
3885 if (fVerbose)
3886 {
3887 pHlp->pfnPrintf(pHlp, " Base address = %#RX64\n", PprLogBBar.n.u40Base << X86_PAGE_4K_SHIFT);
3888 pHlp->pfnPrintf(pHlp, " Length = %u (%u entries, %u bytes)\n", uEncodedLen,
3889 cEntries, cbBuffer);
3890 }
3891 }
3892 /* Event Log B Base Address Register. */
3893 {
3894 EVT_LOG_B_BAR_T EvtLogBBar = pThis->EvtLogBBaseAddr;
3895 uint8_t const uEncodedLen = EvtLogBBar.n.u4Len;
3896 uint32_t const cEntries = iommuAmdGetBufMaxEntries(uEncodedLen);
3897 uint32_t const cbBuffer = iommuAmdGetBufLength(uEncodedLen);
3898 pHlp->pfnPrintf(pHlp, " Event Log B BAR = %#RX64\n", EvtLogBBar.u64);
3899 if (fVerbose)
3900 {
3901 pHlp->pfnPrintf(pHlp, " Base address = %#RX64\n", EvtLogBBar.n.u40Base << X86_PAGE_4K_SHIFT);
3902 pHlp->pfnPrintf(pHlp, " Length = %u (%u entries, %u bytes)\n", uEncodedLen,
3903 cEntries, cbBuffer);
3904 }
3905 }
3906 /* Device-Specific Feature Extension Register. */
3907 {
3908 DEV_SPECIFIC_FEAT_T const DevSpecificFeat = pThis->DevSpecificFeat;
3909 pHlp->pfnPrintf(pHlp, " Device-specific Feature = %#RX64\n", DevSpecificFeat.u64);
3910 if (fVerbose)
3911 {
3912 pHlp->pfnPrintf(pHlp, " Feature = %#RX32\n", DevSpecificFeat.n.u24DevSpecFeat);
3913 pHlp->pfnPrintf(pHlp, " Minor revision ID = %#x\n", DevSpecificFeat.n.u4RevMinor);
3914 pHlp->pfnPrintf(pHlp, " Major revision ID = %#x\n", DevSpecificFeat.n.u4RevMajor);
3915 }
3916 }
3917 /* Device-Specific Control Extension Register. */
3918 {
3919 DEV_SPECIFIC_CTRL_T const DevSpecificCtrl = pThis->DevSpecificCtrl;
3920 pHlp->pfnPrintf(pHlp, " Device-specific Control = %#RX64\n", DevSpecificCtrl.u64);
3921 if (fVerbose)
3922 {
3923 pHlp->pfnPrintf(pHlp, " Control = %#RX32\n", DevSpecificCtrl.n.u24DevSpecCtrl);
3924 pHlp->pfnPrintf(pHlp, " Minor revision ID = %#x\n", DevSpecificCtrl.n.u4RevMinor);
3925 pHlp->pfnPrintf(pHlp, " Major revision ID = %#x\n", DevSpecificCtrl.n.u4RevMajor);
3926 }
3927 }
3928 /* Device-Specific Status Extension Register. */
3929 {
3930 DEV_SPECIFIC_STATUS_T const DevSpecificStatus = pThis->DevSpecificStatus;
3931 pHlp->pfnPrintf(pHlp, " Device-specific Control = %#RX64\n", DevSpecificStatus.u64);
3932 if (fVerbose)
3933 {
3934 pHlp->pfnPrintf(pHlp, " Status = %#RX32\n", DevSpecificStatus.n.u24DevSpecStatus);
3935 pHlp->pfnPrintf(pHlp, " Minor revision ID = %#x\n", DevSpecificStatus.n.u4RevMinor);
3936 pHlp->pfnPrintf(pHlp, " Major revision ID = %#x\n", DevSpecificStatus.n.u4RevMajor);
3937 }
3938 }
3939 /* MSI Miscellaneous Information Register (Lo and Hi). */
3940 {
3941 MSI_MISC_INFO_T const MsiMiscInfo = pThis->MsiMiscInfo;
3942 pHlp->pfnPrintf(pHlp, " MSI Misc. Info. Register = %#RX64\n", MsiMiscInfo.u64);
3943 if (fVerbose)
3944 {
3945 pHlp->pfnPrintf(pHlp, " Event Log MSI number = %#x\n", MsiMiscInfo.n.u5MsiNumEvtLog);
3946 pHlp->pfnPrintf(pHlp, " Guest Virtual-Address Size = %#x\n", MsiMiscInfo.n.u3GstVirtAddrSize);
3947 pHlp->pfnPrintf(pHlp, " Physical Address Size = %#x\n", MsiMiscInfo.n.u7PhysAddrSize);
3948 pHlp->pfnPrintf(pHlp, " Virtual-Address Size = %#x\n", MsiMiscInfo.n.u7VirtAddrSize);
3949 pHlp->pfnPrintf(pHlp, " HT Transport ATS Range Reserved = %RTbool\n", MsiMiscInfo.n.u1HtAtsResv);
3950 pHlp->pfnPrintf(pHlp, " PPR MSI number = %#x\n", MsiMiscInfo.n.u5MsiNumPpr);
3951 pHlp->pfnPrintf(pHlp, " GA Log MSI number = %#x\n", MsiMiscInfo.n.u5MsiNumGa);
3952 }
3953 }
3954 /* MSI Capability Header. */
3955 {
3956 MSI_CAP_HDR_T MsiCapHdr;
3957 MsiCapHdr.u32 = PDMPciDevGetDWord(pPciDev, IOMMU_PCI_OFF_MSI_CAP_HDR);
3958 pHlp->pfnPrintf(pHlp, " MSI Capability Header = %#RX32\n", MsiCapHdr.u32);
3959 if (fVerbose)
3960 {
3961 pHlp->pfnPrintf(pHlp, " Capability ID = %#x\n", MsiCapHdr.n.u8MsiCapId);
3962 pHlp->pfnPrintf(pHlp, " Capability Ptr (PCI config offset) = %#x\n", MsiCapHdr.n.u8MsiCapPtr);
3963 pHlp->pfnPrintf(pHlp, " Enable = %RTbool\n", MsiCapHdr.n.u1MsiEnable);
3964 pHlp->pfnPrintf(pHlp, " Multi-message capability = %#x\n", MsiCapHdr.n.u3MsiMultiMessCap);
3965 pHlp->pfnPrintf(pHlp, " Multi-message enable = %#x\n", MsiCapHdr.n.u3MsiMultiMessEn);
3966 }
3967 }
3968 /* MSI Address Register (Lo and Hi). */
3969 {
3970 uint32_t const uMsiAddrLo = PDMPciDevGetDWord(pPciDev, IOMMU_PCI_OFF_MSI_ADDR_LO);
3971 uint32_t const uMsiAddrHi = PDMPciDevGetDWord(pPciDev, IOMMU_PCI_OFF_MSI_ADDR_HI);
3972 MSI_ADDR_T MsiAddr;
3973 MsiAddr.u64 = RT_MAKE_U64(uMsiAddrLo, uMsiAddrHi);
3974 pHlp->pfnPrintf(pHlp, " MSI Address = %#RX64\n", MsiAddr.u64);
3975 if (fVerbose)
3976 pHlp->pfnPrintf(pHlp, " Address = %#RX64\n", MsiAddr.n.u62MsiAddr);
3977 }
3978 /* MSI Data. */
3979 {
3980 MSI_DATA_T MsiData;
3981 MsiData.u32 = PDMPciDevGetDWord(pPciDev, IOMMU_PCI_OFF_MSI_DATA);
3982 pHlp->pfnPrintf(pHlp, " MSI Data = %#RX32\n", MsiData.u32);
3983 if (fVerbose)
3984 pHlp->pfnPrintf(pHlp, " Data = %#x\n", MsiData.n.u16MsiData);
3985 }
3986 /* MSI Mapping Capability Header (HyperTransport, reporting all 0s currently). */
3987 {
3988 MSI_MAP_CAP_HDR_T MsiMapCapHdr;
3989 MsiMapCapHdr.u32 = 0;
3990 pHlp->pfnPrintf(pHlp, " MSI Mapping Capability Header = %#RX32\n", MsiMapCapHdr.u32);
3991 if (fVerbose)
3992 {
3993 pHlp->pfnPrintf(pHlp, " Capability ID = %#x\n", MsiMapCapHdr.n.u8MsiMapCapId);
3994 pHlp->pfnPrintf(pHlp, " Map enable = %RTbool\n", MsiMapCapHdr.n.u1MsiMapEn);
3995 pHlp->pfnPrintf(pHlp, " Map fixed = %RTbool\n", MsiMapCapHdr.n.u1MsiMapFixed);
3996 pHlp->pfnPrintf(pHlp, " Map capability type = %#x\n", MsiMapCapHdr.n.u5MapCapType);
3997 }
3998 }
3999 /* Performance Optimization Control Register. */
4000 {
4001 IOMMU_PERF_OPT_CTRL_T const PerfOptCtrl = pThis->PerfOptCtrl;
4002 pHlp->pfnPrintf(pHlp, " Performance Optimization Control = %#RX32\n", PerfOptCtrl.u32);
4003 if (fVerbose)
4004 pHlp->pfnPrintf(pHlp, " Enable = %RTbool\n", PerfOptCtrl.n.u1PerfOptEn);
4005 }
4006 /* XT (x2APIC) General Interrupt Control Register. */
4007 {
4008 IOMMU_XT_GEN_INTR_CTRL_T const XtGenIntrCtrl = pThis->XtGenIntrCtrl;
4009 pHlp->pfnPrintf(pHlp, " XT General Interrupt Control = %#RX64\n", XtGenIntrCtrl.u64);
4010 if (fVerbose)
4011 {
4012 pHlp->pfnPrintf(pHlp, " Interrupt destination mode = %s\n",
4013 !XtGenIntrCtrl.n.u1X2ApicIntrDstMode ? "physical" : "logical");
4014 pHlp->pfnPrintf(pHlp, " Interrupt destination = %#RX64\n",
4015 RT_MAKE_U64(XtGenIntrCtrl.n.u24X2ApicIntrDstLo, XtGenIntrCtrl.n.u7X2ApicIntrDstHi));
4016 pHlp->pfnPrintf(pHlp, " Interrupt vector = %#x\n", XtGenIntrCtrl.n.u8X2ApicIntrVector);
4017 pHlp->pfnPrintf(pHlp, " Interrupt delivery mode = %#x\n",
4018 !XtGenIntrCtrl.n.u8X2ApicIntrVector ? "fixed" : "arbitrated");
4019 }
4020 }
4021 /* XT (x2APIC) PPR Interrupt Control Register. */
4022 {
4023 IOMMU_XT_PPR_INTR_CTRL_T const XtPprIntrCtrl = pThis->XtPprIntrCtrl;
4024 pHlp->pfnPrintf(pHlp, " XT PPR Interrupt Control = %#RX64\n", XtPprIntrCtrl.u64);
4025 if (fVerbose)
4026 {
4027 pHlp->pfnPrintf(pHlp, " Interrupt destination mode = %s\n",
4028 !XtPprIntrCtrl.n.u1X2ApicIntrDstMode ? "physical" : "logical");
4029 pHlp->pfnPrintf(pHlp, " Interrupt destination = %#RX64\n",
4030 RT_MAKE_U64(XtPprIntrCtrl.n.u24X2ApicIntrDstLo, XtPprIntrCtrl.n.u7X2ApicIntrDstHi));
4031 pHlp->pfnPrintf(pHlp, " Interrupt vector = %#x\n", XtPprIntrCtrl.n.u8X2ApicIntrVector);
4032 pHlp->pfnPrintf(pHlp, " Interrupt delivery mode = %#x\n",
4033 !XtPprIntrCtrl.n.u8X2ApicIntrVector ? "fixed" : "arbitrated");
4034 }
4035 }
4036 /* XT (X2APIC) GA Log Interrupt Control Register. */
4037 {
4038 IOMMU_XT_GALOG_INTR_CTRL_T const XtGALogIntrCtrl = pThis->XtGALogIntrCtrl;
4039 pHlp->pfnPrintf(pHlp, " XT PPR Interrupt Control = %#RX64\n", XtGALogIntrCtrl.u64);
4040 if (fVerbose)
4041 {
4042 pHlp->pfnPrintf(pHlp, " Interrupt destination mode = %s\n",
4043 !XtGALogIntrCtrl.n.u1X2ApicIntrDstMode ? "physical" : "logical");
4044 pHlp->pfnPrintf(pHlp, " Interrupt destination = %#RX64\n",
4045 RT_MAKE_U64(XtGALogIntrCtrl.n.u24X2ApicIntrDstLo, XtGALogIntrCtrl.n.u7X2ApicIntrDstHi));
4046 pHlp->pfnPrintf(pHlp, " Interrupt vector = %#x\n", XtGALogIntrCtrl.n.u8X2ApicIntrVector);
4047 pHlp->pfnPrintf(pHlp, " Interrupt delivery mode = %#x\n",
4048 !XtGALogIntrCtrl.n.u8X2ApicIntrVector ? "fixed" : "arbitrated");
4049 }
4050 }
4051 /* MARC Registers. */
4052 {
4053 for (unsigned i = 0; i < RT_ELEMENTS(pThis->aMarcApers); i++)
4054 {
4055 pHlp->pfnPrintf(pHlp, " MARC Aperature %u:\n", i);
4056 MARC_APER_BAR_T const MarcAperBar = pThis->aMarcApers[i].Base;
4057 pHlp->pfnPrintf(pHlp, " Base = %#RX64\n", MarcAperBar.n.u40MarcBaseAddr << X86_PAGE_4K_SHIFT);
4058
4059 MARC_APER_RELOC_T const MarcAperReloc = pThis->aMarcApers[i].Reloc;
4060 pHlp->pfnPrintf(pHlp, " Reloc = %#RX64 (addr: %#RX64, read-only: %RTbool, enable: %RTbool)\n",
4061 MarcAperReloc.u64, MarcAperReloc.n.u40MarcRelocAddr << X86_PAGE_4K_SHIFT,
4062 MarcAperReloc.n.u1ReadOnly, MarcAperReloc.n.u1RelocEn);
4063
4064 MARC_APER_LEN_T const MarcAperLen = pThis->aMarcApers[i].Length;
4065 pHlp->pfnPrintf(pHlp, " Length = %u pages\n", MarcAperLen.n.u40MarcLength);
4066 }
4067 }
4068 /* Reserved Register. */
4069 pHlp->pfnPrintf(pHlp, " Reserved Register = %#RX64\n", pThis->RsvdReg);
4070 /* Command Buffer Head Pointer Register. */
4071 {
4072 CMD_BUF_HEAD_PTR_T const CmdBufHeadPtr = pThis->CmdBufHeadPtr;
4073 pHlp->pfnPrintf(pHlp, " Command Buffer Head Pointer = %#RX64\n", CmdBufHeadPtr.u64);
4074 pHlp->pfnPrintf(pHlp, " Pointer = %#x\n", CmdBufHeadPtr.n.off);
4075 }
4076 /* Command Buffer Tail Pointer Register. */
4077 {
4078 CMD_BUF_HEAD_PTR_T const CmdBufTailPtr = pThis->CmdBufTailPtr;
4079 pHlp->pfnPrintf(pHlp, " Command Buffer Tail Pointer = %#RX64\n", CmdBufTailPtr.u64);
4080 pHlp->pfnPrintf(pHlp, " Pointer = %#x\n", CmdBufTailPtr.n.off);
4081 }
4082 /* Event Log Head Pointer Register. */
4083 {
4084 EVT_LOG_HEAD_PTR_T const EvtLogHeadPtr = pThis->EvtLogHeadPtr;
4085 pHlp->pfnPrintf(pHlp, " Event Log Head Pointer = %#RX64\n", EvtLogHeadPtr.u64);
4086 pHlp->pfnPrintf(pHlp, " Pointer = %#x\n", EvtLogHeadPtr.n.off);
4087 }
4088 /* Event Log Tail Pointer Register. */
4089 {
4090 EVT_LOG_TAIL_PTR_T const EvtLogTailPtr = pThis->EvtLogTailPtr;
4091 pHlp->pfnPrintf(pHlp, " Event Log Head Pointer = %#RX64\n", EvtLogTailPtr.u64);
4092 pHlp->pfnPrintf(pHlp, " Pointer = %#x\n", EvtLogTailPtr.n.off);
4093 }
4094 /* Status Register. */
4095 {
4096 IOMMU_STATUS_T const Status = pThis->Status;
4097 pHlp->pfnPrintf(pHlp, " Status Register = %#RX64\n", Status.u64);
4098 if (fVerbose)
4099 {
4100 pHlp->pfnPrintf(pHlp, " Event log overflow = %RTbool\n", Status.n.u1EvtOverflow);
4101 pHlp->pfnPrintf(pHlp, " Event log interrupt = %RTbool\n", Status.n.u1EvtLogIntr);
4102 pHlp->pfnPrintf(pHlp, " Completion wait interrupt = %RTbool\n", Status.n.u1CompWaitIntr);
4103 pHlp->pfnPrintf(pHlp, " Event log running = %RTbool\n", Status.n.u1EvtLogRunning);
4104 pHlp->pfnPrintf(pHlp, " Command buffer running = %RTbool\n", Status.n.u1CmdBufRunning);
4105 pHlp->pfnPrintf(pHlp, " PPR overflow = %RTbool\n", Status.n.u1PprOverflow);
4106 pHlp->pfnPrintf(pHlp, " PPR interrupt = %RTbool\n", Status.n.u1PprIntr);
4107 pHlp->pfnPrintf(pHlp, " PPR log running = %RTbool\n", Status.n.u1PprLogRunning);
4108 pHlp->pfnPrintf(pHlp, " Guest log running = %RTbool\n", Status.n.u1GstLogRunning);
4109 pHlp->pfnPrintf(pHlp, " Guest log interrupt = %RTbool\n", Status.n.u1GstLogIntr);
4110 pHlp->pfnPrintf(pHlp, " PPR log B overflow = %RTbool\n", Status.n.u1PprOverflowB);
4111 pHlp->pfnPrintf(pHlp, " PPR log active = %RTbool\n", Status.n.u1PprLogActive);
4112 pHlp->pfnPrintf(pHlp, " Event log B overflow = %RTbool\n", Status.n.u1EvtOverflowB);
4113 pHlp->pfnPrintf(pHlp, " Event log active = %RTbool\n", Status.n.u1EvtLogActive);
4114 pHlp->pfnPrintf(pHlp, " PPR log B overflow early warning = %RTbool\n", Status.n.u1PprOverflowEarlyB);
4115 pHlp->pfnPrintf(pHlp, " PPR log overflow early warning = %RTbool\n", Status.n.u1PprOverflowEarly);
4116 }
4117 }
4118 /* PPR Log Head Pointer. */
4119 {
4120 PPR_LOG_HEAD_PTR_T const PprLogHeadPtr = pThis->PprLogHeadPtr;
4121 pHlp->pfnPrintf(pHlp, " PPR Log Head Pointer = %#RX64\n", PprLogHeadPtr.u64);
4122 pHlp->pfnPrintf(pHlp, " Pointer = %#x\n", PprLogHeadPtr.n.off);
4123 }
4124 /* PPR Log Tail Pointer. */
4125 {
4126 PPR_LOG_TAIL_PTR_T const PprLogTailPtr = pThis->PprLogTailPtr;
4127 pHlp->pfnPrintf(pHlp, " PPR Log Tail Pointer = %#RX64\n", PprLogTailPtr.u64);
4128 pHlp->pfnPrintf(pHlp, " Pointer = %#x\n", PprLogTailPtr.n.off);
4129 }
4130 /* Guest Virtual-APIC Log Head Pointer. */
4131 {
4132 GALOG_HEAD_PTR_T const GALogHeadPtr = pThis->GALogHeadPtr;
4133 pHlp->pfnPrintf(pHlp, " Guest Virtual-APIC Log Head Pointer = %#RX64\n", GALogHeadPtr.u64);
4134 pHlp->pfnPrintf(pHlp, " Pointer = %#x\n", GALogHeadPtr.n.u12GALogPtr);
4135 }
4136 /* Guest Virtual-APIC Log Tail Pointer. */
4137 {
4138 GALOG_HEAD_PTR_T const GALogTailPtr = pThis->GALogTailPtr;
4139 pHlp->pfnPrintf(pHlp, " Guest Virtual-APIC Log Tail Pointer = %#RX64\n", GALogTailPtr.u64);
4140 pHlp->pfnPrintf(pHlp, " Pointer = %#x\n", GALogTailPtr.n.u12GALogPtr);
4141 }
4142 /* PPR Log B Head Pointer. */
4143 {
4144 PPR_LOG_B_HEAD_PTR_T const PprLogBHeadPtr = pThis->PprLogBHeadPtr;
4145 pHlp->pfnPrintf(pHlp, " PPR Log B Head Pointer = %#RX64\n", PprLogBHeadPtr.u64);
4146 pHlp->pfnPrintf(pHlp, " Pointer = %#x\n", PprLogBHeadPtr.n.off);
4147 }
4148 /* PPR Log B Tail Pointer. */
4149 {
4150 PPR_LOG_B_TAIL_PTR_T const PprLogBTailPtr = pThis->PprLogBTailPtr;
4151 pHlp->pfnPrintf(pHlp, " PPR Log B Tail Pointer = %#RX64\n", PprLogBTailPtr.u64);
4152 pHlp->pfnPrintf(pHlp, " Pointer = %#x\n", PprLogBTailPtr.n.off);
4153 }
4154 /* Event Log B Head Pointer. */
4155 {
4156 EVT_LOG_B_HEAD_PTR_T const EvtLogBHeadPtr = pThis->EvtLogBHeadPtr;
4157 pHlp->pfnPrintf(pHlp, " Event Log B Head Pointer = %#RX64\n", EvtLogBHeadPtr.u64);
4158 pHlp->pfnPrintf(pHlp, " Pointer = %#x\n", EvtLogBHeadPtr.n.off);
4159 }
4160 /* Event Log B Tail Pointer. */
4161 {
4162 EVT_LOG_B_TAIL_PTR_T const EvtLogBTailPtr = pThis->EvtLogBTailPtr;
4163 pHlp->pfnPrintf(pHlp, " Event Log B Tail Pointer = %#RX64\n", EvtLogBTailPtr.u64);
4164 pHlp->pfnPrintf(pHlp, " Pointer = %#x\n", EvtLogBTailPtr.n.off);
4165 }
4166 /* PPR Log Auto Response Register. */
4167 {
4168 PPR_LOG_AUTO_RESP_T const PprLogAutoResp = pThis->PprLogAutoResp;
4169 pHlp->pfnPrintf(pHlp, " PPR Log Auto Response Register = %#RX64\n", PprLogAutoResp.u64);
4170 if (fVerbose)
4171 {
4172 pHlp->pfnPrintf(pHlp, " Code = %#x\n", PprLogAutoResp.n.u4AutoRespCode);
4173 pHlp->pfnPrintf(pHlp, " Mask Gen. = %RTbool\n", PprLogAutoResp.n.u1AutoRespMaskGen);
4174 }
4175 }
4176 /* PPR Log Overflow Early Warning Indicator Register. */
4177 {
4178 PPR_LOG_OVERFLOW_EARLY_T const PprLogOverflowEarly = pThis->PprLogOverflowEarly;
4179 pHlp->pfnPrintf(pHlp, " PPR Log overflow early warning = %#RX64\n", PprLogOverflowEarly.u64);
4180 if (fVerbose)
4181 {
4182 pHlp->pfnPrintf(pHlp, " Threshold = %#x\n", PprLogOverflowEarly.n.u15Threshold);
4183 pHlp->pfnPrintf(pHlp, " Interrupt enable = %RTbool\n", PprLogOverflowEarly.n.u1IntrEn);
4184 pHlp->pfnPrintf(pHlp, " Enable = %RTbool\n", PprLogOverflowEarly.n.u1Enable);
4185 }
4186 }
4187 /* PPR Log Overflow Early Warning Indicator Register. */
4188 {
4189 PPR_LOG_OVERFLOW_EARLY_T const PprLogBOverflowEarly = pThis->PprLogBOverflowEarly;
4190 pHlp->pfnPrintf(pHlp, " PPR Log B overflow early warning = %#RX64\n", PprLogBOverflowEarly.u64);
4191 if (fVerbose)
4192 {
4193 pHlp->pfnPrintf(pHlp, " Threshold = %#x\n", PprLogBOverflowEarly.n.u15Threshold);
4194 pHlp->pfnPrintf(pHlp, " Interrupt enable = %RTbool\n", PprLogBOverflowEarly.n.u1IntrEn);
4195 pHlp->pfnPrintf(pHlp, " Enable = %RTbool\n", PprLogBOverflowEarly.n.u1Enable);
4196 }
4197 }
4198}
4199
4200
4201/**
4202 * @callback_method_impl{FNSSMDEVSAVEEXEC}
4203 */
4204static DECLCALLBACK(int) iommuAmdR3SaveExec(PPDMDEVINS pDevIns, PSSMHANDLE pSSM)
4205{
4206 /** @todo IOMMU: Save state. */
4207 RT_NOREF2(pDevIns, pSSM);
4208 return VERR_NOT_IMPLEMENTED;
4209}
4210
4211
4212/**
4213 * @callback_method_impl{FNSSMDEVLOADEXEC}
4214 */
4215static DECLCALLBACK(int) iommuAmdR3LoadExec(PPDMDEVINS pDevIns, PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass)
4216{
4217 /** @todo IOMMU: Load state. */
4218 RT_NOREF4(pDevIns, pSSM, uVersion, uPass);
4219 return VERR_NOT_IMPLEMENTED;
4220}
4221
4222
4223/**
4224 * @interface_method_impl{PDMDEVREG,pfnReset}
4225 */
4226static DECLCALLBACK(void) iommuAmdR3Reset(PPDMDEVINS pDevIns)
4227{
4228 /*
4229 * Resets read-write portion of the IOMMU state.
4230 *
4231 * State data not initialized here is expected to be initialized during
4232 * device construction and remain read-only through the lifetime of the VM.
4233 */
4234 PIOMMU pThis = PDMDEVINS_2_DATA(pDevIns, PIOMMU);
4235 PPDMPCIDEV pPciDev = pDevIns->apPciDevs[0];
4236 PDMPCIDEV_ASSERT_VALID(pDevIns, pPciDev);
4237
4238 memset(&pThis->aDevTabBaseAddrs[0], 0, sizeof(pThis->aDevTabBaseAddrs));
4239
4240 pThis->CmdBufBaseAddr.u64 = 0;
4241 pThis->CmdBufBaseAddr.n.u4Len = 8;
4242
4243 pThis->EvtLogBaseAddr.u64 = 0;
4244 pThis->EvtLogBaseAddr.n.u4Len = 8;
4245
4246 pThis->Ctrl.u64 = 0;
4247
4248 pThis->ExclRangeBaseAddr.u64 = 0;
4249 pThis->ExclRangeLimit.u64 = 0;
4250
4251 pThis->PprLogBaseAddr.u64 = 0;
4252 pThis->PprLogBaseAddr.n.u4Len = 8;
4253
4254 pThis->HwEvtHi.u64 = 0;
4255 pThis->HwEvtLo = 0;
4256 pThis->HwEvtStatus.u64 = 0;
4257
4258 pThis->GALogBaseAddr.u64 = 0;
4259 pThis->GALogBaseAddr.n.u4Len = 8;
4260 pThis->GALogTailAddr.u64 = 0;
4261
4262 pThis->PprLogBBaseAddr.u64 = 0;
4263 pThis->PprLogBBaseAddr.n.u4Len = 8;
4264
4265 pThis->EvtLogBBaseAddr.u64 = 0;
4266 pThis->EvtLogBBaseAddr.n.u4Len = 8;
4267
4268 pThis->DevSpecificFeat.u64 = 0;
4269 pThis->DevSpecificCtrl.u64 = 0;
4270 pThis->DevSpecificStatus.u64 = 0;
4271
4272 pThis->MsiMiscInfo.u64 = 0;
4273 pThis->PerfOptCtrl.u32 = 0;
4274
4275 pThis->XtGenIntrCtrl.u64 = 0;
4276 pThis->XtPprIntrCtrl.u64 = 0;
4277 pThis->XtGALogIntrCtrl.u64 = 0;
4278
4279 memset(&pThis->aMarcApers[0], 0, sizeof(pThis->aMarcApers));
4280
4281 pThis->CmdBufHeadPtr.u64 = 0;
4282 pThis->CmdBufTailPtr.u64 = 0;
4283 pThis->EvtLogHeadPtr.u64 = 0;
4284 pThis->EvtLogTailPtr.u64 = 0;
4285
4286 pThis->Status.u64 = 0;
4287
4288 pThis->PprLogHeadPtr.u64 = 0;
4289 pThis->PprLogTailPtr.u64 = 0;
4290
4291 pThis->GALogHeadPtr.u64 = 0;
4292 pThis->GALogTailPtr.u64 = 0;
4293
4294 pThis->PprLogBHeadPtr.u64 = 0;
4295 pThis->PprLogBTailPtr.u64 = 0;
4296
4297 pThis->EvtLogBHeadPtr.u64 = 0;
4298 pThis->EvtLogBTailPtr.u64 = 0;
4299
4300 pThis->PprLogAutoResp.u64 = 0;
4301 pThis->PprLogOverflowEarly.u64 = 0;
4302 pThis->PprLogBOverflowEarly.u64 = 0;
4303
4304 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_BASE_ADDR_REG_LO, 0);
4305 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_BASE_ADDR_REG_HI, 0);
4306}
4307
4308
4309/**
4310 * @interface_method_impl{PDMDEVREG,pfnDestruct}
4311 */
4312static DECLCALLBACK(int) iommuAmdR3Destruct(PPDMDEVINS pDevIns)
4313{
4314 PDMDEV_CHECK_VERSIONS_RETURN_QUIET(pDevIns);
4315 PIOMMU pThis = PDMDEVINS_2_DATA(pDevIns, PIOMMU);
4316 LogFlowFunc(("\n"));
4317
4318 /* Close the command thread semaphore. */
4319 if (pThis->hEvtCmdThread != NIL_SUPSEMEVENT)
4320 {
4321 PDMDevHlpSUPSemEventClose(pDevIns, pThis->hEvtCmdThread);
4322 pThis->hEvtCmdThread = NIL_SUPSEMEVENT;
4323 }
4324 return VINF_SUCCESS;
4325}
4326
4327
4328/**
4329 * @interface_method_impl{PDMDEVREG,pfnConstruct}
4330 */
4331static DECLCALLBACK(int) iommuAmdR3Construct(PPDMDEVINS pDevIns, int iInstance, PCFGMNODE pCfg)
4332{
4333 NOREF(iInstance);
4334
4335 PDMDEV_CHECK_VERSIONS_RETURN(pDevIns);
4336 PIOMMU pThis = PDMDEVINS_2_DATA(pDevIns, PIOMMU);
4337 PIOMMUCC pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PIOMMUCC);
4338 PCPDMDEVHLPR3 pHlp = pDevIns->pHlpR3;
4339 int rc;
4340 LogFlowFunc(("\n"));
4341
4342 pThisCC->pDevInsR3 = pDevIns;
4343
4344 /*
4345 * Validate and read the configuration.
4346 */
4347 PDMDEV_VALIDATE_CONFIG_RETURN(pDevIns, "Device|Function", "");
4348
4349 uint8_t uPciDevice;
4350 rc = pHlp->pfnCFGMQueryU8Def(pCfg, "Device", &uPciDevice, 0);
4351 if (RT_FAILURE(rc))
4352 return PDMDEV_SET_ERROR(pDevIns, rc, N_("IOMMU: Failed to query \"Device\""));
4353
4354 uint8_t uPciFunction;
4355 rc = pHlp->pfnCFGMQueryU8Def(pCfg, "Function", &uPciFunction, 2);
4356 if (RT_FAILURE(rc))
4357 return PDMDEV_SET_ERROR(pDevIns, rc, N_("IOMMU: Failed to query \"Function\""));
4358
4359 /*
4360 * Register the IOMMU with PDM.
4361 */
4362 PDMIOMMUREGR3 IommuReg;
4363 RT_ZERO(IommuReg);
4364 IommuReg.u32Version = PDM_IOMMUREGCC_VERSION;
4365 IommuReg.pfnMemRead = iommuAmdDeviceMemRead;
4366 IommuReg.pfnMemWrite = iommuAmdDeviceMemWrite;
4367 IommuReg.u32TheEnd = PDM_IOMMUREGCC_VERSION;
4368 rc = PDMDevHlpIommuRegister(pDevIns, &IommuReg, &pThisCC->CTX_SUFF(pIommuHlp), &pThis->idxIommu);
4369 if (RT_FAILURE(rc))
4370 return PDMDEV_SET_ERROR(pDevIns, rc, N_("Failed to register ourselves as an IOMMU device"));
4371 if (pThisCC->CTX_SUFF(pIommuHlp)->u32Version != PDM_IOMMUHLPR3_VERSION)
4372 return PDMDevHlpVMSetError(pDevIns, VERR_VERSION_MISMATCH, RT_SRC_POS,
4373 N_("IOMMU helper version mismatch; got %#x expected %#x"),
4374 pThisCC->CTX_SUFF(pIommuHlp)->u32Version, PDM_IOMMUHLPR3_VERSION);
4375 if (pThisCC->CTX_SUFF(pIommuHlp)->u32TheEnd != PDM_IOMMUHLPR3_VERSION)
4376 return PDMDevHlpVMSetError(pDevIns, VERR_VERSION_MISMATCH, RT_SRC_POS,
4377 N_("IOMMU helper end-version mismatch; got %#x expected %#x"),
4378 pThisCC->CTX_SUFF(pIommuHlp)->u32TheEnd, PDM_IOMMUHLPR3_VERSION);
4379
4380 /*
4381 * Initialize read-only PCI configuration space.
4382 */
4383 PPDMPCIDEV pPciDev = pDevIns->apPciDevs[0];
4384 PDMPCIDEV_ASSERT_VALID(pDevIns, pPciDev);
4385
4386 /* Header. */
4387 PDMPciDevSetVendorId(pPciDev, IOMMU_PCI_VENDOR_ID); /* AMD */
4388 PDMPciDevSetDeviceId(pPciDev, IOMMU_PCI_DEVICE_ID); /* VirtualBox IOMMU device */
4389 PDMPciDevSetCommand(pPciDev, 0); /* Command */
4390 PDMPciDevSetStatus(pPciDev, VBOX_PCI_STATUS_CAP_LIST); /* Status - CapList supported */
4391 PDMPciDevSetRevisionId(pPciDev, IOMMU_PCI_REVISION_ID); /* VirtualBox specific device implementation revision */
4392 PDMPciDevSetClassBase(pPciDev, 0x08); /* System Base Peripheral */
4393 PDMPciDevSetClassSub(pPciDev, 0x06); /* IOMMU */
4394 PDMPciDevSetClassProg(pPciDev, 0x00); /* IOMMU Programming interface */
4395 PDMPciDevSetHeaderType(pPciDev, 0x00); /* Single function, type 0. */
4396 PDMPciDevSetSubSystemId(pPciDev, IOMMU_PCI_DEVICE_ID); /* AMD */
4397 PDMPciDevSetSubSystemVendorId(pPciDev, IOMMU_PCI_VENDOR_ID); /* VirtualBox IOMMU device */
4398 PDMPciDevSetCapabilityList(pPciDev, IOMMU_PCI_OFF_CAP_HDR); /* Offset into capability registers. */
4399 PDMPciDevSetInterruptPin(pPciDev, 0x01); /* INTA#. */
4400 PDMPciDevSetInterruptLine(pPciDev, 0x00); /* For software compatibility; no effect on hardware. */
4401
4402 /* Capability Header. */
4403 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_CAP_HDR,
4404 RT_BF_MAKE(IOMMU_BF_CAPHDR_CAP_ID, 0xf) /* RO - Secure Device capability block */
4405 | RT_BF_MAKE(IOMMU_BF_CAPHDR_CAP_PTR, IOMMU_PCI_OFF_MSI_CAP_HDR) /* RO - Offset to next capability */
4406 | RT_BF_MAKE(IOMMU_BF_CAPHDR_CAP_TYPE, 0x3) /* RO - IOMMU capability block */
4407 | RT_BF_MAKE(IOMMU_BF_CAPHDR_CAP_REV, 0x1) /* RO - IOMMU interface revision */
4408 | RT_BF_MAKE(IOMMU_BF_CAPHDR_IOTLB_SUP, 0x0) /* RO - Remote IOTLB support */
4409 | RT_BF_MAKE(IOMMU_BF_CAPHDR_HT_TUNNEL, 0x0) /* RO - HyperTransport Tunnel support */
4410 | RT_BF_MAKE(IOMMU_BF_CAPHDR_NP_CACHE, 0x0) /* RO - Cache NP page table entries */
4411 | RT_BF_MAKE(IOMMU_BF_CAPHDR_EFR_SUP, 0x1) /* RO - Extended Feature Register support */
4412 | RT_BF_MAKE(IOMMU_BF_CAPHDR_CAP_EXT, 0x1)); /* RO - Misc. Information Register support */
4413
4414 /* Base Address Low Register. */
4415 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_BASE_ADDR_REG_LO, 0x0); /* RW - Base address (Lo) and enable bit. */
4416
4417 /* Base Address High Register. */
4418 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_BASE_ADDR_REG_HI, 0x0); /* RW - Base address (Hi) */
4419
4420 /* IOMMU Range Register. */
4421 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_RANGE_REG, 0x0); /* RW - Range register (implemented as RO by us). */
4422
4423 /* Misc. Information Register 0. */
4424 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_MISCINFO_REG_0,
4425 RT_BF_MAKE(IOMMU_BF_MISCINFO_0_MSI_NUM, 0x0) /* RO - MSI number */
4426 | RT_BF_MAKE(IOMMU_BF_MISCINFO_0_GVA_SIZE, 0x2) /* RO - Guest Virt. Addr size (2=48 bits) */
4427 | RT_BF_MAKE(IOMMU_BF_MISCINFO_0_PA_SIZE, 0x30) /* RO - Physical Addr size (48 bits) */
4428 | RT_BF_MAKE(IOMMU_BF_MISCINFO_0_VA_SIZE, 0x40) /* RO - Virt. Addr size (64 bits) */
4429 | RT_BF_MAKE(IOMMU_BF_MISCINFO_0_HT_ATS_RESV, 0x0) /* RW - HT ATS reserved */
4430 | RT_BF_MAKE(IOMMU_BF_MISCINFO_0_MSI_NUM_PPR, 0x0)); /* RW - PPR interrupt number */
4431
4432 /* Misc. Information Register 1. */
4433 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_MISCINFO_REG_0, 0);
4434
4435 /* MSI Capability Header register. */
4436 PDMMSIREG MsiReg;
4437 RT_ZERO(MsiReg);
4438 MsiReg.cMsiVectors = 1;
4439 MsiReg.iMsiCapOffset = IOMMU_PCI_OFF_MSI_CAP_HDR;
4440 MsiReg.iMsiNextOffset = 0; /* IOMMU_PCI_OFF_MSI_MAP_CAP_HDR */
4441 MsiReg.fMsi64bit = 1; /* 64-bit addressing support is mandatory; See AMD spec. 2.8 "IOMMU Interrupt Support". */
4442 rc = PDMDevHlpPCIRegisterMsi(pDevIns, &MsiReg);
4443 AssertRCReturn(rc, rc);
4444
4445 /* MSI Address (Lo, Hi) and MSI data are read-write PCI config registers handled by our generic PCI config space code. */
4446#if 0
4447 /* MSI Address Lo. */
4448 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_MSI_ADDR_LO, 0); /* RW - MSI message address (Lo). */
4449 /* MSI Address Hi. */
4450 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_MSI_ADDR_HI, 0); /* RW - MSI message address (Hi). */
4451 /* MSI Data. */
4452 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_MSI_DATA, 0); /* RW - MSI data. */
4453#endif
4454
4455#if 0
4456 /** @todo IOMMU: I don't know if we need to support this, enable later if
4457 * required. */
4458 /* MSI Mapping Capability Header register. */
4459 PDMPciDevSetDWord(pPciDev, IOMMU_PCI_OFF_MSI_MAP_CAP_HDR,
4460 RT_BF_MAKE(IOMMU_BF_MSI_MAP_CAPHDR_CAP_ID, 0x8) /* RO - Capability ID */
4461 | RT_BF_MAKE(IOMMU_BF_MSI_MAP_CAPHDR_CAP_PTR, 0x0) /* RO - Offset to next capability (NULL) */
4462 | RT_BF_MAKE(IOMMU_BF_MSI_MAP_CAPHDR_EN, 0x1) /* RO - MSI mapping capability enable */
4463 | RT_BF_MAKE(IOMMU_BF_MSI_MAP_CAPHDR_FIXED, 0x1) /* RO - MSI mapping range is fixed */
4464 | RT_BF_MAKE(IOMMU_BF_MSI_MAP_CAPHDR_CAP_TYPE, 0x15)); /* RO - MSI mapping capability */
4465 /* When implementing don't forget to copy this to its MMIO shadow register (MsiMapCapHdr) in iommuAmdR3Init. */
4466#endif
4467
4468 /*
4469 * Register the PCI function with PDM.
4470 */
4471 rc = PDMDevHlpPCIRegisterEx(pDevIns, pPciDev, 0 /* fFlags */, uPciDevice, uPciFunction, "amd-iommu");
4472 AssertLogRelRCReturn(rc, rc);
4473
4474 /*
4475 * Intercept PCI config. space accesses.
4476 */
4477 rc = PDMDevHlpPCIInterceptConfigAccesses(pDevIns, pPciDev, iommuAmdR3PciConfigRead, iommuAmdR3PciConfigWrite);
4478 AssertLogRelRCReturn(rc, rc);
4479
4480 /*
4481 * Create the MMIO region.
4482 * Mapping of the region is done when software configures it via PCI config space.
4483 */
4484 rc = PDMDevHlpMmioCreate(pDevIns, IOMMU_MMIO_REGION_SIZE, pPciDev, 0 /* iPciRegion */, iommuAmdMmioWrite, iommuAmdMmioRead,
4485 NULL /* pvUser */, IOMMMIO_FLAGS_READ_DWORD_QWORD | IOMMMIO_FLAGS_WRITE_DWORD_QWORD_ZEROED,
4486 "AMD-IOMMU", &pThis->hMmio);
4487 AssertLogRelRCReturn(rc, rc);
4488
4489 /*
4490 * Register saved state.
4491 */
4492 rc = PDMDevHlpSSMRegisterEx(pDevIns, IOMMU_SAVED_STATE_VERSION, sizeof(IOMMU), NULL,
4493 NULL, NULL, NULL,
4494 NULL, iommuAmdR3SaveExec, NULL,
4495 NULL, iommuAmdR3LoadExec, NULL);
4496 AssertLogRelRCReturn(rc, rc);
4497
4498 /*
4499 * Register debugger info item.
4500 */
4501 rc = PDMDevHlpDBGFInfoRegister(pDevIns, "iommu", "Display IOMMU state.", iommuAmdR3DbgInfo);
4502 AssertLogRelRCReturn(rc, rc);
4503
4504 /*
4505 * Create the command thread and its event semaphore.
4506 */
4507 rc = PDMDevHlpThreadCreate(pDevIns, &pThisCC->pCmdThread, pThis, iommuAmdR3CmdThread, iommuAmdR3CmdThreadWakeUp,
4508 0 /* cbStack */, RTTHREADTYPE_IO, "AMD-IOMMU");
4509 AssertLogRelRCReturn(rc, rc);
4510
4511 rc = PDMDevHlpSUPSemEventCreate(pDevIns, &pThis->hEvtCmdThread);
4512 AssertLogRelRCReturn(rc, rc);
4513
4514 /*
4515 * Initialize read-only registers.
4516 */
4517 /** @todo Don't remove the =0 assignment for now. It's just there so it's easier
4518 * for me to see existing features that we might want to implement. Do it
4519 * later. */
4520 pThis->ExtFeat.u64 = 0;
4521 pThis->ExtFeat.n.u1PrefetchSup = 0;
4522 pThis->ExtFeat.n.u1PprSup = 0;
4523 pThis->ExtFeat.n.u1X2ApicSup = 0;
4524 pThis->ExtFeat.n.u1NoExecuteSup = 0;
4525 pThis->ExtFeat.n.u1GstTranslateSup = 0;
4526 pThis->ExtFeat.n.u1InvAllSup = 0;
4527 pThis->ExtFeat.n.u1GstVirtApicSup = 0;
4528 pThis->ExtFeat.n.u1HwErrorSup = 1;
4529 pThis->ExtFeat.n.u1PerfCounterSup = 0;
4530 pThis->ExtFeat.n.u2HostAddrTranslateSize = IOMMU_MAX_HOST_PT_LEVEL;
4531 pThis->ExtFeat.n.u2GstAddrTranslateSize = 0; /* Requires GstTranslateSup. */
4532 pThis->ExtFeat.n.u2GstCr3RootTblLevel = 0; /* Requires GstTranslateSup. */
4533 pThis->ExtFeat.n.u2SmiFilterSup = 0;
4534 pThis->ExtFeat.n.u3SmiFilterCount = 0;
4535 pThis->ExtFeat.n.u3GstVirtApicModeSup = 0; /* Requires GstVirtApicSup */
4536 pThis->ExtFeat.n.u2DualPprLogSup = 0;
4537 pThis->ExtFeat.n.u2DualEvtLogSup = 0;
4538 pThis->ExtFeat.n.u5MaxPasidSup = 0; /* Requires GstTranslateSup. */
4539 pThis->ExtFeat.n.u1UserSupervisorSup = 0;
4540 AssertCompile(IOMMU_MAX_DEV_TAB_SEGMENTS <= 3);
4541 pThis->ExtFeat.n.u2DevTabSegSup = IOMMU_MAX_DEV_TAB_SEGMENTS;
4542 pThis->ExtFeat.n.u1PprLogOverflowWarn = 0;
4543 pThis->ExtFeat.n.u1PprAutoRespSup = 0;
4544 pThis->ExtFeat.n.u2MarcSup = 0;
4545 pThis->ExtFeat.n.u1BlockStopMarkSup = 0;
4546 pThis->ExtFeat.n.u1PerfOptSup = 0;
4547 pThis->ExtFeat.n.u1MsiCapMmioSup = 1;
4548 pThis->ExtFeat.n.u1GstIoSup = 0;
4549 pThis->ExtFeat.n.u1HostAccessSup = 0;
4550 pThis->ExtFeat.n.u1EnhancedPprSup = 0;
4551 pThis->ExtFeat.n.u1AttrForwardSup = 0;
4552 pThis->ExtFeat.n.u1HostDirtySup = 0;
4553 pThis->ExtFeat.n.u1InvIoTlbTypeSup = 0;
4554 pThis->ExtFeat.n.u1GstUpdateDisSup = 0;
4555 pThis->ExtFeat.n.u1ForcePhysDstSup = 0;
4556
4557 pThis->RsvdReg = 0;
4558
4559 /*
4560 * Initialize parts of the IOMMU state as it would during reset.
4561 * Must be called -after- initializing PCI config. space registers.
4562 */
4563 iommuAmdR3Reset(pDevIns);
4564
4565 return VINF_SUCCESS;
4566}
4567
4568# else /* !IN_RING3 */
4569
4570/**
4571 * @callback_method_impl{PDMDEVREGR0,pfnConstruct}
4572 */
4573static DECLCALLBACK(int) iommuAmdRZConstruct(PPDMDEVINS pDevIns)
4574{
4575 PDMDEV_CHECK_VERSIONS_RETURN(pDevIns);
4576 PIOMMU pThis = PDMDEVINS_2_DATA(pDevIns, PIOMMU);
4577 PIOMMUCC pThisCC = PDMDEVINS_2_DATA_CC(pDevIns, PIOMMUCC);
4578
4579 pThisCC->CTX_SUFF(pDevIns) = pDevIns;
4580
4581 /* Set up the MMIO RZ handlers. */
4582 int rc = PDMDevHlpMmioSetUpContext(pDevIns, pThis->hMmio, iommuAmdMmioWrite, iommuAmdMmioRead, NULL /* pvUser */);
4583 AssertRCReturn(rc, rc);
4584
4585 /* Set up the IOMMU RZ callbacks. */
4586 PDMIOMMUREGCC IommuReg;
4587 RT_ZERO(IommuReg);
4588 IommuReg.u32Version = PDM_IOMMUREGCC_VERSION;
4589 IommuReg.idxIommu = pThis->idxIommu;
4590 IommuReg.pfnMemRead = iommuAmdDeviceMemRead;
4591 IommuReg.pfnMemWrite = iommuAmdDeviceMemWrite;
4592 IommuReg.u32TheEnd = PDM_IOMMUREGCC_VERSION;
4593 rc = PDMDevHlpIommuSetUpContext(pDevIns, &IommuReg, &pThisCC->CTX_SUFF(pIommuHlp));
4594 AssertRCReturn(rc, rc);
4595
4596 return VINF_SUCCESS;
4597}
4598
4599# endif /* !IN_RING3 */
4600
4601/**
4602 * The device registration structure.
4603 */
4604const PDMDEVREG g_DeviceIommuAmd =
4605{
4606 /* .u32Version = */ PDM_DEVREG_VERSION,
4607 /* .uReserved0 = */ 0,
4608 /* .szName = */ "iommu-amd",
4609 /* .fFlags = */ PDM_DEVREG_FLAGS_DEFAULT_BITS | PDM_DEVREG_FLAGS_RZ | PDM_DEVREG_FLAGS_NEW_STYLE,
4610 /* .fClass = */ PDM_DEVREG_CLASS_BUS_ISA, /* Instantiate after PDM_DEVREG_CLASS_BUS_PCI */
4611 /* .cMaxInstances = */ ~0U,
4612 /* .uSharedVersion = */ 42,
4613 /* .cbInstanceShared = */ sizeof(IOMMU),
4614 /* .cbInstanceCC = */ sizeof(IOMMUCC),
4615 /* .cbInstanceRC = */ sizeof(IOMMURC),
4616 /* .cMaxPciDevices = */ 1,
4617 /* .cMaxMsixVectors = */ 0,
4618 /* .pszDescription = */ "IOMMU (AMD)",
4619#if defined(IN_RING3)
4620 /* .pszRCMod = */ "VBoxDDRC.rc",
4621 /* .pszR0Mod = */ "VBoxDDR0.r0",
4622 /* .pfnConstruct = */ iommuAmdR3Construct,
4623 /* .pfnDestruct = */ iommuAmdR3Destruct,
4624 /* .pfnRelocate = */ NULL,
4625 /* .pfnMemSetup = */ NULL,
4626 /* .pfnPowerOn = */ NULL,
4627 /* .pfnReset = */ iommuAmdR3Reset,
4628 /* .pfnSuspend = */ NULL,
4629 /* .pfnResume = */ NULL,
4630 /* .pfnAttach = */ NULL,
4631 /* .pfnDetach = */ NULL,
4632 /* .pfnQueryInterface = */ NULL,
4633 /* .pfnInitComplete = */ NULL,
4634 /* .pfnPowerOff = */ NULL,
4635 /* .pfnSoftReset = */ NULL,
4636 /* .pfnReserved0 = */ NULL,
4637 /* .pfnReserved1 = */ NULL,
4638 /* .pfnReserved2 = */ NULL,
4639 /* .pfnReserved3 = */ NULL,
4640 /* .pfnReserved4 = */ NULL,
4641 /* .pfnReserved5 = */ NULL,
4642 /* .pfnReserved6 = */ NULL,
4643 /* .pfnReserved7 = */ NULL,
4644#elif defined(IN_RING0)
4645 /* .pfnEarlyConstruct = */ NULL,
4646 /* .pfnConstruct = */ iommuAmdRZConstruct,
4647 /* .pfnDestruct = */ NULL,
4648 /* .pfnFinalDestruct = */ NULL,
4649 /* .pfnRequest = */ NULL,
4650 /* .pfnReserved0 = */ NULL,
4651 /* .pfnReserved1 = */ NULL,
4652 /* .pfnReserved2 = */ NULL,
4653 /* .pfnReserved3 = */ NULL,
4654 /* .pfnReserved4 = */ NULL,
4655 /* .pfnReserved5 = */ NULL,
4656 /* .pfnReserved6 = */ NULL,
4657 /* .pfnReserved7 = */ NULL,
4658#elif defined(IN_RC)
4659 /* .pfnConstruct = */ iommuAmdRZConstruct,
4660 /* .pfnReserved0 = */ NULL,
4661 /* .pfnReserved1 = */ NULL,
4662 /* .pfnReserved2 = */ NULL,
4663 /* .pfnReserved3 = */ NULL,
4664 /* .pfnReserved4 = */ NULL,
4665 /* .pfnReserved5 = */ NULL,
4666 /* .pfnReserved6 = */ NULL,
4667 /* .pfnReserved7 = */ NULL,
4668#else
4669# error "Not in IN_RING3, IN_RING0 or IN_RC!"
4670#endif
4671 /* .u32VersionEnd = */ PDM_DEVREG_VERSION
4672};
4673
4674#endif /* !VBOX_DEVICE_STRUCT_TESTCASE */
4675
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette