VirtualBox

source: vbox/trunk/src/VBox/VMM/CPUMInternal.mac@ 31907

Last change on this file since 31907 was 30263, checked in by vboxsync, 14 years ago

VMM,REM: Only invalidate hidden registers when using raw-mode. Fixes save restore during mode switching code like the windows boot menu. (#5057)

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id
File size: 13.5 KB
Line 
1; $Id: CPUMInternal.mac 30263 2010-06-16 18:31:42Z vboxsync $
2;; @file
3; CPUM - Internal header file (asm).
4;
5
6;
7; Copyright (C) 2006-2010 Oracle Corporation
8;
9; This file is part of VirtualBox Open Source Edition (OSE), as
10; available from http://www.virtualbox.org. This file is free software;
11; you can redistribute it and/or modify it under the terms of the GNU
12; General Public License (GPL) as published by the Free Software
13; Foundation, in version 2 as it comes in the "COPYING" file of the
14; VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15; hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16;
17
18%include "VBox/asmdefs.mac"
19
20%define CPUM_USED_FPU RT_BIT(0)
21%define CPUM_USED_FPU_SINCE_REM RT_BIT(1)
22%define CPUM_USE_SYSENTER RT_BIT(2)
23%define CPUM_USE_SYSCALL RT_BIT(3)
24%define CPUM_USE_DEBUG_REGS_HOST RT_BIT(4)
25%define CPUM_USE_DEBUG_REGS RT_BIT(5)
26%define CPUM_SYNC_FPU_STATE RT_BIT(7)
27%define CPUM_SYNC_DEBUG_STATE RT_BIT(8)
28
29%define CPUM_HANDLER_DS 1
30%define CPUM_HANDLER_ES 2
31%define CPUM_HANDLER_FS 3
32%define CPUM_HANDLER_GS 4
33%define CPUM_HANDLER_IRET 5
34%define CPUM_HANDLER_TYPEMASK 0ffh
35%define CPUM_HANDLER_CTXCORE_IN_EBP RT_BIT(31)
36
37%define VMMGCRET_USED_FPU 040000000h
38
39%define FPUSTATE_SIZE 512
40
41;; if anyone figures how to do %if HC_ARCH_BITS == 64 || defined(VBOX_WITH_HYBRID_32BIT_KERNEL) in
42; nasm please tell / fix this hack.
43%ifdef VBOX_WITH_HYBRID_32BIT_KERNEL
44 %define fVBOX_WITH_HYBRID_32BIT_KERNEL 1
45%else
46 %define fVBOX_WITH_HYBRID_32BIT_KERNEL 0
47%endif
48
49struc CPUM
50 ;...
51 .offCPUMCPU0 resd 1
52 .fHostUseFlags resd 1
53
54 ; CPUID eax=1
55 .CPUFeatures.edx resd 1
56 .CPUFeatures.ecx resd 1
57
58 ; CPUID eax=0x80000001
59 .CPUFeaturesExt.edx resd 1
60 .CPUFeaturesExt.ecx resd 1
61
62 .enmHostCpuVendor resd 1
63 .enmGuestCpuVendor resd 1
64
65 ; CR4 masks
66 .CR4.AndMask resd 1
67 .CR4.OrMask resd 1
68 ; entered rawmode?
69 .fSyntheticCpu resb 1
70 .u8PortableCpuIdLevel resb 1
71 .fPendingRestore resb 1
72%if RTHCPTR_CB == 8
73 .abPadding resb 5
74%else
75 .abPadding resb 1
76%endif
77
78 ; CPUID leafs
79 .aGuestCpuIdStd resb 16*6
80 .aGuestCpuIdExt resb 16*10
81 .aGuestCpuIdCentaur resb 16*4
82 .GuestCpuIdDef resb 16
83
84 alignb 64
85 ; CPUMCTX debug stuff...
86 .GuestEntry resb 1024
87endstruc
88
89struc CPUMCPU
90 ;
91 ; Hypervisor Context.
92 ;
93 alignb 64 ; the padding
94 .Hyper.fpu resb FPUSTATE_SIZE
95
96 .Hyper.edi resq 1
97 .Hyper.esi resq 1
98 .Hyper.ebp resq 1
99 .Hyper.eax resq 1
100 .Hyper.ebx resq 1
101 .Hyper.edx resq 1
102 .Hyper.ecx resq 1
103 .Hyper.esp resq 1
104 .Hyper.lss_esp resd 1
105 .Hyper.ss resw 1
106 .Hyper.ssPadding resw 1
107 .Hyper.gs resw 1
108 .Hyper.gsPadding resw 1
109 .Hyper.fs resw 1
110 .Hyper.fsPadding resw 1
111 .Hyper.es resw 1
112 .Hyper.esPadding resw 1
113 .Hyper.ds resw 1
114 .Hyper.dsPadding resw 1
115 .Hyper.cs resw 1
116 .Hyper.csPadding resw 3
117 .Hyper.eflags resq 1
118 .Hyper.eip resq 1
119 .Hyper.r8 resq 1
120 .Hyper.r9 resq 1
121 .Hyper.r10 resq 1
122 .Hyper.r11 resq 1
123 .Hyper.r12 resq 1
124 .Hyper.r13 resq 1
125 .Hyper.r14 resq 1
126 .Hyper.r15 resq 1
127
128 .Hyper.esHid.u64Base resq 1
129 .Hyper.esHid.u32Limit resd 1
130 .Hyper.esHid.Attr resd 1
131
132 .Hyper.csHid.u64Base resq 1
133 .Hyper.csHid.u32Limit resd 1
134 .Hyper.csHid.Attr resd 1
135
136 .Hyper.ssHid.u64Base resq 1
137 .Hyper.ssHid.u32Limit resd 1
138 .Hyper.ssHid.Attr resd 1
139
140 .Hyper.dsHid.u64Base resq 1
141 .Hyper.dsHid.u32Limit resd 1
142 .Hyper.dsHid.Attr resd 1
143
144 .Hyper.fsHid.u64Base resq 1
145 .Hyper.fsHid.u32Limit resd 1
146 .Hyper.fsHid.Attr resd 1
147
148 .Hyper.gsHid.u64Base resq 1
149 .Hyper.gsHid.u32Limit resd 1
150 .Hyper.gsHid.Attr resd 1
151
152 .Hyper.cr0 resq 1
153 .Hyper.cr2 resq 1
154 .Hyper.cr3 resq 1
155 .Hyper.cr4 resq 1
156
157 .Hyper.dr resq 8
158
159 .Hyper.gdtr resb 10 ; GDT limit + linear address
160 .Hyper.gdtrPadding resw 1
161 .Hyper.idtr resb 10 ; IDT limit + linear address
162 .Hyper.idtrPadding resw 1
163 .Hyper.ldtr resw 1
164 .Hyper.ldtrPadding resw 1
165 .Hyper.tr resw 1
166 .Hyper.trPadding resw 1
167
168 .Hyper.SysEnter.cs resb 8
169 .Hyper.SysEnter.eip resb 8
170 .Hyper.SysEnter.esp resb 8
171
172 .Hyper.msrEFER resb 8
173 .Hyper.msrSTAR resb 8
174 .Hyper.msrPAT resb 8
175 .Hyper.msrLSTAR resb 8
176 .Hyper.msrCSTAR resb 8
177 .Hyper.msrSFMASK resb 8
178 .Hyper.msrKERNELGSBASE resb 8
179
180 .Hyper.ldtrHid.u64Base resq 1
181 .Hyper.ldtrHid.u32Limit resd 1
182 .Hyper.ldtrHid.Attr resd 1
183
184 .Hyper.trHid.u64Base resq 1
185 .Hyper.trHid.u32Limit resd 1
186 .Hyper.trHid.Attr resd 1
187
188 ;
189 ; Host context state
190 ;
191 .Host.fpu resb FPUSTATE_SIZE
192
193%if HC_ARCH_BITS == 64 || fVBOX_WITH_HYBRID_32BIT_KERNEL
194 ;.Host.rax resq 1 - scratch
195 .Host.rbx resq 1
196 ;.Host.rcx resq 1 - scratch
197 ;.Host.rdx resq 1 - scratch
198 .Host.rdi resq 1
199 .Host.rsi resq 1
200 .Host.rbp resq 1
201 .Host.rsp resq 1
202 ;.Host.r8 resq 1 - scratch
203 ;.Host.r9 resq 1 - scratch
204 .Host.r10 resq 1
205 .Host.r11 resq 1
206 .Host.r12 resq 1
207 .Host.r13 resq 1
208 .Host.r14 resq 1
209 .Host.r15 resq 1
210 ;.Host.rip resd 1 - scratch
211 .Host.rflags resq 1
212%endif
213%if HC_ARCH_BITS == 32
214 ;.Host.eax resd 1 - scratch
215 .Host.ebx resd 1
216 ;.Host.edx resd 1 - scratch
217 ;.Host.ecx resd 1 - scratch
218 .Host.edi resd 1
219 .Host.esi resd 1
220 .Host.ebp resd 1
221 .Host.eflags resd 1
222 ;.Host.eip resd 1 - scratch
223 ; lss pair!
224 .Host.esp resd 1
225%endif
226 .Host.ss resw 1
227 .Host.ssPadding resw 1
228 .Host.gs resw 1
229 .Host.gsPadding resw 1
230 .Host.fs resw 1
231 .Host.fsPadding resw 1
232 .Host.es resw 1
233 .Host.esPadding resw 1
234 .Host.ds resw 1
235 .Host.dsPadding resw 1
236 .Host.cs resw 1
237 .Host.csPadding resw 1
238
239%if HC_ARCH_BITS == 32 && fVBOX_WITH_HYBRID_32BIT_KERNEL == 0
240 .Host.cr0 resd 1
241 ;.Host.cr2 resd 1 - scratch
242 .Host.cr3 resd 1
243 .Host.cr4 resd 1
244
245 .Host.dr0 resd 1
246 .Host.dr1 resd 1
247 .Host.dr2 resd 1
248 .Host.dr3 resd 1
249 .Host.dr6 resd 1
250 .Host.dr7 resd 1
251
252 .Host.gdtr resb 6 ; GDT limit + linear address
253 .Host.gdtrPadding resw 1
254 .Host.idtr resb 6 ; IDT limit + linear address
255 .Host.idtrPadding resw 1
256 .Host.ldtr resw 1
257 .Host.ldtrPadding resw 1
258 .Host.tr resw 1
259 .Host.trPadding resw 1
260
261 .Host.SysEnterPadding resd 1
262 .Host.SysEnter.cs resq 1
263 .Host.SysEnter.eip resq 1
264 .Host.SysEnter.esp resq 1
265 .Host.efer resq 1
266
267%else ; 64-bit
268
269 .Host.cr0 resq 1
270 ;.Host.cr2 resq 1 - scratch
271 .Host.cr3 resq 1
272 .Host.cr4 resq 1
273 .Host.cr8 resq 1
274
275 .Host.dr0 resq 1
276 .Host.dr1 resq 1
277 .Host.dr2 resq 1
278 .Host.dr3 resq 1
279 .Host.dr6 resq 1
280 .Host.dr7 resq 1
281
282 .Host.gdtr resb 10 ; GDT limit + linear address
283 .Host.gdtrPadding resw 1
284 .Host.idtr resb 10 ; IDT limit + linear address
285 .Host.idtrPadding resw 1
286 .Host.ldtr resw 1
287 .Host.ldtrPadding resw 1
288 .Host.tr resw 1
289 .Host.trPadding resw 1
290
291 .Host.SysEnter.cs resq 1
292 .Host.SysEnter.eip resq 1
293 .Host.SysEnter.esp resq 1
294 .Host.FSbase resq 1
295 .Host.GSbase resq 1
296 .Host.efer resq 1
297%endif ; 64-bit
298
299%ifdef VBOX_WITH_CRASHDUMP_MAGIC
300 .aMagic resb 56
301 .uMagic resq 1
302%endif
303 ;
304 ; Guest context state
305 ; (Identical to the .Hyper chunk above.)
306 ;
307 alignb 64
308 .Guest.fpu resb FPUSTATE_SIZE
309
310 .Guest.edi resq 1
311 .Guest.esi resq 1
312 .Guest.ebp resq 1
313 .Guest.eax resq 1
314 .Guest.ebx resq 1
315 .Guest.edx resq 1
316 .Guest.ecx resq 1
317 .Guest.esp resq 1
318 .Guest.lss_esp resd 1
319 .Guest.ss resw 1
320 .Guest.ssPadding resw 1
321 .Guest.gs resw 1
322 .Guest.gsPadding resw 1
323 .Guest.fs resw 1
324 .Guest.fsPadding resw 1
325 .Guest.es resw 1
326 .Guest.esPadding resw 1
327 .Guest.ds resw 1
328 .Guest.dsPadding resw 1
329 .Guest.cs resw 1
330 .Guest.csPadding resw 3
331 .Guest.eflags resq 1
332 .Guest.eip resq 1
333 .Guest.r8 resq 1
334 .Guest.r9 resq 1
335 .Guest.r10 resq 1
336 .Guest.r11 resq 1
337 .Guest.r12 resq 1
338 .Guest.r13 resq 1
339 .Guest.r14 resq 1
340 .Guest.r15 resq 1
341
342 .Guest.esHid.u64Base resq 1
343 .Guest.esHid.u32Limit resd 1
344 .Guest.esHid.Attr resd 1
345
346 .Guest.csHid.u64Base resq 1
347 .Guest.csHid.u32Limit resd 1
348 .Guest.csHid.Attr resd 1
349
350 .Guest.ssHid.u64Base resq 1
351 .Guest.ssHid.u32Limit resd 1
352 .Guest.ssHid.Attr resd 1
353
354 .Guest.dsHid.u64Base resq 1
355 .Guest.dsHid.u32Limit resd 1
356 .Guest.dsHid.Attr resd 1
357
358 .Guest.fsHid.u64Base resq 1
359 .Guest.fsHid.u32Limit resd 1
360 .Guest.fsHid.Attr resd 1
361
362 .Guest.gsHid.u64Base resq 1
363 .Guest.gsHid.u32Limit resd 1
364 .Guest.gsHid.Attr resd 1
365
366 .Guest.cr0 resq 1
367 .Guest.cr2 resq 1
368 .Guest.cr3 resq 1
369 .Guest.cr4 resq 1
370
371 .Guest.dr resq 8
372
373 .Guest.gdtr.cbGdt resw 1
374 .Guest.gdtr.pGdt resq 1
375 .Guest.gdtrPadding resw 1
376 .Guest.idtr.cbIdt resw 1
377 .Guest.idtr.pIdt resq 1
378 .Guest.idtrPadding resw 1
379 .Guest.ldtr resw 1
380 .Guest.ldtrPadding resw 1
381 .Guest.tr resw 1
382 .Guest.trPadding resw 1
383
384 .Guest.SysEnter.cs resb 8
385 .Guest.SysEnter.eip resb 8
386 .Guest.SysEnter.esp resb 8
387
388 .Guest.msrEFER resb 8
389 .Guest.msrSTAR resb 8
390 .Guest.msrPAT resb 8
391 .Guest.msrLSTAR resb 8
392 .Guest.msrCSTAR resb 8
393 .Guest.msrSFMASK resb 8
394 .Guest.msrKERNELGSBASE resb 8
395
396 .Guest.ldtrHid.u64Base resq 1
397 .Guest.ldtrHid.u32Limit resd 1
398 .Guest.ldtrHid.Attr resd 1
399
400 .Guest.trHid.u64Base resq 1
401 .Guest.trHid.u32Limit resd 1
402 .Guest.trHid.Attr resd 1
403
404 .GuestMsr.au64 resq 64
405
406 ;
407 ; Other stuff.
408 ;
409 alignb 64
410 ; hypervisor core context.
411 .pHyperCoreR3 RTR3PTR_RES 1
412 .pHyperCoreR0 RTR0PTR_RES 1
413 .pHyperCoreRC RTRCPTR_RES 1
414
415 .fUseFlags resd 1
416 .fChanged resd 1
417 .offCPUM resd 1
418 .u32RetCode resd 1
419 .fRawEntered resb 1
420 .fRemEntered resb 1
421
422%if RTHCPTR_CB == 8
423 .abPadding2 resb 26
424%else
425 .abPadding2 resb 34
426%endif
427
428endstruc
429
430
431;;
432; Converts the CPUM pointer to CPUMCPU
433; @param %1 register name
434%macro CPUMCPU_FROM_CPUM 1
435 add %1, dword [%1 + CPUM.offCPUMCPU0]
436%endmacro
437
438;;
439; Converts the CPUM pointer to CPUMCPU
440; @param %1 register name (PVM)
441; @param %2 register name (CPUMCPU offset)
442%macro CPUMCPU_FROM_CPUM_WITH_OFFSET 2
443 add %1, %2
444%endmacro
445
446;;
447; Converts the CPUMCPU pointer to CPUM
448; @param %1 register name
449%macro CPUM_FROM_CPUMCPU 1
450 sub %1, dword [%1 + CPUMCPU.offCPUM]
451%endmacro
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette