VirtualBox

source: vbox/trunk/src/VBox/VMM/CPUMInternal.mac@ 6351

Last change on this file since 6351 was 5999, checked in by vboxsync, 17 years ago

The Giant CDDL Dual-License Header Change.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id
File size: 11.9 KB
Line 
1; $Id: CPUMInternal.mac 5999 2007-12-07 15:05:06Z vboxsync $
2;; @file
3; CPUM - Internal header file.
4;
5
6;
7; Copyright (C) 2006-2007 innotek GmbH
8;
9; This file is part of VirtualBox Open Source Edition (OSE), as
10; available from http://www.virtualbox.org. This file is free software;
11; you can redistribute it and/or modify it under the terms of the GNU
12; General Public License (GPL) as published by the Free Software
13; Foundation, in version 2 as it comes in the "COPYING" file of the
14; VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15; hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16;
17
18%include "VBox/asmdefs.mac"
19
20%define CPUM_USED_FPU RT_BIT(0)
21%define CPUM_USED_FPU_SINCE_REM RT_BIT(1)
22%define CPUM_USE_SYSENTER RT_BIT(2)
23%define CPUM_USE_SYSCALL RT_BIT(3)
24%define CPUM_USE_DEBUG_REGS_HOST RT_BIT(4)
25%define CPUM_USE_DEBUG_REGS RT_BIT(5)
26
27%define CPUM_HANDLER_DS 1
28%define CPUM_HANDLER_ES 2
29%define CPUM_HANDLER_FS 3
30%define CPUM_HANDLER_GS 4
31%define CPUM_HANDLER_IRET 5
32%define CPUM_HANDLER_TYPEMASK 0ffh
33%define CPUM_HANDLER_CTXCORE_IN_EBP RT_BIT(31)
34
35%define VMMGCRET_USED_FPU 040000000h
36
37%define FPUSTATE_SIZE 512
38
39;; if anyone figures how to do %if HC_ARCH_BITS == 64 || defined(VBOX_WITH_HYBIRD_32BIT_KERNEL) in
40; nasm please tell / fix this hack.
41%ifdef VBOX_WITH_HYBIRD_32BIT_KERNEL
42 %define fVBOX_WITH_HYBIRD_32BIT_KERNEL 1
43%else
44 %define fVBOX_WITH_HYBIRD_32BIT_KERNEL 0
45%endif
46
47struc CPUM
48 .offVM resd 1
49 .pCPUMGC RTGCPTR_RES 1 ; Guest Context pointer
50 .pCPUMHC RTHCPTR_RES 1 ; Host Context pointer
51
52
53 ;
54 ; Host context state
55 ;
56 alignb 32
57 .Host.fpu resb 512
58
59%if HC_ARCH_BITS == 64 || fVBOX_WITH_HYBIRD_32BIT_KERNEL
60 ;.Host.rax resq 1 - scratch
61 .Host.rbx resq 1
62 ;.Host.rcx resq 1 - scratch
63 ;.Host.rdx resq 1 - scratch
64 .Host.rdi resq 1
65 .Host.rsi resq 1
66 .Host.rbp resq 1
67 .Host.rsp resq 1
68 ;.Host.r8 resq 1 - scratch
69 ;.Host.r9 resq 1 - scratch
70 .Host.r10 resq 1
71 .Host.r11 resq 1
72 .Host.r12 resq 1
73 .Host.r13 resq 1
74 .Host.r14 resq 1
75 .Host.r15 resq 1
76 ;.Host.rip resd 1 - scratch
77 .Host.rflags resq 1
78%endif
79%if HC_ARCH_BITS == 32
80 ;.Host.eax resd 1 - scratch
81 .Host.ebx resd 1
82 ;.Host.edx resd 1 - scratch
83 ;.Host.ecx resd 1 - scratch
84 .Host.edi resd 1
85 .Host.esi resd 1
86 .Host.ebp resd 1
87 .Host.eflags resd 1
88 ;.Host.eip resd 1 - scratch
89 ; lss pair!
90 .Host.esp resd 1
91%endif
92 .Host.ss resw 1
93 .Host.ssPadding resw 1
94 .Host.gs resw 1
95 .Host.gsPadding resw 1
96 .Host.fs resw 1
97 .Host.fsPadding resw 1
98 .Host.es resw 1
99 .Host.esPadding resw 1
100 .Host.ds resw 1
101 .Host.dsPadding resw 1
102 .Host.cs resw 1
103 .Host.csPadding resw 1
104
105%if HC_ARCH_BITS == 32 && fVBOX_WITH_HYBIRD_32BIT_KERNEL == 0
106 .Host.cr0 resd 1
107 ;.Host.cr2 resd 1 - scratch
108 .Host.cr3 resd 1
109 .Host.cr4 resd 1
110
111 .Host.dr0 resd 1
112 .Host.dr1 resd 1
113 .Host.dr2 resd 1
114 .Host.dr3 resd 1
115 .Host.dr6 resd 1
116 .Host.dr7 resd 1
117
118 .Host.gdtr resb 6 ; GDT limit + linear address
119 .Host.gdtrPadding resw 1
120 .Host.idtr resb 6 ; IDT limit + linear address
121 .Host.idtrPadding resw 1
122 .Host.ldtr resw 1
123 .Host.ldtrPadding resw 1
124 .Host.tr resw 1
125 .Host.trPadding resw 1
126
127 .Host.SysEnterPadding resd 1
128 .Host.SysEnter.cs resq 1
129 .Host.SysEnter.eip resq 1
130 .Host.SysEnter.esp resq 1
131
132%else ; 64-bit
133
134 .Host.cr0 resq 1
135 ;.Host.cr2 resq 1 - scratch
136 .Host.cr3 resq 1
137 .Host.cr4 resq 1
138 .Host.cr8 resq 1
139
140 .Host.dr0 resq 1
141 .Host.dr1 resq 1
142 .Host.dr2 resq 1
143 .Host.dr3 resq 1
144 .Host.dr6 resq 1
145 .Host.dr7 resq 1
146
147 .Host.gdtr resb 10 ; GDT limit + linear address
148 .Host.gdtrPadding resw 1
149 .Host.idtr resb 10 ; IDT limit + linear address
150 .Host.idtrPadding resw 1
151 .Host.ldtr resw 1
152 .Host.ldtrPadding resw 1
153 .Host.tr resw 1
154 .Host.trPadding resw 1
155
156 .Host.SysEnter.cs resq 1
157 .Host.SysEnter.eip resq 1
158 .Host.SysEnter.esp resq 1
159 .Host.FSbase resq 1
160 .Host.GSbase resq 1
161 .Host.efer resq 1
162%endif ; 64-bit
163
164
165 ;
166 ; Hypervisor Context.
167 ; (Identical to .Host.*)
168 ;
169 alignb 32 ; the padding
170 .Hyper.fpu resb 512
171
172 .Hyper.edi resd 1
173 .Hyper.esi resd 1
174 .Hyper.ebp resd 1
175 .Hyper.eax resd 1
176 .Hyper.ebx resd 1
177 .Hyper.edx resd 1
178 .Hyper.ecx resd 1
179 .Hyper.esp resd 1
180 .Hyper.ss resw 1
181 .Hyper.ssPadding resw 1
182 .Hyper.gs resw 1
183 .Hyper.gsPadding resw 1
184 .Hyper.fs resw 1
185 .Hyper.fsPadding resw 1
186 .Hyper.es resw 1
187 .Hyper.esPadding resw 1
188 .Hyper.ds resw 1
189 .Hyper.dsPadding resw 1
190 .Hyper.cs resw 1
191 .Hyper.csPadding resw 1
192 .Hyper.eflags resd 1
193 .Hyper.eip resd 1
194 .Hyper.esHid.u32Base resd 1
195 .Hyper.esHid.u32Limit resd 1
196 .Hyper.esHid.Attr resd 1
197
198 .Hyper.csHid.u32Base resd 1
199 .Hyper.csHid.u32Limit resd 1
200 .Hyper.csHid.Attr resd 1
201
202 .Hyper.ssHid.u32Base resd 1
203 .Hyper.ssHid.u32Limit resd 1
204 .Hyper.ssHid.Attr resd 1
205
206 .Hyper.dsHid.u32Base resd 1
207 .Hyper.dsHid.u32Limit resd 1
208 .Hyper.dsHid.Attr resd 1
209
210 .Hyper.fsHid.u32Base resd 1
211 .Hyper.fsHid.u32Limit resd 1
212 .Hyper.fsHid.Attr resd 1
213
214 .Hyper.gsHid.u32Base resd 1
215 .Hyper.gsHid.u32Limit resd 1
216 .Hyper.gsHid.Attr resd 1
217
218 .Hyper.cr0 resd 1
219 .Hyper.cr2 resd 1
220 .Hyper.cr3 resd 1
221 .Hyper.cr4 resd 1
222
223 .Hyper.dr0 resd 1
224 .Hyper.dr1 resd 1
225 .Hyper.dr2 resd 1
226 .Hyper.dr3 resd 1
227 .Hyper.dr4 resd 1
228 .Hyper.dr5 resd 1
229 .Hyper.dr6 resd 1
230 .Hyper.dr7 resd 1
231
232 .Hyper.gdtr resb 6 ; GDT limit + linear address
233 .Hyper.gdtrPadding resw 1
234 .Hyper.gdtrPadding64 resd 1
235 .Hyper.idtr resb 6 ; IDT limit + linear address
236 .Hyper.idtrPadding resw 1
237 .Hyper.idtrPadding64 resd 1
238 .Hyper.ldtr resw 1
239 .Hyper.ldtrPadding resw 1
240 .Hyper.tr resw 1
241 .Hyper.trPadding resw 1
242
243 .Hyper.SysEnter.cs resb 8
244 .Hyper.SysEnter.eip resb 8
245 .Hyper.SysEnter.esp resb 8
246
247 .Hyper.ldtrHid.u32Base resd 1
248 .Hyper.ldtrHid.u32Limit resd 1
249 .Hyper.ldtrHid.Attr resd 1
250
251 .Hyper.trHid.u32Base resd 1
252 .Hyper.trHid.u32Limit resd 1
253 .Hyper.trHid.Attr resd 1
254
255 ; padding
256 .Hyper.padding resd 6
257
258
259
260 ;
261 ; Guest context state
262 ; (Identical to the two above chunks)
263 ;
264 alignb 32
265 .Guest.fpu resb 512
266
267 .Guest.edi resd 1
268 .Guest.esi resd 1
269 .Guest.ebp resd 1
270 .Guest.eax resd 1
271 .Guest.ebx resd 1
272 .Guest.edx resd 1
273 .Guest.ecx resd 1
274 .Guest.esp resd 1
275 .Guest.ss resw 1
276 .Guest.ssPadding resw 1
277 .Guest.gs resw 1
278 .Guest.gsPadding resw 1
279 .Guest.fs resw 1
280 .Guest.fsPadding resw 1
281 .Guest.es resw 1
282 .Guest.esPadding resw 1
283 .Guest.ds resw 1
284 .Guest.dsPadding resw 1
285 .Guest.cs resw 1
286 .Guest.csPadding resw 1
287 .Guest.eflags resd 1
288 .Guest.eip resd 1
289 .Guest.esHid.u32Base resd 1
290 .Guest.esHid.u32Limit resd 1
291 .Guest.esHid.Attr resd 1
292
293 .Guest.csHid.u32Base resd 1
294 .Guest.csHid.u32Limit resd 1
295 .Guest.csHid.Attr resd 1
296
297 .Guest.ssHid.u32Base resd 1
298 .Guest.ssHid.u32Limit resd 1
299 .Guest.ssHid.Attr resd 1
300
301 .Guest.dsHid.u32Base resd 1
302 .Guest.dsHid.u32Limit resd 1
303 .Guest.dsHid.Attr resd 1
304
305 .Guest.fsHid.u32Base resd 1
306 .Guest.fsHid.u32Limit resd 1
307 .Guest.fsHid.Attr resd 1
308
309 .Guest.gsHid.u32Base resd 1
310 .Guest.gsHid.u32Limit resd 1
311 .Guest.gsHid.Attr resd 1
312
313 .Guest.cr0 resd 1
314 .Guest.cr2 resd 1
315 .Guest.cr3 resd 1
316 .Guest.cr4 resd 1
317
318 .Guest.dr0 resd 1
319 .Guest.dr1 resd 1
320 .Guest.dr2 resd 1
321 .Guest.dr3 resd 1
322 .Guest.dr4 resd 1
323 .Guest.dr5 resd 1
324 .Guest.dr6 resd 1
325 .Guest.dr7 resd 1
326
327 .Guest.gdtr resb 6 ; GDT limit + linear address
328 .Guest.gdtrPadding resw 1
329 .Guest.gdtrPadding64 resd 1
330 .Guest.idtr resb 6 ; IDT limit + linear address
331 .Guest.idtrPadding resw 1
332 .Guest.idtrPadding64 resd 1
333 .Guest.ldtr resw 1
334 .Guest.ldtrPadding resw 1
335 .Guest.tr resw 1
336 .Guest.trPadding resw 1
337
338 .Guest.SysEnter.cs resb 8
339 .Guest.SysEnter.eip resb 8
340 .Guest.SysEnter.esp resb 8
341
342 .Guest.ldtrHid.u32Base resd 1
343 .Guest.ldtrHid.u32Limit resd 1
344 .Guest.ldtrHid.Attr resd 1
345
346 .Guest.trHid.u32Base resd 1
347 .Guest.trHid.u32Limit resd 1
348 .Guest.trHid.Attr resd 1
349
350 ; padding
351 .Guest.padding resd 6
352
353
354
355 ;
356 ; Other stuff.
357 ;
358 alignb 32
359 ; hypervisor core context.
360 .pHyperCoreR3 RTR3PTR_RES 1
361 .pHyperCoreR0 RTR0PTR_RES 1
362 .pHyperCoreGC RTGCPTR_RES 1
363 ;...
364 .fUseFlags resd 1
365 .fChanged resd 1
366 .fValidHiddenSelRegs resd 1
367
368 ; CPUID eax=1
369 .CPUFeatures.edx resd 1
370 .CPUFeatures.ecx resd 1
371 ; CR4 masks
372 .CR4.AndMask resd 1
373 .CR4.OrMask resd 1
374 ; entered rawmode?
375 .fRawEntered resb 1
376%if RTHCPTR_CB == 8
377 .abPadding resb 7
378%else
379 .abPadding resb 3
380%endif
381
382 ; CPUID leafs
383 .aGuestCpuIdStd resb 16*5
384 .aGuestCpuIdExt resb 16*10
385 .aGuestCpuIdCentaur resb 16*4
386 .GuestCpuIdDef resb 16
387
388 ; debug stuff...
389 .GuestEntry resb 800
390endstruc
391
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette