1 | /* $Id: HWACCM.cpp 914 2007-02-14 23:23:08Z vboxsync $ */
|
---|
2 | /** @file
|
---|
3 | * HWACCM - Intel/AMD VM Hardware Support Manager
|
---|
4 | */
|
---|
5 |
|
---|
6 | /*
|
---|
7 | * Copyright (C) 2006 InnoTek Systemberatung GmbH
|
---|
8 | *
|
---|
9 | * This file is part of VirtualBox Open Source Edition (OSE), as
|
---|
10 | * available from http://www.virtualbox.org. This file is free software;
|
---|
11 | * you can redistribute it and/or modify it under the terms of the GNU
|
---|
12 | * General Public License as published by the Free Software Foundation,
|
---|
13 | * in version 2 as it comes in the "COPYING" file of the VirtualBox OSE
|
---|
14 | * distribution. VirtualBox OSE is distributed in the hope that it will
|
---|
15 | * be useful, but WITHOUT ANY WARRANTY of any kind.
|
---|
16 | *
|
---|
17 | * If you received this file as part of a commercial VirtualBox
|
---|
18 | * distribution, then only the terms of your commercial VirtualBox
|
---|
19 | * license agreement apply instead of the previous paragraph.
|
---|
20 | */
|
---|
21 |
|
---|
22 | /*******************************************************************************
|
---|
23 | * Header Files *
|
---|
24 | *******************************************************************************/
|
---|
25 | #define LOG_GROUP LOG_GROUP_HWACCM
|
---|
26 | #include <VBox/cpum.h>
|
---|
27 | #include <VBox/stam.h>
|
---|
28 | #include <VBox/mm.h>
|
---|
29 | #include <VBox/pdm.h>
|
---|
30 | #include <VBox/pgm.h>
|
---|
31 | #include <VBox/trpm.h>
|
---|
32 | #include <VBox/dbgf.h>
|
---|
33 | #include <VBox/hwacc_vmx.h>
|
---|
34 | #include <VBox/hwacc_svm.h>
|
---|
35 | #include "HWACCMInternal.h"
|
---|
36 | #include <VBox/vm.h>
|
---|
37 | #include <VBox/err.h>
|
---|
38 | #include <VBox/param.h>
|
---|
39 | #include <VBox/patm.h>
|
---|
40 | #include <VBox/csam.h>
|
---|
41 | #include <VBox/selm.h>
|
---|
42 |
|
---|
43 | #include <iprt/assert.h>
|
---|
44 | #include <VBox/log.h>
|
---|
45 | #include <iprt/asm.h>
|
---|
46 | #include <iprt/string.h>
|
---|
47 | #include <iprt/thread.h>
|
---|
48 | #include "x86context.h"
|
---|
49 |
|
---|
50 |
|
---|
51 | /*******************************************************************************
|
---|
52 | * Internal Functions *
|
---|
53 | *******************************************************************************/
|
---|
54 | static DECLCALLBACK(int) hwaccmR3Save(PVM pVM, PSSMHANDLE pSSM);
|
---|
55 | static DECLCALLBACK(int) hwaccmR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t u32Version);
|
---|
56 |
|
---|
57 |
|
---|
58 | /**
|
---|
59 | * Initializes the HWACCM.
|
---|
60 | *
|
---|
61 | * @returns VBox status code.
|
---|
62 | * @param pVM The VM to operate on.
|
---|
63 | */
|
---|
64 | HWACCMR3DECL(int) HWACCMR3Init(PVM pVM)
|
---|
65 | {
|
---|
66 | LogFlow(("HWACCMR3Init\n"));
|
---|
67 |
|
---|
68 | /*
|
---|
69 | * Assert alignment and sizes.
|
---|
70 | */
|
---|
71 | AssertRelease(!(RT_OFFSETOF(VM, hwaccm.s) & 31));
|
---|
72 | AssertRelease(sizeof(pVM->hwaccm.s) <= sizeof(pVM->hwaccm.padding));
|
---|
73 |
|
---|
74 | /* Some structure checks. */
|
---|
75 | AssertMsg(RT_OFFSETOF(SVM_VMCB, u8Reserved3) == 0xC0, ("u8Reserved3 offset = %x\n", RT_OFFSETOF(SVM_VMCB, u8Reserved3)));
|
---|
76 | AssertMsg(RT_OFFSETOF(SVM_VMCB, ctrl.EventInject) == 0xA8, ("ctrl.EventInject offset = %x\n", RT_OFFSETOF(SVM_VMCB, ctrl.EventInject)));
|
---|
77 | AssertMsg(RT_OFFSETOF(SVM_VMCB, ctrl.ExitIntInfo) == 0x88, ("ctrl.ExitIntInfo offset = %x\n", RT_OFFSETOF(SVM_VMCB, ctrl.ExitIntInfo)));
|
---|
78 | AssertMsg(RT_OFFSETOF(SVM_VMCB, ctrl.TLBCtrl) == 0x58, ("ctrl.TLBCtrl offset = %x\n", RT_OFFSETOF(SVM_VMCB, ctrl.TLBCtrl)));
|
---|
79 |
|
---|
80 | AssertMsg(RT_OFFSETOF(SVM_VMCB, guest) == 0x400, ("guest offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest)));
|
---|
81 | AssertMsg(RT_OFFSETOF(SVM_VMCB, guest.u8Reserved4) == 0x4A0, ("guest.u8Reserved4 offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest.u8Reserved4)));
|
---|
82 | AssertMsg(RT_OFFSETOF(SVM_VMCB, guest.u8Reserved6) == 0x4D8, ("guest.u8Reserved6 offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest.u8Reserved6)));
|
---|
83 | AssertMsg(RT_OFFSETOF(SVM_VMCB, guest.u8Reserved7) == 0x580, ("guest.u8Reserved7 offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest.u8Reserved7)));
|
---|
84 | AssertMsg(RT_OFFSETOF(SVM_VMCB, guest.u8Reserved9) == 0x648, ("guest.u8Reserved9 offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest.u8Reserved9)));
|
---|
85 | AssertMsg(RT_OFFSETOF(SVM_VMCB, u8Reserved10) == 0x698, ("u8Reserved3 offset = %x\n", RT_OFFSETOF(SVM_VMCB, u8Reserved10)));
|
---|
86 | AssertMsg(sizeof(SVM_VMCB) == 0x1000, ("SVM_VMCB size = %x\n", sizeof(SVM_VMCB)));
|
---|
87 |
|
---|
88 |
|
---|
89 | /*
|
---|
90 | * Register the saved state data unit.
|
---|
91 | */
|
---|
92 | int rc = SSMR3RegisterInternal(pVM, "HWACCM", 0, HWACCM_SSM_VERSION, sizeof(HWACCM),
|
---|
93 | NULL, hwaccmR3Save, NULL,
|
---|
94 | NULL, hwaccmR3Load, NULL);
|
---|
95 | if (VBOX_FAILURE(rc))
|
---|
96 | return rc;
|
---|
97 |
|
---|
98 | /** @todo Make sure both pages are either not accessible or readonly! */
|
---|
99 | /* Allocate one page for VMXON. */
|
---|
100 | pVM->hwaccm.s.vmx.pVMXON = SUPContAlloc(PAGE_SIZE, &pVM->hwaccm.s.vmx.pVMXONPhys);
|
---|
101 | if (pVM->hwaccm.s.vmx.pVMXON == 0)
|
---|
102 | {
|
---|
103 | AssertMsgFailed(("SUPContAlloc failed!!\n"));
|
---|
104 | return VERR_NO_MEMORY;
|
---|
105 | }
|
---|
106 | memset(pVM->hwaccm.s.vmx.pVMXON, 0, PAGE_SIZE);
|
---|
107 |
|
---|
108 | /* Allocate one page for the VM control structure (VMCS). */
|
---|
109 | pVM->hwaccm.s.vmx.pVMCS = SUPContAlloc(PAGE_SIZE, &pVM->hwaccm.s.vmx.pVMCSPhys);
|
---|
110 | if (pVM->hwaccm.s.vmx.pVMCS == 0)
|
---|
111 | {
|
---|
112 | AssertMsgFailed(("SUPContAlloc failed!!\n"));
|
---|
113 | return VERR_NO_MEMORY;
|
---|
114 | }
|
---|
115 | memset(pVM->hwaccm.s.vmx.pVMCS, 0, PAGE_SIZE);
|
---|
116 |
|
---|
117 | /* Reuse those two pages for AMD SVM. (one is active; never both) */
|
---|
118 | pVM->hwaccm.s.svm.pHState = pVM->hwaccm.s.vmx.pVMXON;
|
---|
119 | pVM->hwaccm.s.svm.pHStatePhys = pVM->hwaccm.s.vmx.pVMXONPhys;
|
---|
120 | pVM->hwaccm.s.svm.pVMCB = pVM->hwaccm.s.vmx.pVMCS;
|
---|
121 | pVM->hwaccm.s.svm.pVMCBPhys = pVM->hwaccm.s.vmx.pVMCSPhys;
|
---|
122 |
|
---|
123 | /* Allocate one page for the SVM host control structure (used for vmsave/vmload). */
|
---|
124 | pVM->hwaccm.s.svm.pVMCBHost = SUPContAlloc(PAGE_SIZE, &pVM->hwaccm.s.svm.pVMCBHostPhys);
|
---|
125 | if (pVM->hwaccm.s.svm.pVMCBHost == 0)
|
---|
126 | {
|
---|
127 | AssertMsgFailed(("SUPContAlloc failed!!\n"));
|
---|
128 | return VERR_NO_MEMORY;
|
---|
129 | }
|
---|
130 | memset(pVM->hwaccm.s.svm.pVMCBHost, 0, PAGE_SIZE);
|
---|
131 |
|
---|
132 | /* Allocate 12 KB for the IO bitmap (doesn't seem to be a way to convince SVM not to use it) */
|
---|
133 | pVM->hwaccm.s.svm.pIOBitmap = SUPContAlloc(PAGE_SIZE*3, &pVM->hwaccm.s.svm.pIOBitmapPhys);
|
---|
134 | if (pVM->hwaccm.s.svm.pIOBitmap == 0)
|
---|
135 | {
|
---|
136 | AssertMsgFailed(("SUPContAlloc failed!!\n"));
|
---|
137 | return VERR_NO_MEMORY;
|
---|
138 | }
|
---|
139 | /* Set all bits to intercept all IO accesses. */
|
---|
140 | memset(pVM->hwaccm.s.svm.pIOBitmap, 0xff, PAGE_SIZE*3);
|
---|
141 |
|
---|
142 | /* Allocate 8 KB for the MSR bitmap (doesn't seem to be a way to convince SVM not to use it) */
|
---|
143 | pVM->hwaccm.s.svm.pMSRBitmap = SUPContAlloc(PAGE_SIZE*2, &pVM->hwaccm.s.svm.pMSRBitmapPhys);
|
---|
144 | if (pVM->hwaccm.s.svm.pMSRBitmap == 0)
|
---|
145 | {
|
---|
146 | AssertMsgFailed(("SUPContAlloc failed!!\n"));
|
---|
147 | return VERR_NO_MEMORY;
|
---|
148 | }
|
---|
149 | /* Set all bits to intercept all MSR accesses. */
|
---|
150 | memset(pVM->hwaccm.s.svm.pMSRBitmap, 0xff, PAGE_SIZE*2);
|
---|
151 |
|
---|
152 | /* Misc initialisation. */
|
---|
153 | pVM->hwaccm.s.vmx.fSupported = false;
|
---|
154 | pVM->hwaccm.s.svm.fSupported = false;
|
---|
155 | pVM->hwaccm.s.vmx.fEnabled = false;
|
---|
156 | pVM->hwaccm.s.svm.fEnabled = false;
|
---|
157 |
|
---|
158 | pVM->hwaccm.s.fActive = false;
|
---|
159 |
|
---|
160 | /* On first entry we'll sync everything. */
|
---|
161 | pVM->hwaccm.s.fContextUseFlags = HWACCM_CHANGED_ALL;
|
---|
162 |
|
---|
163 | pVM->hwaccm.s.vmx.cr0_mask = 0;
|
---|
164 | pVM->hwaccm.s.vmx.cr4_mask = 0;
|
---|
165 |
|
---|
166 | /*
|
---|
167 | * Statistics.
|
---|
168 | */
|
---|
169 | STAM_REG(pVM, &pVM->hwaccm.s.StatEntry, STAMTYPE_PROFILE, "/PROF/HWACCM/SwitchToGC", STAMUNIT_TICKS_PER_CALL, "Profiling of VMXR0RunGuestCode entry");
|
---|
170 | STAM_REG(pVM, &pVM->hwaccm.s.StatExit, STAMTYPE_PROFILE, "/PROF/HWACCM/SwitchFromGC", STAMUNIT_TICKS_PER_CALL, "Profiling of VMXR0RunGuestCode exit");
|
---|
171 | STAM_REG(pVM, &pVM->hwaccm.s.StatInGC, STAMTYPE_PROFILE, "/PROF/HWACCM/InGC", STAMUNIT_TICKS_PER_CALL, "Profiling of vmlaunch");
|
---|
172 |
|
---|
173 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitShadowNM, STAMTYPE_COUNTER, "/HWACCM/Exit/Trap/Shadow/#NM", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
174 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitGuestNM, STAMTYPE_COUNTER, "/HWACCM/Exit/Trap/Guest/#NM", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
175 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitShadowPF, STAMTYPE_COUNTER, "/HWACCM/Exit/Trap/Shadow/#PF", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
176 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitGuestPF, STAMTYPE_COUNTER, "/HWACCM/Exit/Trap/Guest/#PF", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
177 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitGuestUD, STAMTYPE_COUNTER, "/HWACCM/Exit/Trap/Guest/#UD", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
178 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitGuestSS, STAMTYPE_COUNTER, "/HWACCM/Exit/Trap/Guest/#SS", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
179 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitGuestNP, STAMTYPE_COUNTER, "/HWACCM/Exit/Trap/Guest/#NP", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
180 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitGuestGP, STAMTYPE_COUNTER, "/HWACCM/Exit/Trap/Guest/#GP", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
181 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitGuestMF, STAMTYPE_COUNTER, "/HWACCM/Exit/Trap/Guest/#MF", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
182 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitGuestDE, STAMTYPE_COUNTER, "/HWACCM/Exit/Trap/Guest/#DE", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
183 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitInvpg, STAMTYPE_COUNTER, "/HWACCM/Exit/Instr/Invlpg", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
184 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitInvd, STAMTYPE_COUNTER, "/HWACCM/Exit/Instr/Invd", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
185 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitCpuid, STAMTYPE_COUNTER, "/HWACCM/Exit/Instr/Cpuid", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
186 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitCRxWrite, STAMTYPE_COUNTER, "/HWACCM/Exit/Instr/CRx/Write", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
187 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitCRxRead, STAMTYPE_COUNTER, "/HWACCM/Exit/Instr/CRx/Read", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
188 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitDRxWrite, STAMTYPE_COUNTER, "/HWACCM/Exit/Instr/DRx/Write", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
189 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitDRxRead, STAMTYPE_COUNTER, "/HWACCM/Exit/Instr/DRx/Read", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
190 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitCLTS, STAMTYPE_COUNTER, "/HWACCM/Exit/Instr/CLTS", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
191 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitLMSW, STAMTYPE_COUNTER, "/HWACCM/Exit/Instr/LMSW", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
192 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitIOWrite, STAMTYPE_COUNTER, "/HWACCM/Exit/IO/Write", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
193 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitIORead, STAMTYPE_COUNTER, "/HWACCM/Exit/IO/Read", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
194 | STAM_REG(pVM, &pVM->hwaccm.s.StatExitIrqWindow, STAMTYPE_COUNTER, "/HWACCM/Exit/GuestIrq/Pending", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
195 |
|
---|
196 | STAM_REG(pVM, &pVM->hwaccm.s.StatSwitchGuestIrq,STAMTYPE_COUNTER, "/HWACCM/Switch/IrqPending", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
197 | STAM_REG(pVM, &pVM->hwaccm.s.StatSwitchToR3, STAMTYPE_COUNTER, "/HWACCM/Switch/ToR3", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
198 |
|
---|
199 | STAM_REG(pVM, &pVM->hwaccm.s.StatIntInject, STAMTYPE_COUNTER, "/HWACCM/Irq/Inject", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
200 | STAM_REG(pVM, &pVM->hwaccm.s.StatIntReinject, STAMTYPE_COUNTER, "/HWACCM/Irq/Reinject", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
201 | STAM_REG(pVM, &pVM->hwaccm.s.StatPendingHostIrq,STAMTYPE_COUNTER, "/HWACCM/Irq/PendingOnHost", STAMUNIT_OCCURENCES, "Nr of occurances");
|
---|
202 |
|
---|
203 | pVM->hwaccm.s.pStatExitReason = 0;
|
---|
204 |
|
---|
205 | #ifdef VBOX_WITH_STATISTICS
|
---|
206 | rc = MMHyperAlloc(pVM, MAX_EXITREASON_STAT*sizeof(*pVM->hwaccm.s.pStatExitReason), 0, MM_TAG_HWACCM, (void **)&pVM->hwaccm.s.pStatExitReason);
|
---|
207 | AssertRC(rc);
|
---|
208 | if (VBOX_SUCCESS(rc))
|
---|
209 | {
|
---|
210 | for (int i=0;i<MAX_EXITREASON_STAT;i++)
|
---|
211 | {
|
---|
212 | char szName[64];
|
---|
213 | RTStrPrintf(szName, sizeof(szName), "/HWACCM/Exit/Reason/%02x", i);
|
---|
214 | int rc = STAMR3Register(pVM, &pVM->hwaccm.s.pStatExitReason[i], STAMTYPE_COUNTER, STAMVISIBILITY_USED, szName, STAMUNIT_OCCURENCES, "Exit reason");
|
---|
215 | AssertRC(rc);
|
---|
216 | }
|
---|
217 | }
|
---|
218 | #endif
|
---|
219 |
|
---|
220 | /* Disabled by default. */
|
---|
221 | pVM->fHWACCMEnabled = false;
|
---|
222 |
|
---|
223 | /* HWACCM support must be explicitely enabled in the configuration file. */
|
---|
224 | pVM->hwaccm.s.fAllowed = false;
|
---|
225 | CFGMR3QueryBool(CFGMR3GetChild(CFGMR3GetRoot(pVM), "HWVirtExt/"), "Enabled", &pVM->hwaccm.s.fAllowed);
|
---|
226 |
|
---|
227 | return VINF_SUCCESS;
|
---|
228 | }
|
---|
229 |
|
---|
230 |
|
---|
231 | /**
|
---|
232 | * Turns off normal raw mode features
|
---|
233 | *
|
---|
234 | * @param pVM The VM to operate on.
|
---|
235 | */
|
---|
236 | static void hwaccmr3DisableRawMode(PVM pVM)
|
---|
237 | {
|
---|
238 | /* Disable PATM & CSAM. */
|
---|
239 | PATMR3AllowPatching(pVM, false);
|
---|
240 | CSAMDisableScanning(pVM);
|
---|
241 |
|
---|
242 | /* Turn off IDT/LDT/GDT and TSS monitoring and sycing. */
|
---|
243 | SELMR3DisableMonitoring(pVM);
|
---|
244 | TRPMR3DisableMonitoring(pVM);
|
---|
245 |
|
---|
246 | /* The hidden selector registers are now valid. */
|
---|
247 | CPUMSetHiddenSelRegsValid(pVM, true);
|
---|
248 |
|
---|
249 | /* Disable the switcher code (safety precaution). */
|
---|
250 | VMMR3DisableSwitcher(pVM);
|
---|
251 |
|
---|
252 | /* Disable mapping of the hypervisor into the shadow page table. */
|
---|
253 | PGMR3RemoveMappingsFromShwPD(pVM);
|
---|
254 | }
|
---|
255 |
|
---|
256 | /**
|
---|
257 | * Applies relocations to data and code managed by this
|
---|
258 | * component. This function will be called at init and
|
---|
259 | * whenever the VMM need to relocate it self inside the GC.
|
---|
260 | *
|
---|
261 | * @param pVM The VM.
|
---|
262 | */
|
---|
263 | HWACCMR3DECL(void) HWACCMR3Relocate(PVM pVM)
|
---|
264 | {
|
---|
265 | #ifdef LOG_ENABLED
|
---|
266 | Log(("HWACCMR3Relocate to %VGv\n", MMHyperGetArea(pVM, 0)));
|
---|
267 | #endif
|
---|
268 |
|
---|
269 | if (pVM->hwaccm.s.fAllowed == false)
|
---|
270 | return ;
|
---|
271 |
|
---|
272 | if (pVM->hwaccm.s.vmx.fSupported)
|
---|
273 | {
|
---|
274 | Log(("pVM->hwaccm.s.vmx.fSupported = %d\n", pVM->hwaccm.s.vmx.fSupported));
|
---|
275 | LogRel(("HWACCM: Host CR4=%08X\n", pVM->hwaccm.s.vmx.hostCR4));
|
---|
276 | LogRel(("HWACCM: MSR_IA32_FEATURE_CONTROL = %VX64\n", pVM->hwaccm.s.vmx.msr.feature_ctrl));
|
---|
277 | LogRel(("HWACCM: MSR_IA32_VMX_BASIC_INFO = %VX64\n", pVM->hwaccm.s.vmx.msr.vmx_basic_info));
|
---|
278 | LogRel(("HWACCM: MSR_IA32_VMX_PINBASED_CTLS = %VX64\n", pVM->hwaccm.s.vmx.msr.vmx_pin_ctls));
|
---|
279 | LogRel(("HWACCM: MSR_IA32_VMX_PROCBASED_CTLS = %VX64\n", pVM->hwaccm.s.vmx.msr.vmx_proc_ctls));
|
---|
280 | LogRel(("HWACCM: MSR_IA32_VMX_EXIT_CTLS = %VX64\n", pVM->hwaccm.s.vmx.msr.vmx_exit));
|
---|
281 | LogRel(("HWACCM: MSR_IA32_VMX_ENTRY_CTLS = %VX64\n", pVM->hwaccm.s.vmx.msr.vmx_entry));
|
---|
282 | LogRel(("HWACCM: MSR_IA32_VMX_MISC = %VX64\n", pVM->hwaccm.s.vmx.msr.vmx_misc));
|
---|
283 | LogRel(("HWACCM: MSR_IA32_VMX_CR0_FIXED0 = %VX64\n", pVM->hwaccm.s.vmx.msr.vmx_cr0_fixed0));
|
---|
284 | LogRel(("HWACCM: MSR_IA32_VMX_CR0_FIXED1 = %VX64\n", pVM->hwaccm.s.vmx.msr.vmx_cr0_fixed1));
|
---|
285 | LogRel(("HWACCM: MSR_IA32_VMX_CR4_FIXED0 = %VX64\n", pVM->hwaccm.s.vmx.msr.vmx_cr4_fixed0));
|
---|
286 | LogRel(("HWACCM: MSR_IA32_VMX_CR4_FIXED1 = %VX64\n", pVM->hwaccm.s.vmx.msr.vmx_cr4_fixed1));
|
---|
287 | LogRel(("HWACCM: MSR_IA32_VMX_VMCS_ENUM = %VX64\n", pVM->hwaccm.s.vmx.msr.vmx_vmcs_enum));
|
---|
288 |
|
---|
289 | if (pVM->hwaccm.s.fInitialized == false && pVM->hwaccm.s.vmx.msr.feature_ctrl != 0)
|
---|
290 | {
|
---|
291 | /* Only try once. */
|
---|
292 | pVM->hwaccm.s.fInitialized = true;
|
---|
293 |
|
---|
294 | int rc = SUPCallVMMR0(pVM->pVMR0, VMMR0_DO_HWACC_SETUP_VM, NULL);
|
---|
295 | AssertRC(rc);
|
---|
296 | if (rc == VINF_SUCCESS)
|
---|
297 | {
|
---|
298 | hwaccmr3DisableRawMode(pVM);
|
---|
299 |
|
---|
300 | pVM->fHWACCMEnabled = true;
|
---|
301 | pVM->hwaccm.s.vmx.fEnabled = true;
|
---|
302 | CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SEP);
|
---|
303 | LogRel(("HWACCM: VMX enabled!\n"));
|
---|
304 | }
|
---|
305 | else
|
---|
306 | {
|
---|
307 | LogRel(("HWACCM: VMX setup failed with rc=%Vrc!\n", rc));
|
---|
308 | pVM->fHWACCMEnabled = false;
|
---|
309 | }
|
---|
310 | }
|
---|
311 | }
|
---|
312 | else
|
---|
313 | if (pVM->hwaccm.s.svm.fSupported)
|
---|
314 | {
|
---|
315 | Log(("pVM->hwaccm.s.svm.fSupported = %d\n", pVM->hwaccm.s.svm.fSupported));
|
---|
316 | LogRel(("HWACMM: cpuid 0x80000001.u32AMDFeatureECX = %VX32\n", pVM->hwaccm.s.cpuid.u32AMDFeatureECX));
|
---|
317 | LogRel(("HWACMM: cpuid 0x80000001.u32AMDFeatureEDX = %VX32\n", pVM->hwaccm.s.cpuid.u32AMDFeatureEDX));
|
---|
318 | LogRel(("HWACCM: SVM revision = %X\n", pVM->hwaccm.s.svm.u32Rev));
|
---|
319 | LogRel(("HWACCM: SVM max ASID = %d\n", pVM->hwaccm.s.svm.u32MaxASID));
|
---|
320 |
|
---|
321 | if (pVM->hwaccm.s.fInitialized == false)
|
---|
322 | {
|
---|
323 | /* Only try once. */
|
---|
324 | pVM->hwaccm.s.fInitialized = true;
|
---|
325 |
|
---|
326 | int rc = SUPCallVMMR0(pVM->pVMR0, VMMR0_DO_HWACC_SETUP_VM, NULL);
|
---|
327 | AssertRC(rc);
|
---|
328 | if (rc == VINF_SUCCESS)
|
---|
329 | {
|
---|
330 | hwaccmr3DisableRawMode(pVM);
|
---|
331 | CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SEP);
|
---|
332 |
|
---|
333 | pVM->fHWACCMEnabled = true;
|
---|
334 | pVM->hwaccm.s.svm.fEnabled = true;
|
---|
335 | }
|
---|
336 | else
|
---|
337 | {
|
---|
338 | pVM->fHWACCMEnabled = false;
|
---|
339 | }
|
---|
340 | }
|
---|
341 | }
|
---|
342 |
|
---|
343 | }
|
---|
344 |
|
---|
345 |
|
---|
346 | /**
|
---|
347 | * Checks hardware accelerated raw mode is allowed.
|
---|
348 | *
|
---|
349 | * @returns boolean
|
---|
350 | * @param pVM The VM to operate on.
|
---|
351 | */
|
---|
352 | HWACCMR3DECL(bool) HWACCMR3IsAllowed(PVM pVM)
|
---|
353 | {
|
---|
354 | return pVM->hwaccm.s.fAllowed;
|
---|
355 | }
|
---|
356 |
|
---|
357 |
|
---|
358 | /**
|
---|
359 | * Notification callback which is called whenever there is a chance that a CR3
|
---|
360 | * value might have changed.
|
---|
361 | * This is called by PGM.
|
---|
362 | *
|
---|
363 | * @param pVM The VM to operate on.
|
---|
364 | * @param enmShadowMode New paging mode.
|
---|
365 | */
|
---|
366 | HWACCMR3DECL(void) HWACCMR3PagingModeChanged(PVM pVM, PGMMODE enmShadowMode)
|
---|
367 | {
|
---|
368 | pVM->hwaccm.s.enmShadowMode = enmShadowMode;
|
---|
369 | }
|
---|
370 |
|
---|
371 | /**
|
---|
372 | * Terminates the HWACCM.
|
---|
373 | *
|
---|
374 | * Termination means cleaning up and freeing all resources,
|
---|
375 | * the VM it self is at this point powered off or suspended.
|
---|
376 | *
|
---|
377 | * @returns VBox status code.
|
---|
378 | * @param pVM The VM to operate on.
|
---|
379 | */
|
---|
380 | HWACCMR3DECL(int) HWACCMR3Term(PVM pVM)
|
---|
381 | {
|
---|
382 | if (pVM->hwaccm.s.pStatExitReason)
|
---|
383 | {
|
---|
384 | MMHyperFree(pVM, pVM->hwaccm.s.pStatExitReason);
|
---|
385 | pVM->hwaccm.s.pStatExitReason = 0;
|
---|
386 | }
|
---|
387 |
|
---|
388 | if (pVM->hwaccm.s.vmx.pVMXON)
|
---|
389 | {
|
---|
390 | SUPContFree(pVM->hwaccm.s.vmx.pVMXON);
|
---|
391 | pVM->hwaccm.s.vmx.pVMXON = 0;
|
---|
392 | }
|
---|
393 | if (pVM->hwaccm.s.vmx.pVMCS)
|
---|
394 | {
|
---|
395 | SUPContFree(pVM->hwaccm.s.vmx.pVMCS);
|
---|
396 | pVM->hwaccm.s.vmx.pVMCS = 0;
|
---|
397 | }
|
---|
398 | if (pVM->hwaccm.s.svm.pVMCBHost)
|
---|
399 | {
|
---|
400 | SUPContFree(pVM->hwaccm.s.svm.pVMCBHost);
|
---|
401 | pVM->hwaccm.s.svm.pVMCBHost = 0;
|
---|
402 | }
|
---|
403 | if (pVM->hwaccm.s.svm.pIOBitmap)
|
---|
404 | {
|
---|
405 | SUPContFree(pVM->hwaccm.s.svm.pIOBitmap);
|
---|
406 | pVM->hwaccm.s.svm.pIOBitmap = 0;
|
---|
407 | }
|
---|
408 | if (pVM->hwaccm.s.svm.pMSRBitmap)
|
---|
409 | {
|
---|
410 | SUPContFree(pVM->hwaccm.s.svm.pMSRBitmap);
|
---|
411 | pVM->hwaccm.s.svm.pMSRBitmap = 0;
|
---|
412 | }
|
---|
413 | return 0;
|
---|
414 | }
|
---|
415 |
|
---|
416 |
|
---|
417 | /**
|
---|
418 | * The VM is being reset.
|
---|
419 | *
|
---|
420 | * For the HWACCM component this means that any GDT/LDT/TSS monitors
|
---|
421 | * needs to be removed.
|
---|
422 | *
|
---|
423 | * @param pVM VM handle.
|
---|
424 | */
|
---|
425 | HWACCMR3DECL(void) HWACCMR3Reset(PVM pVM)
|
---|
426 | {
|
---|
427 | LogFlow(("HWACCMR3Reset:\n"));
|
---|
428 |
|
---|
429 | if (pVM->fHWACCMEnabled)
|
---|
430 | hwaccmr3DisableRawMode(pVM);
|
---|
431 |
|
---|
432 | /* On first entry we'll sync everything. */
|
---|
433 | pVM->hwaccm.s.fContextUseFlags = HWACCM_CHANGED_ALL;
|
---|
434 |
|
---|
435 | pVM->hwaccm.s.vmx.cr0_mask = 0;
|
---|
436 | pVM->hwaccm.s.vmx.cr4_mask = 0;
|
---|
437 | }
|
---|
438 |
|
---|
439 | /**
|
---|
440 | * Checks if we can currently use hardware accelerated raw mode.
|
---|
441 | *
|
---|
442 | * @returns boolean
|
---|
443 | * @param pVM The VM to operate on.
|
---|
444 | * @param pCtx Partial VM execution context
|
---|
445 | */
|
---|
446 | HWACCMR3DECL(bool) HWACCMR3CanExecuteGuest(PVM pVM, PCPUMCTX pCtx)
|
---|
447 | {
|
---|
448 | uint32_t mask;
|
---|
449 |
|
---|
450 | Assert(pVM->fHWACCMEnabled);
|
---|
451 |
|
---|
452 | /* @todo we can support real-mode by using v86 and protected mode without paging with identity mapped pages.
|
---|
453 | * (but do we really care?)
|
---|
454 | */
|
---|
455 |
|
---|
456 | pVM->hwaccm.s.fActive = false;
|
---|
457 |
|
---|
458 | /** @note The context supplied by REM is partial. If we add more checks here, be sure to verify that REM provides this info! */
|
---|
459 |
|
---|
460 | /* Too early for VMX and SVN (?). */
|
---|
461 | if (pCtx->idtr.pIdt == 0 || pCtx->idtr.cbIdt == 0 || pCtx->tr == 0)
|
---|
462 | return false;
|
---|
463 |
|
---|
464 | /* The guest is about to complete the switch to protected mode. Wait a bit longer. */
|
---|
465 | if (pCtx->csHid.Attr.n.u1Present == 0)
|
---|
466 | return false;
|
---|
467 | if (pCtx->ssHid.Attr.n.u1Present == 0)
|
---|
468 | return false;
|
---|
469 |
|
---|
470 | /** @todo if we remove this check, then Windows XP install fails during the textmode phase */
|
---|
471 | if (!(pCtx->cr0 & X86_CR0_WRITE_PROTECT))
|
---|
472 | return false;
|
---|
473 |
|
---|
474 | if (pVM->hwaccm.s.vmx.fEnabled)
|
---|
475 | {
|
---|
476 | /* if bit N is set in cr0_fixed0, then it must be set in the guest's cr0. */
|
---|
477 | mask = (uint32_t)pVM->hwaccm.s.vmx.msr.vmx_cr0_fixed0;
|
---|
478 | /** @note We ignore the NE bit here on purpose; see vmmr0\hwaccmr0.cpp for details. */
|
---|
479 | mask &= ~X86_CR0_NE;
|
---|
480 |
|
---|
481 | if ((pCtx->cr0 & mask) != mask)
|
---|
482 | return false;
|
---|
483 |
|
---|
484 | /* if bit N is cleared in cr0_fixed1, then it must be zero in the guest's cr0. */
|
---|
485 | mask = (uint32_t)~pVM->hwaccm.s.vmx.msr.vmx_cr0_fixed1;
|
---|
486 | if ((pCtx->cr0 & mask) != 0)
|
---|
487 | return false;
|
---|
488 |
|
---|
489 | /* if bit N is set in cr4_fixed0, then it must be set in the guest's cr4. */
|
---|
490 | mask = (uint32_t)pVM->hwaccm.s.vmx.msr.vmx_cr4_fixed0;
|
---|
491 | mask &= ~X86_CR4_VMXE;
|
---|
492 | if ((pCtx->cr4 & mask) != mask)
|
---|
493 | return false;
|
---|
494 |
|
---|
495 | /* if bit N is cleared in cr4_fixed1, then it must be zero in the guest's cr4. */
|
---|
496 | mask = (uint32_t)~pVM->hwaccm.s.vmx.msr.vmx_cr4_fixed1;
|
---|
497 | if ((pCtx->cr4 & mask) != 0)
|
---|
498 | return false;
|
---|
499 |
|
---|
500 | pVM->hwaccm.s.fActive = true;
|
---|
501 | return true;
|
---|
502 | }
|
---|
503 | else
|
---|
504 | {
|
---|
505 | Assert(pVM->hwaccm.s.svm.fEnabled);
|
---|
506 |
|
---|
507 | /* Let's start with protected mode with paging enabled first. */
|
---|
508 | if ((pCtx->cr0 & (X86_CR0_PE|X86_CR0_PG)) == (X86_CR0_PE|X86_CR0_PG))
|
---|
509 | {
|
---|
510 | pVM->hwaccm.s.fActive = true;
|
---|
511 | return true;
|
---|
512 | }
|
---|
513 | }
|
---|
514 |
|
---|
515 | return false;
|
---|
516 | }
|
---|
517 |
|
---|
518 | /**
|
---|
519 | * Checks if we are currently using hardware accelerated raw mode.
|
---|
520 | *
|
---|
521 | * @returns boolean
|
---|
522 | * @param pVM The VM to operate on.
|
---|
523 | */
|
---|
524 | HWACCMR3DECL(bool) HWACCMR3IsActive(PVM pVM)
|
---|
525 | {
|
---|
526 | return pVM->hwaccm.s.fActive;
|
---|
527 | }
|
---|
528 |
|
---|
529 | /**
|
---|
530 | * Checks if internal events are pending. In that case we are not allowed to dispatch interrupts.
|
---|
531 | *
|
---|
532 | * @returns boolean
|
---|
533 | * @param pVM The VM to operate on.
|
---|
534 | */
|
---|
535 | HWACCMR3DECL(bool) HWACCMR3IsEventPending(PVM pVM)
|
---|
536 | {
|
---|
537 | return HWACCMIsEnabled(pVM) && pVM->hwaccm.s.Event.fPending;
|
---|
538 | }
|
---|
539 |
|
---|
540 | /**
|
---|
541 | * Execute state save operation.
|
---|
542 | *
|
---|
543 | * @returns VBox status code.
|
---|
544 | * @param pVM VM Handle.
|
---|
545 | * @param pSSM SSM operation handle.
|
---|
546 | */
|
---|
547 | static DECLCALLBACK(int) hwaccmR3Save(PVM pVM, PSSMHANDLE pSSM)
|
---|
548 | {
|
---|
549 | int rc;
|
---|
550 |
|
---|
551 | Log(("hwaccmR3Save:\n"));
|
---|
552 |
|
---|
553 | /*
|
---|
554 | * Save the basic bits - fortunately all the other things can be resynced on load.
|
---|
555 | */
|
---|
556 | rc = SSMR3PutU32(pSSM, pVM->hwaccm.s.Event.fPending);
|
---|
557 | AssertRCReturn(rc, rc);
|
---|
558 | rc = SSMR3PutU32(pSSM, pVM->hwaccm.s.Event.errCode);
|
---|
559 | AssertRCReturn(rc, rc);
|
---|
560 | rc = SSMR3PutU64(pSSM, pVM->hwaccm.s.Event.intInfo);
|
---|
561 | AssertRCReturn(rc, rc);
|
---|
562 |
|
---|
563 | return VINF_SUCCESS;
|
---|
564 | }
|
---|
565 |
|
---|
566 |
|
---|
567 | /**
|
---|
568 | * Execute state load operation.
|
---|
569 | *
|
---|
570 | * @returns VBox status code.
|
---|
571 | * @param pVM VM Handle.
|
---|
572 | * @param pSSM SSM operation handle.
|
---|
573 | * @param u32Version Data layout version.
|
---|
574 | */
|
---|
575 | static DECLCALLBACK(int) hwaccmR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t u32Version)
|
---|
576 | {
|
---|
577 | int rc;
|
---|
578 |
|
---|
579 | Log(("hwaccmR3Load:\n"));
|
---|
580 |
|
---|
581 | /*
|
---|
582 | * Validate version.
|
---|
583 | */
|
---|
584 | if (u32Version != HWACCM_SSM_VERSION)
|
---|
585 | {
|
---|
586 | Log(("hwaccmR3Load: Invalid version u32Version=%d!\n", u32Version));
|
---|
587 | return VERR_SSM_UNSUPPORTED_DATA_UNIT_VERSION;
|
---|
588 | }
|
---|
589 |
|
---|
590 | rc = SSMR3GetU32(pSSM, &pVM->hwaccm.s.Event.fPending);
|
---|
591 | AssertRCReturn(rc, rc);
|
---|
592 | rc = SSMR3GetU32(pSSM, &pVM->hwaccm.s.Event.errCode);
|
---|
593 | AssertRCReturn(rc, rc);
|
---|
594 | rc = SSMR3GetU64(pSSM, &pVM->hwaccm.s.Event.intInfo);
|
---|
595 | AssertRCReturn(rc, rc);
|
---|
596 |
|
---|
597 | return VINF_SUCCESS;
|
---|
598 | }
|
---|
599 |
|
---|
600 |
|
---|
601 |
|
---|
602 |
|
---|