VirtualBox

source: vbox/trunk/src/VBox/VMM/PDMDevHlp.cpp@ 18927

Last change on this file since 18927 was 18927, checked in by vboxsync, 16 years ago

Big step to separate VMM data structures for guest SMP. (pgm, em)

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id
File size: 135.7 KB
Line 
1/* $Id: PDMDevHlp.cpp 18927 2009-04-16 11:41:38Z vboxsync $ */
2/** @file
3 * PDM - Pluggable Device and Driver Manager, Device Helpers.
4 */
5
6/*
7 * Copyright (C) 2006-2007 Sun Microsystems, Inc.
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 *
17 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa
18 * Clara, CA 95054 USA or visit http://www.sun.com if you need
19 * additional information or have any questions.
20 */
21
22
23/*******************************************************************************
24* Header Files *
25*******************************************************************************/
26#define LOG_GROUP LOG_GROUP_PDM_DEVICE
27#include "PDMInternal.h"
28#include <VBox/pdm.h>
29#include <VBox/mm.h>
30#include <VBox/pgm.h>
31#include <VBox/iom.h>
32#include <VBox/rem.h>
33#include <VBox/dbgf.h>
34#include <VBox/vm.h>
35#include <VBox/vmm.h>
36
37#include <VBox/version.h>
38#include <VBox/log.h>
39#include <VBox/err.h>
40#include <iprt/asm.h>
41#include <iprt/assert.h>
42#include <iprt/string.h>
43#include <iprt/thread.h>
44
45
46/*******************************************************************************
47* Defined Constants And Macros *
48*******************************************************************************/
49/** @def PDM_DEVHLP_DEADLOCK_DETECTION
50 * Define this to enable the deadlock detection when accessing physical memory.
51 */
52#if /*defined(DEBUG_bird) ||*/ defined(DOXYGEN_RUNNING)
53# define PDM_DEVHLP_DEADLOCK_DETECTION
54#endif
55
56
57/*******************************************************************************
58* Defined Constants And Macros *
59*******************************************************************************/
60/** @name R3 DevHlp
61 * @{
62 */
63
64
65/** @copydoc PDMDEVHLPR3::pfnIOPortRegister */
66static DECLCALLBACK(int) pdmR3DevHlp_IOPortRegister(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts, RTHCPTR pvUser, PFNIOMIOPORTOUT pfnOut, PFNIOMIOPORTIN pfnIn,
67 PFNIOMIOPORTOUTSTRING pfnOutStr, PFNIOMIOPORTINSTRING pfnInStr, const char *pszDesc)
68{
69 PDMDEV_ASSERT_DEVINS(pDevIns);
70 LogFlow(("pdmR3DevHlp_IOPortRegister: caller='%s'/%d: Port=%#x cPorts=%#x pvUser=%p pfnOut=%p pfnIn=%p pfnOutStr=%p pfnInStr=%p p32_tszDesc=%p:{%s}\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance,
71 Port, cPorts, pvUser, pfnOut, pfnIn, pfnOutStr, pfnInStr, pszDesc, pszDesc));
72 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
73
74 int rc = IOMR3IOPortRegisterR3(pDevIns->Internal.s.pVMR3, pDevIns, Port, cPorts, pvUser, pfnOut, pfnIn, pfnOutStr, pfnInStr, pszDesc);
75
76 LogFlow(("pdmR3DevHlp_IOPortRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
77 return rc;
78}
79
80
81/** @copydoc PDMDEVHLPR3::pfnIOPortRegisterGC */
82static DECLCALLBACK(int) pdmR3DevHlp_IOPortRegisterGC(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts, RTRCPTR pvUser,
83 const char *pszOut, const char *pszIn,
84 const char *pszOutStr, const char *pszInStr, const char *pszDesc)
85{
86 PDMDEV_ASSERT_DEVINS(pDevIns);
87 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
88 LogFlow(("pdmR3DevHlp_IOPortRegister: caller='%s'/%d: Port=%#x cPorts=%#x pvUser=%p pszOut=%p:{%s} pszIn=%p:{%s} pszOutStr=%p:{%s} pszInStr=%p:{%s} pszDesc=%p:{%s}\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance,
89 Port, cPorts, pvUser, pszOut, pszOut, pszIn, pszIn, pszOutStr, pszOutStr, pszInStr, pszInStr, pszDesc, pszDesc));
90
91 /*
92 * Resolve the functions (one of the can be NULL).
93 */
94 int rc = VINF_SUCCESS;
95 if ( pDevIns->pDevReg->szRCMod[0]
96 && (pDevIns->pDevReg->fFlags & PDM_DEVREG_FLAGS_RC))
97 {
98 RTRCPTR RCPtrIn = NIL_RTRCPTR;
99 if (pszIn)
100 {
101 rc = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szRCMod, pszIn, &RCPtrIn);
102 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszIn)\n", pDevIns->pDevReg->szRCMod, pszIn));
103 }
104 RTRCPTR RCPtrOut = NIL_RTRCPTR;
105 if (pszOut && RT_SUCCESS(rc))
106 {
107 rc = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szRCMod, pszOut, &RCPtrOut);
108 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszOut)\n", pDevIns->pDevReg->szRCMod, pszOut));
109 }
110 RTRCPTR RCPtrInStr = NIL_RTRCPTR;
111 if (pszInStr && RT_SUCCESS(rc))
112 {
113 rc = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szRCMod, pszInStr, &RCPtrInStr);
114 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszInStr)\n", pDevIns->pDevReg->szRCMod, pszInStr));
115 }
116 RTRCPTR RCPtrOutStr = NIL_RTRCPTR;
117 if (pszOutStr && RT_SUCCESS(rc))
118 {
119 rc = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szRCMod, pszOutStr, &RCPtrOutStr);
120 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszOutStr)\n", pDevIns->pDevReg->szRCMod, pszOutStr));
121 }
122
123 if (RT_SUCCESS(rc))
124 rc = IOMR3IOPortRegisterRC(pDevIns->Internal.s.pVMR3, pDevIns, Port, cPorts, pvUser, RCPtrOut, RCPtrIn, RCPtrOutStr, RCPtrInStr, pszDesc);
125 }
126 else
127 {
128 AssertMsgFailed(("No GC module for this driver!\n"));
129 rc = VERR_INVALID_PARAMETER;
130 }
131
132 LogFlow(("pdmR3DevHlp_IOPortRegisterGC: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
133 return rc;
134}
135
136
137/** @copydoc PDMDEVHLPR3::pfnIOPortRegisterR0 */
138static DECLCALLBACK(int) pdmR3DevHlp_IOPortRegisterR0(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts, RTR0PTR pvUser,
139 const char *pszOut, const char *pszIn,
140 const char *pszOutStr, const char *pszInStr, const char *pszDesc)
141{
142 PDMDEV_ASSERT_DEVINS(pDevIns);
143 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
144 LogFlow(("pdmR3DevHlp_IOPortRegisterR0: caller='%s'/%d: Port=%#x cPorts=%#x pvUser=%p pszOut=%p:{%s} pszIn=%p:{%s} pszOutStr=%p:{%s} pszInStr=%p:{%s} pszDesc=%p:{%s}\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance,
145 Port, cPorts, pvUser, pszOut, pszOut, pszIn, pszIn, pszOutStr, pszOutStr, pszInStr, pszInStr, pszDesc, pszDesc));
146
147 /*
148 * Resolve the functions (one of the can be NULL).
149 */
150 int rc = VINF_SUCCESS;
151 if ( pDevIns->pDevReg->szR0Mod[0]
152 && (pDevIns->pDevReg->fFlags & PDM_DEVREG_FLAGS_R0))
153 {
154 R0PTRTYPE(PFNIOMIOPORTIN) pfnR0PtrIn = 0;
155 if (pszIn)
156 {
157 rc = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szR0Mod, pszIn, &pfnR0PtrIn);
158 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszIn)\n", pDevIns->pDevReg->szR0Mod, pszIn));
159 }
160 R0PTRTYPE(PFNIOMIOPORTOUT) pfnR0PtrOut = 0;
161 if (pszOut && RT_SUCCESS(rc))
162 {
163 rc = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szR0Mod, pszOut, &pfnR0PtrOut);
164 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszOut)\n", pDevIns->pDevReg->szR0Mod, pszOut));
165 }
166 R0PTRTYPE(PFNIOMIOPORTINSTRING) pfnR0PtrInStr = 0;
167 if (pszInStr && RT_SUCCESS(rc))
168 {
169 rc = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szR0Mod, pszInStr, &pfnR0PtrInStr);
170 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszInStr)\n", pDevIns->pDevReg->szR0Mod, pszInStr));
171 }
172 R0PTRTYPE(PFNIOMIOPORTOUTSTRING) pfnR0PtrOutStr = 0;
173 if (pszOutStr && RT_SUCCESS(rc))
174 {
175 rc = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szR0Mod, pszOutStr, &pfnR0PtrOutStr);
176 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszOutStr)\n", pDevIns->pDevReg->szR0Mod, pszOutStr));
177 }
178
179 if (RT_SUCCESS(rc))
180 rc = IOMR3IOPortRegisterR0(pDevIns->Internal.s.pVMR3, pDevIns, Port, cPorts, pvUser, pfnR0PtrOut, pfnR0PtrIn, pfnR0PtrOutStr, pfnR0PtrInStr, pszDesc);
181 }
182 else
183 {
184 AssertMsgFailed(("No R0 module for this driver!\n"));
185 rc = VERR_INVALID_PARAMETER;
186 }
187
188 LogFlow(("pdmR3DevHlp_IOPortRegisterR0: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
189 return rc;
190}
191
192
193/** @copydoc PDMDEVHLPR3::pfnIOPortDeregister */
194static DECLCALLBACK(int) pdmR3DevHlp_IOPortDeregister(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts)
195{
196 PDMDEV_ASSERT_DEVINS(pDevIns);
197 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
198 LogFlow(("pdmR3DevHlp_IOPortDeregister: caller='%s'/%d: Port=%#x cPorts=%#x\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance,
199 Port, cPorts));
200
201 int rc = IOMR3IOPortDeregister(pDevIns->Internal.s.pVMR3, pDevIns, Port, cPorts);
202
203 LogFlow(("pdmR3DevHlp_IOPortDeregister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
204 return rc;
205}
206
207
208/** @copydoc PDMDEVHLPR3::pfnMMIORegister */
209static DECLCALLBACK(int) pdmR3DevHlp_MMIORegister(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, RTHCPTR pvUser,
210 PFNIOMMMIOWRITE pfnWrite, PFNIOMMMIOREAD pfnRead, PFNIOMMMIOFILL pfnFill,
211 const char *pszDesc)
212{
213 PDMDEV_ASSERT_DEVINS(pDevIns);
214 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
215 LogFlow(("pdmR3DevHlp_MMIORegister: caller='%s'/%d: GCPhysStart=%RGp cbRange=%#x pvUser=%p pfnWrite=%p pfnRead=%p pfnFill=%p pszDesc=%p:{%s}\n",
216 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, GCPhysStart, cbRange, pvUser, pfnWrite, pfnRead, pfnFill, pszDesc, pszDesc));
217
218 int rc = IOMR3MMIORegisterR3(pDevIns->Internal.s.pVMR3, pDevIns, GCPhysStart, cbRange, pvUser, pfnWrite, pfnRead, pfnFill, pszDesc);
219
220 LogFlow(("pdmR3DevHlp_MMIORegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
221 return rc;
222}
223
224
225/** @copydoc PDMDEVHLPR3::pfnMMIORegisterGC */
226static DECLCALLBACK(int) pdmR3DevHlp_MMIORegisterGC(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, RTGCPTR pvUser,
227 const char *pszWrite, const char *pszRead, const char *pszFill,
228 const char *pszDesc)
229{
230 PDMDEV_ASSERT_DEVINS(pDevIns);
231 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
232 LogFlow(("pdmR3DevHlp_MMIORegisterGC: caller='%s'/%d: GCPhysStart=%RGp cbRange=%#x pvUser=%p pszWrite=%p:{%s} pszRead=%p:{%s} pszFill=%p:{%s}\n",
233 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, GCPhysStart, cbRange, pvUser, pszWrite, pszWrite, pszRead, pszRead, pszFill, pszFill));
234
235 /*
236 * Resolve the functions.
237 * Not all function have to present, leave it to IOM to enforce this.
238 */
239 int rc = VINF_SUCCESS;
240 if ( pDevIns->pDevReg->szRCMod[0]
241 && (pDevIns->pDevReg->fFlags & PDM_DEVREG_FLAGS_RC))
242 {
243 RTRCPTR RCPtrWrite = NIL_RTRCPTR;
244 if (pszWrite)
245 rc = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szRCMod, pszWrite, &RCPtrWrite);
246
247 RTRCPTR RCPtrRead = NIL_RTRCPTR;
248 int rc2 = VINF_SUCCESS;
249 if (pszRead)
250 rc2 = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szRCMod, pszRead, &RCPtrRead);
251
252 RTRCPTR RCPtrFill = NIL_RTRCPTR;
253 int rc3 = VINF_SUCCESS;
254 if (pszFill)
255 rc3 = PDMR3LdrGetSymbolRCLazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szRCMod, pszFill, &RCPtrFill);
256
257 if (RT_SUCCESS(rc) && RT_SUCCESS(rc2) && RT_SUCCESS(rc3))
258 rc = IOMR3MMIORegisterRC(pDevIns->Internal.s.pVMR3, pDevIns, GCPhysStart, cbRange, pvUser, RCPtrWrite, RCPtrRead, RCPtrFill);
259 else
260 {
261 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszWrite)\n", pDevIns->pDevReg->szRCMod, pszWrite));
262 AssertMsgRC(rc2, ("Failed to resolve %s.%s (pszRead)\n", pDevIns->pDevReg->szRCMod, pszRead));
263 AssertMsgRC(rc3, ("Failed to resolve %s.%s (pszFill)\n", pDevIns->pDevReg->szRCMod, pszFill));
264 if (RT_FAILURE(rc2) && RT_SUCCESS(rc))
265 rc = rc2;
266 if (RT_FAILURE(rc3) && RT_SUCCESS(rc))
267 rc = rc3;
268 }
269 }
270 else
271 {
272 AssertMsgFailed(("No GC module for this driver!\n"));
273 rc = VERR_INVALID_PARAMETER;
274 }
275
276 LogFlow(("pdmR3DevHlp_MMIORegisterGC: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
277 return rc;
278}
279
280/** @copydoc PDMDEVHLPR3::pfnMMIORegisterR0 */
281static DECLCALLBACK(int) pdmR3DevHlp_MMIORegisterR0(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, RTR0PTR pvUser,
282 const char *pszWrite, const char *pszRead, const char *pszFill,
283 const char *pszDesc)
284{
285 PDMDEV_ASSERT_DEVINS(pDevIns);
286 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
287 LogFlow(("pdmR3DevHlp_MMIORegisterHC: caller='%s'/%d: GCPhysStart=%RGp cbRange=%#x pvUser=%p pszWrite=%p:{%s} pszRead=%p:{%s} pszFill=%p:{%s}\n",
288 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, GCPhysStart, cbRange, pvUser, pszWrite, pszWrite, pszRead, pszRead, pszFill, pszFill));
289
290 /*
291 * Resolve the functions.
292 * Not all function have to present, leave it to IOM to enforce this.
293 */
294 int rc = VINF_SUCCESS;
295 if ( pDevIns->pDevReg->szR0Mod[0]
296 && (pDevIns->pDevReg->fFlags & PDM_DEVREG_FLAGS_R0))
297 {
298 R0PTRTYPE(PFNIOMMMIOWRITE) pfnR0PtrWrite = 0;
299 if (pszWrite)
300 rc = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szR0Mod, pszWrite, &pfnR0PtrWrite);
301 R0PTRTYPE(PFNIOMMMIOREAD) pfnR0PtrRead = 0;
302 int rc2 = VINF_SUCCESS;
303 if (pszRead)
304 rc2 = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szR0Mod, pszRead, &pfnR0PtrRead);
305 R0PTRTYPE(PFNIOMMMIOFILL) pfnR0PtrFill = 0;
306 int rc3 = VINF_SUCCESS;
307 if (pszFill)
308 rc3 = PDMR3LdrGetSymbolR0Lazy(pDevIns->Internal.s.pVMR3, pDevIns->pDevReg->szR0Mod, pszFill, &pfnR0PtrFill);
309 if (RT_SUCCESS(rc) && RT_SUCCESS(rc2) && RT_SUCCESS(rc3))
310 rc = IOMR3MMIORegisterR0(pDevIns->Internal.s.pVMR3, pDevIns, GCPhysStart, cbRange, pvUser, pfnR0PtrWrite, pfnR0PtrRead, pfnR0PtrFill);
311 else
312 {
313 AssertMsgRC(rc, ("Failed to resolve %s.%s (pszWrite)\n", pDevIns->pDevReg->szR0Mod, pszWrite));
314 AssertMsgRC(rc2, ("Failed to resolve %s.%s (pszRead)\n", pDevIns->pDevReg->szR0Mod, pszRead));
315 AssertMsgRC(rc3, ("Failed to resolve %s.%s (pszFill)\n", pDevIns->pDevReg->szR0Mod, pszFill));
316 if (RT_FAILURE(rc2) && RT_SUCCESS(rc))
317 rc = rc2;
318 if (RT_FAILURE(rc3) && RT_SUCCESS(rc))
319 rc = rc3;
320 }
321 }
322 else
323 {
324 AssertMsgFailed(("No R0 module for this driver!\n"));
325 rc = VERR_INVALID_PARAMETER;
326 }
327
328 LogFlow(("pdmR3DevHlp_MMIORegisterR0: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
329 return rc;
330}
331
332
333/** @copydoc PDMDEVHLPR3::pfnMMIODeregister */
334static DECLCALLBACK(int) pdmR3DevHlp_MMIODeregister(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange)
335{
336 PDMDEV_ASSERT_DEVINS(pDevIns);
337 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
338 LogFlow(("pdmR3DevHlp_MMIODeregister: caller='%s'/%d: GCPhysStart=%RGp cbRange=%#x\n",
339 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, GCPhysStart, cbRange));
340
341 int rc = IOMR3MMIODeregister(pDevIns->Internal.s.pVMR3, pDevIns, GCPhysStart, cbRange);
342
343 LogFlow(("pdmR3DevHlp_MMIODeregister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
344 return rc;
345}
346
347
348/** @copydoc PDMDEVHLPR3::pfnROMRegister */
349static DECLCALLBACK(int) pdmR3DevHlp_ROMRegister(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, const void *pvBinary, uint32_t fFlags, const char *pszDesc)
350{
351 PDMDEV_ASSERT_DEVINS(pDevIns);
352 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
353 LogFlow(("pdmR3DevHlp_ROMRegister: caller='%s'/%d: GCPhysStart=%RGp cbRange=%#x pvBinary=%p fFlags=%#RX32 pszDesc=%p:{%s}\n",
354 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, GCPhysStart, cbRange, pvBinary, fFlags, pszDesc, pszDesc));
355
356 int rc = PGMR3PhysRomRegister(pDevIns->Internal.s.pVMR3, pDevIns, GCPhysStart, cbRange, pvBinary, fFlags, pszDesc);
357
358 LogFlow(("pdmR3DevHlp_ROMRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
359 return rc;
360}
361
362
363/** @copydoc PDMDEVHLPR3::pfnSSMRegister */
364static DECLCALLBACK(int) pdmR3DevHlp_SSMRegister(PPDMDEVINS pDevIns, const char *pszName, uint32_t u32Instance, uint32_t u32Version, size_t cbGuess,
365 PFNSSMDEVSAVEPREP pfnSavePrep, PFNSSMDEVSAVEEXEC pfnSaveExec, PFNSSMDEVSAVEDONE pfnSaveDone,
366 PFNSSMDEVLOADPREP pfnLoadPrep, PFNSSMDEVLOADEXEC pfnLoadExec, PFNSSMDEVLOADDONE pfnLoadDone)
367{
368 PDMDEV_ASSERT_DEVINS(pDevIns);
369 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
370 LogFlow(("pdmR3DevHlp_SSMRegister: caller='%s'/%d: pszName=%p:{%s} u32Instance=%#x u32Version=#x cbGuess=%#x pfnSavePrep=%p pfnSaveExec=%p pfnSaveDone=%p pszLoadPrep=%p pfnLoadExec=%p pfnLoaddone=%p\n",
371 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pszName, pszName, u32Instance, u32Version, cbGuess, pfnSavePrep, pfnSaveExec, pfnSaveDone, pfnLoadPrep, pfnLoadExec, pfnLoadDone));
372
373 int rc = SSMR3RegisterDevice(pDevIns->Internal.s.pVMR3, pDevIns, pszName, u32Instance, u32Version, cbGuess,
374 pfnSavePrep, pfnSaveExec, pfnSaveDone,
375 pfnLoadPrep, pfnLoadExec, pfnLoadDone);
376
377 LogFlow(("pdmR3DevHlp_SSMRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
378 return rc;
379}
380
381
382/** @copydoc PDMDEVHLPR3::pfnTMTimerCreate */
383static DECLCALLBACK(int) pdmR3DevHlp_TMTimerCreate(PPDMDEVINS pDevIns, TMCLOCK enmClock, PFNTMTIMERDEV pfnCallback, const char *pszDesc, PPTMTIMERR3 ppTimer)
384{
385 PDMDEV_ASSERT_DEVINS(pDevIns);
386 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
387 LogFlow(("pdmR3DevHlp_TMTimerCreate: caller='%s'/%d: enmClock=%d pfnCallback=%p pszDesc=%p:{%s} ppTimer=%p\n",
388 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, enmClock, pfnCallback, pszDesc, pszDesc, ppTimer));
389
390 int rc = TMR3TimerCreateDevice(pDevIns->Internal.s.pVMR3, pDevIns, enmClock, pfnCallback, pszDesc, ppTimer);
391
392 LogFlow(("pdmR3DevHlp_TMTimerCreate: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
393 return rc;
394}
395
396
397/** @copydoc PDMDEVHLPR3::pfnTMTimerCreateExternal */
398static DECLCALLBACK(PTMTIMERR3) pdmR3DevHlp_TMTimerCreateExternal(PPDMDEVINS pDevIns, TMCLOCK enmClock, PFNTMTIMEREXT pfnCallback, void *pvUser, const char *pszDesc)
399{
400 PDMDEV_ASSERT_DEVINS(pDevIns);
401 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
402
403 return TMR3TimerCreateExternal(pDevIns->Internal.s.pVMR3, enmClock, pfnCallback, pvUser, pszDesc);
404}
405
406
407/** @copydoc PDMDEVHLPR3::pfnPCIRegister */
408static DECLCALLBACK(int) pdmR3DevHlp_PCIRegister(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev)
409{
410 PDMDEV_ASSERT_DEVINS(pDevIns);
411 PVM pVM = pDevIns->Internal.s.pVMR3;
412 VM_ASSERT_EMT(pVM);
413 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: pPciDev=%p:{.config={%#.256Rhxs}\n",
414 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pPciDev, pPciDev->config));
415
416 /*
417 * Validate input.
418 */
419 if (!pPciDev)
420 {
421 Assert(pPciDev);
422 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: returns %Rrc (pPciDev)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
423 return VERR_INVALID_PARAMETER;
424 }
425 if (!pPciDev->config[0] && !pPciDev->config[1])
426 {
427 Assert(pPciDev->config[0] || pPciDev->config[1]);
428 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: returns %Rrc (vendor)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
429 return VERR_INVALID_PARAMETER;
430 }
431 if (pDevIns->Internal.s.pPciDeviceR3)
432 {
433 /** @todo the PCI device vs. PDM device designed is a bit flawed if we have to
434 * support a PDM device with multiple PCI devices. This might become a problem
435 * when upgrading the chipset for instance because of multiple functions in some
436 * devices...
437 */
438 AssertMsgFailed(("Only one PCI device per device is currently implemented!\n"));
439 return VERR_INTERNAL_ERROR;
440 }
441
442 /*
443 * Choose the PCI bus for the device.
444 *
445 * This is simple. If the device was configured for a particular bus, the PCIBusNo
446 * configuration value will be set. If not the default bus is 0.
447 */
448 int rc;
449 PPDMPCIBUS pBus = pDevIns->Internal.s.pPciBusR3;
450 if (!pBus)
451 {
452 uint8_t u8Bus;
453 rc = CFGMR3QueryU8Def(pDevIns->Internal.s.pCfgHandle, "PCIBusNo", &u8Bus, 0);
454 AssertLogRelMsgRCReturn(rc, ("Configuration error: PCIBusNo query failed with rc=%Rrc (%s/%d)\n",
455 rc, pDevIns->pDevReg->szDeviceName, pDevIns->iInstance), rc);
456 AssertLogRelMsgReturn(u8Bus < RT_ELEMENTS(pVM->pdm.s.aPciBuses),
457 ("Configuration error: PCIBusNo=%d, max is %d. (%s/%d)\n", u8Bus,
458 RT_ELEMENTS(pVM->pdm.s.aPciBuses), pDevIns->pDevReg->szDeviceName, pDevIns->iInstance),
459 VERR_PDM_NO_PCI_BUS);
460 pBus = pDevIns->Internal.s.pPciBusR3 = &pVM->pdm.s.aPciBuses[u8Bus];
461 }
462 if (pBus->pDevInsR3)
463 {
464 if (pDevIns->pDevReg->fFlags & PDM_DEVREG_FLAGS_RC)
465 pDevIns->Internal.s.pPciBusR0 = MMHyperR3ToR0(pVM, pDevIns->Internal.s.pPciBusR3);
466 else
467 pDevIns->Internal.s.pPciBusR0 = NIL_RTR0PTR;
468
469 if (pDevIns->pDevReg->fFlags & PDM_DEVREG_FLAGS_RC)
470 pDevIns->Internal.s.pPciBusRC = MMHyperR3ToRC(pVM, pDevIns->Internal.s.pPciBusR3);
471 else
472 pDevIns->Internal.s.pPciBusRC = NIL_RTRCPTR;
473
474 /*
475 * Check the configuration for PCI device and function assignment.
476 */
477 int iDev = -1;
478 uint8_t u8Device;
479 rc = CFGMR3QueryU8(pDevIns->Internal.s.pCfgHandle, "PCIDeviceNo", &u8Device);
480 if (RT_SUCCESS(rc))
481 {
482 if (u8Device > 31)
483 {
484 AssertMsgFailed(("Configuration error: PCIDeviceNo=%d, max is 31. (%s/%d)\n",
485 u8Device, pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
486 return VERR_INTERNAL_ERROR;
487 }
488
489 uint8_t u8Function;
490 rc = CFGMR3QueryU8(pDevIns->Internal.s.pCfgHandle, "PCIFunctionNo", &u8Function);
491 if (RT_FAILURE(rc))
492 {
493 AssertMsgFailed(("Configuration error: PCIDeviceNo, but PCIFunctionNo query failed with rc=%Rrc (%s/%d)\n",
494 rc, pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
495 return rc;
496 }
497 if (u8Function > 7)
498 {
499 AssertMsgFailed(("Configuration error: PCIFunctionNo=%d, max is 7. (%s/%d)\n",
500 u8Function, pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
501 return VERR_INTERNAL_ERROR;
502 }
503 iDev = (u8Device << 3) | u8Function;
504 }
505 else if (rc != VERR_CFGM_VALUE_NOT_FOUND)
506 {
507 AssertMsgFailed(("Configuration error: PCIDeviceNo query failed with rc=%Rrc (%s/%d)\n",
508 rc, pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
509 return rc;
510 }
511
512 /*
513 * Call the pci bus device to do the actual registration.
514 */
515 pdmLock(pVM);
516 rc = pBus->pfnRegisterR3(pBus->pDevInsR3, pPciDev, pDevIns->pDevReg->szDeviceName, iDev);
517 pdmUnlock(pVM);
518 if (RT_SUCCESS(rc))
519 {
520 pPciDev->pDevIns = pDevIns;
521
522 pDevIns->Internal.s.pPciDeviceR3 = pPciDev;
523 if (pDevIns->pDevReg->fFlags & PDM_DEVREG_FLAGS_R0)
524 pDevIns->Internal.s.pPciDeviceR0 = MMHyperR3ToR0(pVM, pPciDev);
525 else
526 pDevIns->Internal.s.pPciDeviceR0 = NIL_RTR0PTR;
527
528 if (pDevIns->pDevReg->fFlags & PDM_DEVREG_FLAGS_RC)
529 pDevIns->Internal.s.pPciDeviceRC = MMHyperR3ToRC(pVM, pPciDev);
530 else
531 pDevIns->Internal.s.pPciDeviceRC = NIL_RTRCPTR;
532
533 Log(("PDM: Registered device '%s'/%d as PCI device %d on bus %d\n",
534 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pPciDev->devfn, pDevIns->Internal.s.pPciBusR3->iBus));
535 }
536 }
537 else
538 {
539 AssertLogRelMsgFailed(("Configuration error: No PCI bus available. This could be related to init order too!\n"));
540 rc = VERR_PDM_NO_PCI_BUS;
541 }
542
543 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
544 return rc;
545}
546
547
548/** @copydoc PDMDEVHLPR3::pfnPCIIORegionRegister */
549static DECLCALLBACK(int) pdmR3DevHlp_PCIIORegionRegister(PPDMDEVINS pDevIns, int iRegion, uint32_t cbRegion, PCIADDRESSSPACE enmType, PFNPCIIOREGIONMAP pfnCallback)
550{
551 PDMDEV_ASSERT_DEVINS(pDevIns);
552 PVM pVM = pDevIns->Internal.s.pVMR3;
553 VM_ASSERT_EMT(pVM);
554 LogFlow(("pdmR3DevHlp_PCIIORegionRegister: caller='%s'/%d: iRegion=%d cbRegion=%#x enmType=%d pfnCallback=%p\n",
555 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, iRegion, cbRegion, enmType, pfnCallback));
556
557 /*
558 * Validate input.
559 */
560 if (iRegion < 0 || iRegion >= PCI_NUM_REGIONS)
561 {
562 Assert(iRegion >= 0 && iRegion < PCI_NUM_REGIONS);
563 LogFlow(("pdmR3DevHlp_PCIIORegionRegister: caller='%s'/%d: returns %Rrc (iRegion)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
564 return VERR_INVALID_PARAMETER;
565 }
566 switch (enmType)
567 {
568 case PCI_ADDRESS_SPACE_IO:
569 /*
570 * Sanity check: don't allow to register more than 32K of the PCI I/O space.
571 */
572 AssertMsgReturn(cbRegion <= _32K,
573 ("caller='%s'/%d: %#x\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, cbRegion),
574 VERR_INVALID_PARAMETER);
575 break;
576
577 case PCI_ADDRESS_SPACE_MEM:
578 case PCI_ADDRESS_SPACE_MEM_PREFETCH:
579 /*
580 * Sanity check: don't allow to register more than 512MB of the PCI MMIO space for
581 * now. If this limit is increased beyond 2GB, adapt the aligned check below as well!
582 */
583 AssertMsgReturn(cbRegion <= 512 * _1M,
584 ("caller='%s'/%d: %#x\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, cbRegion),
585 VERR_INVALID_PARAMETER);
586 break;
587 default:
588 AssertMsgFailed(("enmType=%#x is unknown\n", enmType));
589 LogFlow(("pdmR3DevHlp_PCIIORegionRegister: caller='%s'/%d: returns %Rrc (enmType)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
590 return VERR_INVALID_PARAMETER;
591 }
592 if (!pfnCallback)
593 {
594 Assert(pfnCallback);
595 LogFlow(("pdmR3DevHlp_PCIIORegionRegister: caller='%s'/%d: returns %Rrc (callback)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
596 return VERR_INVALID_PARAMETER;
597 }
598 AssertRelease(VMR3GetState(pVM) != VMSTATE_RUNNING);
599
600 /*
601 * Must have a PCI device registered!
602 */
603 int rc;
604 PPCIDEVICE pPciDev = pDevIns->Internal.s.pPciDeviceR3;
605 if (pPciDev)
606 {
607 /*
608 * We're currently restricted to page aligned MMIO regions.
609 */
610 if ( (enmType == PCI_ADDRESS_SPACE_MEM || enmType == PCI_ADDRESS_SPACE_MEM_PREFETCH)
611 && cbRegion != RT_ALIGN_32(cbRegion, PAGE_SIZE))
612 {
613 Log(("pdmR3DevHlp_PCIIORegionRegister: caller='%s'/%d: aligning cbRegion %#x -> %#x\n",
614 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, cbRegion, RT_ALIGN_32(cbRegion, PAGE_SIZE)));
615 cbRegion = RT_ALIGN_32(cbRegion, PAGE_SIZE);
616 }
617
618 /*
619 * For registering PCI MMIO memory or PCI I/O memory, the size of the region must be a power of 2!
620 */
621 int iLastSet = ASMBitLastSetU32(cbRegion);
622 Assert(iLastSet > 0);
623 uint32_t cbRegionAligned = RT_BIT_32(iLastSet - 1);
624 if (cbRegion > cbRegionAligned)
625 cbRegion = cbRegionAligned * 2; /* round up */
626
627 PPDMPCIBUS pBus = pDevIns->Internal.s.pPciBusR3;
628 Assert(pBus);
629 pdmLock(pVM);
630 rc = pBus->pfnIORegionRegisterR3(pBus->pDevInsR3, pPciDev, iRegion, cbRegion, enmType, pfnCallback);
631 pdmUnlock(pVM);
632 }
633 else
634 {
635 AssertMsgFailed(("No PCI device registered!\n"));
636 rc = VERR_PDM_NOT_PCI_DEVICE;
637 }
638
639 LogFlow(("pdmR3DevHlp_PCIIORegionRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
640 return rc;
641}
642
643
644/** @copydoc PDMDEVHLPR3::pfnPCISetConfigCallbacks */
645static DECLCALLBACK(void) pdmR3DevHlp_PCISetConfigCallbacks(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, PFNPCICONFIGREAD pfnRead, PPFNPCICONFIGREAD ppfnReadOld,
646 PFNPCICONFIGWRITE pfnWrite, PPFNPCICONFIGWRITE ppfnWriteOld)
647{
648 PDMDEV_ASSERT_DEVINS(pDevIns);
649 PVM pVM = pDevIns->Internal.s.pVMR3;
650 VM_ASSERT_EMT(pVM);
651 LogFlow(("pdmR3DevHlp_PCISetConfigCallbacks: caller='%s'/%d: pPciDev=%p pfnRead=%p ppfnReadOld=%p pfnWrite=%p ppfnWriteOld=%p\n",
652 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pPciDev, pfnRead, ppfnReadOld, pfnWrite, ppfnWriteOld));
653
654 /*
655 * Validate input and resolve defaults.
656 */
657 AssertPtr(pfnRead);
658 AssertPtr(pfnWrite);
659 AssertPtrNull(ppfnReadOld);
660 AssertPtrNull(ppfnWriteOld);
661 AssertPtrNull(pPciDev);
662
663 if (!pPciDev)
664 pPciDev = pDevIns->Internal.s.pPciDeviceR3;
665 AssertReleaseMsg(pPciDev, ("You must register your device first!\n"));
666 PPDMPCIBUS pBus = pDevIns->Internal.s.pPciBusR3;
667 AssertRelease(pBus);
668 AssertRelease(VMR3GetState(pVM) != VMSTATE_RUNNING);
669
670 /*
671 * Do the job.
672 */
673 pdmLock(pVM);
674 pBus->pfnSetConfigCallbacksR3(pBus->pDevInsR3, pPciDev, pfnRead, ppfnReadOld, pfnWrite, ppfnWriteOld);
675 pdmUnlock(pVM);
676
677 LogFlow(("pdmR3DevHlp_PCISetConfigCallbacks: caller='%s'/%d: returns void\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
678}
679
680
681/** @copydoc PDMDEVHLPR3::pfnPCISetIrq */
682static DECLCALLBACK(void) pdmR3DevHlp_PCISetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel)
683{
684 PDMDEV_ASSERT_DEVINS(pDevIns);
685 LogFlow(("pdmR3DevHlp_PCISetIrq: caller='%s'/%d: iIrq=%d iLevel=%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, iIrq, iLevel));
686
687 /*
688 * Validate input.
689 */
690 /** @todo iIrq and iLevel checks. */
691
692 /*
693 * Must have a PCI device registered!
694 */
695 PPCIDEVICE pPciDev = pDevIns->Internal.s.pPciDeviceR3;
696 if (pPciDev)
697 {
698 PPDMPCIBUS pBus = pDevIns->Internal.s.pPciBusR3; /** @todo the bus should be associated with the PCI device not the PDM device. */
699 Assert(pBus);
700 PVM pVM = pDevIns->Internal.s.pVMR3;
701 pdmLock(pVM);
702 pBus->pfnSetIrqR3(pBus->pDevInsR3, pPciDev, iIrq, iLevel);
703 pdmUnlock(pVM);
704 }
705 else
706 AssertReleaseMsgFailed(("No PCI device registered!\n"));
707
708 LogFlow(("pdmR3DevHlp_PCISetIrq: caller='%s'/%d: returns void\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
709}
710
711
712/** @copydoc PDMDEVHLPR3::pfnPCISetIrqNoWait */
713static DECLCALLBACK(void) pdmR3DevHlp_PCISetIrqNoWait(PPDMDEVINS pDevIns, int iIrq, int iLevel)
714{
715 pdmR3DevHlp_PCISetIrq(pDevIns, iIrq, iLevel);
716}
717
718
719/** @copydoc PDMDEVHLPR3::pfnISASetIrq */
720static DECLCALLBACK(void) pdmR3DevHlp_ISASetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel)
721{
722 PDMDEV_ASSERT_DEVINS(pDevIns);
723 LogFlow(("pdmR3DevHlp_ISASetIrq: caller='%s'/%d: iIrq=%d iLevel=%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, iIrq, iLevel));
724
725 /*
726 * Validate input.
727 */
728 /** @todo iIrq and iLevel checks. */
729
730 PVM pVM = pDevIns->Internal.s.pVMR3;
731 PDMIsaSetIrq(pVM, iIrq, iLevel); /* (The API takes the lock.) */
732
733 LogFlow(("pdmR3DevHlp_ISASetIrq: caller='%s'/%d: returns void\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
734}
735
736
737/** @copydoc PDMDEVHLPR3::pfnISASetIrqNoWait */
738static DECLCALLBACK(void) pdmR3DevHlp_ISASetIrqNoWait(PPDMDEVINS pDevIns, int iIrq, int iLevel)
739{
740 pdmR3DevHlp_ISASetIrq(pDevIns, iIrq, iLevel);
741}
742
743
744/** @copydoc PDMDEVHLPR3::pfnDriverAttach */
745static DECLCALLBACK(int) pdmR3DevHlp_DriverAttach(PPDMDEVINS pDevIns, RTUINT iLun, PPDMIBASE pBaseInterface, PPDMIBASE *ppBaseInterface, const char *pszDesc)
746{
747 PDMDEV_ASSERT_DEVINS(pDevIns);
748 PVM pVM = pDevIns->Internal.s.pVMR3;
749 VM_ASSERT_EMT(pVM);
750 LogFlow(("pdmR3DevHlp_DriverAttach: caller='%s'/%d: iLun=%d pBaseInterface=%p ppBaseInterface=%p pszDesc=%p:{%s}\n",
751 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, iLun, pBaseInterface, ppBaseInterface, pszDesc, pszDesc));
752
753 /*
754 * Lookup the LUN, it might already be registered.
755 */
756 PPDMLUN pLunPrev = NULL;
757 PPDMLUN pLun = pDevIns->Internal.s.pLunsR3;
758 for (; pLun; pLunPrev = pLun, pLun = pLun->pNext)
759 if (pLun->iLun == iLun)
760 break;
761
762 /*
763 * Create the LUN if if wasn't found, else check if driver is already attached to it.
764 */
765 if (!pLun)
766 {
767 if ( !pBaseInterface
768 || !pszDesc
769 || !*pszDesc)
770 {
771 Assert(pBaseInterface);
772 Assert(pszDesc || *pszDesc);
773 return VERR_INVALID_PARAMETER;
774 }
775
776 pLun = (PPDMLUN)MMR3HeapAlloc(pVM, MM_TAG_PDM_LUN, sizeof(*pLun));
777 if (!pLun)
778 return VERR_NO_MEMORY;
779
780 pLun->iLun = iLun;
781 pLun->pNext = pLunPrev ? pLunPrev->pNext : NULL;
782 pLun->pTop = NULL;
783 pLun->pBottom = NULL;
784 pLun->pDevIns = pDevIns;
785 pLun->pszDesc = pszDesc;
786 pLun->pBase = pBaseInterface;
787 if (!pLunPrev)
788 pDevIns->Internal.s.pLunsR3 = pLun;
789 else
790 pLunPrev->pNext = pLun;
791 Log(("pdmR3DevHlp_DriverAttach: Registered LUN#%d '%s' with device '%s'/%d.\n",
792 iLun, pszDesc, pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
793 }
794 else if (pLun->pTop)
795 {
796 AssertMsgFailed(("Already attached! The device should keep track of such things!\n"));
797 LogFlow(("pdmR3DevHlp_DriverAttach: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_PDM_DRIVER_ALREADY_ATTACHED));
798 return VERR_PDM_DRIVER_ALREADY_ATTACHED;
799 }
800 Assert(pLun->pBase == pBaseInterface);
801
802
803 /*
804 * Get the attached driver configuration.
805 */
806 int rc;
807 char szNode[48];
808 RTStrPrintf(szNode, sizeof(szNode), "LUN#%d", iLun);
809 PCFGMNODE pNode = CFGMR3GetChild(pDevIns->Internal.s.pCfgHandle, szNode);
810 if (pNode)
811 {
812 char *pszName;
813 rc = CFGMR3QueryStringAlloc(pNode, "Driver", &pszName);
814 if (RT_SUCCESS(rc))
815 {
816 /*
817 * Find the driver.
818 */
819 PPDMDRV pDrv = pdmR3DrvLookup(pVM, pszName);
820 if (pDrv)
821 {
822 /* config node */
823 PCFGMNODE pConfigNode = CFGMR3GetChild(pNode, "Config");
824 if (!pConfigNode)
825 rc = CFGMR3InsertNode(pNode, "Config", &pConfigNode);
826 if (RT_SUCCESS(rc))
827 {
828 CFGMR3SetRestrictedRoot(pConfigNode);
829
830 /*
831 * Allocate the driver instance.
832 */
833 size_t cb = RT_OFFSETOF(PDMDRVINS, achInstanceData[pDrv->pDrvReg->cbInstance]);
834 cb = RT_ALIGN_Z(cb, 16);
835 PPDMDRVINS pNew = (PPDMDRVINS)MMR3HeapAllocZ(pVM, MM_TAG_PDM_DRIVER, cb);
836 if (pNew)
837 {
838 /*
839 * Initialize the instance structure (declaration order).
840 */
841 pNew->u32Version = PDM_DRVINS_VERSION;
842 //pNew->Internal.s.pUp = NULL;
843 //pNew->Internal.s.pDown = NULL;
844 pNew->Internal.s.pLun = pLun;
845 pNew->Internal.s.pDrv = pDrv;
846 pNew->Internal.s.pVM = pVM;
847 //pNew->Internal.s.fDetaching = false;
848 pNew->Internal.s.pCfgHandle = pNode;
849 pNew->pDrvHlp = &g_pdmR3DrvHlp;
850 pNew->pDrvReg = pDrv->pDrvReg;
851 pNew->pCfgHandle = pConfigNode;
852 pNew->iInstance = pDrv->cInstances++;
853 pNew->pUpBase = pBaseInterface;
854 //pNew->pDownBase = NULL;
855 //pNew->IBase.pfnQueryInterface = NULL;
856 pNew->pvInstanceData = &pNew->achInstanceData[0];
857
858 /*
859 * Link with LUN and call the constructor.
860 */
861 pLun->pTop = pLun->pBottom = pNew;
862 rc = pDrv->pDrvReg->pfnConstruct(pNew, pNew->pCfgHandle);
863 if (RT_SUCCESS(rc))
864 {
865 MMR3HeapFree(pszName);
866 *ppBaseInterface = &pNew->IBase;
867 Log(("PDM: Attached driver '%s'/%d to LUN#%d on device '%s'/%d.\n",
868 pDrv->pDrvReg->szDriverName, pNew->iInstance, iLun, pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
869 LogFlow(("pdmR3DevHlp_DriverAttach: caller '%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VINF_SUCCESS));
870
871 return rc; /* Might return != VINF_SUCCESS (e.g. VINF_NAT_DNS). */
872 }
873
874 /*
875 * Free the driver.
876 */
877 pLun->pTop = pLun->pBottom = NULL;
878 ASMMemFill32(pNew, cb, 0xdeadd0d0);
879 MMR3HeapFree(pNew);
880 pDrv->cInstances--;
881 }
882 else
883 {
884 AssertMsgFailed(("Failed to allocate %d bytes for instantiating driver '%s'\n", cb, pszName));
885 rc = VERR_NO_MEMORY;
886 }
887 }
888 else
889 AssertMsgFailed(("Failed to create Config node! rc=%Rrc\n", rc));
890 }
891 else
892 {
893 AssertMsgFailed(("Driver '%s' wasn't found!\n", pszName));
894 rc = VERR_PDM_DRIVER_NOT_FOUND;
895 }
896 MMR3HeapFree(pszName);
897 }
898 else
899 {
900 AssertMsgFailed(("Query for string value of \"Driver\" -> %Rrc\n", rc));
901 if (rc == VERR_CFGM_VALUE_NOT_FOUND)
902 rc = VERR_PDM_CFG_MISSING_DRIVER_NAME;
903 }
904 }
905 else
906 rc = VERR_PDM_NO_ATTACHED_DRIVER;
907
908
909 LogFlow(("pdmR3DevHlp_DriverAttach: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
910 return rc;
911}
912
913
914/** @copydoc PDMDEVHLPR3::pfnMMHeapAlloc */
915static DECLCALLBACK(void *) pdmR3DevHlp_MMHeapAlloc(PPDMDEVINS pDevIns, size_t cb)
916{
917 PDMDEV_ASSERT_DEVINS(pDevIns);
918 LogFlow(("pdmR3DevHlp_MMHeapAlloc: caller='%s'/%d: cb=%#x\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, cb));
919
920 void *pv = MMR3HeapAlloc(pDevIns->Internal.s.pVMR3, MM_TAG_PDM_DEVICE_USER, cb);
921
922 LogFlow(("pdmR3DevHlp_MMHeapAlloc: caller='%s'/%d: returns %p\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pv));
923 return pv;
924}
925
926
927/** @copydoc PDMDEVHLPR3::pfnMMHeapAllocZ */
928static DECLCALLBACK(void *) pdmR3DevHlp_MMHeapAllocZ(PPDMDEVINS pDevIns, size_t cb)
929{
930 PDMDEV_ASSERT_DEVINS(pDevIns);
931 LogFlow(("pdmR3DevHlp_MMHeapAllocZ: caller='%s'/%d: cb=%#x\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, cb));
932
933 void *pv = MMR3HeapAllocZ(pDevIns->Internal.s.pVMR3, MM_TAG_PDM_DEVICE_USER, cb);
934
935 LogFlow(("pdmR3DevHlp_MMHeapAllocZ: caller='%s'/%d: returns %p\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pv));
936 return pv;
937}
938
939
940/** @copydoc PDMDEVHLPR3::pfnMMHeapFree */
941static DECLCALLBACK(void) pdmR3DevHlp_MMHeapFree(PPDMDEVINS pDevIns, void *pv)
942{
943 PDMDEV_ASSERT_DEVINS(pDevIns);
944 LogFlow(("pdmR3DevHlp_MMHeapFree: caller='%s'/%d: pv=%p\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pv));
945
946 MMR3HeapFree(pv);
947
948 LogFlow(("pdmR3DevHlp_MMHeapAlloc: caller='%s'/%d: returns void\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
949}
950
951
952/** @copydoc PDMDEVHLPR3::pfnVMSetError */
953static DECLCALLBACK(int) pdmR3DevHlp_VMSetError(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, ...)
954{
955 PDMDEV_ASSERT_DEVINS(pDevIns);
956 va_list args;
957 va_start(args, pszFormat);
958 int rc2 = VMSetErrorV(pDevIns->Internal.s.pVMR3, rc, RT_SRC_POS_ARGS, pszFormat, args); Assert(rc2 == rc); NOREF(rc2);
959 va_end(args);
960 return rc;
961}
962
963
964/** @copydoc PDMDEVHLPR3::pfnVMSetErrorV */
965static DECLCALLBACK(int) pdmR3DevHlp_VMSetErrorV(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, va_list va)
966{
967 PDMDEV_ASSERT_DEVINS(pDevIns);
968 int rc2 = VMSetErrorV(pDevIns->Internal.s.pVMR3, rc, RT_SRC_POS_ARGS, pszFormat, va); Assert(rc2 == rc); NOREF(rc2);
969 return rc;
970}
971
972
973/** @copydoc PDMDEVHLPR3::pfnVMSetRuntimeError */
974static DECLCALLBACK(int) pdmR3DevHlp_VMSetRuntimeError(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, ...)
975{
976 PDMDEV_ASSERT_DEVINS(pDevIns);
977 va_list args;
978 va_start(args, pszFormat);
979 int rc = VMSetRuntimeErrorV(pDevIns->Internal.s.pVMR3, fFlags, pszErrorId, pszFormat, args);
980 va_end(args);
981 return rc;
982}
983
984
985/** @copydoc PDMDEVHLPR3::pfnVMSetRuntimeErrorV */
986static DECLCALLBACK(int) pdmR3DevHlp_VMSetRuntimeErrorV(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, va_list va)
987{
988 PDMDEV_ASSERT_DEVINS(pDevIns);
989 int rc = VMSetRuntimeErrorV(pDevIns->Internal.s.pVMR3, fFlags, pszErrorId, pszFormat, va);
990 return rc;
991}
992
993
994/** @copydoc PDMDEVHLPR3::pfnAssertEMT */
995static DECLCALLBACK(bool) pdmR3DevHlp_AssertEMT(PPDMDEVINS pDevIns, const char *pszFile, unsigned iLine, const char *pszFunction)
996{
997 PDMDEV_ASSERT_DEVINS(pDevIns);
998 if (VM_IS_EMT(pDevIns->Internal.s.pVMR3))
999 return true;
1000
1001 char szMsg[100];
1002 RTStrPrintf(szMsg, sizeof(szMsg), "AssertEMT '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance);
1003 AssertMsg1(szMsg, iLine, pszFile, pszFunction);
1004 AssertBreakpoint();
1005 return false;
1006}
1007
1008
1009/** @copydoc PDMDEVHLPR3::pfnAssertOther */
1010static DECLCALLBACK(bool) pdmR3DevHlp_AssertOther(PPDMDEVINS pDevIns, const char *pszFile, unsigned iLine, const char *pszFunction)
1011{
1012 PDMDEV_ASSERT_DEVINS(pDevIns);
1013 if (!VM_IS_EMT(pDevIns->Internal.s.pVMR3))
1014 return true;
1015
1016 char szMsg[100];
1017 RTStrPrintf(szMsg, sizeof(szMsg), "AssertOther '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance);
1018 AssertMsg1(szMsg, iLine, pszFile, pszFunction);
1019 AssertBreakpoint();
1020 return false;
1021}
1022
1023
1024/** @copydoc PDMDEVHLPR3::pfnDBGFStopV */
1025static DECLCALLBACK(int) pdmR3DevHlp_DBGFStopV(PPDMDEVINS pDevIns, const char *pszFile, unsigned iLine, const char *pszFunction, const char *pszFormat, va_list args)
1026{
1027 PDMDEV_ASSERT_DEVINS(pDevIns);
1028#ifdef LOG_ENABLED
1029 va_list va2;
1030 va_copy(va2, args);
1031 LogFlow(("pdmR3DevHlp_DBGFStopV: caller='%s'/%d: pszFile=%p:{%s} iLine=%d pszFunction=%p:{%s} pszFormat=%p:{%s} (%N)\n",
1032 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pszFile, pszFile, iLine, pszFunction, pszFunction, pszFormat, pszFormat, pszFormat, &va2));
1033 va_end(va2);
1034#endif
1035
1036 PVM pVM = pDevIns->Internal.s.pVMR3;
1037 VM_ASSERT_EMT(pVM);
1038 int rc = DBGFR3EventSrcV(pVM, DBGFEVENT_DEV_STOP, pszFile, iLine, pszFunction, pszFormat, args);
1039
1040 LogFlow(("pdmR3DevHlp_DBGFStopV: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
1041 return rc;
1042}
1043
1044
1045/** @copydoc PDMDEVHLPR3::pfnDBGFInfoRegister */
1046static DECLCALLBACK(int) pdmR3DevHlp_DBGFInfoRegister(PPDMDEVINS pDevIns, const char *pszName, const char *pszDesc, PFNDBGFHANDLERDEV pfnHandler)
1047{
1048 PDMDEV_ASSERT_DEVINS(pDevIns);
1049 LogFlow(("pdmR3DevHlp_DBGFInfoRegister: caller='%s'/%d: pszName=%p:{%s} pszDesc=%p:{%s} pfnHandler=%p\n",
1050 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pszName, pszName, pszDesc, pszDesc, pfnHandler));
1051
1052 PVM pVM = pDevIns->Internal.s.pVMR3;
1053 VM_ASSERT_EMT(pVM);
1054 int rc = DBGFR3InfoRegisterDevice(pVM, pszName, pszDesc, pfnHandler, pDevIns);
1055
1056 LogFlow(("pdmR3DevHlp_DBGFInfoRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
1057 return rc;
1058}
1059
1060
1061/** @copydoc PDMDEVHLPR3::pfnSTAMRegister */
1062static DECLCALLBACK(void) pdmR3DevHlp_STAMRegister(PPDMDEVINS pDevIns, void *pvSample, STAMTYPE enmType, const char *pszName, STAMUNIT enmUnit, const char *pszDesc)
1063{
1064 PDMDEV_ASSERT_DEVINS(pDevIns);
1065 PVM pVM = pDevIns->Internal.s.pVMR3;
1066 VM_ASSERT_EMT(pVM);
1067
1068 STAM_REG(pVM, pvSample, enmType, pszName, enmUnit, pszDesc);
1069 NOREF(pVM);
1070}
1071
1072
1073
1074/** @copydoc PDMDEVHLPR3::pfnSTAMRegisterF */
1075static DECLCALLBACK(void) pdmR3DevHlp_STAMRegisterF(PPDMDEVINS pDevIns, void *pvSample, STAMTYPE enmType, STAMVISIBILITY enmVisibility,
1076 STAMUNIT enmUnit, const char *pszDesc, const char *pszName, ...)
1077{
1078 PDMDEV_ASSERT_DEVINS(pDevIns);
1079 PVM pVM = pDevIns->Internal.s.pVMR3;
1080 VM_ASSERT_EMT(pVM);
1081
1082 va_list args;
1083 va_start(args, pszName);
1084 int rc = STAMR3RegisterV(pVM, pvSample, enmType, enmVisibility, enmUnit, pszDesc, pszName, args);
1085 va_end(args);
1086 AssertRC(rc);
1087
1088 NOREF(pVM);
1089}
1090
1091
1092/** @copydoc PDMDEVHLPR3::pfnSTAMRegisterV */
1093static DECLCALLBACK(void) pdmR3DevHlp_STAMRegisterV(PPDMDEVINS pDevIns, void *pvSample, STAMTYPE enmType, STAMVISIBILITY enmVisibility,
1094 STAMUNIT enmUnit, const char *pszDesc, const char *pszName, va_list args)
1095{
1096 PDMDEV_ASSERT_DEVINS(pDevIns);
1097 PVM pVM = pDevIns->Internal.s.pVMR3;
1098 VM_ASSERT_EMT(pVM);
1099
1100 int rc = STAMR3RegisterV(pVM, pvSample, enmType, enmVisibility, enmUnit, pszDesc, pszName, args);
1101 AssertRC(rc);
1102
1103 NOREF(pVM);
1104}
1105
1106
1107/** @copydoc PDMDEVHLPR3::pfnRTCRegister */
1108static DECLCALLBACK(int) pdmR3DevHlp_RTCRegister(PPDMDEVINS pDevIns, PCPDMRTCREG pRtcReg, PCPDMRTCHLP *ppRtcHlp)
1109{
1110 PDMDEV_ASSERT_DEVINS(pDevIns);
1111 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
1112 LogFlow(("pdmR3DevHlp_RTCRegister: caller='%s'/%d: pRtcReg=%p:{.u32Version=%#x, .pfnWrite=%p, .pfnRead=%p} ppRtcHlp=%p\n",
1113 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pRtcReg, pRtcReg->u32Version, pRtcReg->pfnWrite,
1114 pRtcReg->pfnWrite, ppRtcHlp));
1115
1116 /*
1117 * Validate input.
1118 */
1119 if (pRtcReg->u32Version != PDM_RTCREG_VERSION)
1120 {
1121 AssertMsgFailed(("u32Version=%#x expected %#x\n", pRtcReg->u32Version,
1122 PDM_RTCREG_VERSION));
1123 LogFlow(("pdmR3DevHlp_RTCRegister: caller='%s'/%d: returns %Rrc (version)\n",
1124 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1125 return VERR_INVALID_PARAMETER;
1126 }
1127 if ( !pRtcReg->pfnWrite
1128 || !pRtcReg->pfnRead)
1129 {
1130 Assert(pRtcReg->pfnWrite);
1131 Assert(pRtcReg->pfnRead);
1132 LogFlow(("pdmR3DevHlp_RTCRegister: caller='%s'/%d: returns %Rrc (callbacks)\n",
1133 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1134 return VERR_INVALID_PARAMETER;
1135 }
1136
1137 if (!ppRtcHlp)
1138 {
1139 Assert(ppRtcHlp);
1140 LogFlow(("pdmR3DevHlp_RTCRegister: caller='%s'/%d: returns %Rrc (ppRtcHlp)\n",
1141 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1142 return VERR_INVALID_PARAMETER;
1143 }
1144
1145 /*
1146 * Only one DMA device.
1147 */
1148 PVM pVM = pDevIns->Internal.s.pVMR3;
1149 if (pVM->pdm.s.pRtc)
1150 {
1151 AssertMsgFailed(("Only one RTC device is supported!\n"));
1152 LogFlow(("pdmR3DevHlp_RTCRegister: caller='%s'/%d: returns %Rrc\n",
1153 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1154 return VERR_INVALID_PARAMETER;
1155 }
1156
1157 /*
1158 * Allocate and initialize pci bus structure.
1159 */
1160 int rc = VINF_SUCCESS;
1161 PPDMRTC pRtc = (PPDMRTC)MMR3HeapAlloc(pDevIns->Internal.s.pVMR3, MM_TAG_PDM_DEVICE, sizeof(*pRtc));
1162 if (pRtc)
1163 {
1164 pRtc->pDevIns = pDevIns;
1165 pRtc->Reg = *pRtcReg;
1166 pVM->pdm.s.pRtc = pRtc;
1167
1168 /* set the helper pointer. */
1169 *ppRtcHlp = &g_pdmR3DevRtcHlp;
1170 Log(("PDM: Registered RTC device '%s'/%d pDevIns=%p\n",
1171 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pDevIns));
1172 }
1173 else
1174 rc = VERR_NO_MEMORY;
1175
1176 LogFlow(("pdmR3DevHlp_RTCRegister: caller='%s'/%d: returns %Rrc\n",
1177 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
1178 return rc;
1179}
1180
1181
1182/** @copydoc PDMDEVHLPR3::pfnPDMQueueCreate */
1183static DECLCALLBACK(int) pdmR3DevHlp_PDMQueueCreate(PPDMDEVINS pDevIns, RTUINT cbItem, RTUINT cItems, uint32_t cMilliesInterval,
1184 PFNPDMQUEUEDEV pfnCallback, bool fGCEnabled, PPDMQUEUE *ppQueue)
1185{
1186 PDMDEV_ASSERT_DEVINS(pDevIns);
1187 LogFlow(("pdmR3DevHlp_PDMQueueCreate: caller='%s'/%d: cbItem=%#x cItems=%#x cMilliesInterval=%u pfnCallback=%p fGCEnabled=%RTbool ppQueue=%p\n",
1188 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, cbItem, cItems, cMilliesInterval, pfnCallback, fGCEnabled, ppQueue));
1189
1190 PVM pVM = pDevIns->Internal.s.pVMR3;
1191 VM_ASSERT_EMT(pVM);
1192 int rc = PDMR3QueueCreateDevice(pVM, pDevIns, cbItem, cItems, cMilliesInterval, pfnCallback, fGCEnabled, ppQueue);
1193
1194 LogFlow(("pdmR3DevHlp_PDMQueueCreate: caller='%s'/%d: returns %Rrc *ppQueue=%p\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc, *ppQueue));
1195 return rc;
1196}
1197
1198
1199/** @copydoc PDMDEVHLPR3::pfnCritSectInit */
1200static DECLCALLBACK(int) pdmR3DevHlp_CritSectInit(PPDMDEVINS pDevIns, PPDMCRITSECT pCritSect, const char *pszName)
1201{
1202 PDMDEV_ASSERT_DEVINS(pDevIns);
1203 LogFlow(("pdmR3DevHlp_CritSectInit: caller='%s'/%d: pCritSect=%p pszName=%p:{%s}\n",
1204 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pCritSect, pszName, pszName));
1205
1206 PVM pVM = pDevIns->Internal.s.pVMR3;
1207 VM_ASSERT_EMT(pVM);
1208 int rc = pdmR3CritSectInitDevice(pVM, pDevIns, pCritSect, pszName);
1209
1210 LogFlow(("pdmR3DevHlp_CritSectInit: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
1211 return rc;
1212}
1213
1214
1215/** @copydoc PDMDEVHLPR3::pfnUTCNow */
1216static DECLCALLBACK(PRTTIMESPEC) pdmR3DevHlp_UTCNow(PPDMDEVINS pDevIns, PRTTIMESPEC pTime)
1217{
1218 PDMDEV_ASSERT_DEVINS(pDevIns);
1219 LogFlow(("pdmR3DevHlp_UTCNow: caller='%s'/%d: pTime=%p\n",
1220 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pTime));
1221
1222 pTime = TMR3UTCNow(pDevIns->Internal.s.pVMR3, pTime);
1223
1224 LogFlow(("pdmR3DevHlp_UTCNow: caller='%s'/%d: returns %RU64\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, RTTimeSpecGetNano(pTime)));
1225 return pTime;
1226}
1227
1228
1229/** @copydoc PDMDEVHLPR3::pfnPDMThreadCreate */
1230static DECLCALLBACK(int) pdmR3DevHlp_PDMThreadCreate(PPDMDEVINS pDevIns, PPPDMTHREAD ppThread, void *pvUser, PFNPDMTHREADDEV pfnThread,
1231 PFNPDMTHREADWAKEUPDEV pfnWakeup, size_t cbStack, RTTHREADTYPE enmType, const char *pszName)
1232{
1233 PDMDEV_ASSERT_DEVINS(pDevIns);
1234 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
1235 LogFlow(("pdmR3DevHlp_PDMThreadCreate: caller='%s'/%d: ppThread=%p pvUser=%p pfnThread=%p pfnWakeup=%p cbStack=%#zx enmType=%d pszName=%p:{%s}\n",
1236 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, ppThread, pvUser, pfnThread, pfnWakeup, cbStack, enmType, pszName, pszName));
1237
1238 int rc = pdmR3ThreadCreateDevice(pDevIns->Internal.s.pVMR3, pDevIns, ppThread, pvUser, pfnThread, pfnWakeup, cbStack, enmType, pszName);
1239
1240 LogFlow(("pdmR3DevHlp_PDMThreadCreate: caller='%s'/%d: returns %Rrc *ppThread=%RTthrd\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance,
1241 rc, *ppThread));
1242 return rc;
1243}
1244
1245
1246/** @copydoc PDMDEVHLPR3::pfnGetVM */
1247static DECLCALLBACK(PVM) pdmR3DevHlp_GetVM(PPDMDEVINS pDevIns)
1248{
1249 PDMDEV_ASSERT_DEVINS(pDevIns);
1250 LogFlow(("pdmR3DevHlp_GetVM: caller='%s'/%d: returns %p\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pDevIns->Internal.s.pVMR3));
1251 return pDevIns->Internal.s.pVMR3;
1252}
1253
1254/** @copydoc PDMDEVHLPR3::pfnGetVMCPU */
1255static DECLCALLBACK(PVMCPU) pdmR3DevHlp_GetVMCPU(PPDMDEVINS pDevIns)
1256{
1257 PDMDEV_ASSERT_DEVINS(pDevIns);
1258 LogFlow(("pdmR3DevHlp_GetVMCPU: caller='%s'/%d for CPU %d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VMMGetCpuId(pDevIns->Internal.s.pVMR3)));
1259 return VMMGetCpu(pDevIns->Internal.s.pVMR3);
1260}
1261
1262/** @copydoc PDMDEVHLPR3::pfnPCIBusRegister */
1263static DECLCALLBACK(int) pdmR3DevHlp_PCIBusRegister(PPDMDEVINS pDevIns, PPDMPCIBUSREG pPciBusReg, PCPDMPCIHLPR3 *ppPciHlpR3)
1264{
1265 PDMDEV_ASSERT_DEVINS(pDevIns);
1266 PVM pVM = pDevIns->Internal.s.pVMR3;
1267 VM_ASSERT_EMT(pVM);
1268 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: pPciBusReg=%p:{.u32Version=%#x, .pfnRegisterR3=%p, .pfnIORegionRegisterR3=%p, .pfnSetIrqR3=%p, "
1269 ".pfnSaveExecR3=%p, .pfnLoadExecR3=%p, .pfnFakePCIBIOSR3=%p, .pszSetIrqRC=%p:{%s}, .pszSetIrqR0=%p:{%s}} ppPciHlpR3=%p\n",
1270 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pPciBusReg, pPciBusReg->u32Version, pPciBusReg->pfnRegisterR3,
1271 pPciBusReg->pfnIORegionRegisterR3, pPciBusReg->pfnSetIrqR3, pPciBusReg->pfnSaveExecR3, pPciBusReg->pfnLoadExecR3,
1272 pPciBusReg->pfnFakePCIBIOSR3, pPciBusReg->pszSetIrqRC, pPciBusReg->pszSetIrqRC, pPciBusReg->pszSetIrqR0, pPciBusReg->pszSetIrqR0, ppPciHlpR3));
1273
1274 /*
1275 * Validate the structure.
1276 */
1277 if (pPciBusReg->u32Version != PDM_PCIBUSREG_VERSION)
1278 {
1279 AssertMsgFailed(("u32Version=%#x expected %#x\n", pPciBusReg->u32Version, PDM_PCIBUSREG_VERSION));
1280 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: returns %Rrc (version)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1281 return VERR_INVALID_PARAMETER;
1282 }
1283 if ( !pPciBusReg->pfnRegisterR3
1284 || !pPciBusReg->pfnIORegionRegisterR3
1285 || !pPciBusReg->pfnSetIrqR3
1286 || !pPciBusReg->pfnSaveExecR3
1287 || !pPciBusReg->pfnLoadExecR3
1288 || (!pPciBusReg->pfnFakePCIBIOSR3 && !pVM->pdm.s.aPciBuses[0].pDevInsR3)) /* Only the first bus needs to do the BIOS work. */
1289 {
1290 Assert(pPciBusReg->pfnRegisterR3);
1291 Assert(pPciBusReg->pfnIORegionRegisterR3);
1292 Assert(pPciBusReg->pfnSetIrqR3);
1293 Assert(pPciBusReg->pfnSaveExecR3);
1294 Assert(pPciBusReg->pfnLoadExecR3);
1295 Assert(pPciBusReg->pfnFakePCIBIOSR3);
1296 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: returns %Rrc (R3 callbacks)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1297 return VERR_INVALID_PARAMETER;
1298 }
1299 if ( pPciBusReg->pszSetIrqRC
1300 && !VALID_PTR(pPciBusReg->pszSetIrqRC))
1301 {
1302 Assert(VALID_PTR(pPciBusReg->pszSetIrqRC));
1303 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: returns %Rrc (GC callbacks)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1304 return VERR_INVALID_PARAMETER;
1305 }
1306 if ( pPciBusReg->pszSetIrqR0
1307 && !VALID_PTR(pPciBusReg->pszSetIrqR0))
1308 {
1309 Assert(VALID_PTR(pPciBusReg->pszSetIrqR0));
1310 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: returns %Rrc (GC callbacks)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1311 return VERR_INVALID_PARAMETER;
1312 }
1313 if (!ppPciHlpR3)
1314 {
1315 Assert(ppPciHlpR3);
1316 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: returns %Rrc (ppPciHlpR3)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1317 return VERR_INVALID_PARAMETER;
1318 }
1319
1320 /*
1321 * Find free PCI bus entry.
1322 */
1323 unsigned iBus = 0;
1324 for (iBus = 0; iBus < RT_ELEMENTS(pVM->pdm.s.aPciBuses); iBus++)
1325 if (!pVM->pdm.s.aPciBuses[iBus].pDevInsR3)
1326 break;
1327 if (iBus >= RT_ELEMENTS(pVM->pdm.s.aPciBuses))
1328 {
1329 AssertMsgFailed(("Too many PCI buses. Max=%u\n", RT_ELEMENTS(pVM->pdm.s.aPciBuses)));
1330 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: returns %Rrc (pci bus)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1331 return VERR_INVALID_PARAMETER;
1332 }
1333 PPDMPCIBUS pPciBus = &pVM->pdm.s.aPciBuses[iBus];
1334
1335 /*
1336 * Resolve and init the RC bits.
1337 */
1338 if (pPciBusReg->pszSetIrqRC)
1339 {
1340 int rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pDevReg->szRCMod, pPciBusReg->pszSetIrqRC, &pPciBus->pfnSetIrqRC);
1341 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szRCMod, pPciBusReg->pszSetIrqRC, rc));
1342 if (RT_FAILURE(rc))
1343 {
1344 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
1345 return rc;
1346 }
1347 pPciBus->pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
1348 }
1349 else
1350 {
1351 pPciBus->pfnSetIrqRC = 0;
1352 pPciBus->pDevInsRC = 0;
1353 }
1354
1355 /*
1356 * Resolve and init the R0 bits.
1357 */
1358 if (pPciBusReg->pszSetIrqR0)
1359 {
1360 int rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pDevReg->szR0Mod, pPciBusReg->pszSetIrqR0, &pPciBus->pfnSetIrqR0);
1361 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szR0Mod, pPciBusReg->pszSetIrqR0, rc));
1362 if (RT_FAILURE(rc))
1363 {
1364 LogFlow(("pdmR3DevHlp_PCIRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
1365 return rc;
1366 }
1367 pPciBus->pDevInsR0 = PDMDEVINS_2_R0PTR(pDevIns);
1368 }
1369 else
1370 {
1371 pPciBus->pfnSetIrqR0 = 0;
1372 pPciBus->pDevInsR0 = 0;
1373 }
1374
1375 /*
1376 * Init the R3 bits.
1377 */
1378 pPciBus->iBus = iBus;
1379 pPciBus->pDevInsR3 = pDevIns;
1380 pPciBus->pfnRegisterR3 = pPciBusReg->pfnRegisterR3;
1381 pPciBus->pfnIORegionRegisterR3 = pPciBusReg->pfnIORegionRegisterR3;
1382 pPciBus->pfnSetConfigCallbacksR3 = pPciBusReg->pfnSetConfigCallbacksR3;
1383 pPciBus->pfnSetIrqR3 = pPciBusReg->pfnSetIrqR3;
1384 pPciBus->pfnSaveExecR3 = pPciBusReg->pfnSaveExecR3;
1385 pPciBus->pfnLoadExecR3 = pPciBusReg->pfnLoadExecR3;
1386 pPciBus->pfnFakePCIBIOSR3 = pPciBusReg->pfnFakePCIBIOSR3;
1387
1388 Log(("PDM: Registered PCI bus device '%s'/%d pDevIns=%p\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pDevIns));
1389
1390 /* set the helper pointer and return. */
1391 *ppPciHlpR3 = &g_pdmR3DevPciHlp;
1392 LogFlow(("pdmR3DevHlp_PCIBusRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VINF_SUCCESS));
1393 return VINF_SUCCESS;
1394}
1395
1396
1397/** @copydoc PDMDEVHLPR3::pfnPICRegister */
1398static DECLCALLBACK(int) pdmR3DevHlp_PICRegister(PPDMDEVINS pDevIns, PPDMPICREG pPicReg, PCPDMPICHLPR3 *ppPicHlpR3)
1399{
1400 PDMDEV_ASSERT_DEVINS(pDevIns);
1401 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
1402 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: pPicReg=%p:{.u32Version=%#x, .pfnSetIrqR3=%p, .pfnGetInterruptR3=%p, .pszGetIrqRC=%p:{%s}, .pszGetInterruptRC=%p:{%s}, .pszGetIrqR0=%p:{%s}, .pszGetInterruptR0=%p:{%s} } ppPicHlpR3=%p\n",
1403 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pPicReg, pPicReg->u32Version, pPicReg->pfnSetIrqR3, pPicReg->pfnGetInterruptR3,
1404 pPicReg->pszSetIrqRC, pPicReg->pszSetIrqRC, pPicReg->pszGetInterruptRC, pPicReg->pszGetInterruptRC,
1405 pPicReg->pszSetIrqR0, pPicReg->pszSetIrqR0, pPicReg->pszGetInterruptR0, pPicReg->pszGetInterruptR0,
1406 ppPicHlpR3));
1407
1408 /*
1409 * Validate input.
1410 */
1411 if (pPicReg->u32Version != PDM_PICREG_VERSION)
1412 {
1413 AssertMsgFailed(("u32Version=%#x expected %#x\n", pPicReg->u32Version, PDM_PICREG_VERSION));
1414 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc (version)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1415 return VERR_INVALID_PARAMETER;
1416 }
1417 if ( !pPicReg->pfnSetIrqR3
1418 || !pPicReg->pfnGetInterruptR3)
1419 {
1420 Assert(pPicReg->pfnSetIrqR3);
1421 Assert(pPicReg->pfnGetInterruptR3);
1422 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc (R3 callbacks)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1423 return VERR_INVALID_PARAMETER;
1424 }
1425 if ( ( pPicReg->pszSetIrqRC
1426 || pPicReg->pszGetInterruptRC)
1427 && ( !VALID_PTR(pPicReg->pszSetIrqRC)
1428 || !VALID_PTR(pPicReg->pszGetInterruptRC))
1429 )
1430 {
1431 Assert(VALID_PTR(pPicReg->pszSetIrqRC));
1432 Assert(VALID_PTR(pPicReg->pszGetInterruptRC));
1433 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc (RC callbacks)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1434 return VERR_INVALID_PARAMETER;
1435 }
1436 if ( pPicReg->pszSetIrqRC
1437 && !(pDevIns->pDevReg->fFlags & PDM_DEVREG_FLAGS_RC))
1438 {
1439 Assert(pDevIns->pDevReg->fFlags & PDM_DEVREG_FLAGS_RC);
1440 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc (RC flag)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1441 return VERR_INVALID_PARAMETER;
1442 }
1443 if ( pPicReg->pszSetIrqR0
1444 && !(pDevIns->pDevReg->fFlags & PDM_DEVREG_FLAGS_R0))
1445 {
1446 Assert(pDevIns->pDevReg->fFlags & PDM_DEVREG_FLAGS_R0);
1447 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc (R0 flag)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1448 return VERR_INVALID_PARAMETER;
1449 }
1450 if (!ppPicHlpR3)
1451 {
1452 Assert(ppPicHlpR3);
1453 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc (ppPicHlpR3)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1454 return VERR_INVALID_PARAMETER;
1455 }
1456
1457 /*
1458 * Only one PIC device.
1459 */
1460 PVM pVM = pDevIns->Internal.s.pVMR3;
1461 if (pVM->pdm.s.Pic.pDevInsR3)
1462 {
1463 AssertMsgFailed(("Only one pic device is supported!\n"));
1464 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1465 return VERR_INVALID_PARAMETER;
1466 }
1467
1468 /*
1469 * RC stuff.
1470 */
1471 if (pPicReg->pszSetIrqRC)
1472 {
1473 int rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pDevReg->szRCMod, pPicReg->pszSetIrqRC, &pVM->pdm.s.Pic.pfnSetIrqRC);
1474 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szRCMod, pPicReg->pszSetIrqRC, rc));
1475 if (RT_SUCCESS(rc))
1476 {
1477 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pDevReg->szRCMod, pPicReg->pszGetInterruptRC, &pVM->pdm.s.Pic.pfnGetInterruptRC);
1478 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szRCMod, pPicReg->pszGetInterruptRC, rc));
1479 }
1480 if (RT_FAILURE(rc))
1481 {
1482 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
1483 return rc;
1484 }
1485 pVM->pdm.s.Pic.pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
1486 }
1487 else
1488 {
1489 pVM->pdm.s.Pic.pDevInsRC = 0;
1490 pVM->pdm.s.Pic.pfnSetIrqRC = 0;
1491 pVM->pdm.s.Pic.pfnGetInterruptRC = 0;
1492 }
1493
1494 /*
1495 * R0 stuff.
1496 */
1497 if (pPicReg->pszSetIrqR0)
1498 {
1499 int rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pDevReg->szR0Mod, pPicReg->pszSetIrqR0, &pVM->pdm.s.Pic.pfnSetIrqR0);
1500 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szR0Mod, pPicReg->pszSetIrqR0, rc));
1501 if (RT_SUCCESS(rc))
1502 {
1503 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pDevReg->szR0Mod, pPicReg->pszGetInterruptR0, &pVM->pdm.s.Pic.pfnGetInterruptR0);
1504 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szR0Mod, pPicReg->pszGetInterruptR0, rc));
1505 }
1506 if (RT_FAILURE(rc))
1507 {
1508 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
1509 return rc;
1510 }
1511 pVM->pdm.s.Pic.pDevInsR0 = PDMDEVINS_2_R0PTR(pDevIns);
1512 Assert(pVM->pdm.s.Pic.pDevInsR0);
1513 }
1514 else
1515 {
1516 pVM->pdm.s.Pic.pfnSetIrqR0 = 0;
1517 pVM->pdm.s.Pic.pfnGetInterruptR0 = 0;
1518 pVM->pdm.s.Pic.pDevInsR0 = 0;
1519 }
1520
1521 /*
1522 * R3 stuff.
1523 */
1524 pVM->pdm.s.Pic.pDevInsR3 = pDevIns;
1525 pVM->pdm.s.Pic.pfnSetIrqR3 = pPicReg->pfnSetIrqR3;
1526 pVM->pdm.s.Pic.pfnGetInterruptR3 = pPicReg->pfnGetInterruptR3;
1527 Log(("PDM: Registered PIC device '%s'/%d pDevIns=%p\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pDevIns));
1528
1529 /* set the helper pointer and return. */
1530 *ppPicHlpR3 = &g_pdmR3DevPicHlp;
1531 LogFlow(("pdmR3DevHlp_PICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VINF_SUCCESS));
1532 return VINF_SUCCESS;
1533}
1534
1535
1536/** @copydoc PDMDEVHLPR3::pfnAPICRegister */
1537static DECLCALLBACK(int) pdmR3DevHlp_APICRegister(PPDMDEVINS pDevIns, PPDMAPICREG pApicReg, PCPDMAPICHLPR3 *ppApicHlpR3)
1538{
1539 PDMDEV_ASSERT_DEVINS(pDevIns);
1540 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
1541 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: pApicReg=%p:{.u32Version=%#x, .pfnGetInterruptR3=%p, .pfnSetBaseR3=%p, .pfnGetBaseR3=%p, "
1542 ".pfnSetTPRR3=%p, .pfnGetTPRR3=%p, .pfnWriteMSR3=%p, .pfnReadMSR3=%p, .pfnBusDeliverR3=%p, pszGetInterruptRC=%p:{%s}, pszSetBaseRC=%p:{%s}, pszGetBaseRC=%p:{%s}, "
1543 ".pszSetTPRRC=%p:{%s}, .pszGetTPRRC=%p:{%s}, .pszWriteMSRRC=%p:{%s}, .pszReadMSRRC=%p:{%s}, .pszBusDeliverRC=%p:{%s}} ppApicHlpR3=%p\n",
1544 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pApicReg, pApicReg->u32Version, pApicReg->pfnGetInterruptR3, pApicReg->pfnSetBaseR3,
1545 pApicReg->pfnGetBaseR3, pApicReg->pfnSetTPRR3, pApicReg->pfnGetTPRR3, pApicReg->pfnWriteMSRR3, pApicReg->pfnReadMSRR3, pApicReg->pfnBusDeliverR3, pApicReg->pszGetInterruptRC,
1546 pApicReg->pszGetInterruptRC, pApicReg->pszSetBaseRC, pApicReg->pszSetBaseRC, pApicReg->pszGetBaseRC, pApicReg->pszGetBaseRC,
1547 pApicReg->pszSetTPRRC, pApicReg->pszSetTPRRC, pApicReg->pszGetTPRRC, pApicReg->pszGetTPRRC, pApicReg->pszWriteMSRRC, pApicReg->pszWriteMSRRC, pApicReg->pszReadMSRRC, pApicReg->pszReadMSRRC, pApicReg->pszBusDeliverRC,
1548 pApicReg->pszBusDeliverRC, ppApicHlpR3));
1549
1550 /*
1551 * Validate input.
1552 */
1553 if (pApicReg->u32Version != PDM_APICREG_VERSION)
1554 {
1555 AssertMsgFailed(("u32Version=%#x expected %#x\n", pApicReg->u32Version, PDM_APICREG_VERSION));
1556 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc (version)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1557 return VERR_INVALID_PARAMETER;
1558 }
1559 if ( !pApicReg->pfnGetInterruptR3
1560 || !pApicReg->pfnHasPendingIrqR3
1561 || !pApicReg->pfnSetBaseR3
1562 || !pApicReg->pfnGetBaseR3
1563 || !pApicReg->pfnSetTPRR3
1564 || !pApicReg->pfnGetTPRR3
1565 || !pApicReg->pfnWriteMSRR3
1566 || !pApicReg->pfnReadMSRR3
1567 || !pApicReg->pfnBusDeliverR3)
1568 {
1569 Assert(pApicReg->pfnGetInterruptR3);
1570 Assert(pApicReg->pfnHasPendingIrqR3);
1571 Assert(pApicReg->pfnSetBaseR3);
1572 Assert(pApicReg->pfnGetBaseR3);
1573 Assert(pApicReg->pfnSetTPRR3);
1574 Assert(pApicReg->pfnGetTPRR3);
1575 Assert(pApicReg->pfnWriteMSRR3);
1576 Assert(pApicReg->pfnReadMSRR3);
1577 Assert(pApicReg->pfnBusDeliverR3);
1578 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc (R3 callbacks)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1579 return VERR_INVALID_PARAMETER;
1580 }
1581 if ( ( pApicReg->pszGetInterruptRC
1582 || pApicReg->pszHasPendingIrqRC
1583 || pApicReg->pszSetBaseRC
1584 || pApicReg->pszGetBaseRC
1585 || pApicReg->pszSetTPRRC
1586 || pApicReg->pszGetTPRRC
1587 || pApicReg->pszWriteMSRRC
1588 || pApicReg->pszReadMSRRC
1589 || pApicReg->pszBusDeliverRC)
1590 && ( !VALID_PTR(pApicReg->pszGetInterruptRC)
1591 || !VALID_PTR(pApicReg->pszHasPendingIrqRC)
1592 || !VALID_PTR(pApicReg->pszSetBaseRC)
1593 || !VALID_PTR(pApicReg->pszGetBaseRC)
1594 || !VALID_PTR(pApicReg->pszSetTPRRC)
1595 || !VALID_PTR(pApicReg->pszGetTPRRC)
1596 || !VALID_PTR(pApicReg->pszWriteMSRRC)
1597 || !VALID_PTR(pApicReg->pszReadMSRRC)
1598 || !VALID_PTR(pApicReg->pszBusDeliverRC))
1599 )
1600 {
1601 Assert(VALID_PTR(pApicReg->pszGetInterruptRC));
1602 Assert(VALID_PTR(pApicReg->pszHasPendingIrqRC));
1603 Assert(VALID_PTR(pApicReg->pszSetBaseRC));
1604 Assert(VALID_PTR(pApicReg->pszGetBaseRC));
1605 Assert(VALID_PTR(pApicReg->pszSetTPRRC));
1606 Assert(VALID_PTR(pApicReg->pszGetTPRRC));
1607 Assert(VALID_PTR(pApicReg->pszReadMSRRC));
1608 Assert(VALID_PTR(pApicReg->pszWriteMSRRC));
1609 Assert(VALID_PTR(pApicReg->pszBusDeliverRC));
1610 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc (RC callbacks)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1611 return VERR_INVALID_PARAMETER;
1612 }
1613 if ( ( pApicReg->pszGetInterruptR0
1614 || pApicReg->pszHasPendingIrqR0
1615 || pApicReg->pszSetBaseR0
1616 || pApicReg->pszGetBaseR0
1617 || pApicReg->pszSetTPRR0
1618 || pApicReg->pszGetTPRR0
1619 || pApicReg->pszWriteMSRR0
1620 || pApicReg->pszReadMSRR0
1621 || pApicReg->pszBusDeliverR0)
1622 && ( !VALID_PTR(pApicReg->pszGetInterruptR0)
1623 || !VALID_PTR(pApicReg->pszHasPendingIrqR0)
1624 || !VALID_PTR(pApicReg->pszSetBaseR0)
1625 || !VALID_PTR(pApicReg->pszGetBaseR0)
1626 || !VALID_PTR(pApicReg->pszSetTPRR0)
1627 || !VALID_PTR(pApicReg->pszGetTPRR0)
1628 || !VALID_PTR(pApicReg->pszReadMSRR0)
1629 || !VALID_PTR(pApicReg->pszWriteMSRR0)
1630 || !VALID_PTR(pApicReg->pszBusDeliverR0))
1631 )
1632 {
1633 Assert(VALID_PTR(pApicReg->pszGetInterruptR0));
1634 Assert(VALID_PTR(pApicReg->pszHasPendingIrqR0));
1635 Assert(VALID_PTR(pApicReg->pszSetBaseR0));
1636 Assert(VALID_PTR(pApicReg->pszGetBaseR0));
1637 Assert(VALID_PTR(pApicReg->pszSetTPRR0));
1638 Assert(VALID_PTR(pApicReg->pszGetTPRR0));
1639 Assert(VALID_PTR(pApicReg->pszReadMSRR0));
1640 Assert(VALID_PTR(pApicReg->pszWriteMSRR0));
1641 Assert(VALID_PTR(pApicReg->pszBusDeliverR0));
1642 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc (R0 callbacks)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1643 return VERR_INVALID_PARAMETER;
1644 }
1645 if (!ppApicHlpR3)
1646 {
1647 Assert(ppApicHlpR3);
1648 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc (ppApicHlpR3)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1649 return VERR_INVALID_PARAMETER;
1650 }
1651
1652 /*
1653 * Only one APIC device. On SMP we have single logical device covering all LAPICs,
1654 * as they need to communicate and share state easily.
1655 */
1656 PVM pVM = pDevIns->Internal.s.pVMR3;
1657 if (pVM->pdm.s.Apic.pDevInsR3)
1658 {
1659 AssertMsgFailed(("Only one apic device is supported!\n"));
1660 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1661 return VERR_INVALID_PARAMETER;
1662 }
1663
1664 /*
1665 * Resolve & initialize the RC bits.
1666 */
1667 if (pApicReg->pszGetInterruptRC)
1668 {
1669 int rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pDevReg->szRCMod, pApicReg->pszGetInterruptRC, &pVM->pdm.s.Apic.pfnGetInterruptRC);
1670 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szRCMod, pApicReg->pszGetInterruptRC, rc));
1671 if (RT_SUCCESS(rc))
1672 {
1673 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pDevReg->szRCMod, pApicReg->pszHasPendingIrqRC, &pVM->pdm.s.Apic.pfnHasPendingIrqRC);
1674 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szRCMod, pApicReg->pszHasPendingIrqRC, rc));
1675 }
1676 if (RT_SUCCESS(rc))
1677 {
1678 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pDevReg->szRCMod, pApicReg->pszSetBaseRC, &pVM->pdm.s.Apic.pfnSetBaseRC);
1679 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szRCMod, pApicReg->pszSetBaseRC, rc));
1680 }
1681 if (RT_SUCCESS(rc))
1682 {
1683 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pDevReg->szRCMod, pApicReg->pszGetBaseRC, &pVM->pdm.s.Apic.pfnGetBaseRC);
1684 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szRCMod, pApicReg->pszGetBaseRC, rc));
1685 }
1686 if (RT_SUCCESS(rc))
1687 {
1688 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pDevReg->szRCMod, pApicReg->pszSetTPRRC, &pVM->pdm.s.Apic.pfnSetTPRRC);
1689 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szRCMod, pApicReg->pszSetTPRRC, rc));
1690 }
1691 if (RT_SUCCESS(rc))
1692 {
1693 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pDevReg->szRCMod, pApicReg->pszGetTPRRC, &pVM->pdm.s.Apic.pfnGetTPRRC);
1694 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szRCMod, pApicReg->pszGetTPRRC, rc));
1695 }
1696 if (RT_SUCCESS(rc))
1697 {
1698 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pDevReg->szRCMod, pApicReg->pszWriteMSRRC, &pVM->pdm.s.Apic.pfnWriteMSRRC);
1699 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szRCMod, pApicReg->pszWriteMSRRC, rc));
1700 }
1701 if (RT_SUCCESS(rc))
1702 {
1703 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pDevReg->szRCMod, pApicReg->pszReadMSRRC, &pVM->pdm.s.Apic.pfnReadMSRRC);
1704 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szRCMod, pApicReg->pszReadMSRRC, rc));
1705 }
1706 if (RT_SUCCESS(rc))
1707 {
1708 rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pDevReg->szRCMod, pApicReg->pszBusDeliverRC, &pVM->pdm.s.Apic.pfnBusDeliverRC);
1709 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szRCMod, pApicReg->pszBusDeliverRC, rc));
1710 }
1711 if (RT_FAILURE(rc))
1712 {
1713 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
1714 return rc;
1715 }
1716 pVM->pdm.s.Apic.pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
1717 }
1718 else
1719 {
1720 pVM->pdm.s.Apic.pDevInsRC = 0;
1721 pVM->pdm.s.Apic.pfnGetInterruptRC = 0;
1722 pVM->pdm.s.Apic.pfnHasPendingIrqRC = 0;
1723 pVM->pdm.s.Apic.pfnSetBaseRC = 0;
1724 pVM->pdm.s.Apic.pfnGetBaseRC = 0;
1725 pVM->pdm.s.Apic.pfnSetTPRRC = 0;
1726 pVM->pdm.s.Apic.pfnGetTPRRC = 0;
1727 pVM->pdm.s.Apic.pfnWriteMSRRC = 0;
1728 pVM->pdm.s.Apic.pfnReadMSRRC = 0;
1729 pVM->pdm.s.Apic.pfnBusDeliverRC = 0;
1730 }
1731
1732 /*
1733 * Resolve & initialize the R0 bits.
1734 */
1735 if (pApicReg->pszGetInterruptR0)
1736 {
1737 int rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pDevReg->szR0Mod, pApicReg->pszGetInterruptR0, &pVM->pdm.s.Apic.pfnGetInterruptR0);
1738 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szR0Mod, pApicReg->pszGetInterruptR0, rc));
1739 if (RT_SUCCESS(rc))
1740 {
1741 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pDevReg->szR0Mod, pApicReg->pszHasPendingIrqR0, &pVM->pdm.s.Apic.pfnHasPendingIrqR0);
1742 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szR0Mod, pApicReg->pszHasPendingIrqR0, rc));
1743 }
1744 if (RT_SUCCESS(rc))
1745 {
1746 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pDevReg->szR0Mod, pApicReg->pszSetBaseR0, &pVM->pdm.s.Apic.pfnSetBaseR0);
1747 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szR0Mod, pApicReg->pszSetBaseR0, rc));
1748 }
1749 if (RT_SUCCESS(rc))
1750 {
1751 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pDevReg->szR0Mod, pApicReg->pszGetBaseR0, &pVM->pdm.s.Apic.pfnGetBaseR0);
1752 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szR0Mod, pApicReg->pszGetBaseR0, rc));
1753 }
1754 if (RT_SUCCESS(rc))
1755 {
1756 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pDevReg->szR0Mod, pApicReg->pszSetTPRR0, &pVM->pdm.s.Apic.pfnSetTPRR0);
1757 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szR0Mod, pApicReg->pszSetTPRR0, rc));
1758 }
1759 if (RT_SUCCESS(rc))
1760 {
1761 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pDevReg->szR0Mod, pApicReg->pszGetTPRR0, &pVM->pdm.s.Apic.pfnGetTPRR0);
1762 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szR0Mod, pApicReg->pszGetTPRR0, rc));
1763 }
1764 if (RT_SUCCESS(rc))
1765 {
1766 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pDevReg->szR0Mod, pApicReg->pszWriteMSRR0, &pVM->pdm.s.Apic.pfnWriteMSRR0);
1767 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szR0Mod, pApicReg->pszWriteMSRR0, rc));
1768 }
1769 if (RT_SUCCESS(rc))
1770 {
1771 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pDevReg->szR0Mod, pApicReg->pszReadMSRR0, &pVM->pdm.s.Apic.pfnReadMSRR0);
1772 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szR0Mod, pApicReg->pszReadMSRR0, rc));
1773 }
1774 if (RT_SUCCESS(rc))
1775 {
1776 rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pDevReg->szR0Mod, pApicReg->pszBusDeliverR0, &pVM->pdm.s.Apic.pfnBusDeliverR0);
1777 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szR0Mod, pApicReg->pszBusDeliverR0, rc));
1778 }
1779 if (RT_FAILURE(rc))
1780 {
1781 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
1782 return rc;
1783 }
1784 pVM->pdm.s.Apic.pDevInsR0 = PDMDEVINS_2_R0PTR(pDevIns);
1785 Assert(pVM->pdm.s.Apic.pDevInsR0);
1786 }
1787 else
1788 {
1789 pVM->pdm.s.Apic.pfnGetInterruptR0 = 0;
1790 pVM->pdm.s.Apic.pfnHasPendingIrqR0 = 0;
1791 pVM->pdm.s.Apic.pfnSetBaseR0 = 0;
1792 pVM->pdm.s.Apic.pfnGetBaseR0 = 0;
1793 pVM->pdm.s.Apic.pfnSetTPRR0 = 0;
1794 pVM->pdm.s.Apic.pfnGetTPRR0 = 0;
1795 pVM->pdm.s.Apic.pfnWriteMSRR0 = 0;
1796 pVM->pdm.s.Apic.pfnReadMSRR0 = 0;
1797 pVM->pdm.s.Apic.pfnBusDeliverR0 = 0;
1798 pVM->pdm.s.Apic.pDevInsR0 = 0;
1799 }
1800
1801 /*
1802 * Initialize the HC bits.
1803 */
1804 pVM->pdm.s.Apic.pDevInsR3 = pDevIns;
1805 pVM->pdm.s.Apic.pfnGetInterruptR3 = pApicReg->pfnGetInterruptR3;
1806 pVM->pdm.s.Apic.pfnHasPendingIrqR3 = pApicReg->pfnHasPendingIrqR3;
1807 pVM->pdm.s.Apic.pfnSetBaseR3 = pApicReg->pfnSetBaseR3;
1808 pVM->pdm.s.Apic.pfnGetBaseR3 = pApicReg->pfnGetBaseR3;
1809 pVM->pdm.s.Apic.pfnSetTPRR3 = pApicReg->pfnSetTPRR3;
1810 pVM->pdm.s.Apic.pfnGetTPRR3 = pApicReg->pfnGetTPRR3;
1811 pVM->pdm.s.Apic.pfnWriteMSRR3 = pApicReg->pfnWriteMSRR3;
1812 pVM->pdm.s.Apic.pfnReadMSRR3 = pApicReg->pfnReadMSRR3;
1813 pVM->pdm.s.Apic.pfnBusDeliverR3 = pApicReg->pfnBusDeliverR3;
1814 Log(("PDM: Registered APIC device '%s'/%d pDevIns=%p\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pDevIns));
1815
1816 /* set the helper pointer and return. */
1817 *ppApicHlpR3 = &g_pdmR3DevApicHlp;
1818 LogFlow(("pdmR3DevHlp_APICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VINF_SUCCESS));
1819 return VINF_SUCCESS;
1820}
1821
1822
1823/** @copydoc PDMDEVHLPR3::pfnIOAPICRegister */
1824static DECLCALLBACK(int) pdmR3DevHlp_IOAPICRegister(PPDMDEVINS pDevIns, PPDMIOAPICREG pIoApicReg, PCPDMIOAPICHLPR3 *ppIoApicHlpR3)
1825{
1826 PDMDEV_ASSERT_DEVINS(pDevIns);
1827 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
1828 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: pIoApicReg=%p:{.u32Version=%#x, .pfnSetIrqR3=%p, .pszSetIrqRC=%p:{%s}, .pszSetIrqR0=%p:{%s}} ppIoApicHlpR3=%p\n",
1829 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pIoApicReg, pIoApicReg->u32Version, pIoApicReg->pfnSetIrqR3,
1830 pIoApicReg->pszSetIrqRC, pIoApicReg->pszSetIrqRC, pIoApicReg->pszSetIrqR0, pIoApicReg->pszSetIrqR0, ppIoApicHlpR3));
1831
1832 /*
1833 * Validate input.
1834 */
1835 if (pIoApicReg->u32Version != PDM_IOAPICREG_VERSION)
1836 {
1837 AssertMsgFailed(("u32Version=%#x expected %#x\n", pIoApicReg->u32Version, PDM_IOAPICREG_VERSION));
1838 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (version)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1839 return VERR_INVALID_PARAMETER;
1840 }
1841 if (!pIoApicReg->pfnSetIrqR3)
1842 {
1843 Assert(pIoApicReg->pfnSetIrqR3);
1844 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (R3 callbacks)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1845 return VERR_INVALID_PARAMETER;
1846 }
1847 if ( pIoApicReg->pszSetIrqRC
1848 && !VALID_PTR(pIoApicReg->pszSetIrqRC))
1849 {
1850 Assert(VALID_PTR(pIoApicReg->pszSetIrqRC));
1851 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (GC callbacks)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1852 return VERR_INVALID_PARAMETER;
1853 }
1854 if ( pIoApicReg->pszSetIrqR0
1855 && !VALID_PTR(pIoApicReg->pszSetIrqR0))
1856 {
1857 Assert(VALID_PTR(pIoApicReg->pszSetIrqR0));
1858 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (GC callbacks)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1859 return VERR_INVALID_PARAMETER;
1860 }
1861 if (!ppIoApicHlpR3)
1862 {
1863 Assert(ppIoApicHlpR3);
1864 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (ppApicHlp)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1865 return VERR_INVALID_PARAMETER;
1866 }
1867
1868 /*
1869 * The I/O APIC requires the APIC to be present (hacks++).
1870 * If the I/O APIC does GC stuff so must the APIC.
1871 */
1872 PVM pVM = pDevIns->Internal.s.pVMR3;
1873 if (!pVM->pdm.s.Apic.pDevInsR3)
1874 {
1875 AssertMsgFailed(("Configuration error / Init order error! No APIC!\n"));
1876 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (no APIC)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1877 return VERR_INVALID_PARAMETER;
1878 }
1879 if ( pIoApicReg->pszSetIrqRC
1880 && !pVM->pdm.s.Apic.pDevInsRC)
1881 {
1882 AssertMsgFailed(("Configuration error! APIC doesn't do GC, I/O APIC does!\n"));
1883 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (no GC APIC)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1884 return VERR_INVALID_PARAMETER;
1885 }
1886
1887 /*
1888 * Only one I/O APIC device.
1889 */
1890 if (pVM->pdm.s.IoApic.pDevInsR3)
1891 {
1892 AssertMsgFailed(("Only one ioapic device is supported!\n"));
1893 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc (only one)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1894 return VERR_INVALID_PARAMETER;
1895 }
1896
1897 /*
1898 * Resolve & initialize the GC bits.
1899 */
1900 if (pIoApicReg->pszSetIrqRC)
1901 {
1902 int rc = PDMR3LdrGetSymbolRCLazy(pVM, pDevIns->pDevReg->szRCMod, pIoApicReg->pszSetIrqRC, &pVM->pdm.s.IoApic.pfnSetIrqRC);
1903 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szRCMod, pIoApicReg->pszSetIrqRC, rc));
1904 if (RT_FAILURE(rc))
1905 {
1906 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
1907 return rc;
1908 }
1909 pVM->pdm.s.IoApic.pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
1910 }
1911 else
1912 {
1913 pVM->pdm.s.IoApic.pDevInsRC = 0;
1914 pVM->pdm.s.IoApic.pfnSetIrqRC = 0;
1915 }
1916
1917 /*
1918 * Resolve & initialize the R0 bits.
1919 */
1920 if (pIoApicReg->pszSetIrqR0)
1921 {
1922 int rc = PDMR3LdrGetSymbolR0Lazy(pVM, pDevIns->pDevReg->szR0Mod, pIoApicReg->pszSetIrqR0, &pVM->pdm.s.IoApic.pfnSetIrqR0);
1923 AssertMsgRC(rc, ("%s::%s rc=%Rrc\n", pDevIns->pDevReg->szR0Mod, pIoApicReg->pszSetIrqR0, rc));
1924 if (RT_FAILURE(rc))
1925 {
1926 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
1927 return rc;
1928 }
1929 pVM->pdm.s.IoApic.pDevInsR0 = PDMDEVINS_2_R0PTR(pDevIns);
1930 Assert(pVM->pdm.s.IoApic.pDevInsR0);
1931 }
1932 else
1933 {
1934 pVM->pdm.s.IoApic.pfnSetIrqR0 = 0;
1935 pVM->pdm.s.IoApic.pDevInsR0 = 0;
1936 }
1937
1938 /*
1939 * Initialize the R3 bits.
1940 */
1941 pVM->pdm.s.IoApic.pDevInsR3 = pDevIns;
1942 pVM->pdm.s.IoApic.pfnSetIrqR3 = pIoApicReg->pfnSetIrqR3;
1943 Log(("PDM: Registered I/O APIC device '%s'/%d pDevIns=%p\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pDevIns));
1944
1945 /* set the helper pointer and return. */
1946 *ppIoApicHlpR3 = &g_pdmR3DevIoApicHlp;
1947 LogFlow(("pdmR3DevHlp_IOAPICRegister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VINF_SUCCESS));
1948 return VINF_SUCCESS;
1949}
1950
1951
1952/** @copydoc PDMDEVHLPR3::pfnDMACRegister */
1953static DECLCALLBACK(int) pdmR3DevHlp_DMACRegister(PPDMDEVINS pDevIns, PPDMDMACREG pDmacReg, PCPDMDMACHLP *ppDmacHlp)
1954{
1955 PDMDEV_ASSERT_DEVINS(pDevIns);
1956 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
1957 LogFlow(("pdmR3DevHlp_DMACRegister: caller='%s'/%d: pDmacReg=%p:{.u32Version=%#x, .pfnRun=%p, .pfnRegister=%p, .pfnReadMemory=%p, .pfnWriteMemory=%p, .pfnSetDREQ=%p, .pfnGetChannelMode=%p} ppDmacHlp=%p\n",
1958 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pDmacReg, pDmacReg->u32Version, pDmacReg->pfnRun, pDmacReg->pfnRegister,
1959 pDmacReg->pfnReadMemory, pDmacReg->pfnWriteMemory, pDmacReg->pfnSetDREQ, pDmacReg->pfnGetChannelMode, ppDmacHlp));
1960
1961 /*
1962 * Validate input.
1963 */
1964 if (pDmacReg->u32Version != PDM_DMACREG_VERSION)
1965 {
1966 AssertMsgFailed(("u32Version=%#x expected %#x\n", pDmacReg->u32Version,
1967 PDM_DMACREG_VERSION));
1968 LogFlow(("pdmR3DevHlp_DMACRegister: caller='%s'/%d: returns %Rrc (version)\n",
1969 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1970 return VERR_INVALID_PARAMETER;
1971 }
1972 if ( !pDmacReg->pfnRun
1973 || !pDmacReg->pfnRegister
1974 || !pDmacReg->pfnReadMemory
1975 || !pDmacReg->pfnWriteMemory
1976 || !pDmacReg->pfnSetDREQ
1977 || !pDmacReg->pfnGetChannelMode)
1978 {
1979 Assert(pDmacReg->pfnRun);
1980 Assert(pDmacReg->pfnRegister);
1981 Assert(pDmacReg->pfnReadMemory);
1982 Assert(pDmacReg->pfnWriteMemory);
1983 Assert(pDmacReg->pfnSetDREQ);
1984 Assert(pDmacReg->pfnGetChannelMode);
1985 LogFlow(("pdmR3DevHlp_DMACRegister: caller='%s'/%d: returns %Rrc (callbacks)\n",
1986 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1987 return VERR_INVALID_PARAMETER;
1988 }
1989
1990 if (!ppDmacHlp)
1991 {
1992 Assert(ppDmacHlp);
1993 LogFlow(("pdmR3DevHlp_DMACRegister: caller='%s'/%d: returns %Rrc (ppDmacHlp)\n",
1994 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
1995 return VERR_INVALID_PARAMETER;
1996 }
1997
1998 /*
1999 * Only one DMA device.
2000 */
2001 PVM pVM = pDevIns->Internal.s.pVMR3;
2002 if (pVM->pdm.s.pDmac)
2003 {
2004 AssertMsgFailed(("Only one DMA device is supported!\n"));
2005 LogFlow(("pdmR3DevHlp_DMACRegister: caller='%s'/%d: returns %Rrc\n",
2006 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VERR_INVALID_PARAMETER));
2007 return VERR_INVALID_PARAMETER;
2008 }
2009
2010 /*
2011 * Allocate and initialize pci bus structure.
2012 */
2013 int rc = VINF_SUCCESS;
2014 PPDMDMAC pDmac = (PPDMDMAC)MMR3HeapAlloc(pDevIns->Internal.s.pVMR3, MM_TAG_PDM_DEVICE, sizeof(*pDmac));
2015 if (pDmac)
2016 {
2017 pDmac->pDevIns = pDevIns;
2018 pDmac->Reg = *pDmacReg;
2019 pVM->pdm.s.pDmac = pDmac;
2020
2021 /* set the helper pointer. */
2022 *ppDmacHlp = &g_pdmR3DevDmacHlp;
2023 Log(("PDM: Registered DMAC device '%s'/%d pDevIns=%p\n",
2024 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pDevIns));
2025 }
2026 else
2027 rc = VERR_NO_MEMORY;
2028
2029 LogFlow(("pdmR3DevHlp_DMACRegister: caller='%s'/%d: returns %Rrc\n",
2030 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2031 return rc;
2032}
2033
2034
2035/** @copydoc PDMDEVHLPR3::pfnPhysRead */
2036static DECLCALLBACK(int) pdmR3DevHlp_PhysRead(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, void *pvBuf, size_t cbRead)
2037{
2038 PDMDEV_ASSERT_DEVINS(pDevIns);
2039 PVM pVM = pDevIns->Internal.s.pVMR3;
2040 LogFlow(("pdmR3DevHlp_PhysRead: caller='%s'/%d: GCPhys=%RGp pvBuf=%p cbRead=%#x\n",
2041 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, GCPhys, pvBuf, cbRead));
2042
2043#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
2044 if (!VM_IS_EMT(pVM)) /** @todo not true for SMP. oh joy! */
2045 {
2046 char szNames[128];
2047 uint32_t cLocks = PDMR3CritSectCountOwned(pVM, szNames, sizeof(szNames));
2048 AssertMsg(cLocks == 0, ("cLocks=%u %s\n", cLocks, szNames));
2049 }
2050#endif
2051
2052 int rc;
2053 if (VM_IS_EMT(pVM))
2054 rc = PGMPhysRead(pVM, GCPhys, pvBuf, cbRead);
2055 else
2056 rc = PGMR3PhysReadExternal(pVM, GCPhys, pvBuf, cbRead);
2057
2058 Log(("pdmR3DevHlp_PhysRead: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2059 return rc;
2060}
2061
2062
2063/** @copydoc PDMDEVHLPR3::pfnPhysWrite */
2064static DECLCALLBACK(int) pdmR3DevHlp_PhysWrite(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, const void *pvBuf, size_t cbWrite)
2065{
2066 PDMDEV_ASSERT_DEVINS(pDevIns);
2067 PVM pVM = pDevIns->Internal.s.pVMR3;
2068 LogFlow(("pdmR3DevHlp_PhysWrite: caller='%s'/%d: GCPhys=%RGp pvBuf=%p cbWrite=%#x\n",
2069 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, GCPhys, pvBuf, cbWrite));
2070
2071#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
2072 if (!VM_IS_EMT(pVM)) /** @todo not true for SMP. oh joy! */
2073 {
2074 char szNames[128];
2075 uint32_t cLocks = PDMR3CritSectCountOwned(pVM, szNames, sizeof(szNames));
2076 AssertMsg(cLocks == 0, ("cLocks=%u %s\n", cLocks, szNames));
2077 }
2078#endif
2079
2080 int rc;
2081 if (VM_IS_EMT(pVM))
2082 rc = PGMPhysWrite(pVM, GCPhys, pvBuf, cbWrite);
2083 else
2084 rc = PGMR3PhysWriteExternal(pVM, GCPhys, pvBuf, cbWrite);
2085
2086 Log(("pdmR3DevHlp_PhysWrite: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2087 return rc;
2088}
2089
2090
2091/** @copydoc PDMDEVHLPR3::pfnPhysGCPhys2CCPtr */
2092static DECLCALLBACK(int) pdmR3DevHlp_PhysGCPhys2CCPtr(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, uint32_t fFlags, void **ppv, PPGMPAGEMAPLOCK pLock)
2093{
2094 PDMDEV_ASSERT_DEVINS(pDevIns);
2095 PVM pVM = pDevIns->Internal.s.pVMR3;
2096 LogFlow(("pdmR3DevHlp_PhysGCPhys2CCPtr: caller='%s'/%d: GCPhys=%RGp fFlags=%#x ppv=%p pLock=%p\n",
2097 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, GCPhys, fFlags, ppv, pLock));
2098 AssertReturn(!fFlags, VERR_INVALID_PARAMETER);
2099
2100#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
2101 if (!VM_IS_EMT(pVM)) /** @todo not true for SMP. oh joy! */
2102 {
2103 char szNames[128];
2104 uint32_t cLocks = PDMR3CritSectCountOwned(pVM, szNames, sizeof(szNames));
2105 AssertMsg(cLocks == 0, ("cLocks=%u %s\n", cLocks, szNames));
2106 }
2107#endif
2108
2109 int rc = PGMR3PhysGCPhys2CCPtrExternal(pVM, GCPhys, ppv, pLock);
2110
2111 Log(("pdmR3DevHlp_PhysGCPhys2CCPtr: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2112 return rc;
2113}
2114
2115
2116/** @copydoc PDMDEVHLPR3::pfnPhysGCPhys2CCPtrReadOnly */
2117static DECLCALLBACK(int) pdmR3DevHlp_PhysGCPhys2CCPtrReadOnly(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, uint32_t fFlags, const void **ppv, PPGMPAGEMAPLOCK pLock)
2118{
2119 PDMDEV_ASSERT_DEVINS(pDevIns);
2120 PVM pVM = pDevIns->Internal.s.pVMR3;
2121 LogFlow(("pdmR3DevHlp_PhysGCPhys2CCPtrReadOnly: caller='%s'/%d: GCPhys=%RGp fFlags=%#x ppv=%p pLock=%p\n",
2122 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, GCPhys, fFlags, ppv, pLock));
2123 AssertReturn(!fFlags, VERR_INVALID_PARAMETER);
2124
2125#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
2126 if (!VM_IS_EMT(pVM)) /** @todo not true for SMP. oh joy! */
2127 {
2128 char szNames[128];
2129 uint32_t cLocks = PDMR3CritSectCountOwned(pVM, szNames, sizeof(szNames));
2130 AssertMsg(cLocks == 0, ("cLocks=%u %s\n", cLocks, szNames));
2131 }
2132#endif
2133
2134 int rc = PGMR3PhysGCPhys2CCPtrReadOnlyExternal(pVM, GCPhys, ppv, pLock);
2135
2136 Log(("pdmR3DevHlp_PhysGCPhys2CCPtrReadOnly: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2137 return rc;
2138}
2139
2140
2141/** @copydoc PDMDEVHLPR3::pfnPhysReleasePageMappingLock */
2142static DECLCALLBACK(void) pdmR3DevHlp_PhysReleasePageMappingLock(PPDMDEVINS pDevIns, PPGMPAGEMAPLOCK pLock)
2143{
2144 PDMDEV_ASSERT_DEVINS(pDevIns);
2145 PVM pVM = pDevIns->Internal.s.pVMR3;
2146 LogFlow(("pdmR3DevHlp_PhysReleasePageMappingLock: caller='%s'/%d: pLock=%p\n",
2147 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pLock));
2148
2149 PGMPhysReleasePageMappingLock(pVM, pLock);
2150
2151 Log(("pdmR3DevHlp_PhysReleasePageMappingLock: caller='%s'/%d: returns void\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2152}
2153
2154
2155/** @copydoc PDMDEVHLPR3::pfnPhysReadGCVirt */
2156static DECLCALLBACK(int) pdmR3DevHlp_PhysReadGCVirt(PPDMDEVINS pDevIns, void *pvDst, RTGCPTR GCVirtSrc, size_t cb)
2157{
2158 PDMDEV_ASSERT_DEVINS(pDevIns);
2159 PVM pVM = pDevIns->Internal.s.pVMR3;
2160 VM_ASSERT_EMT(pVM);
2161 LogFlow(("pdmR3DevHlp_PhysReadGCVirt: caller='%s'/%d: pvDst=%p GCVirt=%RGv cb=%#x\n",
2162 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, pvDst, GCVirtSrc, cb));
2163
2164 if (!VM_IS_EMT(pVM))
2165 return VERR_ACCESS_DENIED;
2166#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
2167 /** @todo SMP. */
2168#endif
2169
2170 int rc = PGMPhysSimpleReadGCPtr(VMMGetCpu(pVM), pvDst, GCVirtSrc, cb);
2171
2172 LogFlow(("pdmR3DevHlp_PhysReadGCVirt: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2173
2174 return rc;
2175}
2176
2177
2178/** @copydoc PDMDEVHLPR3::pfnPhysWriteGCVirt */
2179static DECLCALLBACK(int) pdmR3DevHlp_PhysWriteGCVirt(PPDMDEVINS pDevIns, RTGCPTR GCVirtDst, const void *pvSrc, size_t cb)
2180{
2181 PDMDEV_ASSERT_DEVINS(pDevIns);
2182 PVM pVM = pDevIns->Internal.s.pVMR3;
2183 VM_ASSERT_EMT(pVM);
2184 LogFlow(("pdmR3DevHlp_PhysWriteGCVirt: caller='%s'/%d: GCVirtDst=%RGv pvSrc=%p cb=%#x\n",
2185 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, GCVirtDst, pvSrc, cb));
2186
2187 if (!VM_IS_EMT(pVM))
2188 return VERR_ACCESS_DENIED;
2189#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
2190 /** @todo SMP. */
2191#endif
2192
2193 int rc = PGMPhysSimpleWriteGCPtr(VMMGetCpu(pVM), GCVirtDst, pvSrc, cb);
2194
2195 LogFlow(("pdmR3DevHlp_PhysWriteGCVirt: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2196
2197 return rc;
2198}
2199
2200
2201/** @copydoc PDMDEVHLPR3::pfnPhysGCPtr2GCPhys */
2202static DECLCALLBACK(int) pdmR3DevHlp_PhysGCPtr2GCPhys(PPDMDEVINS pDevIns, RTGCPTR GCPtr, PRTGCPHYS pGCPhys)
2203{
2204 PDMDEV_ASSERT_DEVINS(pDevIns);
2205 PVM pVM = pDevIns->Internal.s.pVMR3;
2206 VM_ASSERT_EMT(pVM);
2207 LogFlow(("pdmR3DevHlp_PhysGCPtr2GCPhys: caller='%s'/%d: GCPtr=%RGv pGCPhys=%p\n",
2208 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, GCPtr, pGCPhys));
2209
2210 if (!VM_IS_EMT(pVM))
2211 return VERR_ACCESS_DENIED;
2212#if defined(VBOX_STRICT) && defined(PDM_DEVHLP_DEADLOCK_DETECTION)
2213 /** @todo SMP. */
2214#endif
2215
2216 int rc = PGMPhysGCPtr2GCPhys(VMMGetCpu(pVM), GCPtr, pGCPhys);
2217
2218 LogFlow(("pdmR3DevHlp_PhysGCPtr2GCPhys: caller='%s'/%d: returns %Rrc *pGCPhys=%RGp\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc, *pGCPhys));
2219
2220 return rc;
2221}
2222
2223
2224/** @copydoc PDMDEVHLPR3::pfnVMState */
2225static DECLCALLBACK(VMSTATE) pdmR3DevHlp_VMState(PPDMDEVINS pDevIns)
2226{
2227 PDMDEV_ASSERT_DEVINS(pDevIns);
2228
2229 VMSTATE enmVMState = VMR3GetState(pDevIns->Internal.s.pVMR3);
2230
2231 LogFlow(("pdmR3DevHlp_VMState: caller='%s'/%d: returns %d (%s)\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance,
2232 enmVMState, VMR3GetStateName(enmVMState)));
2233 return enmVMState;
2234}
2235
2236
2237/** @copydoc PDMDEVHLPR3::pfnA20IsEnabled */
2238static DECLCALLBACK(bool) pdmR3DevHlp_A20IsEnabled(PPDMDEVINS pDevIns)
2239{
2240 PDMDEV_ASSERT_DEVINS(pDevIns);
2241 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2242
2243 bool fRc = PGMPhysIsA20Enabled(VMMGetCpu(pDevIns->Internal.s.pVMR3));
2244
2245 LogFlow(("pdmR3DevHlp_A20IsEnabled: caller='%s'/%d: returns %d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, fRc));
2246 return fRc;
2247}
2248
2249
2250/** @copydoc PDMDEVHLPR3::pfnA20Set */
2251static DECLCALLBACK(void) pdmR3DevHlp_A20Set(PPDMDEVINS pDevIns, bool fEnable)
2252{
2253 PDMDEV_ASSERT_DEVINS(pDevIns);
2254 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2255 LogFlow(("pdmR3DevHlp_A20Set: caller='%s'/%d: fEnable=%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, fEnable));
2256 //Assert(*(unsigned *)&fEnable <= 1);
2257 PGMR3PhysSetA20(VMMGetCpu(pDevIns->Internal.s.pVMR3), fEnable);
2258}
2259
2260
2261/** @copydoc PDMDEVHLPR3::pfnVMReset */
2262static DECLCALLBACK(int) pdmR3DevHlp_VMReset(PPDMDEVINS pDevIns)
2263{
2264 PDMDEV_ASSERT_DEVINS(pDevIns);
2265 PVM pVM = pDevIns->Internal.s.pVMR3;
2266 VM_ASSERT_EMT(pVM);
2267 LogFlow(("pdmR3DevHlp_VMReset: caller='%s'/%d: VM_FF_RESET %d -> 1\n",
2268 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VM_FF_ISSET(pVM, VM_FF_RESET)));
2269
2270 /*
2271 * We postpone this operation because we're likely to be inside a I/O instruction
2272 * and the EIP will be updated when we return.
2273 * We still return VINF_EM_RESET to break out of any execution loops and force FF evaluation.
2274 */
2275 bool fHaltOnReset;
2276 int rc = CFGMR3QueryBool(CFGMR3GetChild(CFGMR3GetRoot(pVM), "PDM"), "HaltOnReset", &fHaltOnReset);
2277 if (RT_SUCCESS(rc) && fHaltOnReset)
2278 {
2279 Log(("pdmR3DevHlp_VMReset: Halt On Reset!\n"));
2280 rc = VINF_EM_HALT;
2281 }
2282 else
2283 {
2284 VM_FF_SET(pVM, VM_FF_RESET);
2285 rc = VINF_EM_RESET;
2286 }
2287
2288 LogFlow(("pdmR3DevHlp_VMReset: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2289 return rc;
2290}
2291
2292
2293/** @copydoc PDMDEVHLPR3::pfnVMSuspend */
2294static DECLCALLBACK(int) pdmR3DevHlp_VMSuspend(PPDMDEVINS pDevIns)
2295{
2296 PDMDEV_ASSERT_DEVINS(pDevIns);
2297 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2298 LogFlow(("pdmR3DevHlp_VMSuspend: caller='%s'/%d:\n",
2299 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2300
2301 int rc = VMR3Suspend(pDevIns->Internal.s.pVMR3);
2302
2303 LogFlow(("pdmR3DevHlp_VMSuspend: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2304 return rc;
2305}
2306
2307
2308/** @copydoc PDMDEVHLPR3::pfnVMPowerOff */
2309static DECLCALLBACK(int) pdmR3DevHlp_VMPowerOff(PPDMDEVINS pDevIns)
2310{
2311 PDMDEV_ASSERT_DEVINS(pDevIns);
2312 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2313 LogFlow(("pdmR3DevHlp_VMPowerOff: caller='%s'/%d:\n",
2314 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2315
2316 int rc = VMR3PowerOff(pDevIns->Internal.s.pVMR3);
2317
2318 LogFlow(("pdmR3DevHlp_VMPowerOff: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2319 return rc;
2320}
2321
2322
2323/** @copydoc PDMDEVHLPR3::pfnLockVM */
2324static DECLCALLBACK(int) pdmR3DevHlp_LockVM(PPDMDEVINS pDevIns)
2325{
2326 return VMMR3Lock(pDevIns->Internal.s.pVMR3);
2327}
2328
2329
2330/** @copydoc PDMDEVHLPR3::pfnUnlockVM */
2331static DECLCALLBACK(int) pdmR3DevHlp_UnlockVM(PPDMDEVINS pDevIns)
2332{
2333 return VMMR3Unlock(pDevIns->Internal.s.pVMR3);
2334}
2335
2336
2337/** @copydoc PDMDEVHLPR3::pfnAssertVMLock */
2338static DECLCALLBACK(bool) pdmR3DevHlp_AssertVMLock(PPDMDEVINS pDevIns, const char *pszFile, unsigned iLine, const char *pszFunction)
2339{
2340 PVM pVM = pDevIns->Internal.s.pVMR3;
2341 if (VMMR3LockIsOwner(pVM))
2342 return true;
2343
2344 RTNATIVETHREAD NativeThreadOwner = VMMR3LockGetOwner(pVM);
2345 RTTHREAD ThreadOwner = RTThreadFromNative(NativeThreadOwner);
2346 char szMsg[100];
2347 RTStrPrintf(szMsg, sizeof(szMsg), "AssertVMLocked '%s'/%d ThreadOwner=%RTnthrd/%RTthrd/'%s' Self='%s'\n",
2348 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance,
2349 NativeThreadOwner, ThreadOwner, RTThreadGetName(ThreadOwner), RTThreadSelfName());
2350 AssertMsg1(szMsg, iLine, pszFile, pszFunction);
2351 AssertBreakpoint();
2352 return false;
2353}
2354
2355/** @copydoc PDMDEVHLPR3::pfnDMARegister */
2356static DECLCALLBACK(int) pdmR3DevHlp_DMARegister(PPDMDEVINS pDevIns, unsigned uChannel, PFNDMATRANSFERHANDLER pfnTransferHandler, void *pvUser)
2357{
2358 PDMDEV_ASSERT_DEVINS(pDevIns);
2359 PVM pVM = pDevIns->Internal.s.pVMR3;
2360 VM_ASSERT_EMT(pVM);
2361 LogFlow(("pdmR3DevHlp_DMARegister: caller='%s'/%d: uChannel=%d pfnTransferHandler=%p pvUser=%p\n",
2362 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, uChannel, pfnTransferHandler, pvUser));
2363 int rc = VINF_SUCCESS;
2364 if (pVM->pdm.s.pDmac)
2365 pVM->pdm.s.pDmac->Reg.pfnRegister(pVM->pdm.s.pDmac->pDevIns, uChannel, pfnTransferHandler, pvUser);
2366 else
2367 {
2368 AssertMsgFailed(("Configuration error: No DMAC controller available. This could be related to init order too!\n"));
2369 rc = VERR_PDM_NO_DMAC_INSTANCE;
2370 }
2371 LogFlow(("pdmR3DevHlp_DMARegister: caller='%s'/%d: returns %Rrc\n",
2372 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2373 return rc;
2374}
2375
2376/** @copydoc PDMDEVHLPR3::pfnDMAReadMemory */
2377static DECLCALLBACK(int) pdmR3DevHlp_DMAReadMemory(PPDMDEVINS pDevIns, unsigned uChannel, void *pvBuffer, uint32_t off, uint32_t cbBlock, uint32_t *pcbRead)
2378{
2379 PDMDEV_ASSERT_DEVINS(pDevIns);
2380 PVM pVM = pDevIns->Internal.s.pVMR3;
2381 VM_ASSERT_EMT(pVM);
2382 LogFlow(("pdmR3DevHlp_DMAReadMemory: caller='%s'/%d: uChannel=%d pvBuffer=%p off=%#x cbBlock=%#x pcbRead=%p\n",
2383 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, uChannel, pvBuffer, off, cbBlock, pcbRead));
2384 int rc = VINF_SUCCESS;
2385 if (pVM->pdm.s.pDmac)
2386 {
2387 uint32_t cb = pVM->pdm.s.pDmac->Reg.pfnReadMemory(pVM->pdm.s.pDmac->pDevIns, uChannel, pvBuffer, off, cbBlock);
2388 if (pcbRead)
2389 *pcbRead = cb;
2390 }
2391 else
2392 {
2393 AssertMsgFailed(("Configuration error: No DMAC controller available. This could be related to init order too!\n"));
2394 rc = VERR_PDM_NO_DMAC_INSTANCE;
2395 }
2396 LogFlow(("pdmR3DevHlp_DMAReadMemory: caller='%s'/%d: returns %Rrc\n",
2397 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2398 return rc;
2399}
2400
2401/** @copydoc PDMDEVHLPR3::pfnDMAWriteMemory */
2402static DECLCALLBACK(int) pdmR3DevHlp_DMAWriteMemory(PPDMDEVINS pDevIns, unsigned uChannel, const void *pvBuffer, uint32_t off, uint32_t cbBlock, uint32_t *pcbWritten)
2403{
2404 PDMDEV_ASSERT_DEVINS(pDevIns);
2405 PVM pVM = pDevIns->Internal.s.pVMR3;
2406 VM_ASSERT_EMT(pVM);
2407 LogFlow(("pdmR3DevHlp_DMAWriteMemory: caller='%s'/%d: uChannel=%d pvBuffer=%p off=%#x cbBlock=%#x pcbWritten=%p\n",
2408 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, uChannel, pvBuffer, off, cbBlock, pcbWritten));
2409 int rc = VINF_SUCCESS;
2410 if (pVM->pdm.s.pDmac)
2411 {
2412 uint32_t cb = pVM->pdm.s.pDmac->Reg.pfnWriteMemory(pVM->pdm.s.pDmac->pDevIns, uChannel, pvBuffer, off, cbBlock);
2413 if (pcbWritten)
2414 *pcbWritten = cb;
2415 }
2416 else
2417 {
2418 AssertMsgFailed(("Configuration error: No DMAC controller available. This could be related to init order too!\n"));
2419 rc = VERR_PDM_NO_DMAC_INSTANCE;
2420 }
2421 LogFlow(("pdmR3DevHlp_DMAWriteMemory: caller='%s'/%d: returns %Rrc\n",
2422 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2423 return rc;
2424}
2425
2426/** @copydoc PDMDEVHLPR3::pfnDMASetDREQ */
2427static DECLCALLBACK(int) pdmR3DevHlp_DMASetDREQ(PPDMDEVINS pDevIns, unsigned uChannel, unsigned uLevel)
2428{
2429 PDMDEV_ASSERT_DEVINS(pDevIns);
2430 PVM pVM = pDevIns->Internal.s.pVMR3;
2431 VM_ASSERT_EMT(pVM);
2432 LogFlow(("pdmR3DevHlp_DMASetDREQ: caller='%s'/%d: uChannel=%d uLevel=%d\n",
2433 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, uChannel, uLevel));
2434 int rc = VINF_SUCCESS;
2435 if (pVM->pdm.s.pDmac)
2436 pVM->pdm.s.pDmac->Reg.pfnSetDREQ(pVM->pdm.s.pDmac->pDevIns, uChannel, uLevel);
2437 else
2438 {
2439 AssertMsgFailed(("Configuration error: No DMAC controller available. This could be related to init order too!\n"));
2440 rc = VERR_PDM_NO_DMAC_INSTANCE;
2441 }
2442 LogFlow(("pdmR3DevHlp_DMASetDREQ: caller='%s'/%d: returns %Rrc\n",
2443 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2444 return rc;
2445}
2446
2447/** @copydoc PDMDEVHLPR3::pfnDMAGetChannelMode */
2448static DECLCALLBACK(uint8_t) pdmR3DevHlp_DMAGetChannelMode(PPDMDEVINS pDevIns, unsigned uChannel)
2449{
2450 PDMDEV_ASSERT_DEVINS(pDevIns);
2451 PVM pVM = pDevIns->Internal.s.pVMR3;
2452 VM_ASSERT_EMT(pVM);
2453 LogFlow(("pdmR3DevHlp_DMAGetChannelMode: caller='%s'/%d: uChannel=%d\n",
2454 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, uChannel));
2455 uint8_t u8Mode;
2456 if (pVM->pdm.s.pDmac)
2457 u8Mode = pVM->pdm.s.pDmac->Reg.pfnGetChannelMode(pVM->pdm.s.pDmac->pDevIns, uChannel);
2458 else
2459 {
2460 AssertMsgFailed(("Configuration error: No DMAC controller available. This could be related to init order too!\n"));
2461 u8Mode = 3 << 2 /* illegal mode type */;
2462 }
2463 LogFlow(("pdmR3DevHlp_DMAGetChannelMode: caller='%s'/%d: returns %#04x\n",
2464 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, u8Mode));
2465 return u8Mode;
2466}
2467
2468/** @copydoc PDMDEVHLPR3::pfnDMASchedule */
2469static DECLCALLBACK(void) pdmR3DevHlp_DMASchedule(PPDMDEVINS pDevIns)
2470{
2471 PDMDEV_ASSERT_DEVINS(pDevIns);
2472 PVM pVM = pDevIns->Internal.s.pVMR3;
2473 VM_ASSERT_EMT(pVM);
2474 LogFlow(("pdmR3DevHlp_DMASchedule: caller='%s'/%d: VM_FF_PDM_DMA %d -> 1\n",
2475 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, VM_FF_ISSET(pVM, VM_FF_PDM_DMA)));
2476
2477 AssertMsg(pVM->pdm.s.pDmac, ("Configuration error: No DMAC controller available. This could be related to init order too!\n"));
2478 VM_FF_SET(pVM, VM_FF_PDM_DMA);
2479 REMR3NotifyDmaPending(pVM);
2480 VMR3NotifyFF(pVM, true);
2481}
2482
2483
2484/** @copydoc PDMDEVHLPR3::pfnCMOSWrite */
2485static DECLCALLBACK(int) pdmR3DevHlp_CMOSWrite(PPDMDEVINS pDevIns, unsigned iReg, uint8_t u8Value)
2486{
2487 PDMDEV_ASSERT_DEVINS(pDevIns);
2488 PVM pVM = pDevIns->Internal.s.pVMR3;
2489 VM_ASSERT_EMT(pVM);
2490
2491 LogFlow(("pdmR3DevHlp_CMOSWrite: caller='%s'/%d: iReg=%#04x u8Value=%#04x\n",
2492 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, iReg, u8Value));
2493 int rc;
2494 if (pVM->pdm.s.pRtc)
2495 rc = pVM->pdm.s.pRtc->Reg.pfnWrite(pVM->pdm.s.pRtc->pDevIns, iReg, u8Value);
2496 else
2497 rc = VERR_PDM_NO_RTC_INSTANCE;
2498
2499 LogFlow(("pdmR3DevHlp_CMOSWrite: caller='%s'/%d: return %Rrc\n",
2500 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2501 return rc;
2502}
2503
2504
2505/** @copydoc PDMDEVHLPR3::pfnCMOSRead */
2506static DECLCALLBACK(int) pdmR3DevHlp_CMOSRead(PPDMDEVINS pDevIns, unsigned iReg, uint8_t *pu8Value)
2507{
2508 PDMDEV_ASSERT_DEVINS(pDevIns);
2509 PVM pVM = pDevIns->Internal.s.pVMR3;
2510 VM_ASSERT_EMT(pVM);
2511
2512 LogFlow(("pdmR3DevHlp_CMOSWrite: caller='%s'/%d: iReg=%#04x pu8Value=%p\n",
2513 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, iReg, pu8Value));
2514 int rc;
2515 if (pVM->pdm.s.pRtc)
2516 rc = pVM->pdm.s.pRtc->Reg.pfnRead(pVM->pdm.s.pRtc->pDevIns, iReg, pu8Value);
2517 else
2518 rc = VERR_PDM_NO_RTC_INSTANCE;
2519
2520 LogFlow(("pdmR3DevHlp_CMOSWrite: caller='%s'/%d: return %Rrc\n",
2521 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2522 return rc;
2523}
2524
2525
2526/** @copydoc PDMDEVHLPR3::pfnGetCpuId */
2527static DECLCALLBACK(void) pdmR3DevHlp_GetCpuId(PPDMDEVINS pDevIns, uint32_t iLeaf,
2528 uint32_t *pEax, uint32_t *pEbx, uint32_t *pEcx, uint32_t *pEdx)
2529{
2530 PDMDEV_ASSERT_DEVINS(pDevIns);
2531 LogFlow(("pdmR3DevHlp_GetCpuId: caller='%s'/%d: iLeaf=%d pEax=%p pEbx=%p pEcx=%p pEdx=%p\n",
2532 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, iLeaf, pEax, pEbx, pEcx, pEdx));
2533 AssertPtr(pEax); AssertPtr(pEbx); AssertPtr(pEcx); AssertPtr(pEdx);
2534
2535 CPUMGetGuestCpuId(pDevIns->Internal.s.pVMR3, iLeaf, pEax, pEbx, pEcx, pEdx);
2536
2537 LogFlow(("pdmR3DevHlp_GetCpuId: caller='%s'/%d: returns void - *pEax=%#x *pEbx=%#x *pEcx=%#x *pEdx=%#x\n",
2538 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, *pEax, *pEbx, *pEcx, *pEdx));
2539}
2540
2541
2542/** @copydoc PDMDEVHLPR3::pfnROMProtectShadow */
2543static DECLCALLBACK(int) pdmR3DevHlp_ROMProtectShadow(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, PGMROMPROT enmProt)
2544{
2545 PDMDEV_ASSERT_DEVINS(pDevIns);
2546 LogFlow(("pdmR3DevHlp_ROMProtectShadow: caller='%s'/%d: GCPhysStart=%RGp cbRange=%#x enmProt=%d\n",
2547 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, GCPhysStart, cbRange, enmProt));
2548
2549 int rc = PGMR3PhysRomProtect(pDevIns->Internal.s.pVMR3, GCPhysStart, cbRange, enmProt);
2550
2551 LogFlow(("pdmR3DevHlp_ROMProtectShadow: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2552 return rc;
2553}
2554
2555
2556/**
2557 * @copydoc PDMDEVHLPR3::pfnMMIO2Register
2558 */
2559static DECLCALLBACK(int) pdmR3DevHlp_MMIO2Register(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS cb, uint32_t fFlags, void **ppv, const char *pszDesc)
2560{
2561 PDMDEV_ASSERT_DEVINS(pDevIns);
2562 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2563 LogFlow(("pdmR3DevHlp_MMIO2Register: caller='%s'/%d: iRegion=#x cb=%#RGp fFlags=%RX32 ppv=%p pszDescp=%p:{%s}\n",
2564 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, iRegion, cb, fFlags, ppv, pszDesc, pszDesc));
2565
2566 int rc = PGMR3PhysMMIO2Register(pDevIns->Internal.s.pVMR3, pDevIns, iRegion, cb, fFlags, ppv, pszDesc);
2567
2568 LogFlow(("pdmR3DevHlp_MMIO2Register: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2569 return rc;
2570}
2571
2572
2573/**
2574 * @copydoc PDMDEVHLPR3::pfnMMIO2Deregister
2575 */
2576static DECLCALLBACK(int) pdmR3DevHlp_MMIO2Deregister(PPDMDEVINS pDevIns, uint32_t iRegion)
2577{
2578 PDMDEV_ASSERT_DEVINS(pDevIns);
2579 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2580 LogFlow(("pdmR3DevHlp_MMIO2Deregister: caller='%s'/%d: iRegion=#x\n",
2581 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, iRegion));
2582
2583 AssertReturn(iRegion == UINT32_MAX, VERR_INVALID_PARAMETER);
2584
2585 int rc = PGMR3PhysMMIO2Deregister(pDevIns->Internal.s.pVMR3, pDevIns, iRegion);
2586
2587 LogFlow(("pdmR3DevHlp_MMIO2Deregister: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2588 return rc;
2589}
2590
2591
2592/**
2593 * @copydoc PDMDEVHLPR3::pfnMMIO2Map
2594 */
2595static DECLCALLBACK(int) pdmR3DevHlp_MMIO2Map(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS GCPhys)
2596{
2597 PDMDEV_ASSERT_DEVINS(pDevIns);
2598 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2599 LogFlow(("pdmR3DevHlp_MMIO2Map: caller='%s'/%d: iRegion=#x GCPhys=%#RGp\n",
2600 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, iRegion, GCPhys));
2601
2602 int rc = PGMR3PhysMMIO2Map(pDevIns->Internal.s.pVMR3, pDevIns, iRegion, GCPhys);
2603
2604 LogFlow(("pdmR3DevHlp_MMIO2Map: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2605 return rc;
2606}
2607
2608
2609/**
2610 * @copydoc PDMDEVHLPR3::pfnMMIO2Unmap
2611 */
2612static DECLCALLBACK(int) pdmR3DevHlp_MMIO2Unmap(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS GCPhys)
2613{
2614 PDMDEV_ASSERT_DEVINS(pDevIns);
2615 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2616 LogFlow(("pdmR3DevHlp_MMIO2Unmap: caller='%s'/%d: iRegion=#x GCPhys=%#RGp\n",
2617 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, iRegion, GCPhys));
2618
2619 int rc = PGMR3PhysMMIO2Unmap(pDevIns->Internal.s.pVMR3, pDevIns, iRegion, GCPhys);
2620
2621 LogFlow(("pdmR3DevHlp_MMIO2Unmap: caller='%s'/%d: returns %Rrc\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc));
2622 return rc;
2623}
2624
2625
2626/**
2627 * @copydoc PDMDEVHLPR3::pfnMMHyperMapMMIO2
2628 */
2629static DECLCALLBACK(int) pdmR3DevHlp_MMHyperMapMMIO2(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS off, RTGCPHYS cb,
2630 const char *pszDesc, PRTRCPTR pRCPtr)
2631{
2632 PDMDEV_ASSERT_DEVINS(pDevIns);
2633 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2634 LogFlow(("pdmR3DevHlp_MMHyperMapMMIO2: caller='%s'/%d: iRegion=#x off=%RGp cb=%RGp pszDesc=%p:{%s} pRCPtr=%p\n",
2635 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, iRegion, off, cb, pszDesc, pszDesc, pRCPtr));
2636
2637 int rc = MMR3HyperMapMMIO2(pDevIns->Internal.s.pVMR3, pDevIns, iRegion, off, cb, pszDesc, pRCPtr);
2638
2639 LogFlow(("pdmR3DevHlp_MMHyperMapMMIO2: caller='%s'/%d: returns %Rrc *pRCPtr=%RRv\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc, *pRCPtr));
2640 return rc;
2641}
2642
2643
2644/**
2645 * @copydoc PDMDEVHLPR3::pfnMMIO2MapKernel
2646 */
2647static DECLCALLBACK(int) pdmR3DevHlp_MMIO2MapKernel(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS off, RTGCPHYS cb,
2648 const char *pszDesc, PRTR0PTR pR0Ptr)
2649{
2650 PDMDEV_ASSERT_DEVINS(pDevIns);
2651 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2652 LogFlow(("pdmR3DevHlp_MMIO2MapKernel: caller='%s'/%d: iRegion=#x off=%RGp cb=%RGp pszDesc=%p:{%s} pR0Ptr=%p\n",
2653 pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, iRegion, off, cb, pszDesc, pszDesc, pR0Ptr));
2654
2655 int rc = PGMR3PhysMMIO2MapKernel(pDevIns->Internal.s.pVMR3, pDevIns, iRegion, off, cb, pszDesc, pR0Ptr);
2656
2657 LogFlow(("pdmR3DevHlp_MMIO2MapKernel: caller='%s'/%d: returns %Rrc *pR0Ptr=%RHv\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance, rc, *pR0Ptr));
2658 return rc;
2659}
2660
2661
2662/**
2663 * @copydoc PDMDEVHLPR3::pfnRegisterVMMDevHeap
2664 */
2665static DECLCALLBACK(int) pdmR3DevHlp_RegisterVMMDevHeap(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, RTR3PTR pvHeap, unsigned cbSize)
2666{
2667 PDMDEV_ASSERT_DEVINS(pDevIns);
2668 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2669
2670 int rc = PDMR3RegisterVMMDevHeap(pDevIns->Internal.s.pVMR3, GCPhys, pvHeap, cbSize);
2671 return rc;
2672}
2673
2674
2675/**
2676 * @copydoc PDMDEVHLPR3::pfnUnregisterVMMDevHeap
2677 */
2678static DECLCALLBACK(int) pdmR3DevHlp_UnregisterVMMDevHeap(PPDMDEVINS pDevIns, RTGCPHYS GCPhys)
2679{
2680 PDMDEV_ASSERT_DEVINS(pDevIns);
2681 VM_ASSERT_EMT(pDevIns->Internal.s.pVMR3);
2682
2683 int rc = PDMR3UnregisterVMMDevHeap(pDevIns->Internal.s.pVMR3, GCPhys);
2684 return rc;
2685}
2686
2687
2688/**
2689 * The device helper structure for trusted devices.
2690 */
2691const PDMDEVHLPR3 g_pdmR3DevHlpTrusted =
2692{
2693 PDM_DEVHLP_VERSION,
2694 pdmR3DevHlp_IOPortRegister,
2695 pdmR3DevHlp_IOPortRegisterGC,
2696 pdmR3DevHlp_IOPortRegisterR0,
2697 pdmR3DevHlp_IOPortDeregister,
2698 pdmR3DevHlp_MMIORegister,
2699 pdmR3DevHlp_MMIORegisterGC,
2700 pdmR3DevHlp_MMIORegisterR0,
2701 pdmR3DevHlp_MMIODeregister,
2702 pdmR3DevHlp_ROMRegister,
2703 pdmR3DevHlp_SSMRegister,
2704 pdmR3DevHlp_TMTimerCreate,
2705 pdmR3DevHlp_TMTimerCreateExternal,
2706 pdmR3DevHlp_PCIRegister,
2707 pdmR3DevHlp_PCIIORegionRegister,
2708 pdmR3DevHlp_PCISetConfigCallbacks,
2709 pdmR3DevHlp_PCISetIrq,
2710 pdmR3DevHlp_PCISetIrqNoWait,
2711 pdmR3DevHlp_ISASetIrq,
2712 pdmR3DevHlp_ISASetIrqNoWait,
2713 pdmR3DevHlp_DriverAttach,
2714 pdmR3DevHlp_MMHeapAlloc,
2715 pdmR3DevHlp_MMHeapAllocZ,
2716 pdmR3DevHlp_MMHeapFree,
2717 pdmR3DevHlp_VMSetError,
2718 pdmR3DevHlp_VMSetErrorV,
2719 pdmR3DevHlp_VMSetRuntimeError,
2720 pdmR3DevHlp_VMSetRuntimeErrorV,
2721 pdmR3DevHlp_AssertEMT,
2722 pdmR3DevHlp_AssertOther,
2723 pdmR3DevHlp_DBGFStopV,
2724 pdmR3DevHlp_DBGFInfoRegister,
2725 pdmR3DevHlp_STAMRegister,
2726 pdmR3DevHlp_STAMRegisterF,
2727 pdmR3DevHlp_STAMRegisterV,
2728 pdmR3DevHlp_RTCRegister,
2729 pdmR3DevHlp_PDMQueueCreate,
2730 pdmR3DevHlp_CritSectInit,
2731 pdmR3DevHlp_UTCNow,
2732 pdmR3DevHlp_PDMThreadCreate,
2733 pdmR3DevHlp_PhysGCPtr2GCPhys,
2734 pdmR3DevHlp_VMState,
2735 0,
2736 0,
2737 0,
2738 0,
2739 0,
2740 0,
2741 0,
2742 pdmR3DevHlp_GetVM,
2743 pdmR3DevHlp_PCIBusRegister,
2744 pdmR3DevHlp_PICRegister,
2745 pdmR3DevHlp_APICRegister,
2746 pdmR3DevHlp_IOAPICRegister,
2747 pdmR3DevHlp_DMACRegister,
2748 pdmR3DevHlp_PhysRead,
2749 pdmR3DevHlp_PhysWrite,
2750 pdmR3DevHlp_PhysGCPhys2CCPtr,
2751 pdmR3DevHlp_PhysGCPhys2CCPtrReadOnly,
2752 pdmR3DevHlp_PhysReleasePageMappingLock,
2753 pdmR3DevHlp_PhysReadGCVirt,
2754 pdmR3DevHlp_PhysWriteGCVirt,
2755 pdmR3DevHlp_A20IsEnabled,
2756 pdmR3DevHlp_A20Set,
2757 pdmR3DevHlp_VMReset,
2758 pdmR3DevHlp_VMSuspend,
2759 pdmR3DevHlp_VMPowerOff,
2760 pdmR3DevHlp_LockVM,
2761 pdmR3DevHlp_UnlockVM,
2762 pdmR3DevHlp_AssertVMLock,
2763 pdmR3DevHlp_DMARegister,
2764 pdmR3DevHlp_DMAReadMemory,
2765 pdmR3DevHlp_DMAWriteMemory,
2766 pdmR3DevHlp_DMASetDREQ,
2767 pdmR3DevHlp_DMAGetChannelMode,
2768 pdmR3DevHlp_DMASchedule,
2769 pdmR3DevHlp_CMOSWrite,
2770 pdmR3DevHlp_CMOSRead,
2771 pdmR3DevHlp_GetCpuId,
2772 pdmR3DevHlp_ROMProtectShadow,
2773 pdmR3DevHlp_MMIO2Register,
2774 pdmR3DevHlp_MMIO2Deregister,
2775 pdmR3DevHlp_MMIO2Map,
2776 pdmR3DevHlp_MMIO2Unmap,
2777 pdmR3DevHlp_MMHyperMapMMIO2,
2778 pdmR3DevHlp_MMIO2MapKernel,
2779 pdmR3DevHlp_RegisterVMMDevHeap,
2780 pdmR3DevHlp_UnregisterVMMDevHeap,
2781 pdmR3DevHlp_GetVMCPU,
2782 PDM_DEVHLP_VERSION /* the end */
2783};
2784
2785
2786
2787
2788/** @copydoc PDMDEVHLPR3::pfnGetVM */
2789static DECLCALLBACK(PVM) pdmR3DevHlp_Untrusted_GetVM(PPDMDEVINS pDevIns)
2790{
2791 PDMDEV_ASSERT_DEVINS(pDevIns);
2792 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2793 return NULL;
2794}
2795
2796
2797/** @copydoc PDMDEVHLPR3::pfnPCIBusRegister */
2798static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_PCIBusRegister(PPDMDEVINS pDevIns, PPDMPCIBUSREG pPciBusReg, PCPDMPCIHLPR3 *ppPciHlpR3)
2799{
2800 PDMDEV_ASSERT_DEVINS(pDevIns);
2801 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2802 NOREF(pPciBusReg);
2803 NOREF(ppPciHlpR3);
2804 return VERR_ACCESS_DENIED;
2805}
2806
2807
2808/** @copydoc PDMDEVHLPR3::pfnPICRegister */
2809static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_PICRegister(PPDMDEVINS pDevIns, PPDMPICREG pPicReg, PCPDMPICHLPR3 *ppPicHlpR3)
2810{
2811 PDMDEV_ASSERT_DEVINS(pDevIns);
2812 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2813 NOREF(pPicReg);
2814 NOREF(ppPicHlpR3);
2815 return VERR_ACCESS_DENIED;
2816}
2817
2818
2819/** @copydoc PDMDEVHLPR3::pfnAPICRegister */
2820static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_APICRegister(PPDMDEVINS pDevIns, PPDMAPICREG pApicReg, PCPDMAPICHLPR3 *ppApicHlpR3)
2821{
2822 PDMDEV_ASSERT_DEVINS(pDevIns);
2823 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2824 NOREF(pApicReg);
2825 NOREF(ppApicHlpR3);
2826 return VERR_ACCESS_DENIED;
2827}
2828
2829
2830/** @copydoc PDMDEVHLPR3::pfnIOAPICRegister */
2831static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_IOAPICRegister(PPDMDEVINS pDevIns, PPDMIOAPICREG pIoApicReg, PCPDMIOAPICHLPR3 *ppIoApicHlpR3)
2832{
2833 PDMDEV_ASSERT_DEVINS(pDevIns);
2834 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2835 NOREF(pIoApicReg);
2836 NOREF(ppIoApicHlpR3);
2837 return VERR_ACCESS_DENIED;
2838}
2839
2840
2841/** @copydoc PDMDEVHLPR3::pfnDMACRegister */
2842static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_DMACRegister(PPDMDEVINS pDevIns, PPDMDMACREG pDmacReg, PCPDMDMACHLP *ppDmacHlp)
2843{
2844 PDMDEV_ASSERT_DEVINS(pDevIns);
2845 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2846 NOREF(pDmacReg);
2847 NOREF(ppDmacHlp);
2848 return VERR_ACCESS_DENIED;
2849}
2850
2851
2852/** @copydoc PDMDEVHLPR3::pfnPhysRead */
2853static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_PhysRead(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, void *pvBuf, size_t cbRead)
2854{
2855 PDMDEV_ASSERT_DEVINS(pDevIns);
2856 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2857 NOREF(GCPhys);
2858 NOREF(pvBuf);
2859 NOREF(cbRead);
2860 return VERR_ACCESS_DENIED;
2861}
2862
2863
2864/** @copydoc PDMDEVHLPR3::pfnPhysWrite */
2865static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_PhysWrite(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, const void *pvBuf, size_t cbWrite)
2866{
2867 PDMDEV_ASSERT_DEVINS(pDevIns);
2868 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2869 NOREF(GCPhys);
2870 NOREF(pvBuf);
2871 NOREF(cbWrite);
2872 return VERR_ACCESS_DENIED;
2873}
2874
2875
2876/** @copydoc PDMDEVHLPR3::pfnPhysGCPhys2CCPtr */
2877static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_PhysGCPhys2CCPtr(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, uint32_t fFlags, void **ppv, PPGMPAGEMAPLOCK pLock)
2878{
2879 PDMDEV_ASSERT_DEVINS(pDevIns);
2880 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2881 NOREF(GCPhys);
2882 NOREF(fFlags);
2883 NOREF(ppv);
2884 NOREF(pLock);
2885 return VERR_ACCESS_DENIED;
2886}
2887
2888
2889/** @copydoc PDMDEVHLPR3::pfnPhysGCPhys2CCPtrReadOnly */
2890static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_PhysGCPhys2CCPtrReadOnly(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, uint32_t fFlags, const void **ppv, PPGMPAGEMAPLOCK pLock)
2891{
2892 PDMDEV_ASSERT_DEVINS(pDevIns);
2893 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2894 NOREF(GCPhys);
2895 NOREF(fFlags);
2896 NOREF(ppv);
2897 NOREF(pLock);
2898 return VERR_ACCESS_DENIED;
2899}
2900
2901
2902/** @copydoc PDMDEVHLPR3::pfnPhysReleasePageMappingLock */
2903static DECLCALLBACK(void) pdmR3DevHlp_Untrusted_PhysReleasePageMappingLock(PPDMDEVINS pDevIns, PPGMPAGEMAPLOCK pLock)
2904{
2905 PDMDEV_ASSERT_DEVINS(pDevIns);
2906 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2907 NOREF(pLock);
2908}
2909
2910
2911/** @copydoc PDMDEVHLPR3::pfnPhysReadGCVirt */
2912static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_PhysReadGCVirt(PPDMDEVINS pDevIns, void *pvDst, RTGCPTR GCVirtSrc, size_t cb)
2913{
2914 PDMDEV_ASSERT_DEVINS(pDevIns);
2915 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2916 NOREF(pvDst);
2917 NOREF(GCVirtSrc);
2918 NOREF(cb);
2919 return VERR_ACCESS_DENIED;
2920}
2921
2922
2923/** @copydoc PDMDEVHLPR3::pfnPhysWriteGCVirt */
2924static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_PhysWriteGCVirt(PPDMDEVINS pDevIns, RTGCPTR GCVirtDst, const void *pvSrc, size_t cb)
2925{
2926 PDMDEV_ASSERT_DEVINS(pDevIns);
2927 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2928 NOREF(GCVirtDst);
2929 NOREF(pvSrc);
2930 NOREF(cb);
2931 return VERR_ACCESS_DENIED;
2932}
2933
2934
2935/** @copydoc PDMDEVHLPR3::pfnA20IsEnabled */
2936static DECLCALLBACK(bool) pdmR3DevHlp_Untrusted_A20IsEnabled(PPDMDEVINS pDevIns)
2937{
2938 PDMDEV_ASSERT_DEVINS(pDevIns);
2939 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2940 return false;
2941}
2942
2943
2944/** @copydoc PDMDEVHLPR3::pfnA20Set */
2945static DECLCALLBACK(void) pdmR3DevHlp_Untrusted_A20Set(PPDMDEVINS pDevIns, bool fEnable)
2946{
2947 PDMDEV_ASSERT_DEVINS(pDevIns);
2948 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2949 NOREF(fEnable);
2950}
2951
2952
2953/** @copydoc PDMDEVHLPR3::pfnVMReset */
2954static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_VMReset(PPDMDEVINS pDevIns)
2955{
2956 PDMDEV_ASSERT_DEVINS(pDevIns);
2957 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2958 return VERR_ACCESS_DENIED;
2959}
2960
2961
2962/** @copydoc PDMDEVHLPR3::pfnVMSuspend */
2963static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_VMSuspend(PPDMDEVINS pDevIns)
2964{
2965 PDMDEV_ASSERT_DEVINS(pDevIns);
2966 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2967 return VERR_ACCESS_DENIED;
2968}
2969
2970
2971/** @copydoc PDMDEVHLPR3::pfnVMPowerOff */
2972static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_VMPowerOff(PPDMDEVINS pDevIns)
2973{
2974 PDMDEV_ASSERT_DEVINS(pDevIns);
2975 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2976 return VERR_ACCESS_DENIED;
2977}
2978
2979
2980/** @copydoc PDMDEVHLPR3::pfnLockVM */
2981static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_LockVM(PPDMDEVINS pDevIns)
2982{
2983 PDMDEV_ASSERT_DEVINS(pDevIns);
2984 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2985 return VERR_ACCESS_DENIED;
2986}
2987
2988
2989/** @copydoc PDMDEVHLPR3::pfnUnlockVM */
2990static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_UnlockVM(PPDMDEVINS pDevIns)
2991{
2992 PDMDEV_ASSERT_DEVINS(pDevIns);
2993 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
2994 return VERR_ACCESS_DENIED;
2995}
2996
2997
2998/** @copydoc PDMDEVHLPR3::pfnAssertVMLock */
2999static DECLCALLBACK(bool) pdmR3DevHlp_Untrusted_AssertVMLock(PPDMDEVINS pDevIns, const char *pszFile, unsigned iLine, const char *pszFunction)
3000{
3001 PDMDEV_ASSERT_DEVINS(pDevIns);
3002 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3003 return false;
3004}
3005
3006
3007/** @copydoc PDMDEVHLPR3::pfnDMARegister */
3008static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_DMARegister(PPDMDEVINS pDevIns, unsigned uChannel, PFNDMATRANSFERHANDLER pfnTransferHandler, void *pvUser)
3009{
3010 PDMDEV_ASSERT_DEVINS(pDevIns);
3011 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3012 return VERR_ACCESS_DENIED;
3013}
3014
3015
3016/** @copydoc PDMDEVHLPR3::pfnDMAReadMemory */
3017static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_DMAReadMemory(PPDMDEVINS pDevIns, unsigned uChannel, void *pvBuffer, uint32_t off, uint32_t cbBlock, uint32_t *pcbRead)
3018{
3019 PDMDEV_ASSERT_DEVINS(pDevIns);
3020 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3021 if (pcbRead)
3022 *pcbRead = 0;
3023 return VERR_ACCESS_DENIED;
3024}
3025
3026
3027/** @copydoc PDMDEVHLPR3::pfnDMAWriteMemory */
3028static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_DMAWriteMemory(PPDMDEVINS pDevIns, unsigned uChannel, const void *pvBuffer, uint32_t off, uint32_t cbBlock, uint32_t *pcbWritten)
3029{
3030 PDMDEV_ASSERT_DEVINS(pDevIns);
3031 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3032 if (pcbWritten)
3033 *pcbWritten = 0;
3034 return VERR_ACCESS_DENIED;
3035}
3036
3037
3038/** @copydoc PDMDEVHLPR3::pfnDMASetDREQ */
3039static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_DMASetDREQ(PPDMDEVINS pDevIns, unsigned uChannel, unsigned uLevel)
3040{
3041 PDMDEV_ASSERT_DEVINS(pDevIns);
3042 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3043 return VERR_ACCESS_DENIED;
3044}
3045
3046
3047/** @copydoc PDMDEVHLPR3::pfnDMAGetChannelMode */
3048static DECLCALLBACK(uint8_t) pdmR3DevHlp_Untrusted_DMAGetChannelMode(PPDMDEVINS pDevIns, unsigned uChannel)
3049{
3050 PDMDEV_ASSERT_DEVINS(pDevIns);
3051 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3052 return 3 << 2 /* illegal mode type */;
3053}
3054
3055
3056/** @copydoc PDMDEVHLPR3::pfnDMASchedule */
3057static DECLCALLBACK(void) pdmR3DevHlp_Untrusted_DMASchedule(PPDMDEVINS pDevIns)
3058{
3059 PDMDEV_ASSERT_DEVINS(pDevIns);
3060 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3061}
3062
3063
3064/** @copydoc PDMDEVHLPR3::pfnCMOSWrite */
3065static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_CMOSWrite(PPDMDEVINS pDevIns, unsigned iReg, uint8_t u8Value)
3066{
3067 PDMDEV_ASSERT_DEVINS(pDevIns);
3068 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3069 return VERR_ACCESS_DENIED;
3070}
3071
3072
3073/** @copydoc PDMDEVHLPR3::pfnCMOSRead */
3074static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_CMOSRead(PPDMDEVINS pDevIns, unsigned iReg, uint8_t *pu8Value)
3075{
3076 PDMDEV_ASSERT_DEVINS(pDevIns);
3077 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3078 return VERR_ACCESS_DENIED;
3079}
3080
3081
3082/** @copydoc PDMDEVHLPR3::pfnGetCpuId */
3083static DECLCALLBACK(void) pdmR3DevHlp_Untrusted_GetCpuId(PPDMDEVINS pDevIns, uint32_t iLeaf,
3084 uint32_t *pEax, uint32_t *pEbx, uint32_t *pEcx, uint32_t *pEdx)
3085{
3086 PDMDEV_ASSERT_DEVINS(pDevIns);
3087 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3088}
3089
3090
3091/** @copydoc PDMDEVHLPR3::pfnROMProtectShadow */
3092static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_ROMProtectShadow(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, PGMROMPROT enmProt)
3093{
3094 PDMDEV_ASSERT_DEVINS(pDevIns);
3095 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3096 return VERR_ACCESS_DENIED;
3097}
3098
3099
3100/** @copydoc PDMDEVHLPR3::pfnMMIO2Register */
3101static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_MMIO2Register(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS cb, uint32_t fFlags, void **ppv, const char *pszDesc)
3102{
3103 PDMDEV_ASSERT_DEVINS(pDevIns);
3104 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3105 return VERR_ACCESS_DENIED;
3106}
3107
3108
3109/** @copydoc PDMDEVHLPR3::pfnMMIO2Deregister */
3110static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_MMIO2Deregister(PPDMDEVINS pDevIns, uint32_t iRegion)
3111{
3112 PDMDEV_ASSERT_DEVINS(pDevIns);
3113 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3114 return VERR_ACCESS_DENIED;
3115}
3116
3117
3118/** @copydoc PDMDEVHLPR3::pfnMMIO2Map */
3119static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_MMIO2Map(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS GCPhys)
3120{
3121 PDMDEV_ASSERT_DEVINS(pDevIns);
3122 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3123 return VERR_ACCESS_DENIED;
3124}
3125
3126
3127/** @copydoc PDMDEVHLPR3::pfnMMIO2Unmap */
3128static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_MMIO2Unmap(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS GCPhys)
3129{
3130 PDMDEV_ASSERT_DEVINS(pDevIns);
3131 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3132 return VERR_ACCESS_DENIED;
3133}
3134
3135
3136/** @copydoc PDMDEVHLPR3::pfnMMHyperMapMMIO2 */
3137static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_MMHyperMapMMIO2(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS off, RTGCPHYS cb, const char *pszDesc, PRTRCPTR pRCPtr)
3138{
3139 PDMDEV_ASSERT_DEVINS(pDevIns);
3140 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3141 return VERR_ACCESS_DENIED;
3142}
3143
3144
3145/** @copydoc PDMDEVHLPR3::pfnMMIO2MapKernel */
3146static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_MMIO2MapKernel(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS off, RTGCPHYS cb, const char *pszDesc, PRTR0PTR pR0Ptr)
3147{
3148 PDMDEV_ASSERT_DEVINS(pDevIns);
3149 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3150 return VERR_ACCESS_DENIED;
3151}
3152
3153
3154/** @copydoc PDMDEVHLPR3::pfnRegisterVMMDevHeap */
3155static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_RegisterVMMDevHeap(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, RTR3PTR pvHeap, unsigned cbSize)
3156{
3157 PDMDEV_ASSERT_DEVINS(pDevIns);
3158 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3159 return VERR_ACCESS_DENIED;
3160}
3161
3162
3163/** @copydoc PDMDEVHLPR3::pfnUnregisterVMMDevHeap */
3164static DECLCALLBACK(int) pdmR3DevHlp_Untrusted_UnregisterVMMDevHeap(PPDMDEVINS pDevIns, RTGCPHYS GCPhys)
3165{
3166 PDMDEV_ASSERT_DEVINS(pDevIns);
3167 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3168 return VERR_ACCESS_DENIED;
3169}
3170
3171/** @copydoc PDMDEVHLPR3::pfnGetVMCPU */
3172static DECLCALLBACK(PVMCPU) pdmR3DevHlp_Untrusted_GetVMCPU(PPDMDEVINS pDevIns)
3173{
3174 PDMDEV_ASSERT_DEVINS(pDevIns);
3175 AssertReleaseMsgFailed(("Untrusted device called trusted helper! '%s'/%d\n", pDevIns->pDevReg->szDeviceName, pDevIns->iInstance));
3176 return NULL;
3177}
3178
3179
3180/**
3181 * The device helper structure for non-trusted devices.
3182 */
3183const PDMDEVHLPR3 g_pdmR3DevHlpUnTrusted =
3184{
3185 PDM_DEVHLP_VERSION,
3186 pdmR3DevHlp_IOPortRegister,
3187 pdmR3DevHlp_IOPortRegisterGC,
3188 pdmR3DevHlp_IOPortRegisterR0,
3189 pdmR3DevHlp_IOPortDeregister,
3190 pdmR3DevHlp_MMIORegister,
3191 pdmR3DevHlp_MMIORegisterGC,
3192 pdmR3DevHlp_MMIORegisterR0,
3193 pdmR3DevHlp_MMIODeregister,
3194 pdmR3DevHlp_ROMRegister,
3195 pdmR3DevHlp_SSMRegister,
3196 pdmR3DevHlp_TMTimerCreate,
3197 pdmR3DevHlp_TMTimerCreateExternal,
3198 pdmR3DevHlp_PCIRegister,
3199 pdmR3DevHlp_PCIIORegionRegister,
3200 pdmR3DevHlp_PCISetConfigCallbacks,
3201 pdmR3DevHlp_PCISetIrq,
3202 pdmR3DevHlp_PCISetIrqNoWait,
3203 pdmR3DevHlp_ISASetIrq,
3204 pdmR3DevHlp_ISASetIrqNoWait,
3205 pdmR3DevHlp_DriverAttach,
3206 pdmR3DevHlp_MMHeapAlloc,
3207 pdmR3DevHlp_MMHeapAllocZ,
3208 pdmR3DevHlp_MMHeapFree,
3209 pdmR3DevHlp_VMSetError,
3210 pdmR3DevHlp_VMSetErrorV,
3211 pdmR3DevHlp_VMSetRuntimeError,
3212 pdmR3DevHlp_VMSetRuntimeErrorV,
3213 pdmR3DevHlp_AssertEMT,
3214 pdmR3DevHlp_AssertOther,
3215 pdmR3DevHlp_DBGFStopV,
3216 pdmR3DevHlp_DBGFInfoRegister,
3217 pdmR3DevHlp_STAMRegister,
3218 pdmR3DevHlp_STAMRegisterF,
3219 pdmR3DevHlp_STAMRegisterV,
3220 pdmR3DevHlp_RTCRegister,
3221 pdmR3DevHlp_PDMQueueCreate,
3222 pdmR3DevHlp_CritSectInit,
3223 pdmR3DevHlp_UTCNow,
3224 pdmR3DevHlp_PDMThreadCreate,
3225 pdmR3DevHlp_PhysGCPtr2GCPhys,
3226 pdmR3DevHlp_VMState,
3227 0,
3228 0,
3229 0,
3230 0,
3231 0,
3232 0,
3233 0,
3234 pdmR3DevHlp_Untrusted_GetVM,
3235 pdmR3DevHlp_Untrusted_PCIBusRegister,
3236 pdmR3DevHlp_Untrusted_PICRegister,
3237 pdmR3DevHlp_Untrusted_APICRegister,
3238 pdmR3DevHlp_Untrusted_IOAPICRegister,
3239 pdmR3DevHlp_Untrusted_DMACRegister,
3240 pdmR3DevHlp_Untrusted_PhysRead,
3241 pdmR3DevHlp_Untrusted_PhysWrite,
3242 pdmR3DevHlp_Untrusted_PhysGCPhys2CCPtr,
3243 pdmR3DevHlp_Untrusted_PhysGCPhys2CCPtrReadOnly,
3244 pdmR3DevHlp_Untrusted_PhysReleasePageMappingLock,
3245 pdmR3DevHlp_Untrusted_PhysReadGCVirt,
3246 pdmR3DevHlp_Untrusted_PhysWriteGCVirt,
3247 pdmR3DevHlp_Untrusted_A20IsEnabled,
3248 pdmR3DevHlp_Untrusted_A20Set,
3249 pdmR3DevHlp_Untrusted_VMReset,
3250 pdmR3DevHlp_Untrusted_VMSuspend,
3251 pdmR3DevHlp_Untrusted_VMPowerOff,
3252 pdmR3DevHlp_Untrusted_LockVM,
3253 pdmR3DevHlp_Untrusted_UnlockVM,
3254 pdmR3DevHlp_Untrusted_AssertVMLock,
3255 pdmR3DevHlp_Untrusted_DMARegister,
3256 pdmR3DevHlp_Untrusted_DMAReadMemory,
3257 pdmR3DevHlp_Untrusted_DMAWriteMemory,
3258 pdmR3DevHlp_Untrusted_DMASetDREQ,
3259 pdmR3DevHlp_Untrusted_DMAGetChannelMode,
3260 pdmR3DevHlp_Untrusted_DMASchedule,
3261 pdmR3DevHlp_Untrusted_CMOSWrite,
3262 pdmR3DevHlp_Untrusted_CMOSRead,
3263 pdmR3DevHlp_Untrusted_GetCpuId,
3264 pdmR3DevHlp_Untrusted_ROMProtectShadow,
3265 pdmR3DevHlp_Untrusted_MMIO2Register,
3266 pdmR3DevHlp_Untrusted_MMIO2Deregister,
3267 pdmR3DevHlp_Untrusted_MMIO2Map,
3268 pdmR3DevHlp_Untrusted_MMIO2Unmap,
3269 pdmR3DevHlp_Untrusted_MMHyperMapMMIO2,
3270 pdmR3DevHlp_Untrusted_MMIO2MapKernel,
3271 pdmR3DevHlp_Untrusted_RegisterVMMDevHeap,
3272 pdmR3DevHlp_Untrusted_UnregisterVMMDevHeap,
3273 pdmR3DevHlp_Untrusted_GetVMCPU,
3274 PDM_DEVHLP_VERSION /* the end */
3275};
3276
3277
3278
3279/**
3280 * Queue consumer callback for internal component.
3281 *
3282 * @returns Success indicator.
3283 * If false the item will not be removed and the flushing will stop.
3284 * @param pVM The VM handle.
3285 * @param pItem The item to consume. Upon return this item will be freed.
3286 */
3287DECLCALLBACK(bool) pdmR3DevHlpQueueConsumer(PVM pVM, PPDMQUEUEITEMCORE pItem)
3288{
3289 PPDMDEVHLPTASK pTask = (PPDMDEVHLPTASK)pItem;
3290 LogFlow(("pdmR3DevHlpQueueConsumer: enmOp=%d pDevIns=%p\n", pTask->enmOp, pTask->pDevInsR3));
3291 switch (pTask->enmOp)
3292 {
3293 case PDMDEVHLPTASKOP_ISA_SET_IRQ:
3294 PDMIsaSetIrq(pVM, pTask->u.SetIRQ.iIrq, pTask->u.SetIRQ.iLevel);
3295 break;
3296
3297 case PDMDEVHLPTASKOP_PCI_SET_IRQ:
3298 pdmR3DevHlp_PCISetIrq(pTask->pDevInsR3, pTask->u.SetIRQ.iIrq, pTask->u.SetIRQ.iLevel);
3299 break;
3300
3301 case PDMDEVHLPTASKOP_IOAPIC_SET_IRQ:
3302 PDMIoApicSetIrq(pVM, pTask->u.SetIRQ.iIrq, pTask->u.SetIRQ.iLevel);
3303 break;
3304
3305 default:
3306 AssertReleaseMsgFailed(("Invalid operation %d\n", pTask->enmOp));
3307 break;
3308 }
3309 return true;
3310}
3311
3312/** @} */
3313
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette