VirtualBox

source: vbox/trunk/src/VBox/VMM/PGMPhys.cpp@ 27594

Last change on this file since 27594 was 27594, checked in by vboxsync, 15 years ago

Only force writes to go through vmm

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id
File size: 130.1 KB
Line 
1/* $Id: PGMPhys.cpp 27594 2010-03-22 15:03:49Z vboxsync $ */
2/** @file
3 * PGM - Page Manager and Monitor, Physical Memory Addressing.
4 */
5
6/*
7 * Copyright (C) 2006-2007 Sun Microsystems, Inc.
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 *
17 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa
18 * Clara, CA 95054 USA or visit http://www.sun.com if you need
19 * additional information or have any questions.
20 */
21
22
23/*******************************************************************************
24* Header Files *
25*******************************************************************************/
26#define LOG_GROUP LOG_GROUP_PGM_PHYS
27#include <VBox/pgm.h>
28#include <VBox/iom.h>
29#include <VBox/mm.h>
30#include <VBox/stam.h>
31#include <VBox/rem.h>
32#include <VBox/pdmdev.h>
33#include "PGMInternal.h"
34#include <VBox/vm.h>
35#include "PGMInline.h"
36#include <VBox/sup.h>
37#include <VBox/param.h>
38#include <VBox/err.h>
39#include <VBox/log.h>
40#include <iprt/assert.h>
41#include <iprt/alloc.h>
42#include <iprt/asm.h>
43#include <iprt/thread.h>
44#include <iprt/string.h>
45
46
47/*******************************************************************************
48* Defined Constants And Macros *
49*******************************************************************************/
50/** The number of pages to free in one batch. */
51#define PGMPHYS_FREE_PAGE_BATCH_SIZE 128
52
53
54/*******************************************************************************
55* Internal Functions *
56*******************************************************************************/
57static DECLCALLBACK(int) pgmR3PhysRomWriteHandler(PVM pVM, RTGCPHYS GCPhys, void *pvPhys, void *pvBuf, size_t cbBuf, PGMACCESSTYPE enmAccessType, void *pvUser);
58static int pgmPhysFreePage(PVM pVM, PGMMFREEPAGESREQ pReq, uint32_t *pcPendingPages, PPGMPAGE pPage, RTGCPHYS GCPhys);
59
60
61/*
62 * PGMR3PhysReadU8-64
63 * PGMR3PhysWriteU8-64
64 */
65#define PGMPHYSFN_READNAME PGMR3PhysReadU8
66#define PGMPHYSFN_WRITENAME PGMR3PhysWriteU8
67#define PGMPHYS_DATASIZE 1
68#define PGMPHYS_DATATYPE uint8_t
69#include "PGMPhysRWTmpl.h"
70
71#define PGMPHYSFN_READNAME PGMR3PhysReadU16
72#define PGMPHYSFN_WRITENAME PGMR3PhysWriteU16
73#define PGMPHYS_DATASIZE 2
74#define PGMPHYS_DATATYPE uint16_t
75#include "PGMPhysRWTmpl.h"
76
77#define PGMPHYSFN_READNAME PGMR3PhysReadU32
78#define PGMPHYSFN_WRITENAME PGMR3PhysWriteU32
79#define PGMPHYS_DATASIZE 4
80#define PGMPHYS_DATATYPE uint32_t
81#include "PGMPhysRWTmpl.h"
82
83#define PGMPHYSFN_READNAME PGMR3PhysReadU64
84#define PGMPHYSFN_WRITENAME PGMR3PhysWriteU64
85#define PGMPHYS_DATASIZE 8
86#define PGMPHYS_DATATYPE uint64_t
87#include "PGMPhysRWTmpl.h"
88
89
90/**
91 * EMT worker for PGMR3PhysReadExternal.
92 */
93static DECLCALLBACK(int) pgmR3PhysReadExternalEMT(PVM pVM, PRTGCPHYS pGCPhys, void *pvBuf, size_t cbRead)
94{
95 PGMPhysRead(pVM, *pGCPhys, pvBuf, cbRead);
96 return VINF_SUCCESS;
97}
98
99
100/**
101 * Write to physical memory, external users.
102 *
103 * @returns VBox status code.
104 * @retval VINF_SUCCESS.
105 *
106 * @param pVM VM Handle.
107 * @param GCPhys Physical address to write to.
108 * @param pvBuf What to write.
109 * @param cbWrite How many bytes to write.
110 *
111 * @thread Any but EMTs.
112 */
113VMMR3DECL(int) PGMR3PhysReadExternal(PVM pVM, RTGCPHYS GCPhys, void *pvBuf, size_t cbRead)
114{
115 VM_ASSERT_OTHER_THREAD(pVM);
116
117 AssertMsgReturn(cbRead > 0, ("don't even think about reading zero bytes!\n"), VINF_SUCCESS);
118 LogFlow(("PGMR3PhysReadExternal: %RGp %d\n", GCPhys, cbRead));
119
120 pgmLock(pVM);
121
122 /*
123 * Copy loop on ram ranges.
124 */
125 PPGMRAMRANGE pRam = pVM->pgm.s.CTX_SUFF(pRamRanges);
126 for (;;)
127 {
128 /* Find range. */
129 while (pRam && GCPhys > pRam->GCPhysLast)
130 pRam = pRam->CTX_SUFF(pNext);
131 /* Inside range or not? */
132 if (pRam && GCPhys >= pRam->GCPhys)
133 {
134 /*
135 * Must work our way thru this page by page.
136 */
137 RTGCPHYS off = GCPhys - pRam->GCPhys;
138 while (off < pRam->cb)
139 {
140 unsigned iPage = off >> PAGE_SHIFT;
141 PPGMPAGE pPage = &pRam->aPages[iPage];
142
143 /*
144 * If the page has an ALL access handler, we'll have to
145 * delegate the job to EMT.
146 */
147 if (PGM_PAGE_HAS_ACTIVE_ALL_HANDLERS(pPage))
148 {
149 pgmUnlock(pVM);
150
151 return VMR3ReqCallWait(pVM, VMCPUID_ANY, (PFNRT)pgmR3PhysReadExternalEMT, 4,
152 pVM, &GCPhys, pvBuf, cbRead);
153 }
154 Assert(!PGM_PAGE_IS_MMIO(pPage));
155
156 /*
157 * Simple stuff, go ahead.
158 */
159 size_t cb = PAGE_SIZE - (off & PAGE_OFFSET_MASK);
160 if (cb > cbRead)
161 cb = cbRead;
162 const void *pvSrc;
163 int rc = pgmPhysGCPhys2CCPtrInternalReadOnly(pVM, pPage, pRam->GCPhys + off, &pvSrc);
164 if (RT_SUCCESS(rc))
165 memcpy(pvBuf, pvSrc, cb);
166 else
167 {
168 AssertLogRelMsgFailed(("pgmPhysGCPhys2CCPtrInternalReadOnly failed on %RGp / %R[pgmpage] -> %Rrc\n",
169 pRam->GCPhys + off, pPage, rc));
170 memset(pvBuf, 0xff, cb);
171 }
172
173 /* next page */
174 if (cb >= cbRead)
175 {
176 pgmUnlock(pVM);
177 return VINF_SUCCESS;
178 }
179 cbRead -= cb;
180 off += cb;
181 GCPhys += cb;
182 pvBuf = (char *)pvBuf + cb;
183 } /* walk pages in ram range. */
184 }
185 else
186 {
187 LogFlow(("PGMPhysRead: Unassigned %RGp size=%u\n", GCPhys, cbRead));
188
189 /*
190 * Unassigned address space.
191 */
192 if (!pRam)
193 break;
194 size_t cb = pRam->GCPhys - GCPhys;
195 if (cb >= cbRead)
196 {
197 memset(pvBuf, 0xff, cbRead);
198 break;
199 }
200 memset(pvBuf, 0xff, cb);
201
202 cbRead -= cb;
203 pvBuf = (char *)pvBuf + cb;
204 GCPhys += cb;
205 }
206 } /* Ram range walk */
207
208 pgmUnlock(pVM);
209
210 return VINF_SUCCESS;
211}
212
213
214/**
215 * EMT worker for PGMR3PhysWriteExternal.
216 */
217static DECLCALLBACK(int) pgmR3PhysWriteExternalEMT(PVM pVM, PRTGCPHYS pGCPhys, const void *pvBuf, size_t cbWrite)
218{
219 /** @todo VERR_EM_NO_MEMORY */
220 PGMPhysWrite(pVM, *pGCPhys, pvBuf, cbWrite);
221 return VINF_SUCCESS;
222}
223
224
225/**
226 * Write to physical memory, external users.
227 *
228 * @returns VBox status code.
229 * @retval VINF_SUCCESS.
230 * @retval VERR_EM_NO_MEMORY.
231 *
232 * @param pVM VM Handle.
233 * @param GCPhys Physical address to write to.
234 * @param pvBuf What to write.
235 * @param cbWrite How many bytes to write.
236 * @param pszWho Who is writing. For tracking down who is writing
237 * after we've saved the state.
238 *
239 * @thread Any but EMTs.
240 */
241VMMDECL(int) PGMR3PhysWriteExternal(PVM pVM, RTGCPHYS GCPhys, const void *pvBuf, size_t cbWrite, const char *pszWho)
242{
243 VM_ASSERT_OTHER_THREAD(pVM);
244
245 AssertMsg(!pVM->pgm.s.fNoMorePhysWrites,
246 ("Calling PGMR3PhysWriteExternal after pgmR3Save()! GCPhys=%RGp cbWrite=%#x pszWho=%s\n",
247 GCPhys, cbWrite, pszWho));
248 AssertMsgReturn(cbWrite > 0, ("don't even think about writing zero bytes!\n"), VINF_SUCCESS);
249 LogFlow(("PGMR3PhysWriteExternal: %RGp %d\n", GCPhys, cbWrite));
250
251 pgmLock(pVM);
252
253 /*
254 * Copy loop on ram ranges, stop when we hit something difficult.
255 */
256 PPGMRAMRANGE pRam = pVM->pgm.s.CTX_SUFF(pRamRanges);
257 for (;;)
258 {
259 /* Find range. */
260 while (pRam && GCPhys > pRam->GCPhysLast)
261 pRam = pRam->CTX_SUFF(pNext);
262 /* Inside range or not? */
263 if (pRam && GCPhys >= pRam->GCPhys)
264 {
265 /*
266 * Must work our way thru this page by page.
267 */
268 RTGCPTR off = GCPhys - pRam->GCPhys;
269 while (off < pRam->cb)
270 {
271 RTGCPTR iPage = off >> PAGE_SHIFT;
272 PPGMPAGE pPage = &pRam->aPages[iPage];
273
274 /*
275 * Is the page problematic, we have to do the work on the EMT.
276 *
277 * Allocating writable pages and access handlers are
278 * problematic, write monitored pages are simple and can be
279 * dealth with here.
280 */
281 if ( PGM_PAGE_HAS_ACTIVE_HANDLERS(pPage)
282 || PGM_PAGE_GET_STATE(pPage) != PGM_PAGE_STATE_ALLOCATED)
283 {
284 if ( PGM_PAGE_GET_STATE(pPage) == PGM_PAGE_STATE_WRITE_MONITORED
285 && !PGM_PAGE_HAS_ACTIVE_HANDLERS(pPage))
286 pgmPhysPageMakeWriteMonitoredWritable(pVM, pPage);
287 else
288 {
289 pgmUnlock(pVM);
290
291 return VMR3ReqCallWait(pVM, VMCPUID_ANY, (PFNRT)pgmR3PhysWriteExternalEMT, 4,
292 pVM, &GCPhys, pvBuf, cbWrite);
293 }
294 }
295 Assert(!PGM_PAGE_IS_MMIO(pPage));
296
297 /*
298 * Simple stuff, go ahead.
299 */
300 size_t cb = PAGE_SIZE - (off & PAGE_OFFSET_MASK);
301 if (cb > cbWrite)
302 cb = cbWrite;
303 void *pvDst;
304 int rc = pgmPhysGCPhys2CCPtrInternal(pVM, pPage, pRam->GCPhys + off, &pvDst);
305 if (RT_SUCCESS(rc))
306 memcpy(pvDst, pvBuf, cb);
307 else
308 AssertLogRelMsgFailed(("pgmPhysGCPhys2CCPtrInternal failed on %RGp / %R[pgmpage] -> %Rrc\n",
309 pRam->GCPhys + off, pPage, rc));
310
311 /* next page */
312 if (cb >= cbWrite)
313 {
314 pgmUnlock(pVM);
315 return VINF_SUCCESS;
316 }
317
318 cbWrite -= cb;
319 off += cb;
320 GCPhys += cb;
321 pvBuf = (const char *)pvBuf + cb;
322 } /* walk pages in ram range */
323 }
324 else
325 {
326 /*
327 * Unassigned address space, skip it.
328 */
329 if (!pRam)
330 break;
331 size_t cb = pRam->GCPhys - GCPhys;
332 if (cb >= cbWrite)
333 break;
334 cbWrite -= cb;
335 pvBuf = (const char *)pvBuf + cb;
336 GCPhys += cb;
337 }
338 } /* Ram range walk */
339
340 pgmUnlock(pVM);
341 return VINF_SUCCESS;
342}
343
344
345/**
346 * VMR3ReqCall worker for PGMR3PhysGCPhys2CCPtrExternal to make pages writable.
347 *
348 * @returns see PGMR3PhysGCPhys2CCPtrExternal
349 * @param pVM The VM handle.
350 * @param pGCPhys Pointer to the guest physical address.
351 * @param ppv Where to store the mapping address.
352 * @param pLock Where to store the lock.
353 */
354static DECLCALLBACK(int) pgmR3PhysGCPhys2CCPtrDelegated(PVM pVM, PRTGCPHYS pGCPhys, void **ppv, PPGMPAGEMAPLOCK pLock)
355{
356 /*
357 * Just hand it to PGMPhysGCPhys2CCPtr and check that it's not a page with
358 * an access handler after it succeeds.
359 */
360 int rc = pgmLock(pVM);
361 AssertRCReturn(rc, rc);
362
363 rc = PGMPhysGCPhys2CCPtr(pVM, *pGCPhys, ppv, pLock);
364 if (RT_SUCCESS(rc))
365 {
366 PPGMPAGEMAPTLBE pTlbe;
367 int rc2 = pgmPhysPageQueryTlbe(&pVM->pgm.s, *pGCPhys, &pTlbe);
368 AssertFatalRC(rc2);
369 PPGMPAGE pPage = pTlbe->pPage;
370 if (PGM_PAGE_IS_MMIO(pPage))
371 {
372 PGMPhysReleasePageMappingLock(pVM, pLock);
373 rc = VERR_PGM_PHYS_PAGE_RESERVED;
374 }
375 else if ( PGM_PAGE_HAS_ACTIVE_HANDLERS(pPage)
376#ifdef PGMPOOL_WITH_OPTIMIZED_DIRTY_PT
377 || pgmPoolIsDirtyPage(pVM, *pGCPhys)
378#endif
379 )
380 {
381 /* We *must* flush any corresponding pgm pool page here, otherwise we'll
382 * not be informed about writes and keep bogus gst->shw mappings around.
383 */
384 pgmPoolFlushPageByGCPhys(pVM, *pGCPhys);
385 Assert(!PGM_PAGE_HAS_ACTIVE_HANDLERS(pPage));
386 /** @todo r=bird: return VERR_PGM_PHYS_PAGE_RESERVED here if it still has
387 * active handlers, see the PGMR3PhysGCPhys2CCPtrExternal docs. */
388 }
389 }
390
391 pgmUnlock(pVM);
392 return rc;
393}
394
395
396/**
397 * Requests the mapping of a guest page into ring-3, external threads.
398 *
399 * When you're done with the page, call PGMPhysReleasePageMappingLock() ASAP to
400 * release it.
401 *
402 * This API will assume your intention is to write to the page, and will
403 * therefore replace shared and zero pages. If you do not intend to modify the
404 * page, use the PGMR3PhysGCPhys2CCPtrReadOnlyExternal() API.
405 *
406 * @returns VBox status code.
407 * @retval VINF_SUCCESS on success.
408 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical
409 * backing or if the page has any active access handlers. The caller
410 * must fall back on using PGMR3PhysWriteExternal.
411 * @retval VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid physical address.
412 *
413 * @param pVM The VM handle.
414 * @param GCPhys The guest physical address of the page that should be mapped.
415 * @param ppv Where to store the address corresponding to GCPhys.
416 * @param pLock Where to store the lock information that PGMPhysReleasePageMappingLock needs.
417 *
418 * @remark Avoid calling this API from within critical sections (other than the
419 * PGM one) because of the deadlock risk when we have to delegating the
420 * task to an EMT.
421 * @thread Any.
422 */
423VMMR3DECL(int) PGMR3PhysGCPhys2CCPtrExternal(PVM pVM, RTGCPHYS GCPhys, void **ppv, PPGMPAGEMAPLOCK pLock)
424{
425 AssertPtr(ppv);
426 AssertPtr(pLock);
427
428 Assert(VM_IS_EMT(pVM) || !PGMIsLockOwner(pVM));
429
430 int rc = pgmLock(pVM);
431 AssertRCReturn(rc, rc);
432
433 /*
434 * Query the Physical TLB entry for the page (may fail).
435 */
436 PPGMPAGEMAPTLBE pTlbe;
437 rc = pgmPhysPageQueryTlbe(&pVM->pgm.s, GCPhys, &pTlbe);
438 if (RT_SUCCESS(rc))
439 {
440 PPGMPAGE pPage = pTlbe->pPage;
441 if (PGM_PAGE_IS_MMIO(pPage))
442 rc = VERR_PGM_PHYS_PAGE_RESERVED;
443 else
444 {
445 /*
446 * If the page is shared, the zero page, or being write monitored
447 * it must be converted to an page that's writable if possible.
448 * We can only deal with write monitored pages here, the rest have
449 * to be on an EMT.
450 */
451 if ( PGM_PAGE_HAS_ACTIVE_HANDLERS(pPage)
452 || PGM_PAGE_GET_STATE(pPage) != PGM_PAGE_STATE_ALLOCATED
453#ifdef PGMPOOL_WITH_OPTIMIZED_DIRTY_PT
454 || pgmPoolIsDirtyPage(pVM, GCPhys)
455#endif
456 )
457 {
458 if ( PGM_PAGE_GET_STATE(pPage) == PGM_PAGE_STATE_WRITE_MONITORED
459 && !PGM_PAGE_HAS_ACTIVE_HANDLERS(pPage)
460#ifdef PGMPOOL_WITH_OPTIMIZED_DIRTY_PT
461 && !pgmPoolIsDirtyPage(pVM, GCPhys)
462#endif
463 )
464 pgmPhysPageMakeWriteMonitoredWritable(pVM, pPage);
465 else
466 {
467 pgmUnlock(pVM);
468
469 return VMR3ReqCallWait(pVM, VMCPUID_ANY, (PFNRT)pgmR3PhysGCPhys2CCPtrDelegated, 4,
470 pVM, &GCPhys, ppv, pLock);
471 }
472 }
473
474 /*
475 * Now, just perform the locking and calculate the return address.
476 */
477 PPGMPAGEMAP pMap = pTlbe->pMap;
478 if (pMap)
479 pMap->cRefs++;
480
481 unsigned cLocks = PGM_PAGE_GET_WRITE_LOCKS(pPage);
482 if (RT_LIKELY(cLocks < PGM_PAGE_MAX_LOCKS - 1))
483 {
484 if (cLocks == 0)
485 pVM->pgm.s.cWriteLockedPages++;
486 PGM_PAGE_INC_WRITE_LOCKS(pPage);
487 }
488 else if (cLocks != PGM_PAGE_GET_WRITE_LOCKS(pPage))
489 {
490 PGM_PAGE_INC_WRITE_LOCKS(pPage);
491 AssertMsgFailed(("%RGp / %R[pgmpage] is entering permanent write locked state!\n", GCPhys, pPage));
492 if (pMap)
493 pMap->cRefs++; /* Extra ref to prevent it from going away. */
494 }
495
496 *ppv = (void *)((uintptr_t)pTlbe->pv | (uintptr_t)(GCPhys & PAGE_OFFSET_MASK));
497 pLock->uPageAndType = (uintptr_t)pPage | PGMPAGEMAPLOCK_TYPE_WRITE;
498 pLock->pvMap = pMap;
499 }
500 }
501
502 pgmUnlock(pVM);
503 return rc;
504}
505
506
507/**
508 * Requests the mapping of a guest page into ring-3, external threads.
509 *
510 * When you're done with the page, call PGMPhysReleasePageMappingLock() ASAP to
511 * release it.
512 *
513 * @returns VBox status code.
514 * @retval VINF_SUCCESS on success.
515 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical
516 * backing or if the page as an active ALL access handler. The caller
517 * must fall back on using PGMPhysRead.
518 * @retval VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid physical address.
519 *
520 * @param pVM The VM handle.
521 * @param GCPhys The guest physical address of the page that should be mapped.
522 * @param ppv Where to store the address corresponding to GCPhys.
523 * @param pLock Where to store the lock information that PGMPhysReleasePageMappingLock needs.
524 *
525 * @remark Avoid calling this API from within critical sections (other than
526 * the PGM one) because of the deadlock risk.
527 * @thread Any.
528 */
529VMMR3DECL(int) PGMR3PhysGCPhys2CCPtrReadOnlyExternal(PVM pVM, RTGCPHYS GCPhys, void const **ppv, PPGMPAGEMAPLOCK pLock)
530{
531 int rc = pgmLock(pVM);
532 AssertRCReturn(rc, rc);
533
534 /*
535 * Query the Physical TLB entry for the page (may fail).
536 */
537 PPGMPAGEMAPTLBE pTlbe;
538 rc = pgmPhysPageQueryTlbe(&pVM->pgm.s, GCPhys, &pTlbe);
539 if (RT_SUCCESS(rc))
540 {
541 PPGMPAGE pPage = pTlbe->pPage;
542#if 1
543 /* MMIO pages doesn't have any readable backing. */
544 if (PGM_PAGE_IS_MMIO(pPage))
545 rc = VERR_PGM_PHYS_PAGE_RESERVED;
546#else
547 if (PGM_PAGE_HAS_ACTIVE_ALL_HANDLERS(pPage))
548 rc = VERR_PGM_PHYS_PAGE_RESERVED;
549#endif
550 else
551 {
552 /*
553 * Now, just perform the locking and calculate the return address.
554 */
555 PPGMPAGEMAP pMap = pTlbe->pMap;
556 if (pMap)
557 pMap->cRefs++;
558
559 unsigned cLocks = PGM_PAGE_GET_READ_LOCKS(pPage);
560 if (RT_LIKELY(cLocks < PGM_PAGE_MAX_LOCKS - 1))
561 {
562 if (cLocks == 0)
563 pVM->pgm.s.cReadLockedPages++;
564 PGM_PAGE_INC_READ_LOCKS(pPage);
565 }
566 else if (cLocks != PGM_PAGE_GET_READ_LOCKS(pPage))
567 {
568 PGM_PAGE_INC_READ_LOCKS(pPage);
569 AssertMsgFailed(("%RGp / %R[pgmpage] is entering permanent readonly locked state!\n", GCPhys, pPage));
570 if (pMap)
571 pMap->cRefs++; /* Extra ref to prevent it from going away. */
572 }
573
574 *ppv = (void *)((uintptr_t)pTlbe->pv | (uintptr_t)(GCPhys & PAGE_OFFSET_MASK));
575 pLock->uPageAndType = (uintptr_t)pPage | PGMPAGEMAPLOCK_TYPE_READ;
576 pLock->pvMap = pMap;
577 }
578 }
579
580 pgmUnlock(pVM);
581 return rc;
582}
583
584
585/**
586 * Relinks the RAM ranges using the pSelfRC and pSelfR0 pointers.
587 *
588 * Called when anything was relocated.
589 *
590 * @param pVM Pointer to the shared VM structure.
591 */
592void pgmR3PhysRelinkRamRanges(PVM pVM)
593{
594 PPGMRAMRANGE pCur;
595
596#ifdef VBOX_STRICT
597 for (pCur = pVM->pgm.s.pRamRangesR3; pCur; pCur = pCur->pNextR3)
598 {
599 Assert((pCur->fFlags & PGM_RAM_RANGE_FLAGS_FLOATING) || pCur->pSelfR0 == MMHyperCCToR0(pVM, pCur));
600 Assert((pCur->fFlags & PGM_RAM_RANGE_FLAGS_FLOATING) || pCur->pSelfRC == MMHyperCCToRC(pVM, pCur));
601 Assert((pCur->GCPhys & PAGE_OFFSET_MASK) == 0);
602 Assert((pCur->GCPhysLast & PAGE_OFFSET_MASK) == PAGE_OFFSET_MASK);
603 Assert((pCur->cb & PAGE_OFFSET_MASK) == 0);
604 Assert(pCur->cb == pCur->GCPhysLast - pCur->GCPhys + 1);
605 for (PPGMRAMRANGE pCur2 = pVM->pgm.s.pRamRangesR3; pCur2; pCur2 = pCur2->pNextR3)
606 Assert( pCur2 == pCur
607 || strcmp(pCur2->pszDesc, pCur->pszDesc)); /** @todo fix MMIO ranges!! */
608 }
609#endif
610
611 pCur = pVM->pgm.s.pRamRangesR3;
612 if (pCur)
613 {
614 pVM->pgm.s.pRamRangesR0 = pCur->pSelfR0;
615 pVM->pgm.s.pRamRangesRC = pCur->pSelfRC;
616
617 for (; pCur->pNextR3; pCur = pCur->pNextR3)
618 {
619 pCur->pNextR0 = pCur->pNextR3->pSelfR0;
620 pCur->pNextRC = pCur->pNextR3->pSelfRC;
621 }
622
623 Assert(pCur->pNextR0 == NIL_RTR0PTR);
624 Assert(pCur->pNextRC == NIL_RTRCPTR);
625 }
626 else
627 {
628 Assert(pVM->pgm.s.pRamRangesR0 == NIL_RTR0PTR);
629 Assert(pVM->pgm.s.pRamRangesRC == NIL_RTRCPTR);
630 }
631 ASMAtomicIncU32(&pVM->pgm.s.idRamRangesGen);
632}
633
634
635/**
636 * Links a new RAM range into the list.
637 *
638 * @param pVM Pointer to the shared VM structure.
639 * @param pNew Pointer to the new list entry.
640 * @param pPrev Pointer to the previous list entry. If NULL, insert as head.
641 */
642static void pgmR3PhysLinkRamRange(PVM pVM, PPGMRAMRANGE pNew, PPGMRAMRANGE pPrev)
643{
644 AssertMsg(pNew->pszDesc, ("%RGp-%RGp\n", pNew->GCPhys, pNew->GCPhysLast));
645 Assert((pNew->fFlags & PGM_RAM_RANGE_FLAGS_FLOATING) || pNew->pSelfR0 == MMHyperCCToR0(pVM, pNew));
646 Assert((pNew->fFlags & PGM_RAM_RANGE_FLAGS_FLOATING) || pNew->pSelfRC == MMHyperCCToRC(pVM, pNew));
647
648 pgmLock(pVM);
649
650 PPGMRAMRANGE pRam = pPrev ? pPrev->pNextR3 : pVM->pgm.s.pRamRangesR3;
651 pNew->pNextR3 = pRam;
652 pNew->pNextR0 = pRam ? pRam->pSelfR0 : NIL_RTR0PTR;
653 pNew->pNextRC = pRam ? pRam->pSelfRC : NIL_RTRCPTR;
654
655 if (pPrev)
656 {
657 pPrev->pNextR3 = pNew;
658 pPrev->pNextR0 = pNew->pSelfR0;
659 pPrev->pNextRC = pNew->pSelfRC;
660 }
661 else
662 {
663 pVM->pgm.s.pRamRangesR3 = pNew;
664 pVM->pgm.s.pRamRangesR0 = pNew->pSelfR0;
665 pVM->pgm.s.pRamRangesRC = pNew->pSelfRC;
666 }
667 ASMAtomicIncU32(&pVM->pgm.s.idRamRangesGen);
668 pgmUnlock(pVM);
669}
670
671
672/**
673 * Unlink an existing RAM range from the list.
674 *
675 * @param pVM Pointer to the shared VM structure.
676 * @param pRam Pointer to the new list entry.
677 * @param pPrev Pointer to the previous list entry. If NULL, insert as head.
678 */
679static void pgmR3PhysUnlinkRamRange2(PVM pVM, PPGMRAMRANGE pRam, PPGMRAMRANGE pPrev)
680{
681 Assert(pPrev ? pPrev->pNextR3 == pRam : pVM->pgm.s.pRamRangesR3 == pRam);
682 Assert((pRam->fFlags & PGM_RAM_RANGE_FLAGS_FLOATING) || pRam->pSelfR0 == MMHyperCCToR0(pVM, pRam));
683 Assert((pRam->fFlags & PGM_RAM_RANGE_FLAGS_FLOATING) || pRam->pSelfRC == MMHyperCCToRC(pVM, pRam));
684
685 pgmLock(pVM);
686
687 PPGMRAMRANGE pNext = pRam->pNextR3;
688 if (pPrev)
689 {
690 pPrev->pNextR3 = pNext;
691 pPrev->pNextR0 = pNext ? pNext->pSelfR0 : NIL_RTR0PTR;
692 pPrev->pNextRC = pNext ? pNext->pSelfRC : NIL_RTRCPTR;
693 }
694 else
695 {
696 Assert(pVM->pgm.s.pRamRangesR3 == pRam);
697 pVM->pgm.s.pRamRangesR3 = pNext;
698 pVM->pgm.s.pRamRangesR0 = pNext ? pNext->pSelfR0 : NIL_RTR0PTR;
699 pVM->pgm.s.pRamRangesRC = pNext ? pNext->pSelfRC : NIL_RTRCPTR;
700 }
701 ASMAtomicIncU32(&pVM->pgm.s.idRamRangesGen);
702 pgmUnlock(pVM);
703}
704
705
706/**
707 * Unlink an existing RAM range from the list.
708 *
709 * @param pVM Pointer to the shared VM structure.
710 * @param pRam Pointer to the new list entry.
711 */
712static void pgmR3PhysUnlinkRamRange(PVM pVM, PPGMRAMRANGE pRam)
713{
714 pgmLock(pVM);
715
716 /* find prev. */
717 PPGMRAMRANGE pPrev = NULL;
718 PPGMRAMRANGE pCur = pVM->pgm.s.pRamRangesR3;
719 while (pCur != pRam)
720 {
721 pPrev = pCur;
722 pCur = pCur->pNextR3;
723 }
724 AssertFatal(pCur);
725
726 pgmR3PhysUnlinkRamRange2(pVM, pRam, pPrev);
727 pgmUnlock(pVM);
728}
729
730
731/**
732 * Frees a range of pages, replacing them with ZERO pages of the specified type.
733 *
734 * @returns VBox status code.
735 * @param pVM The VM handle.
736 * @param pRam The RAM range in which the pages resides.
737 * @param GCPhys The address of the first page.
738 * @param GCPhysLast The address of the last page.
739 * @param uType The page type to replace then with.
740 */
741static int pgmR3PhysFreePageRange(PVM pVM, PPGMRAMRANGE pRam, RTGCPHYS GCPhys, RTGCPHYS GCPhysLast, uint8_t uType)
742{
743 Assert(PGMIsLockOwner(pVM));
744 uint32_t cPendingPages = 0;
745 PGMMFREEPAGESREQ pReq;
746 int rc = GMMR3FreePagesPrepare(pVM, &pReq, PGMPHYS_FREE_PAGE_BATCH_SIZE, GMMACCOUNT_BASE);
747 AssertLogRelRCReturn(rc, rc);
748
749 /* Iterate the pages. */
750 PPGMPAGE pPageDst = &pRam->aPages[(GCPhys - pRam->GCPhys) >> PAGE_SHIFT];
751 uint32_t cPagesLeft = ((GCPhysLast - GCPhys) >> PAGE_SHIFT) + 1;
752 while (cPagesLeft-- > 0)
753 {
754 rc = pgmPhysFreePage(pVM, pReq, &cPendingPages, pPageDst, GCPhys);
755 AssertLogRelRCReturn(rc, rc); /* We're done for if this goes wrong. */
756
757 PGM_PAGE_SET_TYPE(pPageDst, uType);
758
759 GCPhys += PAGE_SIZE;
760 pPageDst++;
761 }
762
763 if (cPendingPages)
764 {
765 rc = GMMR3FreePagesPerform(pVM, pReq, cPendingPages);
766 AssertLogRelRCReturn(rc, rc);
767 }
768 GMMR3FreePagesCleanup(pReq);
769
770 return rc;
771}
772
773/**
774 * Rendezvous callback used by PGMR3ChangeMemBalloon that changes the memory balloon size
775 *
776 * This is only called on one of the EMTs while the other ones are waiting for
777 * it to complete this function.
778 *
779 * @returns VINF_SUCCESS (VBox strict status code).
780 * @param pVM The VM handle.
781 * @param pVCpu The VMCPU for the EMT we're being called on. Unused.
782 * @param pvUser User parameter
783 */
784static DECLCALLBACK(VBOXSTRICTRC) pgmR3PhysChangeMemBalloonRendezvous(PVM pVM, PVMCPU pVCpu, void *pvUser)
785{
786 uintptr_t *paUser = (uintptr_t *)pvUser;
787 bool fInflate = !!paUser[0];
788 unsigned cPages = paUser[1];
789 RTGCPHYS *paPhysPage = (RTGCPHYS *)paUser[2];
790 uint32_t cPendingPages = 0;
791 PGMMFREEPAGESREQ pReq;
792 int rc;
793
794 Log(("pgmR3PhysChangeMemBalloonRendezvous: %s %x pages\n", (fInflate) ? "inflate" : "deflate", cPages));
795 pgmLock(pVM);
796
797 if (fInflate)
798 {
799 /* Replace pages with ZERO pages. */
800 rc = GMMR3FreePagesPrepare(pVM, &pReq, PGMPHYS_FREE_PAGE_BATCH_SIZE, GMMACCOUNT_BASE);
801 if (RT_FAILURE(rc))
802 {
803 pgmUnlock(pVM);
804 AssertLogRelRC(rc);
805 return rc;
806 }
807
808 /* Iterate the pages. */
809 for (unsigned i = 0; i < cPages; i++)
810 {
811 PPGMPAGE pPage = pgmPhysGetPage(&pVM->pgm.s, paPhysPage[i]);
812 if ( pPage == NULL
813 || pPage->uTypeY != PGMPAGETYPE_RAM)
814 {
815 Log(("pgmR3PhysChangeMemBalloonRendezvous: invalid physical page %RGp pPage->u3Type=%d\n", paPhysPage[i], (pPage) ? pPage->uTypeY : 0));
816 break;
817 }
818
819 LogFlow(("balloon page: %RGp\n", paPhysPage[i]));
820
821 rc = pgmPhysFreePage(pVM, pReq, &cPendingPages, pPage, paPhysPage[i]);
822 if (RT_FAILURE(rc))
823 {
824 pgmUnlock(pVM);
825 AssertLogRelRC(rc);
826 return rc;
827 }
828 Assert(PGM_PAGE_IS_ZERO(pPage));
829 PGM_PAGE_SET_STATE(pPage, PGM_PAGE_STATE_BALLOONED);
830 }
831
832 if (cPendingPages)
833 {
834 rc = GMMR3FreePagesPerform(pVM, pReq, cPendingPages);
835 if (RT_FAILURE(rc))
836 {
837 pgmUnlock(pVM);
838 AssertLogRelRC(rc);
839 return rc;
840 }
841 }
842 GMMR3FreePagesCleanup(pReq);
843
844 /* Flush the PGM pool cache as we might have stale references to pages that we just freed. */
845 pgmR3PoolClearAllRendezvous(pVM, pVCpu, NULL);
846 }
847
848 /* Notify GMM about the balloon change. */
849 rc = GMMR3BalloonedPages(pVM, (fInflate) ? GMMBALLOONACTION_INFLATE : GMMBALLOONACTION_DEFLATE, cPages);
850 if (RT_SUCCESS(rc))
851 {
852 if (!fInflate)
853 {
854 Assert(pVM->pgm.s.cBalloonedPages >= cPages);
855 pVM->pgm.s.cBalloonedPages -= cPages;
856 }
857 else
858 pVM->pgm.s.cBalloonedPages += cPages;
859 }
860
861 pgmUnlock(pVM);
862
863 /* Flush the recompiler's TLB as well. */
864 for (unsigned i = 0; i < pVM->cCpus; i++)
865 CPUMSetChangedFlags(&pVM->aCpus[i], CPUM_CHANGED_GLOBAL_TLB_FLUSH);
866
867 AssertLogRelRC(rc);
868 return rc;
869}
870
871/**
872 * Frees a range of ram pages, replacing them with ZERO pages; helper for PGMR3PhysFreeRamPages
873 *
874 * @returns VBox status code.
875 * @param pVM The VM handle.
876 * @param fInflate Inflate or deflate memory balloon
877 * @param cPages Number of pages to free
878 * @param paPhysPage Array of guest physical addresses
879 */
880static DECLCALLBACK(void) pgmR3PhysChangeMemBalloonHelper(PVM pVM, bool fInflate, unsigned cPages, RTGCPHYS *paPhysPage)
881{
882 uintptr_t paUser[3];
883
884 paUser[0] = fInflate;
885 paUser[1] = cPages;
886 paUser[2] = (uintptr_t)paPhysPage;
887 int rc = VMMR3EmtRendezvous(pVM, VMMEMTRENDEZVOUS_FLAGS_TYPE_ONCE, pgmR3PhysChangeMemBalloonRendezvous, (void *)paUser);
888 AssertRC(rc);
889
890 /* Made a copy in PGMR3PhysFreeRamPages; free it here. */
891 RTMemFree(paPhysPage);
892}
893
894/**
895 * Inflate or deflate a memory balloon
896 *
897 * @returns VBox status code.
898 * @param pVM The VM handle.
899 * @param fInflate Inflate or deflate memory balloon
900 * @param cPages Number of pages to free
901 * @param paPhysPage Array of guest physical addresses
902 */
903VMMR3DECL(int) PGMR3PhysChangeMemBalloon(PVM pVM, bool fInflate, unsigned cPages, RTGCPHYS *paPhysPage)
904{
905 int rc;
906
907 /* We own the IOM lock here and could cause a deadlock by waiting for another VCPU that is blocking on the IOM lock.
908 * In the SMP case we post a request packet to postpone the job.
909 */
910 if (pVM->cCpus > 1)
911 {
912 unsigned cbPhysPage = cPages * sizeof(paPhysPage[0]);
913 RTGCPHYS *paPhysPageCopy = (RTGCPHYS *)RTMemAlloc(cbPhysPage);
914 AssertReturn(paPhysPageCopy, VERR_NO_MEMORY);
915
916 memcpy(paPhysPageCopy, paPhysPage, cbPhysPage);
917
918 rc = VMR3ReqCallNoWait(pVM, VMCPUID_ANY_QUEUE, (PFNRT)pgmR3PhysChangeMemBalloonHelper, 4, pVM, fInflate, cPages, paPhysPageCopy);
919 AssertRC(rc);
920 }
921 else
922 {
923 uintptr_t paUser[3];
924
925 paUser[0] = fInflate;
926 paUser[1] = cPages;
927 paUser[2] = (uintptr_t)paPhysPage;
928 rc = VMMR3EmtRendezvous(pVM, VMMEMTRENDEZVOUS_FLAGS_TYPE_ONCE, pgmR3PhysChangeMemBalloonRendezvous, (void *)paUser);
929 AssertRC(rc);
930 }
931 return rc;
932}
933
934
935/**
936 * PGMR3PhysRegisterRam worker that initializes and links a RAM range.
937 *
938 * @param pVM The VM handle.
939 * @param pNew The new RAM range.
940 * @param GCPhys The address of the RAM range.
941 * @param GCPhysLast The last address of the RAM range.
942 * @param RCPtrNew The RC address if the range is floating. NIL_RTRCPTR
943 * if in HMA.
944 * @param R0PtrNew Ditto for R0.
945 * @param pszDesc The description.
946 * @param pPrev The previous RAM range (for linking).
947 */
948static void pgmR3PhysInitAndLinkRamRange(PVM pVM, PPGMRAMRANGE pNew, RTGCPHYS GCPhys, RTGCPHYS GCPhysLast,
949 RTRCPTR RCPtrNew, RTR0PTR R0PtrNew, const char *pszDesc, PPGMRAMRANGE pPrev)
950{
951 /*
952 * Initialize the range.
953 */
954 pNew->pSelfR0 = R0PtrNew != NIL_RTR0PTR ? R0PtrNew : MMHyperCCToR0(pVM, pNew);
955 pNew->pSelfRC = RCPtrNew != NIL_RTRCPTR ? RCPtrNew : MMHyperCCToRC(pVM, pNew);
956 pNew->GCPhys = GCPhys;
957 pNew->GCPhysLast = GCPhysLast;
958 pNew->cb = GCPhysLast - GCPhys + 1;
959 pNew->pszDesc = pszDesc;
960 pNew->fFlags = RCPtrNew != NIL_RTRCPTR ? PGM_RAM_RANGE_FLAGS_FLOATING : 0;
961 pNew->pvR3 = NULL;
962 pNew->paLSPages = NULL;
963
964 uint32_t const cPages = pNew->cb >> PAGE_SHIFT;
965 RTGCPHYS iPage = cPages;
966 while (iPage-- > 0)
967 PGM_PAGE_INIT_ZERO(&pNew->aPages[iPage], pVM, PGMPAGETYPE_RAM);
968
969 /* Update the page count stats. */
970 pVM->pgm.s.cZeroPages += cPages;
971 pVM->pgm.s.cAllPages += cPages;
972
973 /*
974 * Link it.
975 */
976 pgmR3PhysLinkRamRange(pVM, pNew, pPrev);
977}
978
979
980/**
981 * Relocate a floating RAM range.
982 *
983 * @copydoc FNPGMRELOCATE.
984 */
985static DECLCALLBACK(bool) pgmR3PhysRamRangeRelocate(PVM pVM, RTGCPTR GCPtrOld, RTGCPTR GCPtrNew, PGMRELOCATECALL enmMode, void *pvUser)
986{
987 PPGMRAMRANGE pRam = (PPGMRAMRANGE)pvUser;
988 Assert(pRam->fFlags & PGM_RAM_RANGE_FLAGS_FLOATING);
989 Assert(pRam->pSelfRC == GCPtrOld + PAGE_SIZE);
990
991 switch (enmMode)
992 {
993 case PGMRELOCATECALL_SUGGEST:
994 return true;
995 case PGMRELOCATECALL_RELOCATE:
996 {
997 /* Update myself and then relink all the ranges. */
998 pgmLock(pVM);
999 pRam->pSelfRC = (RTRCPTR)(GCPtrNew + PAGE_SIZE);
1000 pgmR3PhysRelinkRamRanges(pVM);
1001 pgmUnlock(pVM);
1002 return true;
1003 }
1004
1005 default:
1006 AssertFailedReturn(false);
1007 }
1008}
1009
1010
1011/**
1012 * PGMR3PhysRegisterRam worker that registers a high chunk.
1013 *
1014 * @returns VBox status code.
1015 * @param pVM The VM handle.
1016 * @param GCPhys The address of the RAM.
1017 * @param cRamPages The number of RAM pages to register.
1018 * @param cbChunk The size of the PGMRAMRANGE guest mapping.
1019 * @param iChunk The chunk number.
1020 * @param pszDesc The RAM range description.
1021 * @param ppPrev Previous RAM range pointer. In/Out.
1022 */
1023static int pgmR3PhysRegisterHighRamChunk(PVM pVM, RTGCPHYS GCPhys, uint32_t cRamPages,
1024 uint32_t cbChunk, uint32_t iChunk, const char *pszDesc,
1025 PPGMRAMRANGE *ppPrev)
1026{
1027 const char *pszDescChunk = iChunk == 0
1028 ? pszDesc
1029 : MMR3HeapAPrintf(pVM, MM_TAG_PGM_PHYS, "%s (#%u)", pszDesc, iChunk + 1);
1030 AssertReturn(pszDescChunk, VERR_NO_MEMORY);
1031
1032 /*
1033 * Allocate memory for the new chunk.
1034 */
1035 size_t const cChunkPages = RT_ALIGN_Z(RT_UOFFSETOF(PGMRAMRANGE, aPages[cRamPages]), PAGE_SIZE) >> PAGE_SHIFT;
1036 PSUPPAGE paChunkPages = (PSUPPAGE)RTMemTmpAllocZ(sizeof(SUPPAGE) * cChunkPages);
1037 AssertReturn(paChunkPages, VERR_NO_TMP_MEMORY);
1038 RTR0PTR R0PtrChunk = NIL_RTR0PTR;
1039 void *pvChunk = NULL;
1040 int rc = SUPR3PageAllocEx(cChunkPages, 0 /*fFlags*/, &pvChunk,
1041#ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
1042 VMMIsHwVirtExtForced(pVM) ? &R0PtrChunk : NULL,
1043#else
1044 NULL,
1045#endif
1046 paChunkPages);
1047 if (RT_SUCCESS(rc))
1048 {
1049#ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
1050 if (!VMMIsHwVirtExtForced(pVM))
1051 R0PtrChunk = NIL_RTR0PTR;
1052#else
1053 R0PtrChunk = (uintptr_t)pvChunk;
1054#endif
1055 memset(pvChunk, 0, cChunkPages << PAGE_SHIFT);
1056
1057 PPGMRAMRANGE pNew = (PPGMRAMRANGE)pvChunk;
1058
1059 /*
1060 * Create a mapping and map the pages into it.
1061 * We push these in below the HMA.
1062 */
1063 RTGCPTR GCPtrChunkMap = pVM->pgm.s.GCPtrPrevRamRangeMapping - cbChunk;
1064 rc = PGMR3MapPT(pVM, GCPtrChunkMap, cbChunk, 0 /*fFlags*/, pgmR3PhysRamRangeRelocate, pNew, pszDescChunk);
1065 if (RT_SUCCESS(rc))
1066 {
1067 pVM->pgm.s.GCPtrPrevRamRangeMapping = GCPtrChunkMap;
1068
1069 RTGCPTR const GCPtrChunk = GCPtrChunkMap + PAGE_SIZE;
1070 RTGCPTR GCPtrPage = GCPtrChunk;
1071 for (uint32_t iPage = 0; iPage < cChunkPages && RT_SUCCESS(rc); iPage++, GCPtrPage += PAGE_SIZE)
1072 rc = PGMMap(pVM, GCPtrPage, paChunkPages[iPage].Phys, PAGE_SIZE, 0);
1073 if (RT_SUCCESS(rc))
1074 {
1075 /*
1076 * Ok, init and link the range.
1077 */
1078 pgmR3PhysInitAndLinkRamRange(pVM, pNew, GCPhys, GCPhys + ((RTGCPHYS)cRamPages << PAGE_SHIFT) - 1,
1079 (RTRCPTR)GCPtrChunk, R0PtrChunk, pszDescChunk, *ppPrev);
1080 *ppPrev = pNew;
1081 }
1082 }
1083
1084 if (RT_FAILURE(rc))
1085 SUPR3PageFreeEx(pvChunk, cChunkPages);
1086 }
1087
1088 RTMemTmpFree(paChunkPages);
1089 return rc;
1090}
1091
1092
1093/**
1094 * Sets up a range RAM.
1095 *
1096 * This will check for conflicting registrations, make a resource
1097 * reservation for the memory (with GMM), and setup the per-page
1098 * tracking structures (PGMPAGE).
1099 *
1100 * @returns VBox stutus code.
1101 * @param pVM Pointer to the shared VM structure.
1102 * @param GCPhys The physical address of the RAM.
1103 * @param cb The size of the RAM.
1104 * @param pszDesc The description - not copied, so, don't free or change it.
1105 */
1106VMMR3DECL(int) PGMR3PhysRegisterRam(PVM pVM, RTGCPHYS GCPhys, RTGCPHYS cb, const char *pszDesc)
1107{
1108 /*
1109 * Validate input.
1110 */
1111 Log(("PGMR3PhysRegisterRam: GCPhys=%RGp cb=%RGp pszDesc=%s\n", GCPhys, cb, pszDesc));
1112 AssertReturn(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys, VERR_INVALID_PARAMETER);
1113 AssertReturn(RT_ALIGN_T(cb, PAGE_SIZE, RTGCPHYS) == cb, VERR_INVALID_PARAMETER);
1114 AssertReturn(cb > 0, VERR_INVALID_PARAMETER);
1115 RTGCPHYS GCPhysLast = GCPhys + (cb - 1);
1116 AssertMsgReturn(GCPhysLast > GCPhys, ("The range wraps! GCPhys=%RGp cb=%RGp\n", GCPhys, cb), VERR_INVALID_PARAMETER);
1117 AssertPtrReturn(pszDesc, VERR_INVALID_POINTER);
1118 VM_ASSERT_EMT_RETURN(pVM, VERR_VM_THREAD_NOT_EMT);
1119
1120 pgmLock(pVM);
1121
1122 /*
1123 * Find range location and check for conflicts.
1124 * (We don't lock here because the locking by EMT is only required on update.)
1125 */
1126 PPGMRAMRANGE pPrev = NULL;
1127 PPGMRAMRANGE pRam = pVM->pgm.s.pRamRangesR3;
1128 while (pRam && GCPhysLast >= pRam->GCPhys)
1129 {
1130 if ( GCPhysLast >= pRam->GCPhys
1131 && GCPhys <= pRam->GCPhysLast)
1132 AssertLogRelMsgFailedReturn(("%RGp-%RGp (%s) conflicts with existing %RGp-%RGp (%s)\n",
1133 GCPhys, GCPhysLast, pszDesc,
1134 pRam->GCPhys, pRam->GCPhysLast, pRam->pszDesc),
1135 VERR_PGM_RAM_CONFLICT);
1136
1137 /* next */
1138 pPrev = pRam;
1139 pRam = pRam->pNextR3;
1140 }
1141
1142 /*
1143 * Register it with GMM (the API bitches).
1144 */
1145 const RTGCPHYS cPages = cb >> PAGE_SHIFT;
1146 int rc = MMR3IncreaseBaseReservation(pVM, cPages);
1147 if (RT_FAILURE(rc))
1148 {
1149 pgmUnlock(pVM);
1150 return rc;
1151 }
1152
1153 if ( GCPhys >= _4G
1154 && cPages > 256)
1155 {
1156 /*
1157 * The PGMRAMRANGE structures for the high memory can get very big.
1158 * In order to avoid SUPR3PageAllocEx allocation failures due to the
1159 * allocation size limit there and also to avoid being unable to find
1160 * guest mapping space for them, we split this memory up into 4MB in
1161 * (potential) raw-mode configs and 16MB chunks in forced AMD-V/VT-x
1162 * mode.
1163 *
1164 * The first and last page of each mapping are guard pages and marked
1165 * not-present. So, we've got 4186112 and 16769024 bytes available for
1166 * the PGMRAMRANGE structure.
1167 *
1168 * Note! The sizes used here will influence the saved state.
1169 */
1170 uint32_t cbChunk;
1171 uint32_t cPagesPerChunk;
1172 if (VMMIsHwVirtExtForced(pVM))
1173 {
1174 cbChunk = 16U*_1M;
1175 cPagesPerChunk = 1048048; /* max ~1048059 */
1176 AssertCompile(sizeof(PGMRAMRANGE) + sizeof(PGMPAGE) * 1048048 < 16U*_1M - PAGE_SIZE * 2);
1177 }
1178 else
1179 {
1180 cbChunk = 4U*_1M;
1181 cPagesPerChunk = 261616; /* max ~261627 */
1182 AssertCompile(sizeof(PGMRAMRANGE) + sizeof(PGMPAGE) * 261616 < 4U*_1M - PAGE_SIZE * 2);
1183 }
1184 AssertRelease(RT_UOFFSETOF(PGMRAMRANGE, aPages[cPagesPerChunk]) + PAGE_SIZE * 2 <= cbChunk);
1185
1186 RTGCPHYS cPagesLeft = cPages;
1187 RTGCPHYS GCPhysChunk = GCPhys;
1188 uint32_t iChunk = 0;
1189 while (cPagesLeft > 0)
1190 {
1191 uint32_t cPagesInChunk = cPagesLeft;
1192 if (cPagesInChunk > cPagesPerChunk)
1193 cPagesInChunk = cPagesPerChunk;
1194
1195 rc = pgmR3PhysRegisterHighRamChunk(pVM, GCPhysChunk, cPagesInChunk, cbChunk, iChunk, pszDesc, &pPrev);
1196 AssertRCReturn(rc, rc);
1197
1198 /* advance */
1199 GCPhysChunk += (RTGCPHYS)cPagesInChunk << PAGE_SHIFT;
1200 cPagesLeft -= cPagesInChunk;
1201 iChunk++;
1202 }
1203 }
1204 else
1205 {
1206 /*
1207 * Allocate, initialize and link the new RAM range.
1208 */
1209 const size_t cbRamRange = RT_OFFSETOF(PGMRAMRANGE, aPages[cPages]);
1210 PPGMRAMRANGE pNew;
1211 rc = MMR3HyperAllocOnceNoRel(pVM, cbRamRange, 0, MM_TAG_PGM_PHYS, (void **)&pNew);
1212 AssertLogRelMsgRCReturn(rc, ("cbRamRange=%zu\n", cbRamRange), rc);
1213
1214 pgmR3PhysInitAndLinkRamRange(pVM, pNew, GCPhys, GCPhysLast, NIL_RTRCPTR, NIL_RTR0PTR, pszDesc, pPrev);
1215 }
1216 PGMPhysInvalidatePageMapTLB(pVM);
1217 pgmUnlock(pVM);
1218
1219 /*
1220 * Notify REM.
1221 */
1222 REMR3NotifyPhysRamRegister(pVM, GCPhys, cb, REM_NOTIFY_PHYS_RAM_FLAGS_RAM);
1223
1224 return VINF_SUCCESS;
1225}
1226
1227
1228/**
1229 * Worker called by PGMR3InitFinalize if we're configured to pre-allocate RAM.
1230 *
1231 * We do this late in the init process so that all the ROM and MMIO ranges have
1232 * been registered already and we don't go wasting memory on them.
1233 *
1234 * @returns VBox status code.
1235 *
1236 * @param pVM Pointer to the shared VM structure.
1237 */
1238int pgmR3PhysRamPreAllocate(PVM pVM)
1239{
1240 Assert(pVM->pgm.s.fRamPreAlloc);
1241 Log(("pgmR3PhysRamPreAllocate: enter\n"));
1242
1243 /*
1244 * Walk the RAM ranges and allocate all RAM pages, halt at
1245 * the first allocation error.
1246 */
1247 uint64_t cPages = 0;
1248 uint64_t NanoTS = RTTimeNanoTS();
1249 pgmLock(pVM);
1250 for (PPGMRAMRANGE pRam = pVM->pgm.s.pRamRangesR3; pRam; pRam = pRam->pNextR3)
1251 {
1252 PPGMPAGE pPage = &pRam->aPages[0];
1253 RTGCPHYS GCPhys = pRam->GCPhys;
1254 uint32_t cLeft = pRam->cb >> PAGE_SHIFT;
1255 while (cLeft-- > 0)
1256 {
1257 if (PGM_PAGE_GET_TYPE(pPage) == PGMPAGETYPE_RAM)
1258 {
1259 switch (PGM_PAGE_GET_STATE(pPage))
1260 {
1261 case PGM_PAGE_STATE_ZERO:
1262 {
1263 int rc = pgmPhysAllocPage(pVM, pPage, GCPhys);
1264 if (RT_FAILURE(rc))
1265 {
1266 LogRel(("PGM: RAM Pre-allocation failed at %RGp (in %s) with rc=%Rrc\n", GCPhys, pRam->pszDesc, rc));
1267 pgmUnlock(pVM);
1268 return rc;
1269 }
1270 cPages++;
1271 break;
1272 }
1273
1274 case PGM_PAGE_STATE_BALLOONED:
1275 case PGM_PAGE_STATE_ALLOCATED:
1276 case PGM_PAGE_STATE_WRITE_MONITORED:
1277 case PGM_PAGE_STATE_SHARED:
1278 /* nothing to do here. */
1279 break;
1280 }
1281 }
1282
1283 /* next */
1284 pPage++;
1285 GCPhys += PAGE_SIZE;
1286 }
1287 }
1288 pgmUnlock(pVM);
1289 NanoTS = RTTimeNanoTS() - NanoTS;
1290
1291 LogRel(("PGM: Pre-allocated %llu pages in %llu ms\n", cPages, NanoTS / 1000000));
1292 Log(("pgmR3PhysRamPreAllocate: returns VINF_SUCCESS\n"));
1293 return VINF_SUCCESS;
1294}
1295
1296
1297/**
1298 * Resets (zeros) the RAM.
1299 *
1300 * ASSUMES that the caller owns the PGM lock.
1301 *
1302 * @returns VBox status code.
1303 * @param pVM Pointer to the shared VM structure.
1304 */
1305int pgmR3PhysRamReset(PVM pVM)
1306{
1307 Assert(PGMIsLockOwner(pVM));
1308
1309 /* Reset the memory balloon. */
1310 int rc = GMMR3BalloonedPages(pVM, GMMBALLOONACTION_RESET, 0);
1311 AssertRC(rc);
1312
1313 /*
1314 * We batch up pages that should be freed instead of calling GMM for
1315 * each and every one of them.
1316 */
1317 uint32_t cPendingPages = 0;
1318 PGMMFREEPAGESREQ pReq;
1319 rc = GMMR3FreePagesPrepare(pVM, &pReq, PGMPHYS_FREE_PAGE_BATCH_SIZE, GMMACCOUNT_BASE);
1320 AssertLogRelRCReturn(rc, rc);
1321
1322 /*
1323 * Walk the ram ranges.
1324 */
1325 for (PPGMRAMRANGE pRam = pVM->pgm.s.pRamRangesR3; pRam; pRam = pRam->pNextR3)
1326 {
1327 uint32_t iPage = pRam->cb >> PAGE_SHIFT;
1328 AssertMsg(((RTGCPHYS)iPage << PAGE_SHIFT) == pRam->cb, ("%RGp %RGp\n", (RTGCPHYS)iPage << PAGE_SHIFT, pRam->cb));
1329
1330 if (!pVM->pgm.s.fRamPreAlloc)
1331 {
1332 /* Replace all RAM pages by ZERO pages. */
1333 while (iPage-- > 0)
1334 {
1335 PPGMPAGE pPage = &pRam->aPages[iPage];
1336 switch (PGM_PAGE_GET_TYPE(pPage))
1337 {
1338 case PGMPAGETYPE_RAM:
1339 /* Do not replace pages part of a 2 MB continuous range with zero pages, but zero them instead. */
1340 if (PGM_PAGE_GET_PDE_TYPE(pPage) == PGM_PAGE_PDE_TYPE_PDE)
1341 {
1342 void *pvPage;
1343 rc = pgmPhysPageMap(pVM, pPage, pRam->GCPhys + ((RTGCPHYS)iPage << PAGE_SHIFT), &pvPage);
1344 AssertLogRelRCReturn(rc, rc);
1345 ASMMemZeroPage(pvPage);
1346 }
1347 else
1348 if ( !PGM_PAGE_IS_ZERO(pPage)
1349 && !PGM_PAGE_IS_BALLOONED(pPage))
1350 {
1351 rc = pgmPhysFreePage(pVM, pReq, &cPendingPages, pPage, pRam->GCPhys + ((RTGCPHYS)iPage << PAGE_SHIFT));
1352 AssertLogRelRCReturn(rc, rc);
1353 }
1354 break;
1355
1356 case PGMPAGETYPE_MMIO2_ALIAS_MMIO:
1357 pgmHandlerPhysicalResetAliasedPage(pVM, pPage, pRam->GCPhys + ((RTGCPHYS)iPage << PAGE_SHIFT));
1358 break;
1359
1360 case PGMPAGETYPE_MMIO2:
1361 case PGMPAGETYPE_ROM_SHADOW: /* handled by pgmR3PhysRomReset. */
1362 case PGMPAGETYPE_ROM:
1363 case PGMPAGETYPE_MMIO:
1364 break;
1365 default:
1366 AssertFailed();
1367 }
1368 } /* for each page */
1369 }
1370 else
1371 {
1372 /* Zero the memory. */
1373 while (iPage-- > 0)
1374 {
1375 PPGMPAGE pPage = &pRam->aPages[iPage];
1376 switch (PGM_PAGE_GET_TYPE(pPage))
1377 {
1378 case PGMPAGETYPE_RAM:
1379 switch (PGM_PAGE_GET_STATE(pPage))
1380 {
1381 case PGM_PAGE_STATE_ZERO:
1382 break;
1383
1384 case PGM_PAGE_STATE_BALLOONED:
1385 /* Turn into a zero page; the balloon status is lost when the VM reboots. */
1386 PGM_PAGE_SET_STATE(pPage, PGM_PAGE_STATE_ZERO);
1387 break;
1388
1389 case PGM_PAGE_STATE_SHARED:
1390 case PGM_PAGE_STATE_WRITE_MONITORED:
1391 rc = pgmPhysPageMakeWritable(pVM, pPage, pRam->GCPhys + ((RTGCPHYS)iPage << PAGE_SHIFT));
1392 AssertLogRelRCReturn(rc, rc);
1393 /* no break */
1394
1395 case PGM_PAGE_STATE_ALLOCATED:
1396 {
1397 void *pvPage;
1398 rc = pgmPhysPageMap(pVM, pPage, pRam->GCPhys + ((RTGCPHYS)iPage << PAGE_SHIFT), &pvPage);
1399 AssertLogRelRCReturn(rc, rc);
1400 ASMMemZeroPage(pvPage);
1401 break;
1402 }
1403 }
1404 break;
1405
1406 case PGMPAGETYPE_MMIO2_ALIAS_MMIO:
1407 pgmHandlerPhysicalResetAliasedPage(pVM, pPage, pRam->GCPhys + ((RTGCPHYS)iPage << PAGE_SHIFT));
1408 break;
1409
1410 case PGMPAGETYPE_MMIO2:
1411 case PGMPAGETYPE_ROM_SHADOW:
1412 case PGMPAGETYPE_ROM:
1413 case PGMPAGETYPE_MMIO:
1414 break;
1415 default:
1416 AssertFailed();
1417
1418 }
1419 } /* for each page */
1420 }
1421
1422 }
1423
1424 /*
1425 * Finish off any pages pending freeing.
1426 */
1427 if (cPendingPages)
1428 {
1429 rc = GMMR3FreePagesPerform(pVM, pReq, cPendingPages);
1430 AssertLogRelRCReturn(rc, rc);
1431 }
1432 GMMR3FreePagesCleanup(pReq);
1433
1434 return VINF_SUCCESS;
1435}
1436
1437
1438/**
1439 * This is the interface IOM is using to register an MMIO region.
1440 *
1441 * It will check for conflicts and ensure that a RAM range structure
1442 * is present before calling the PGMR3HandlerPhysicalRegister API to
1443 * register the callbacks.
1444 *
1445 * @returns VBox status code.
1446 *
1447 * @param pVM Pointer to the shared VM structure.
1448 * @param GCPhys The start of the MMIO region.
1449 * @param cb The size of the MMIO region.
1450 * @param pfnHandlerR3 The address of the ring-3 handler. (IOMR3MMIOHandler)
1451 * @param pvUserR3 The user argument for R3.
1452 * @param pfnHandlerR0 The address of the ring-0 handler. (IOMMMIOHandler)
1453 * @param pvUserR0 The user argument for R0.
1454 * @param pfnHandlerRC The address of the RC handler. (IOMMMIOHandler)
1455 * @param pvUserRC The user argument for RC.
1456 * @param pszDesc The description of the MMIO region.
1457 */
1458VMMR3DECL(int) PGMR3PhysMMIORegister(PVM pVM, RTGCPHYS GCPhys, RTGCPHYS cb,
1459 R3PTRTYPE(PFNPGMR3PHYSHANDLER) pfnHandlerR3, RTR3PTR pvUserR3,
1460 R0PTRTYPE(PFNPGMR0PHYSHANDLER) pfnHandlerR0, RTR0PTR pvUserR0,
1461 RCPTRTYPE(PFNPGMRCPHYSHANDLER) pfnHandlerRC, RTRCPTR pvUserRC,
1462 R3PTRTYPE(const char *) pszDesc)
1463{
1464 /*
1465 * Assert on some assumption.
1466 */
1467 VM_ASSERT_EMT(pVM);
1468 AssertReturn(!(cb & PAGE_OFFSET_MASK), VERR_INVALID_PARAMETER);
1469 AssertReturn(!(GCPhys & PAGE_OFFSET_MASK), VERR_INVALID_PARAMETER);
1470 AssertPtrReturn(pszDesc, VERR_INVALID_POINTER);
1471 AssertReturn(*pszDesc, VERR_INVALID_PARAMETER);
1472
1473 /*
1474 * Make sure there's a RAM range structure for the region.
1475 */
1476 int rc;
1477 RTGCPHYS GCPhysLast = GCPhys + (cb - 1);
1478 bool fRamExists = false;
1479 PPGMRAMRANGE pRamPrev = NULL;
1480 PPGMRAMRANGE pRam = pVM->pgm.s.pRamRangesR3;
1481 while (pRam && GCPhysLast >= pRam->GCPhys)
1482 {
1483 if ( GCPhysLast >= pRam->GCPhys
1484 && GCPhys <= pRam->GCPhysLast)
1485 {
1486 /* Simplification: all within the same range. */
1487 AssertLogRelMsgReturn( GCPhys >= pRam->GCPhys
1488 && GCPhysLast <= pRam->GCPhysLast,
1489 ("%RGp-%RGp (MMIO/%s) falls partly outside %RGp-%RGp (%s)\n",
1490 GCPhys, GCPhysLast, pszDesc,
1491 pRam->GCPhys, pRam->GCPhysLast, pRam->pszDesc),
1492 VERR_PGM_RAM_CONFLICT);
1493
1494 /* Check that it's all RAM or MMIO pages. */
1495 PCPGMPAGE pPage = &pRam->aPages[(GCPhys - pRam->GCPhys) >> PAGE_SHIFT];
1496 uint32_t cLeft = cb >> PAGE_SHIFT;
1497 while (cLeft-- > 0)
1498 {
1499 AssertLogRelMsgReturn( PGM_PAGE_GET_TYPE(pPage) == PGMPAGETYPE_RAM
1500 || PGM_PAGE_GET_TYPE(pPage) == PGMPAGETYPE_MMIO,
1501 ("%RGp-%RGp (MMIO/%s): %RGp is not a RAM or MMIO page - type=%d desc=%s\n",
1502 GCPhys, GCPhysLast, pszDesc, PGM_PAGE_GET_TYPE(pPage), pRam->pszDesc),
1503 VERR_PGM_RAM_CONFLICT);
1504 pPage++;
1505 }
1506
1507 /* Looks good. */
1508 fRamExists = true;
1509 break;
1510 }
1511
1512 /* next */
1513 pRamPrev = pRam;
1514 pRam = pRam->pNextR3;
1515 }
1516 PPGMRAMRANGE pNew;
1517 if (fRamExists)
1518 {
1519 pNew = NULL;
1520
1521 /*
1522 * Make all the pages in the range MMIO/ZERO pages, freeing any
1523 * RAM pages currently mapped here. This might not be 100% correct
1524 * for PCI memory, but we're doing the same thing for MMIO2 pages.
1525 */
1526 rc = pgmLock(pVM);
1527 if (RT_SUCCESS(rc))
1528 {
1529 rc = pgmR3PhysFreePageRange(pVM, pRam, GCPhys, GCPhysLast, PGMPAGETYPE_MMIO);
1530 pgmUnlock(pVM);
1531 }
1532 AssertRCReturn(rc, rc);
1533 }
1534 else
1535 {
1536 pgmLock(pVM);
1537
1538 /*
1539 * No RAM range, insert an ad hoc one.
1540 *
1541 * Note that we don't have to tell REM about this range because
1542 * PGMHandlerPhysicalRegisterEx will do that for us.
1543 */
1544 Log(("PGMR3PhysMMIORegister: Adding ad hoc MMIO range for %RGp-%RGp %s\n", GCPhys, GCPhysLast, pszDesc));
1545
1546 const uint32_t cPages = cb >> PAGE_SHIFT;
1547 const size_t cbRamRange = RT_OFFSETOF(PGMRAMRANGE, aPages[cPages]);
1548 rc = MMHyperAlloc(pVM, RT_OFFSETOF(PGMRAMRANGE, aPages[cPages]), 16, MM_TAG_PGM_PHYS, (void **)&pNew);
1549 AssertLogRelMsgRCReturn(rc, ("cbRamRange=%zu\n", cbRamRange), rc);
1550
1551 /* Initialize the range. */
1552 pNew->pSelfR0 = MMHyperCCToR0(pVM, pNew);
1553 pNew->pSelfRC = MMHyperCCToRC(pVM, pNew);
1554 pNew->GCPhys = GCPhys;
1555 pNew->GCPhysLast = GCPhysLast;
1556 pNew->cb = cb;
1557 pNew->pszDesc = pszDesc;
1558 pNew->fFlags = PGM_RAM_RANGE_FLAGS_AD_HOC_MMIO;
1559 pNew->pvR3 = NULL;
1560 pNew->paLSPages = NULL;
1561
1562 uint32_t iPage = cPages;
1563 while (iPage-- > 0)
1564 PGM_PAGE_INIT_ZERO(&pNew->aPages[iPage], pVM, PGMPAGETYPE_MMIO);
1565 Assert(PGM_PAGE_GET_TYPE(&pNew->aPages[0]) == PGMPAGETYPE_MMIO);
1566
1567 /* update the page count stats. */
1568 pVM->pgm.s.cPureMmioPages += cPages;
1569 pVM->pgm.s.cAllPages += cPages;
1570
1571 /* link it */
1572 pgmR3PhysLinkRamRange(pVM, pNew, pRamPrev);
1573
1574 pgmUnlock(pVM);
1575 }
1576
1577 /*
1578 * Register the access handler.
1579 */
1580 rc = PGMHandlerPhysicalRegisterEx(pVM, PGMPHYSHANDLERTYPE_MMIO, GCPhys, GCPhysLast,
1581 pfnHandlerR3, pvUserR3,
1582 pfnHandlerR0, pvUserR0,
1583 pfnHandlerRC, pvUserRC, pszDesc);
1584 if ( RT_FAILURE(rc)
1585 && !fRamExists)
1586 {
1587 pVM->pgm.s.cPureMmioPages -= cb >> PAGE_SHIFT;
1588 pVM->pgm.s.cAllPages -= cb >> PAGE_SHIFT;
1589
1590 /* remove the ad hoc range. */
1591 pgmR3PhysUnlinkRamRange2(pVM, pNew, pRamPrev);
1592 pNew->cb = pNew->GCPhys = pNew->GCPhysLast = NIL_RTGCPHYS;
1593 MMHyperFree(pVM, pRam);
1594 }
1595 PGMPhysInvalidatePageMapTLB(pVM);
1596
1597 return rc;
1598}
1599
1600
1601/**
1602 * This is the interface IOM is using to register an MMIO region.
1603 *
1604 * It will take care of calling PGMHandlerPhysicalDeregister and clean up
1605 * any ad hoc PGMRAMRANGE left behind.
1606 *
1607 * @returns VBox status code.
1608 * @param pVM Pointer to the shared VM structure.
1609 * @param GCPhys The start of the MMIO region.
1610 * @param cb The size of the MMIO region.
1611 */
1612VMMR3DECL(int) PGMR3PhysMMIODeregister(PVM pVM, RTGCPHYS GCPhys, RTGCPHYS cb)
1613{
1614 VM_ASSERT_EMT(pVM);
1615
1616 /*
1617 * First deregister the handler, then check if we should remove the ram range.
1618 */
1619 int rc = PGMHandlerPhysicalDeregister(pVM, GCPhys);
1620 if (RT_SUCCESS(rc))
1621 {
1622 RTGCPHYS GCPhysLast = GCPhys + (cb - 1);
1623 PPGMRAMRANGE pRamPrev = NULL;
1624 PPGMRAMRANGE pRam = pVM->pgm.s.pRamRangesR3;
1625 while (pRam && GCPhysLast >= pRam->GCPhys)
1626 {
1627 /** @todo We're being a bit too careful here. rewrite. */
1628 if ( GCPhysLast == pRam->GCPhysLast
1629 && GCPhys == pRam->GCPhys)
1630 {
1631 Assert(pRam->cb == cb);
1632
1633 /*
1634 * See if all the pages are dead MMIO pages.
1635 */
1636 uint32_t const cPages = cb >> PAGE_SHIFT;
1637 bool fAllMMIO = true;
1638 uint32_t iPage = 0;
1639 uint32_t cLeft = cPages;
1640 while (cLeft-- > 0)
1641 {
1642 PPGMPAGE pPage = &pRam->aPages[iPage];
1643 if ( PGM_PAGE_GET_TYPE(pPage) != PGMPAGETYPE_MMIO
1644 /*|| not-out-of-action later */)
1645 {
1646 fAllMMIO = false;
1647 Assert(PGM_PAGE_GET_TYPE(pPage) != PGMPAGETYPE_MMIO2_ALIAS_MMIO);
1648 AssertMsgFailed(("%RGp %R[pgmpage]\n", pRam->GCPhys + ((RTGCPHYS)iPage << PAGE_SHIFT), pPage));
1649 break;
1650 }
1651 Assert(PGM_PAGE_IS_ZERO(pPage));
1652 pPage++;
1653 }
1654 if (fAllMMIO)
1655 {
1656 /*
1657 * Ad-hoc range, unlink and free it.
1658 */
1659 Log(("PGMR3PhysMMIODeregister: Freeing ad hoc MMIO range for %RGp-%RGp %s\n",
1660 GCPhys, GCPhysLast, pRam->pszDesc));
1661
1662 pVM->pgm.s.cAllPages -= cPages;
1663 pVM->pgm.s.cPureMmioPages -= cPages;
1664
1665 pgmR3PhysUnlinkRamRange2(pVM, pRam, pRamPrev);
1666 pRam->cb = pRam->GCPhys = pRam->GCPhysLast = NIL_RTGCPHYS;
1667 MMHyperFree(pVM, pRam);
1668 break;
1669 }
1670 }
1671
1672 /*
1673 * Range match? It will all be within one range (see PGMAllHandler.cpp).
1674 */
1675 if ( GCPhysLast >= pRam->GCPhys
1676 && GCPhys <= pRam->GCPhysLast)
1677 {
1678 Assert(GCPhys >= pRam->GCPhys);
1679 Assert(GCPhysLast <= pRam->GCPhysLast);
1680
1681 /*
1682 * Turn the pages back into RAM pages.
1683 */
1684 uint32_t iPage = (GCPhys - pRam->GCPhys) >> PAGE_SHIFT;
1685 uint32_t cLeft = cb >> PAGE_SHIFT;
1686 while (cLeft--)
1687 {
1688 PPGMPAGE pPage = &pRam->aPages[iPage];
1689 AssertMsg(PGM_PAGE_IS_MMIO(pPage), ("%RGp %R[pgmpage]\n", pRam->GCPhys + ((RTGCPHYS)iPage << PAGE_SHIFT), pPage));
1690 AssertMsg(PGM_PAGE_IS_ZERO(pPage), ("%RGp %R[pgmpage]\n", pRam->GCPhys + ((RTGCPHYS)iPage << PAGE_SHIFT), pPage));
1691 if (PGM_PAGE_GET_TYPE(pPage) == PGMPAGETYPE_MMIO)
1692 PGM_PAGE_SET_TYPE(pPage, PGMPAGETYPE_RAM);
1693 }
1694 break;
1695 }
1696
1697 /* next */
1698 pRamPrev = pRam;
1699 pRam = pRam->pNextR3;
1700 }
1701 }
1702
1703 PGMPhysInvalidatePageMapTLB(pVM);
1704 return rc;
1705}
1706
1707
1708/**
1709 * Locate a MMIO2 range.
1710 *
1711 * @returns Pointer to the MMIO2 range.
1712 * @param pVM Pointer to the shared VM structure.
1713 * @param pDevIns The device instance owning the region.
1714 * @param iRegion The region.
1715 */
1716DECLINLINE(PPGMMMIO2RANGE) pgmR3PhysMMIO2Find(PVM pVM, PPDMDEVINS pDevIns, uint32_t iRegion)
1717{
1718 /*
1719 * Search the list.
1720 */
1721 for (PPGMMMIO2RANGE pCur = pVM->pgm.s.pMmio2RangesR3; pCur; pCur = pCur->pNextR3)
1722 if ( pCur->pDevInsR3 == pDevIns
1723 && pCur->iRegion == iRegion)
1724 return pCur;
1725 return NULL;
1726}
1727
1728
1729/**
1730 * Allocate and register an MMIO2 region.
1731 *
1732 * As mentioned elsewhere, MMIO2 is just RAM spelled differently. It's
1733 * RAM associated with a device. It is also non-shared memory with a
1734 * permanent ring-3 mapping and page backing (presently).
1735 *
1736 * A MMIO2 range may overlap with base memory if a lot of RAM
1737 * is configured for the VM, in which case we'll drop the base
1738 * memory pages. Presently we will make no attempt to preserve
1739 * anything that happens to be present in the base memory that
1740 * is replaced, this is of course incorrectly but it's too much
1741 * effort.
1742 *
1743 * @returns VBox status code.
1744 * @retval VINF_SUCCESS on success, *ppv pointing to the R3 mapping of the memory.
1745 * @retval VERR_ALREADY_EXISTS if the region already exists.
1746 *
1747 * @param pVM Pointer to the shared VM structure.
1748 * @param pDevIns The device instance owning the region.
1749 * @param iRegion The region number. If the MMIO2 memory is a PCI I/O region
1750 * this number has to be the number of that region. Otherwise
1751 * it can be any number safe UINT8_MAX.
1752 * @param cb The size of the region. Must be page aligned.
1753 * @param fFlags Reserved for future use, must be zero.
1754 * @param ppv Where to store the pointer to the ring-3 mapping of the memory.
1755 * @param pszDesc The description.
1756 */
1757VMMR3DECL(int) PGMR3PhysMMIO2Register(PVM pVM, PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS cb, uint32_t fFlags, void **ppv, const char *pszDesc)
1758{
1759 /*
1760 * Validate input.
1761 */
1762 VM_ASSERT_EMT_RETURN(pVM, VERR_VM_THREAD_NOT_EMT);
1763 AssertPtrReturn(pDevIns, VERR_INVALID_PARAMETER);
1764 AssertReturn(iRegion <= UINT8_MAX, VERR_INVALID_PARAMETER);
1765 AssertPtrReturn(ppv, VERR_INVALID_POINTER);
1766 AssertPtrReturn(pszDesc, VERR_INVALID_POINTER);
1767 AssertReturn(*pszDesc, VERR_INVALID_PARAMETER);
1768 AssertReturn(pgmR3PhysMMIO2Find(pVM, pDevIns, iRegion) == NULL, VERR_ALREADY_EXISTS);
1769 AssertReturn(!(cb & PAGE_OFFSET_MASK), VERR_INVALID_PARAMETER);
1770 AssertReturn(cb, VERR_INVALID_PARAMETER);
1771 AssertReturn(!fFlags, VERR_INVALID_PARAMETER);
1772
1773 const uint32_t cPages = cb >> PAGE_SHIFT;
1774 AssertLogRelReturn(((RTGCPHYS)cPages << PAGE_SHIFT) == cb, VERR_INVALID_PARAMETER);
1775 AssertLogRelReturn(cPages <= INT32_MAX / 2, VERR_NO_MEMORY);
1776
1777 /*
1778 * For the 2nd+ instance, mangle the description string so it's unique.
1779 */
1780 if (pDevIns->iInstance > 0) /** @todo Move to PDMDevHlp.cpp and use a real string cache. */
1781 {
1782 pszDesc = MMR3HeapAPrintf(pVM, MM_TAG_PGM_PHYS, "%s [%u]", pszDesc, pDevIns->iInstance);
1783 if (!pszDesc)
1784 return VERR_NO_MEMORY;
1785 }
1786
1787 /*
1788 * Try reserve and allocate the backing memory first as this is what is
1789 * most likely to fail.
1790 */
1791 int rc = MMR3AdjustFixedReservation(pVM, cPages, pszDesc);
1792 if (RT_SUCCESS(rc))
1793 {
1794 void *pvPages;
1795 PSUPPAGE paPages = (PSUPPAGE)RTMemTmpAlloc(cPages * sizeof(SUPPAGE));
1796 if (RT_SUCCESS(rc))
1797 rc = SUPR3PageAllocEx(cPages, 0 /*fFlags*/, &pvPages, NULL /*pR0Ptr*/, paPages);
1798 if (RT_SUCCESS(rc))
1799 {
1800 memset(pvPages, 0, cPages * PAGE_SIZE);
1801
1802 /*
1803 * Create the MMIO2 range record for it.
1804 */
1805 const size_t cbRange = RT_OFFSETOF(PGMMMIO2RANGE, RamRange.aPages[cPages]);
1806 PPGMMMIO2RANGE pNew;
1807 rc = MMR3HyperAllocOnceNoRel(pVM, cbRange, 0, MM_TAG_PGM_PHYS, (void **)&pNew);
1808 AssertLogRelMsgRC(rc, ("cbRamRange=%zu\n", cbRange));
1809 if (RT_SUCCESS(rc))
1810 {
1811 pNew->pDevInsR3 = pDevIns;
1812 pNew->pvR3 = pvPages;
1813 //pNew->pNext = NULL;
1814 //pNew->fMapped = false;
1815 //pNew->fOverlapping = false;
1816 pNew->iRegion = iRegion;
1817 pNew->idSavedState = UINT8_MAX;
1818 pNew->RamRange.pSelfR0 = MMHyperCCToR0(pVM, &pNew->RamRange);
1819 pNew->RamRange.pSelfRC = MMHyperCCToRC(pVM, &pNew->RamRange);
1820 pNew->RamRange.GCPhys = NIL_RTGCPHYS;
1821 pNew->RamRange.GCPhysLast = NIL_RTGCPHYS;
1822 pNew->RamRange.pszDesc = pszDesc;
1823 pNew->RamRange.cb = cb;
1824 pNew->RamRange.fFlags = PGM_RAM_RANGE_FLAGS_AD_HOC_MMIO2;
1825 pNew->RamRange.pvR3 = pvPages;
1826 //pNew->RamRange.paLSPages = NULL;
1827
1828 uint32_t iPage = cPages;
1829 while (iPage-- > 0)
1830 {
1831 PGM_PAGE_INIT(&pNew->RamRange.aPages[iPage],
1832 paPages[iPage].Phys, NIL_GMM_PAGEID,
1833 PGMPAGETYPE_MMIO2, PGM_PAGE_STATE_ALLOCATED);
1834 }
1835
1836 /* update page count stats */
1837 pVM->pgm.s.cAllPages += cPages;
1838 pVM->pgm.s.cPrivatePages += cPages;
1839
1840 /*
1841 * Link it into the list.
1842 * Since there is no particular order, just push it.
1843 */
1844 pgmLock(pVM);
1845 pNew->pNextR3 = pVM->pgm.s.pMmio2RangesR3;
1846 pVM->pgm.s.pMmio2RangesR3 = pNew;
1847 pgmUnlock(pVM);
1848
1849 *ppv = pvPages;
1850 RTMemTmpFree(paPages);
1851 PGMPhysInvalidatePageMapTLB(pVM);
1852 return VINF_SUCCESS;
1853 }
1854
1855 SUPR3PageFreeEx(pvPages, cPages);
1856 }
1857 RTMemTmpFree(paPages);
1858 MMR3AdjustFixedReservation(pVM, -(int32_t)cPages, pszDesc);
1859 }
1860 if (pDevIns->iInstance > 0)
1861 MMR3HeapFree((void *)pszDesc);
1862 return rc;
1863}
1864
1865
1866/**
1867 * Deregisters and frees an MMIO2 region.
1868 *
1869 * Any physical (and virtual) access handlers registered for the region must
1870 * be deregistered before calling this function.
1871 *
1872 * @returns VBox status code.
1873 * @param pVM Pointer to the shared VM structure.
1874 * @param pDevIns The device instance owning the region.
1875 * @param iRegion The region. If it's UINT32_MAX it'll be a wildcard match.
1876 */
1877VMMR3DECL(int) PGMR3PhysMMIO2Deregister(PVM pVM, PPDMDEVINS pDevIns, uint32_t iRegion)
1878{
1879 /*
1880 * Validate input.
1881 */
1882 VM_ASSERT_EMT_RETURN(pVM, VERR_VM_THREAD_NOT_EMT);
1883 AssertPtrReturn(pDevIns, VERR_INVALID_PARAMETER);
1884 AssertReturn(iRegion <= UINT8_MAX || iRegion == UINT32_MAX, VERR_INVALID_PARAMETER);
1885
1886 pgmLock(pVM);
1887 int rc = VINF_SUCCESS;
1888 unsigned cFound = 0;
1889 PPGMMMIO2RANGE pPrev = NULL;
1890 PPGMMMIO2RANGE pCur = pVM->pgm.s.pMmio2RangesR3;
1891 while (pCur)
1892 {
1893 if ( pCur->pDevInsR3 == pDevIns
1894 && ( iRegion == UINT32_MAX
1895 || pCur->iRegion == iRegion))
1896 {
1897 cFound++;
1898
1899 /*
1900 * Unmap it if it's mapped.
1901 */
1902 if (pCur->fMapped)
1903 {
1904 int rc2 = PGMR3PhysMMIO2Unmap(pVM, pCur->pDevInsR3, pCur->iRegion, pCur->RamRange.GCPhys);
1905 AssertRC(rc2);
1906 if (RT_FAILURE(rc2) && RT_SUCCESS(rc))
1907 rc = rc2;
1908 }
1909
1910 /*
1911 * Unlink it
1912 */
1913 PPGMMMIO2RANGE pNext = pCur->pNextR3;
1914 if (pPrev)
1915 pPrev->pNextR3 = pNext;
1916 else
1917 pVM->pgm.s.pMmio2RangesR3 = pNext;
1918 pCur->pNextR3 = NULL;
1919
1920 /*
1921 * Free the memory.
1922 */
1923 int rc2 = SUPR3PageFreeEx(pCur->pvR3, pCur->RamRange.cb >> PAGE_SHIFT);
1924 AssertRC(rc2);
1925 if (RT_FAILURE(rc2) && RT_SUCCESS(rc))
1926 rc = rc2;
1927
1928 uint32_t const cPages = pCur->RamRange.cb >> PAGE_SHIFT;
1929 rc2 = MMR3AdjustFixedReservation(pVM, -(int32_t)cPages, pCur->RamRange.pszDesc);
1930 AssertRC(rc2);
1931 if (RT_FAILURE(rc2) && RT_SUCCESS(rc))
1932 rc = rc2;
1933
1934 /* we're leaking hyper memory here if done at runtime. */
1935#ifdef VBOX_STRICT
1936 VMSTATE const enmState = VMR3GetState(pVM);
1937 AssertMsg( enmState == VMSTATE_POWERING_OFF
1938 || enmState == VMSTATE_POWERING_OFF_LS
1939 || enmState == VMSTATE_OFF
1940 || enmState == VMSTATE_OFF_LS
1941 || enmState == VMSTATE_DESTROYING
1942 || enmState == VMSTATE_TERMINATED
1943 || enmState == VMSTATE_CREATING
1944 , ("%s\n", VMR3GetStateName(enmState)));
1945#endif
1946 /*rc = MMHyperFree(pVM, pCur);
1947 AssertRCReturn(rc, rc); - not safe, see the alloc call. */
1948
1949
1950 /* update page count stats */
1951 pVM->pgm.s.cAllPages -= cPages;
1952 pVM->pgm.s.cPrivatePages -= cPages;
1953
1954 /* next */
1955 pCur = pNext;
1956 }
1957 else
1958 {
1959 pPrev = pCur;
1960 pCur = pCur->pNextR3;
1961 }
1962 }
1963 PGMPhysInvalidatePageMapTLB(pVM);
1964 pgmUnlock(pVM);
1965 return !cFound && iRegion != UINT32_MAX ? VERR_NOT_FOUND : rc;
1966}
1967
1968
1969/**
1970 * Maps a MMIO2 region.
1971 *
1972 * This is done when a guest / the bios / state loading changes the
1973 * PCI config. The replacing of base memory has the same restrictions
1974 * as during registration, of course.
1975 *
1976 * @returns VBox status code.
1977 *
1978 * @param pVM Pointer to the shared VM structure.
1979 * @param pDevIns The
1980 */
1981VMMR3DECL(int) PGMR3PhysMMIO2Map(PVM pVM, PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS GCPhys)
1982{
1983 /*
1984 * Validate input
1985 */
1986 VM_ASSERT_EMT_RETURN(pVM, VERR_VM_THREAD_NOT_EMT);
1987 AssertPtrReturn(pDevIns, VERR_INVALID_PARAMETER);
1988 AssertReturn(iRegion <= UINT8_MAX, VERR_INVALID_PARAMETER);
1989 AssertReturn(GCPhys != NIL_RTGCPHYS, VERR_INVALID_PARAMETER);
1990 AssertReturn(GCPhys != 0, VERR_INVALID_PARAMETER);
1991 AssertReturn(!(GCPhys & PAGE_OFFSET_MASK), VERR_INVALID_PARAMETER);
1992
1993 PPGMMMIO2RANGE pCur = pgmR3PhysMMIO2Find(pVM, pDevIns, iRegion);
1994 AssertReturn(pCur, VERR_NOT_FOUND);
1995 AssertReturn(!pCur->fMapped, VERR_WRONG_ORDER);
1996 Assert(pCur->RamRange.GCPhys == NIL_RTGCPHYS);
1997 Assert(pCur->RamRange.GCPhysLast == NIL_RTGCPHYS);
1998
1999 const RTGCPHYS GCPhysLast = GCPhys + pCur->RamRange.cb - 1;
2000 AssertReturn(GCPhysLast > GCPhys, VERR_INVALID_PARAMETER);
2001
2002 /*
2003 * Find our location in the ram range list, checking for
2004 * restriction we don't bother implementing yet (partially overlapping).
2005 */
2006 bool fRamExists = false;
2007 PPGMRAMRANGE pRamPrev = NULL;
2008 PPGMRAMRANGE pRam = pVM->pgm.s.pRamRangesR3;
2009 while (pRam && GCPhysLast >= pRam->GCPhys)
2010 {
2011 if ( GCPhys <= pRam->GCPhysLast
2012 && GCPhysLast >= pRam->GCPhys)
2013 {
2014 /* completely within? */
2015 AssertLogRelMsgReturn( GCPhys >= pRam->GCPhys
2016 && GCPhysLast <= pRam->GCPhysLast,
2017 ("%RGp-%RGp (MMIO2/%s) falls partly outside %RGp-%RGp (%s)\n",
2018 GCPhys, GCPhysLast, pCur->RamRange.pszDesc,
2019 pRam->GCPhys, pRam->GCPhysLast, pRam->pszDesc),
2020 VERR_PGM_RAM_CONFLICT);
2021 fRamExists = true;
2022 break;
2023 }
2024
2025 /* next */
2026 pRamPrev = pRam;
2027 pRam = pRam->pNextR3;
2028 }
2029 if (fRamExists)
2030 {
2031 PPGMPAGE pPage = &pRam->aPages[(GCPhys - pRam->GCPhys) >> PAGE_SHIFT];
2032 uint32_t cPagesLeft = pCur->RamRange.cb >> PAGE_SHIFT;
2033 while (cPagesLeft-- > 0)
2034 {
2035 AssertLogRelMsgReturn(PGM_PAGE_GET_TYPE(pPage) == PGMPAGETYPE_RAM,
2036 ("%RGp isn't a RAM page (%d) - mapping %RGp-%RGp (MMIO2/%s).\n",
2037 GCPhys, PGM_PAGE_GET_TYPE(pPage), GCPhys, GCPhysLast, pCur->RamRange.pszDesc),
2038 VERR_PGM_RAM_CONFLICT);
2039 pPage++;
2040 }
2041 }
2042 Log(("PGMR3PhysMMIO2Map: %RGp-%RGp fRamExists=%RTbool %s\n",
2043 GCPhys, GCPhysLast, fRamExists, pCur->RamRange.pszDesc));
2044
2045 /*
2046 * Make the changes.
2047 */
2048 pgmLock(pVM);
2049
2050 pCur->RamRange.GCPhys = GCPhys;
2051 pCur->RamRange.GCPhysLast = GCPhysLast;
2052 pCur->fMapped = true;
2053 pCur->fOverlapping = fRamExists;
2054
2055 if (fRamExists)
2056 {
2057/** @todo use pgmR3PhysFreePageRange here. */
2058 uint32_t cPendingPages = 0;
2059 PGMMFREEPAGESREQ pReq;
2060 int rc = GMMR3FreePagesPrepare(pVM, &pReq, PGMPHYS_FREE_PAGE_BATCH_SIZE, GMMACCOUNT_BASE);
2061 AssertLogRelRCReturn(rc, rc);
2062
2063 /* replace the pages, freeing all present RAM pages. */
2064 PPGMPAGE pPageSrc = &pCur->RamRange.aPages[0];
2065 PPGMPAGE pPageDst = &pRam->aPages[(GCPhys - pRam->GCPhys) >> PAGE_SHIFT];
2066 uint32_t cPagesLeft = pCur->RamRange.cb >> PAGE_SHIFT;
2067 while (cPagesLeft-- > 0)
2068 {
2069 rc = pgmPhysFreePage(pVM, pReq, &cPendingPages, pPageDst, GCPhys);
2070 AssertLogRelRCReturn(rc, rc); /* We're done for if this goes wrong. */
2071
2072 RTHCPHYS const HCPhys = PGM_PAGE_GET_HCPHYS(pPageSrc);
2073 PGM_PAGE_SET_HCPHYS(pPageDst, HCPhys);
2074 PGM_PAGE_SET_TYPE(pPageDst, PGMPAGETYPE_MMIO2);
2075 PGM_PAGE_SET_STATE(pPageDst, PGM_PAGE_STATE_ALLOCATED);
2076
2077 pVM->pgm.s.cZeroPages--;
2078 GCPhys += PAGE_SIZE;
2079 pPageSrc++;
2080 pPageDst++;
2081 }
2082
2083 /* Flush physical page map TLB. */
2084 PGMPhysInvalidatePageMapTLB(pVM);
2085
2086 if (cPendingPages)
2087 {
2088 rc = GMMR3FreePagesPerform(pVM, pReq, cPendingPages);
2089 AssertLogRelRCReturn(rc, rc);
2090 }
2091 GMMR3FreePagesCleanup(pReq);
2092 pgmUnlock(pVM);
2093 }
2094 else
2095 {
2096 RTGCPHYS cb = pCur->RamRange.cb;
2097
2098 /* link in the ram range */
2099 pgmR3PhysLinkRamRange(pVM, &pCur->RamRange, pRamPrev);
2100 pgmUnlock(pVM);
2101
2102 REMR3NotifyPhysRamRegister(pVM, GCPhys, cb, REM_NOTIFY_PHYS_RAM_FLAGS_MMIO2);
2103 }
2104
2105 PGMPhysInvalidatePageMapTLB(pVM);
2106 return VINF_SUCCESS;
2107}
2108
2109
2110/**
2111 * Unmaps a MMIO2 region.
2112 *
2113 * This is done when a guest / the bios / state loading changes the
2114 * PCI config. The replacing of base memory has the same restrictions
2115 * as during registration, of course.
2116 */
2117VMMR3DECL(int) PGMR3PhysMMIO2Unmap(PVM pVM, PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS GCPhys)
2118{
2119 /*
2120 * Validate input
2121 */
2122 VM_ASSERT_EMT_RETURN(pVM, VERR_VM_THREAD_NOT_EMT);
2123 AssertPtrReturn(pDevIns, VERR_INVALID_PARAMETER);
2124 AssertReturn(iRegion <= UINT8_MAX, VERR_INVALID_PARAMETER);
2125 AssertReturn(GCPhys != NIL_RTGCPHYS, VERR_INVALID_PARAMETER);
2126 AssertReturn(GCPhys != 0, VERR_INVALID_PARAMETER);
2127 AssertReturn(!(GCPhys & PAGE_OFFSET_MASK), VERR_INVALID_PARAMETER);
2128
2129 PPGMMMIO2RANGE pCur = pgmR3PhysMMIO2Find(pVM, pDevIns, iRegion);
2130 AssertReturn(pCur, VERR_NOT_FOUND);
2131 AssertReturn(pCur->fMapped, VERR_WRONG_ORDER);
2132 AssertReturn(pCur->RamRange.GCPhys == GCPhys, VERR_INVALID_PARAMETER);
2133 Assert(pCur->RamRange.GCPhysLast != NIL_RTGCPHYS);
2134
2135 Log(("PGMR3PhysMMIO2Unmap: %RGp-%RGp %s\n",
2136 pCur->RamRange.GCPhys, pCur->RamRange.GCPhysLast, pCur->RamRange.pszDesc));
2137
2138 /*
2139 * Unmap it.
2140 */
2141 pgmLock(pVM);
2142
2143 RTGCPHYS GCPhysRangeREM;
2144 RTGCPHYS cbRangeREM;
2145 bool fInformREM;
2146 if (pCur->fOverlapping)
2147 {
2148 /* Restore the RAM pages we've replaced. */
2149 PPGMRAMRANGE pRam = pVM->pgm.s.pRamRangesR3;
2150 while (pRam->GCPhys > pCur->RamRange.GCPhysLast)
2151 pRam = pRam->pNextR3;
2152
2153 RTHCPHYS const HCPhysZeroPg = pVM->pgm.s.HCPhysZeroPg;
2154 Assert(HCPhysZeroPg != 0 && HCPhysZeroPg != NIL_RTHCPHYS);
2155 PPGMPAGE pPageDst = &pRam->aPages[(pCur->RamRange.GCPhys - pRam->GCPhys) >> PAGE_SHIFT];
2156 uint32_t cPagesLeft = pCur->RamRange.cb >> PAGE_SHIFT;
2157 while (cPagesLeft-- > 0)
2158 {
2159 PGM_PAGE_SET_HCPHYS(pPageDst, HCPhysZeroPg);
2160 PGM_PAGE_SET_TYPE(pPageDst, PGMPAGETYPE_RAM);
2161 PGM_PAGE_SET_STATE(pPageDst, PGM_PAGE_STATE_ZERO);
2162 PGM_PAGE_SET_PAGEID(pPageDst, NIL_GMM_PAGEID);
2163 PGM_PAGE_SET_PDE_TYPE(pPageDst, PGM_PAGE_PDE_TYPE_DONTCARE);
2164
2165 pVM->pgm.s.cZeroPages++;
2166 pPageDst++;
2167 }
2168
2169 /* Flush physical page map TLB. */
2170 PGMPhysInvalidatePageMapTLB(pVM);
2171
2172 GCPhysRangeREM = NIL_RTGCPHYS; /* shuts up gcc */
2173 cbRangeREM = RTGCPHYS_MAX; /* ditto */
2174 fInformREM = false;
2175 }
2176 else
2177 {
2178 GCPhysRangeREM = pCur->RamRange.GCPhys;
2179 cbRangeREM = pCur->RamRange.cb;
2180 fInformREM = true;
2181
2182 pgmR3PhysUnlinkRamRange(pVM, &pCur->RamRange);
2183 }
2184
2185 pCur->RamRange.GCPhys = NIL_RTGCPHYS;
2186 pCur->RamRange.GCPhysLast = NIL_RTGCPHYS;
2187 pCur->fOverlapping = false;
2188 pCur->fMapped = false;
2189
2190 PGMPhysInvalidatePageMapTLB(pVM);
2191 pgmUnlock(pVM);
2192
2193 if (fInformREM)
2194 REMR3NotifyPhysRamDeregister(pVM, GCPhysRangeREM, cbRangeREM);
2195
2196 return VINF_SUCCESS;
2197}
2198
2199
2200/**
2201 * Checks if the given address is an MMIO2 base address or not.
2202 *
2203 * @returns true/false accordingly.
2204 * @param pVM Pointer to the shared VM structure.
2205 * @param pDevIns The owner of the memory, optional.
2206 * @param GCPhys The address to check.
2207 */
2208VMMR3DECL(bool) PGMR3PhysMMIO2IsBase(PVM pVM, PPDMDEVINS pDevIns, RTGCPHYS GCPhys)
2209{
2210 /*
2211 * Validate input
2212 */
2213 VM_ASSERT_EMT_RETURN(pVM, false);
2214 AssertPtrReturn(pDevIns, false);
2215 AssertReturn(GCPhys != NIL_RTGCPHYS, false);
2216 AssertReturn(GCPhys != 0, false);
2217 AssertReturn(!(GCPhys & PAGE_OFFSET_MASK), false);
2218
2219 /*
2220 * Search the list.
2221 */
2222 pgmLock(pVM);
2223 for (PPGMMMIO2RANGE pCur = pVM->pgm.s.pMmio2RangesR3; pCur; pCur = pCur->pNextR3)
2224 if (pCur->RamRange.GCPhys == GCPhys)
2225 {
2226 Assert(pCur->fMapped);
2227 pgmUnlock(pVM);
2228 return true;
2229 }
2230 pgmUnlock(pVM);
2231 return false;
2232}
2233
2234
2235/**
2236 * Gets the HC physical address of a page in the MMIO2 region.
2237 *
2238 * This is API is intended for MMHyper and shouldn't be called
2239 * by anyone else...
2240 *
2241 * @returns VBox status code.
2242 * @param pVM Pointer to the shared VM structure.
2243 * @param pDevIns The owner of the memory, optional.
2244 * @param iRegion The region.
2245 * @param off The page expressed an offset into the MMIO2 region.
2246 * @param pHCPhys Where to store the result.
2247 */
2248VMMR3DECL(int) PGMR3PhysMMIO2GetHCPhys(PVM pVM, PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS off, PRTHCPHYS pHCPhys)
2249{
2250 /*
2251 * Validate input
2252 */
2253 VM_ASSERT_EMT_RETURN(pVM, VERR_VM_THREAD_NOT_EMT);
2254 AssertPtrReturn(pDevIns, VERR_INVALID_PARAMETER);
2255 AssertReturn(iRegion <= UINT8_MAX, VERR_INVALID_PARAMETER);
2256
2257 pgmLock(pVM);
2258 PPGMMMIO2RANGE pCur = pgmR3PhysMMIO2Find(pVM, pDevIns, iRegion);
2259 AssertReturn(pCur, VERR_NOT_FOUND);
2260 AssertReturn(off < pCur->RamRange.cb, VERR_INVALID_PARAMETER);
2261
2262 PCPGMPAGE pPage = &pCur->RamRange.aPages[off >> PAGE_SHIFT];
2263 *pHCPhys = PGM_PAGE_GET_HCPHYS(pPage);
2264 pgmUnlock(pVM);
2265 return VINF_SUCCESS;
2266}
2267
2268
2269/**
2270 * Maps a portion of an MMIO2 region into kernel space (host).
2271 *
2272 * The kernel mapping will become invalid when the MMIO2 memory is deregistered
2273 * or the VM is terminated.
2274 *
2275 * @return VBox status code.
2276 *
2277 * @param pVM Pointer to the shared VM structure.
2278 * @param pDevIns The device owning the MMIO2 memory.
2279 * @param iRegion The region.
2280 * @param off The offset into the region. Must be page aligned.
2281 * @param cb The number of bytes to map. Must be page aligned.
2282 * @param pszDesc Mapping description.
2283 * @param pR0Ptr Where to store the R0 address.
2284 */
2285VMMR3DECL(int) PGMR3PhysMMIO2MapKernel(PVM pVM, PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS off, RTGCPHYS cb,
2286 const char *pszDesc, PRTR0PTR pR0Ptr)
2287{
2288 /*
2289 * Validate input.
2290 */
2291 VM_ASSERT_EMT_RETURN(pVM, VERR_VM_THREAD_NOT_EMT);
2292 AssertPtrReturn(pDevIns, VERR_INVALID_PARAMETER);
2293 AssertReturn(iRegion <= UINT8_MAX, VERR_INVALID_PARAMETER);
2294
2295 PPGMMMIO2RANGE pCur = pgmR3PhysMMIO2Find(pVM, pDevIns, iRegion);
2296 AssertReturn(pCur, VERR_NOT_FOUND);
2297 AssertReturn(off < pCur->RamRange.cb, VERR_INVALID_PARAMETER);
2298 AssertReturn(cb <= pCur->RamRange.cb, VERR_INVALID_PARAMETER);
2299 AssertReturn(off + cb <= pCur->RamRange.cb, VERR_INVALID_PARAMETER);
2300
2301 /*
2302 * Pass the request on to the support library/driver.
2303 */
2304 int rc = SUPR3PageMapKernel(pCur->pvR3, off, cb, 0, pR0Ptr);
2305
2306 return rc;
2307}
2308
2309
2310/**
2311 * Registers a ROM image.
2312 *
2313 * Shadowed ROM images requires double the amount of backing memory, so,
2314 * don't use that unless you have to. Shadowing of ROM images is process
2315 * where we can select where the reads go and where the writes go. On real
2316 * hardware the chipset provides means to configure this. We provide
2317 * PGMR3PhysProtectROM() for this purpose.
2318 *
2319 * A read-only copy of the ROM image will always be kept around while we
2320 * will allocate RAM pages for the changes on demand (unless all memory
2321 * is configured to be preallocated).
2322 *
2323 * @returns VBox status.
2324 * @param pVM VM Handle.
2325 * @param pDevIns The device instance owning the ROM.
2326 * @param GCPhys First physical address in the range.
2327 * Must be page aligned!
2328 * @param cbRange The size of the range (in bytes).
2329 * Must be page aligned!
2330 * @param pvBinary Pointer to the binary data backing the ROM image.
2331 * This must be exactly \a cbRange in size.
2332 * @param fFlags Mask of flags. PGMPHYS_ROM_FLAGS_SHADOWED
2333 * and/or PGMPHYS_ROM_FLAGS_PERMANENT_BINARY.
2334 * @param pszDesc Pointer to description string. This must not be freed.
2335 *
2336 * @remark There is no way to remove the rom, automatically on device cleanup or
2337 * manually from the device yet. This isn't difficult in any way, it's
2338 * just not something we expect to be necessary for a while.
2339 */
2340VMMR3DECL(int) PGMR3PhysRomRegister(PVM pVM, PPDMDEVINS pDevIns, RTGCPHYS GCPhys, RTGCPHYS cb,
2341 const void *pvBinary, uint32_t fFlags, const char *pszDesc)
2342{
2343 Log(("PGMR3PhysRomRegister: pDevIns=%p GCPhys=%RGp(-%RGp) cb=%RGp pvBinary=%p fFlags=%#x pszDesc=%s\n",
2344 pDevIns, GCPhys, GCPhys + cb, cb, pvBinary, fFlags, pszDesc));
2345
2346 /*
2347 * Validate input.
2348 */
2349 AssertPtrReturn(pDevIns, VERR_INVALID_PARAMETER);
2350 AssertReturn(RT_ALIGN_T(GCPhys, PAGE_SIZE, RTGCPHYS) == GCPhys, VERR_INVALID_PARAMETER);
2351 AssertReturn(RT_ALIGN_T(cb, PAGE_SIZE, RTGCPHYS) == cb, VERR_INVALID_PARAMETER);
2352 RTGCPHYS GCPhysLast = GCPhys + (cb - 1);
2353 AssertReturn(GCPhysLast > GCPhys, VERR_INVALID_PARAMETER);
2354 AssertPtrReturn(pvBinary, VERR_INVALID_PARAMETER);
2355 AssertPtrReturn(pszDesc, VERR_INVALID_POINTER);
2356 AssertReturn(!(fFlags & ~(PGMPHYS_ROM_FLAGS_SHADOWED | PGMPHYS_ROM_FLAGS_PERMANENT_BINARY)), VERR_INVALID_PARAMETER);
2357 VM_ASSERT_STATE_RETURN(pVM, VMSTATE_CREATING, VERR_VM_INVALID_VM_STATE);
2358
2359 const uint32_t cPages = cb >> PAGE_SHIFT;
2360
2361 /*
2362 * Find the ROM location in the ROM list first.
2363 */
2364 PPGMROMRANGE pRomPrev = NULL;
2365 PPGMROMRANGE pRom = pVM->pgm.s.pRomRangesR3;
2366 while (pRom && GCPhysLast >= pRom->GCPhys)
2367 {
2368 if ( GCPhys <= pRom->GCPhysLast
2369 && GCPhysLast >= pRom->GCPhys)
2370 AssertLogRelMsgFailedReturn(("%RGp-%RGp (%s) conflicts with existing %RGp-%RGp (%s)\n",
2371 GCPhys, GCPhysLast, pszDesc,
2372 pRom->GCPhys, pRom->GCPhysLast, pRom->pszDesc),
2373 VERR_PGM_RAM_CONFLICT);
2374 /* next */
2375 pRomPrev = pRom;
2376 pRom = pRom->pNextR3;
2377 }
2378
2379 /*
2380 * Find the RAM location and check for conflicts.
2381 *
2382 * Conflict detection is a bit different than for RAM
2383 * registration since a ROM can be located within a RAM
2384 * range. So, what we have to check for is other memory
2385 * types (other than RAM that is) and that we don't span
2386 * more than one RAM range (layz).
2387 */
2388 bool fRamExists = false;
2389 PPGMRAMRANGE pRamPrev = NULL;
2390 PPGMRAMRANGE pRam = pVM->pgm.s.pRamRangesR3;
2391 while (pRam && GCPhysLast >= pRam->GCPhys)
2392 {
2393 if ( GCPhys <= pRam->GCPhysLast
2394 && GCPhysLast >= pRam->GCPhys)
2395 {
2396 /* completely within? */
2397 AssertLogRelMsgReturn( GCPhys >= pRam->GCPhys
2398 && GCPhysLast <= pRam->GCPhysLast,
2399 ("%RGp-%RGp (%s) falls partly outside %RGp-%RGp (%s)\n",
2400 GCPhys, GCPhysLast, pszDesc,
2401 pRam->GCPhys, pRam->GCPhysLast, pRam->pszDesc),
2402 VERR_PGM_RAM_CONFLICT);
2403 fRamExists = true;
2404 break;
2405 }
2406
2407 /* next */
2408 pRamPrev = pRam;
2409 pRam = pRam->pNextR3;
2410 }
2411 if (fRamExists)
2412 {
2413 PPGMPAGE pPage = &pRam->aPages[(GCPhys - pRam->GCPhys) >> PAGE_SHIFT];
2414 uint32_t cPagesLeft = cPages;
2415 while (cPagesLeft-- > 0)
2416 {
2417 AssertLogRelMsgReturn(PGM_PAGE_GET_TYPE(pPage) == PGMPAGETYPE_RAM,
2418 ("%RGp (%R[pgmpage]) isn't a RAM page - registering %RGp-%RGp (%s).\n",
2419 pRam->GCPhys + ((RTGCPHYS)(uintptr_t)(pPage - &pRam->aPages[0]) << PAGE_SHIFT),
2420 pPage, GCPhys, GCPhysLast, pszDesc), VERR_PGM_RAM_CONFLICT);
2421 Assert(PGM_PAGE_IS_ZERO(pPage));
2422 pPage++;
2423 }
2424 }
2425
2426 /*
2427 * Update the base memory reservation if necessary.
2428 */
2429 uint32_t cExtraBaseCost = fRamExists ? 0 : cPages;
2430 if (fFlags & PGMPHYS_ROM_FLAGS_SHADOWED)
2431 cExtraBaseCost += cPages;
2432 if (cExtraBaseCost)
2433 {
2434 int rc = MMR3IncreaseBaseReservation(pVM, cExtraBaseCost);
2435 if (RT_FAILURE(rc))
2436 return rc;
2437 }
2438
2439 /*
2440 * Allocate memory for the virgin copy of the RAM.
2441 */
2442 PGMMALLOCATEPAGESREQ pReq;
2443 int rc = GMMR3AllocatePagesPrepare(pVM, &pReq, cPages, GMMACCOUNT_BASE);
2444 AssertRCReturn(rc, rc);
2445
2446 for (uint32_t iPage = 0; iPage < cPages; iPage++)
2447 {
2448 pReq->aPages[iPage].HCPhysGCPhys = GCPhys + (iPage << PAGE_SHIFT);
2449 pReq->aPages[iPage].idPage = NIL_GMM_PAGEID;
2450 pReq->aPages[iPage].idSharedPage = NIL_GMM_PAGEID;
2451 }
2452
2453 pgmLock(pVM);
2454 rc = GMMR3AllocatePagesPerform(pVM, pReq);
2455 pgmUnlock(pVM);
2456 if (RT_FAILURE(rc))
2457 {
2458 GMMR3AllocatePagesCleanup(pReq);
2459 return rc;
2460 }
2461
2462 /*
2463 * Allocate the new ROM range and RAM range (if necessary).
2464 */
2465 PPGMROMRANGE pRomNew;
2466 rc = MMHyperAlloc(pVM, RT_OFFSETOF(PGMROMRANGE, aPages[cPages]), 0, MM_TAG_PGM_PHYS, (void **)&pRomNew);
2467 if (RT_SUCCESS(rc))
2468 {
2469 PPGMRAMRANGE pRamNew = NULL;
2470 if (!fRamExists)
2471 rc = MMHyperAlloc(pVM, RT_OFFSETOF(PGMRAMRANGE, aPages[cPages]), sizeof(PGMPAGE), MM_TAG_PGM_PHYS, (void **)&pRamNew);
2472 if (RT_SUCCESS(rc))
2473 {
2474 pgmLock(pVM);
2475
2476 /*
2477 * Initialize and insert the RAM range (if required).
2478 */
2479 PPGMROMPAGE pRomPage = &pRomNew->aPages[0];
2480 if (!fRamExists)
2481 {
2482 pRamNew->pSelfR0 = MMHyperCCToR0(pVM, pRamNew);
2483 pRamNew->pSelfRC = MMHyperCCToRC(pVM, pRamNew);
2484 pRamNew->GCPhys = GCPhys;
2485 pRamNew->GCPhysLast = GCPhysLast;
2486 pRamNew->cb = cb;
2487 pRamNew->pszDesc = pszDesc;
2488 pRamNew->fFlags = PGM_RAM_RANGE_FLAGS_AD_HOC_ROM;
2489 pRamNew->pvR3 = NULL;
2490 pRamNew->paLSPages = NULL;
2491
2492 PPGMPAGE pPage = &pRamNew->aPages[0];
2493 for (uint32_t iPage = 0; iPage < cPages; iPage++, pPage++, pRomPage++)
2494 {
2495 PGM_PAGE_INIT(pPage,
2496 pReq->aPages[iPage].HCPhysGCPhys,
2497 pReq->aPages[iPage].idPage,
2498 PGMPAGETYPE_ROM,
2499 PGM_PAGE_STATE_ALLOCATED);
2500
2501 pRomPage->Virgin = *pPage;
2502 }
2503
2504 pVM->pgm.s.cAllPages += cPages;
2505 pgmR3PhysLinkRamRange(pVM, pRamNew, pRamPrev);
2506 }
2507 else
2508 {
2509 PPGMPAGE pPage = &pRam->aPages[(GCPhys - pRam->GCPhys) >> PAGE_SHIFT];
2510 for (uint32_t iPage = 0; iPage < cPages; iPage++, pPage++, pRomPage++)
2511 {
2512 PGM_PAGE_SET_TYPE(pPage, PGMPAGETYPE_ROM);
2513 PGM_PAGE_SET_HCPHYS(pPage, pReq->aPages[iPage].HCPhysGCPhys);
2514 PGM_PAGE_SET_STATE(pPage, PGM_PAGE_STATE_ALLOCATED);
2515 PGM_PAGE_SET_PAGEID(pPage, pReq->aPages[iPage].idPage);
2516
2517 pRomPage->Virgin = *pPage;
2518 }
2519
2520 pRamNew = pRam;
2521
2522 pVM->pgm.s.cZeroPages -= cPages;
2523 }
2524 pVM->pgm.s.cPrivatePages += cPages;
2525
2526 /* Flush physical page map TLB. */
2527 PGMPhysInvalidatePageMapTLB(pVM);
2528
2529 pgmUnlock(pVM);
2530
2531
2532 /*
2533 * !HACK ALERT! REM + (Shadowed) ROM ==> mess.
2534 *
2535 * If it's shadowed we'll register the handler after the ROM notification
2536 * so we get the access handler callbacks that we should. If it isn't
2537 * shadowed we'll do it the other way around to make REM use the built-in
2538 * ROM behavior and not the handler behavior (which is to route all access
2539 * to PGM atm).
2540 */
2541 if (fFlags & PGMPHYS_ROM_FLAGS_SHADOWED)
2542 {
2543 REMR3NotifyPhysRomRegister(pVM, GCPhys, cb, NULL, true /* fShadowed */);
2544 rc = PGMR3HandlerPhysicalRegister(pVM,
2545 fFlags & PGMPHYS_ROM_FLAGS_SHADOWED
2546 ? PGMPHYSHANDLERTYPE_PHYSICAL_ALL
2547 : PGMPHYSHANDLERTYPE_PHYSICAL_WRITE,
2548 GCPhys, GCPhysLast,
2549 pgmR3PhysRomWriteHandler, pRomNew,
2550 NULL, "pgmPhysRomWriteHandler", MMHyperCCToR0(pVM, pRomNew),
2551 NULL, "pgmPhysRomWriteHandler", MMHyperCCToRC(pVM, pRomNew), pszDesc);
2552 }
2553 else
2554 {
2555 rc = PGMR3HandlerPhysicalRegister(pVM,
2556 fFlags & PGMPHYS_ROM_FLAGS_SHADOWED
2557 ? PGMPHYSHANDLERTYPE_PHYSICAL_ALL
2558 : PGMPHYSHANDLERTYPE_PHYSICAL_WRITE,
2559 GCPhys, GCPhysLast,
2560 pgmR3PhysRomWriteHandler, pRomNew,
2561 NULL, "pgmPhysRomWriteHandler", MMHyperCCToR0(pVM, pRomNew),
2562 NULL, "pgmPhysRomWriteHandler", MMHyperCCToRC(pVM, pRomNew), pszDesc);
2563 REMR3NotifyPhysRomRegister(pVM, GCPhys, cb, NULL, false /* fShadowed */);
2564 }
2565 if (RT_SUCCESS(rc))
2566 {
2567 pgmLock(pVM);
2568
2569 /*
2570 * Copy the image over to the virgin pages.
2571 * This must be done after linking in the RAM range.
2572 */
2573 PPGMPAGE pRamPage = &pRamNew->aPages[(GCPhys - pRamNew->GCPhys) >> PAGE_SHIFT];
2574 for (uint32_t iPage = 0; iPage < cPages; iPage++, pRamPage++)
2575 {
2576 void *pvDstPage;
2577 rc = pgmPhysPageMap(pVM, pRamPage, GCPhys + (iPage << PAGE_SHIFT), &pvDstPage);
2578 if (RT_FAILURE(rc))
2579 {
2580 VMSetError(pVM, rc, RT_SRC_POS, "Failed to map virgin ROM page at %RGp", GCPhys);
2581 break;
2582 }
2583 memcpy(pvDstPage, (const uint8_t *)pvBinary + (iPage << PAGE_SHIFT), PAGE_SIZE);
2584 }
2585 if (RT_SUCCESS(rc))
2586 {
2587 /*
2588 * Initialize the ROM range.
2589 * Note that the Virgin member of the pages has already been initialized above.
2590 */
2591 pRomNew->GCPhys = GCPhys;
2592 pRomNew->GCPhysLast = GCPhysLast;
2593 pRomNew->cb = cb;
2594 pRomNew->fFlags = fFlags;
2595 pRomNew->idSavedState = UINT8_MAX;
2596 pRomNew->pvOriginal = fFlags & PGMPHYS_ROM_FLAGS_PERMANENT_BINARY ? pvBinary : NULL;
2597 pRomNew->pszDesc = pszDesc;
2598
2599 for (unsigned iPage = 0; iPage < cPages; iPage++)
2600 {
2601 PPGMROMPAGE pPage = &pRomNew->aPages[iPage];
2602 pPage->enmProt = PGMROMPROT_READ_ROM_WRITE_IGNORE;
2603 PGM_PAGE_INIT_ZERO(&pPage->Shadow, pVM, PGMPAGETYPE_ROM_SHADOW);
2604 }
2605
2606 /* update the page count stats for the shadow pages. */
2607 if (fFlags & PGMPHYS_ROM_FLAGS_SHADOWED)
2608 {
2609 pVM->pgm.s.cZeroPages += cPages;
2610 pVM->pgm.s.cAllPages += cPages;
2611 }
2612
2613 /*
2614 * Insert the ROM range, tell REM and return successfully.
2615 */
2616 pRomNew->pNextR3 = pRom;
2617 pRomNew->pNextR0 = pRom ? MMHyperCCToR0(pVM, pRom) : NIL_RTR0PTR;
2618 pRomNew->pNextRC = pRom ? MMHyperCCToRC(pVM, pRom) : NIL_RTRCPTR;
2619
2620 if (pRomPrev)
2621 {
2622 pRomPrev->pNextR3 = pRomNew;
2623 pRomPrev->pNextR0 = MMHyperCCToR0(pVM, pRomNew);
2624 pRomPrev->pNextRC = MMHyperCCToRC(pVM, pRomNew);
2625 }
2626 else
2627 {
2628 pVM->pgm.s.pRomRangesR3 = pRomNew;
2629 pVM->pgm.s.pRomRangesR0 = MMHyperCCToR0(pVM, pRomNew);
2630 pVM->pgm.s.pRomRangesRC = MMHyperCCToRC(pVM, pRomNew);
2631 }
2632
2633 PGMPhysInvalidatePageMapTLB(pVM);
2634 GMMR3AllocatePagesCleanup(pReq);
2635 pgmUnlock(pVM);
2636 return VINF_SUCCESS;
2637 }
2638
2639 /* bail out */
2640
2641 pgmUnlock(pVM);
2642 int rc2 = PGMHandlerPhysicalDeregister(pVM, GCPhys);
2643 AssertRC(rc2);
2644 pgmLock(pVM);
2645 }
2646
2647 if (!fRamExists)
2648 {
2649 pgmR3PhysUnlinkRamRange2(pVM, pRamNew, pRamPrev);
2650 MMHyperFree(pVM, pRamNew);
2651 }
2652 }
2653 MMHyperFree(pVM, pRomNew);
2654 }
2655
2656 /** @todo Purge the mapping cache or something... */
2657 GMMR3FreeAllocatedPages(pVM, pReq);
2658 GMMR3AllocatePagesCleanup(pReq);
2659 pgmUnlock(pVM);
2660 return rc;
2661}
2662
2663
2664/**
2665 * \#PF Handler callback for ROM write accesses.
2666 *
2667 * @returns VINF_SUCCESS if the handler have carried out the operation.
2668 * @returns VINF_PGM_HANDLER_DO_DEFAULT if the caller should carry out the access operation.
2669 * @param pVM VM Handle.
2670 * @param GCPhys The physical address the guest is writing to.
2671 * @param pvPhys The HC mapping of that address.
2672 * @param pvBuf What the guest is reading/writing.
2673 * @param cbBuf How much it's reading/writing.
2674 * @param enmAccessType The access type.
2675 * @param pvUser User argument.
2676 */
2677static DECLCALLBACK(int) pgmR3PhysRomWriteHandler(PVM pVM, RTGCPHYS GCPhys, void *pvPhys, void *pvBuf, size_t cbBuf, PGMACCESSTYPE enmAccessType, void *pvUser)
2678{
2679 PPGMROMRANGE pRom = (PPGMROMRANGE)pvUser;
2680 const uint32_t iPage = (GCPhys - pRom->GCPhys) >> PAGE_SHIFT;
2681 Assert(iPage < (pRom->cb >> PAGE_SHIFT));
2682 PPGMROMPAGE pRomPage = &pRom->aPages[iPage];
2683 Log5(("pgmR3PhysRomWriteHandler: %d %c %#08RGp %#04zx\n", pRomPage->enmProt, enmAccessType == PGMACCESSTYPE_READ ? 'R' : 'W', GCPhys, cbBuf));
2684
2685 if (enmAccessType == PGMACCESSTYPE_READ)
2686 {
2687 switch (pRomPage->enmProt)
2688 {
2689 /*
2690 * Take the default action.
2691 */
2692 case PGMROMPROT_READ_ROM_WRITE_IGNORE:
2693 case PGMROMPROT_READ_RAM_WRITE_IGNORE:
2694 case PGMROMPROT_READ_ROM_WRITE_RAM:
2695 case PGMROMPROT_READ_RAM_WRITE_RAM:
2696 return VINF_PGM_HANDLER_DO_DEFAULT;
2697
2698 default:
2699 AssertMsgFailedReturn(("enmProt=%d iPage=%d GCPhys=%RGp\n",
2700 pRom->aPages[iPage].enmProt, iPage, GCPhys),
2701 VERR_INTERNAL_ERROR);
2702 }
2703 }
2704 else
2705 {
2706 Assert(enmAccessType == PGMACCESSTYPE_WRITE);
2707 switch (pRomPage->enmProt)
2708 {
2709 /*
2710 * Ignore writes.
2711 */
2712 case PGMROMPROT_READ_ROM_WRITE_IGNORE:
2713 case PGMROMPROT_READ_RAM_WRITE_IGNORE:
2714 return VINF_SUCCESS;
2715
2716 /*
2717 * Write to the ram page.
2718 */
2719 case PGMROMPROT_READ_ROM_WRITE_RAM:
2720 case PGMROMPROT_READ_RAM_WRITE_RAM: /* yes this will get here too, it's *way* simpler that way. */
2721 {
2722 /* This should be impossible now, pvPhys doesn't work cross page anylonger. */
2723 Assert(((GCPhys - pRom->GCPhys + cbBuf - 1) >> PAGE_SHIFT) == iPage);
2724
2725 /*
2726 * Take the lock, do lazy allocation, map the page and copy the data.
2727 *
2728 * Note that we have to bypass the mapping TLB since it works on
2729 * guest physical addresses and entering the shadow page would
2730 * kind of screw things up...
2731 */
2732 int rc = pgmLock(pVM);
2733 AssertRC(rc);
2734
2735 PPGMPAGE pShadowPage = &pRomPage->Shadow;
2736 if (!PGMROMPROT_IS_ROM(pRomPage->enmProt))
2737 {
2738 pShadowPage = pgmPhysGetPage(&pVM->pgm.s, GCPhys);
2739 AssertLogRelReturn(pShadowPage, VERR_INTERNAL_ERROR);
2740 }
2741
2742 void *pvDstPage;
2743 rc = pgmPhysPageMakeWritableAndMap(pVM, pShadowPage, GCPhys & X86_PTE_PG_MASK, &pvDstPage);
2744 if (RT_SUCCESS(rc))
2745 {
2746 memcpy((uint8_t *)pvDstPage + (GCPhys & PAGE_OFFSET_MASK), pvBuf, cbBuf);
2747 pRomPage->LiveSave.fWrittenTo = true;
2748 }
2749
2750 pgmUnlock(pVM);
2751 return rc;
2752 }
2753
2754 default:
2755 AssertMsgFailedReturn(("enmProt=%d iPage=%d GCPhys=%RGp\n",
2756 pRom->aPages[iPage].enmProt, iPage, GCPhys),
2757 VERR_INTERNAL_ERROR);
2758 }
2759 }
2760}
2761
2762
2763/**
2764 * Called by PGMR3Reset to reset the shadow, switch to the virgin,
2765 * and verify that the virgin part is untouched.
2766 *
2767 * This is done after the normal memory has been cleared.
2768 *
2769 * ASSUMES that the caller owns the PGM lock.
2770 *
2771 * @param pVM The VM handle.
2772 */
2773int pgmR3PhysRomReset(PVM pVM)
2774{
2775 Assert(PGMIsLockOwner(pVM));
2776 for (PPGMROMRANGE pRom = pVM->pgm.s.pRomRangesR3; pRom; pRom = pRom->pNextR3)
2777 {
2778 const uint32_t cPages = pRom->cb >> PAGE_SHIFT;
2779
2780 if (pRom->fFlags & PGMPHYS_ROM_FLAGS_SHADOWED)
2781 {
2782 /*
2783 * Reset the physical handler.
2784 */
2785 int rc = PGMR3PhysRomProtect(pVM, pRom->GCPhys, pRom->cb, PGMROMPROT_READ_ROM_WRITE_IGNORE);
2786 AssertRCReturn(rc, rc);
2787
2788 /*
2789 * What we do with the shadow pages depends on the memory
2790 * preallocation option. If not enabled, we'll just throw
2791 * out all the dirty pages and replace them by the zero page.
2792 */
2793 if (!pVM->pgm.s.fRamPreAlloc)
2794 {
2795 /* Free the dirty pages. */
2796 uint32_t cPendingPages = 0;
2797 PGMMFREEPAGESREQ pReq;
2798 rc = GMMR3FreePagesPrepare(pVM, &pReq, PGMPHYS_FREE_PAGE_BATCH_SIZE, GMMACCOUNT_BASE);
2799 AssertRCReturn(rc, rc);
2800
2801 for (uint32_t iPage = 0; iPage < cPages; iPage++)
2802 if ( !PGM_PAGE_IS_ZERO(&pRom->aPages[iPage].Shadow)
2803 && !PGM_PAGE_IS_BALLOONED(&pRom->aPages[iPage].Shadow))
2804 {
2805 Assert(PGM_PAGE_GET_STATE(&pRom->aPages[iPage].Shadow) == PGM_PAGE_STATE_ALLOCATED);
2806 rc = pgmPhysFreePage(pVM, pReq, &cPendingPages, &pRom->aPages[iPage].Shadow, pRom->GCPhys + (iPage << PAGE_SHIFT));
2807 AssertLogRelRCReturn(rc, rc);
2808 }
2809
2810 if (cPendingPages)
2811 {
2812 rc = GMMR3FreePagesPerform(pVM, pReq, cPendingPages);
2813 AssertLogRelRCReturn(rc, rc);
2814 }
2815 GMMR3FreePagesCleanup(pReq);
2816 }
2817 else
2818 {
2819 /* clear all the shadow pages. */
2820 for (uint32_t iPage = 0; iPage < cPages; iPage++)
2821 {
2822 Assert(!PGM_PAGE_IS_ZERO(&pRom->aPages[iPage].Shadow) && !PGM_PAGE_IS_BALLOONED(&pRom->aPages[iPage].Shadow));
2823 void *pvDstPage;
2824 const RTGCPHYS GCPhys = pRom->GCPhys + (iPage << PAGE_SHIFT);
2825 rc = pgmPhysPageMakeWritableAndMap(pVM, &pRom->aPages[iPage].Shadow, GCPhys, &pvDstPage);
2826 if (RT_FAILURE(rc))
2827 break;
2828 ASMMemZeroPage(pvDstPage);
2829 }
2830 AssertRCReturn(rc, rc);
2831 }
2832 }
2833
2834#ifdef VBOX_STRICT
2835 /*
2836 * Verify that the virgin page is unchanged if possible.
2837 */
2838 if (pRom->pvOriginal)
2839 {
2840 uint8_t const *pbSrcPage = (uint8_t const *)pRom->pvOriginal;
2841 for (uint32_t iPage = 0; iPage < cPages; iPage++, pbSrcPage += PAGE_SIZE)
2842 {
2843 const RTGCPHYS GCPhys = pRom->GCPhys + (iPage << PAGE_SHIFT);
2844 void const *pvDstPage;
2845 int rc = pgmPhysPageMapReadOnly(pVM, &pRom->aPages[iPage].Virgin, GCPhys, &pvDstPage);
2846 if (RT_FAILURE(rc))
2847 break;
2848 if (memcmp(pvDstPage, pbSrcPage, PAGE_SIZE))
2849 LogRel(("pgmR3PhysRomReset: %RGp rom page changed (%s) - loaded saved state?\n",
2850 GCPhys, pRom->pszDesc));
2851 }
2852 }
2853#endif
2854 }
2855
2856 return VINF_SUCCESS;
2857}
2858
2859
2860/**
2861 * Change the shadowing of a range of ROM pages.
2862 *
2863 * This is intended for implementing chipset specific memory registers
2864 * and will not be very strict about the input. It will silently ignore
2865 * any pages that are not the part of a shadowed ROM.
2866 *
2867 * @returns VBox status code.
2868 * @retval VINF_PGM_SYNC_CR3
2869 *
2870 * @param pVM Pointer to the shared VM structure.
2871 * @param GCPhys Where to start. Page aligned.
2872 * @param cb How much to change. Page aligned.
2873 * @param enmProt The new ROM protection.
2874 */
2875VMMR3DECL(int) PGMR3PhysRomProtect(PVM pVM, RTGCPHYS GCPhys, RTGCPHYS cb, PGMROMPROT enmProt)
2876{
2877 /*
2878 * Check input
2879 */
2880 if (!cb)
2881 return VINF_SUCCESS;
2882 AssertReturn(!(GCPhys & PAGE_OFFSET_MASK), VERR_INVALID_PARAMETER);
2883 AssertReturn(!(cb & PAGE_OFFSET_MASK), VERR_INVALID_PARAMETER);
2884 RTGCPHYS GCPhysLast = GCPhys + (cb - 1);
2885 AssertReturn(GCPhysLast > GCPhys, VERR_INVALID_PARAMETER);
2886 AssertReturn(enmProt >= PGMROMPROT_INVALID && enmProt <= PGMROMPROT_END, VERR_INVALID_PARAMETER);
2887
2888 /*
2889 * Process the request.
2890 */
2891 pgmLock(pVM);
2892 int rc = VINF_SUCCESS;
2893 bool fFlushTLB = false;
2894 for (PPGMROMRANGE pRom = pVM->pgm.s.pRomRangesR3; pRom; pRom = pRom->pNextR3)
2895 {
2896 if ( GCPhys <= pRom->GCPhysLast
2897 && GCPhysLast >= pRom->GCPhys
2898 && (pRom->fFlags & PGMPHYS_ROM_FLAGS_SHADOWED))
2899 {
2900 /*
2901 * Iterate the relevant pages and make necessary the changes.
2902 */
2903 bool fChanges = false;
2904 uint32_t const cPages = pRom->GCPhysLast <= GCPhysLast
2905 ? pRom->cb >> PAGE_SHIFT
2906 : (GCPhysLast - pRom->GCPhys + 1) >> PAGE_SHIFT;
2907 for (uint32_t iPage = (GCPhys - pRom->GCPhys) >> PAGE_SHIFT;
2908 iPage < cPages;
2909 iPage++)
2910 {
2911 PPGMROMPAGE pRomPage = &pRom->aPages[iPage];
2912 if (PGMROMPROT_IS_ROM(pRomPage->enmProt) != PGMROMPROT_IS_ROM(enmProt))
2913 {
2914 fChanges = true;
2915
2916 /* flush references to the page. */
2917 PPGMPAGE pRamPage = pgmPhysGetPage(&pVM->pgm.s, pRom->GCPhys + (iPage << PAGE_SHIFT));
2918 int rc2 = pgmPoolTrackFlushGCPhys(pVM, pRom->GCPhys + (iPage << PAGE_SHIFT), pRamPage, &fFlushTLB);
2919 if (rc2 != VINF_SUCCESS && (rc == VINF_SUCCESS || RT_FAILURE(rc2)))
2920 rc = rc2;
2921
2922 PPGMPAGE pOld = PGMROMPROT_IS_ROM(pRomPage->enmProt) ? &pRomPage->Virgin : &pRomPage->Shadow;
2923 PPGMPAGE pNew = PGMROMPROT_IS_ROM(pRomPage->enmProt) ? &pRomPage->Shadow : &pRomPage->Virgin;
2924
2925 *pOld = *pRamPage;
2926 *pRamPage = *pNew;
2927 /** @todo preserve the volatile flags (handlers) when these have been moved out of HCPhys! */
2928 }
2929 pRomPage->enmProt = enmProt;
2930 }
2931
2932 /*
2933 * Reset the access handler if we made changes, no need
2934 * to optimize this.
2935 */
2936 if (fChanges)
2937 {
2938 int rc2 = PGMHandlerPhysicalReset(pVM, pRom->GCPhys);
2939 if (RT_FAILURE(rc2))
2940 {
2941 pgmUnlock(pVM);
2942 AssertRC(rc);
2943 return rc2;
2944 }
2945 }
2946
2947 /* Advance - cb isn't updated. */
2948 GCPhys = pRom->GCPhys + (cPages << PAGE_SHIFT);
2949 }
2950 }
2951 pgmUnlock(pVM);
2952 if (fFlushTLB)
2953 PGM_INVL_ALL_VCPU_TLBS(pVM);
2954
2955 return rc;
2956}
2957
2958
2959/**
2960 * Sets the Address Gate 20 state.
2961 *
2962 * @param pVCpu The VCPU to operate on.
2963 * @param fEnable True if the gate should be enabled.
2964 * False if the gate should be disabled.
2965 */
2966VMMDECL(void) PGMR3PhysSetA20(PVMCPU pVCpu, bool fEnable)
2967{
2968 LogFlow(("PGMR3PhysSetA20 %d (was %d)\n", fEnable, pVCpu->pgm.s.fA20Enabled));
2969 if (pVCpu->pgm.s.fA20Enabled != fEnable)
2970 {
2971 pVCpu->pgm.s.fA20Enabled = fEnable;
2972 pVCpu->pgm.s.GCPhysA20Mask = ~(RTGCPHYS)(!fEnable << 20);
2973 REMR3A20Set(pVCpu->pVMR3, pVCpu, fEnable);
2974 /** @todo we're not handling this correctly for VT-x / AMD-V. See #2911 */
2975 }
2976}
2977
2978
2979/**
2980 * Tree enumeration callback for dealing with age rollover.
2981 * It will perform a simple compression of the current age.
2982 */
2983static DECLCALLBACK(int) pgmR3PhysChunkAgeingRolloverCallback(PAVLU32NODECORE pNode, void *pvUser)
2984{
2985 Assert(PGMIsLockOwner((PVM)pvUser));
2986 /* Age compression - ASSUMES iNow == 4. */
2987 PPGMCHUNKR3MAP pChunk = (PPGMCHUNKR3MAP)pNode;
2988 if (pChunk->iAge >= UINT32_C(0xffffff00))
2989 pChunk->iAge = 3;
2990 else if (pChunk->iAge >= UINT32_C(0xfffff000))
2991 pChunk->iAge = 2;
2992 else if (pChunk->iAge)
2993 pChunk->iAge = 1;
2994 else /* iAge = 0 */
2995 pChunk->iAge = 4;
2996
2997 /* reinsert */
2998 PVM pVM = (PVM)pvUser;
2999 RTAvllU32Remove(&pVM->pgm.s.ChunkR3Map.pAgeTree, pChunk->AgeCore.Key);
3000 pChunk->AgeCore.Key = pChunk->iAge;
3001 RTAvllU32Insert(&pVM->pgm.s.ChunkR3Map.pAgeTree, &pChunk->AgeCore);
3002 return 0;
3003}
3004
3005
3006/**
3007 * Tree enumeration callback that updates the chunks that have
3008 * been used since the last
3009 */
3010static DECLCALLBACK(int) pgmR3PhysChunkAgeingCallback(PAVLU32NODECORE pNode, void *pvUser)
3011{
3012 PPGMCHUNKR3MAP pChunk = (PPGMCHUNKR3MAP)pNode;
3013 if (!pChunk->iAge)
3014 {
3015 PVM pVM = (PVM)pvUser;
3016 RTAvllU32Remove(&pVM->pgm.s.ChunkR3Map.pAgeTree, pChunk->AgeCore.Key);
3017 pChunk->AgeCore.Key = pChunk->iAge = pVM->pgm.s.ChunkR3Map.iNow;
3018 RTAvllU32Insert(&pVM->pgm.s.ChunkR3Map.pAgeTree, &pChunk->AgeCore);
3019 }
3020
3021 return 0;
3022}
3023
3024
3025/**
3026 * Performs ageing of the ring-3 chunk mappings.
3027 *
3028 * @param pVM The VM handle.
3029 */
3030VMMR3DECL(void) PGMR3PhysChunkAgeing(PVM pVM)
3031{
3032 pgmLock(pVM);
3033 pVM->pgm.s.ChunkR3Map.AgeingCountdown = RT_MIN(pVM->pgm.s.ChunkR3Map.cMax / 4, 1024);
3034 pVM->pgm.s.ChunkR3Map.iNow++;
3035 if (pVM->pgm.s.ChunkR3Map.iNow == 0)
3036 {
3037 pVM->pgm.s.ChunkR3Map.iNow = 4;
3038 RTAvlU32DoWithAll(&pVM->pgm.s.ChunkR3Map.pTree, true /*fFromLeft*/, pgmR3PhysChunkAgeingRolloverCallback, pVM);
3039 }
3040 else
3041 RTAvlU32DoWithAll(&pVM->pgm.s.ChunkR3Map.pTree, true /*fFromLeft*/, pgmR3PhysChunkAgeingCallback, pVM);
3042 pgmUnlock(pVM);
3043}
3044
3045
3046/**
3047 * The structure passed in the pvUser argument of pgmR3PhysChunkUnmapCandidateCallback().
3048 */
3049typedef struct PGMR3PHYSCHUNKUNMAPCB
3050{
3051 PVM pVM; /**< The VM handle. */
3052 PPGMCHUNKR3MAP pChunk; /**< The chunk to unmap. */
3053} PGMR3PHYSCHUNKUNMAPCB, *PPGMR3PHYSCHUNKUNMAPCB;
3054
3055
3056/**
3057 * Callback used to find the mapping that's been unused for
3058 * the longest time.
3059 */
3060static DECLCALLBACK(int) pgmR3PhysChunkUnmapCandidateCallback(PAVLLU32NODECORE pNode, void *pvUser)
3061{
3062 do
3063 {
3064 PPGMCHUNKR3MAP pChunk = (PPGMCHUNKR3MAP)((uint8_t *)pNode - RT_OFFSETOF(PGMCHUNKR3MAP, AgeCore));
3065 if ( pChunk->iAge
3066 && !pChunk->cRefs)
3067 {
3068 /*
3069 * Check that it's not in any of the TLBs.
3070 */
3071 PVM pVM = ((PPGMR3PHYSCHUNKUNMAPCB)pvUser)->pVM;
3072 for (unsigned i = 0; i < RT_ELEMENTS(pVM->pgm.s.ChunkR3Map.Tlb.aEntries); i++)
3073 if (pVM->pgm.s.ChunkR3Map.Tlb.aEntries[i].pChunk == pChunk)
3074 {
3075 pChunk = NULL;
3076 break;
3077 }
3078 if (pChunk)
3079 for (unsigned i = 0; i < RT_ELEMENTS(pVM->pgm.s.PhysTlbHC.aEntries); i++)
3080 if (pVM->pgm.s.PhysTlbHC.aEntries[i].pMap == pChunk)
3081 {
3082 pChunk = NULL;
3083 break;
3084 }
3085 if (pChunk)
3086 {
3087 ((PPGMR3PHYSCHUNKUNMAPCB)pvUser)->pChunk = pChunk;
3088 return 1; /* done */
3089 }
3090 }
3091
3092 /* next with the same age - this version of the AVL API doesn't enumerate the list, so we have to do it. */
3093 pNode = pNode->pList;
3094 } while (pNode);
3095 return 0;
3096}
3097
3098
3099/**
3100 * Finds a good candidate for unmapping when the ring-3 mapping cache is full.
3101 *
3102 * The candidate will not be part of any TLBs, so no need to flush
3103 * anything afterwards.
3104 *
3105 * @returns Chunk id.
3106 * @param pVM The VM handle.
3107 */
3108static int32_t pgmR3PhysChunkFindUnmapCandidate(PVM pVM)
3109{
3110 Assert(PGMIsLockOwner(pVM));
3111
3112 /*
3113 * Do tree ageing first?
3114 */
3115 if (pVM->pgm.s.ChunkR3Map.AgeingCountdown-- == 0)
3116 PGMR3PhysChunkAgeing(pVM);
3117
3118 /*
3119 * Enumerate the age tree starting with the left most node.
3120 */
3121 PGMR3PHYSCHUNKUNMAPCB Args;
3122 Args.pVM = pVM;
3123 Args.pChunk = NULL;
3124 if (RTAvllU32DoWithAll(&pVM->pgm.s.ChunkR3Map.pAgeTree, true /*fFromLeft*/, pgmR3PhysChunkUnmapCandidateCallback, pVM))
3125 return Args.pChunk->Core.Key;
3126 return INT32_MAX;
3127}
3128
3129
3130/**
3131 * Maps the given chunk into the ring-3 mapping cache.
3132 *
3133 * This will call ring-0.
3134 *
3135 * @returns VBox status code.
3136 * @param pVM The VM handle.
3137 * @param idChunk The chunk in question.
3138 * @param ppChunk Where to store the chunk tracking structure.
3139 *
3140 * @remarks Called from within the PGM critical section.
3141 */
3142int pgmR3PhysChunkMap(PVM pVM, uint32_t idChunk, PPPGMCHUNKR3MAP ppChunk)
3143{
3144 int rc;
3145
3146 Assert(PGMIsLockOwner(pVM));
3147 /*
3148 * Allocate a new tracking structure first.
3149 */
3150#ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
3151 PPGMCHUNKR3MAP pChunk = (PPGMCHUNKR3MAP)MMR3HeapAlloc(pVM, MM_TAG_PGM_CHUNK_MAPPING, sizeof(*pChunk));
3152#else
3153 PPGMCHUNKR3MAP pChunk = (PPGMCHUNKR3MAP)MMR3UkHeapAlloc(pVM, MM_TAG_PGM_CHUNK_MAPPING, sizeof(*pChunk), NULL);
3154#endif
3155 AssertReturn(pChunk, VERR_NO_MEMORY);
3156 pChunk->Core.Key = idChunk;
3157 pChunk->AgeCore.Key = pVM->pgm.s.ChunkR3Map.iNow;
3158 pChunk->iAge = 0;
3159 pChunk->cRefs = 0;
3160 pChunk->cPermRefs = 0;
3161 pChunk->pv = NULL;
3162
3163 /*
3164 * Request the ring-0 part to map the chunk in question and if
3165 * necessary unmap another one to make space in the mapping cache.
3166 */
3167 GMMMAPUNMAPCHUNKREQ Req;
3168 Req.Hdr.u32Magic = SUPVMMR0REQHDR_MAGIC;
3169 Req.Hdr.cbReq = sizeof(Req);
3170 Req.pvR3 = NULL;
3171 Req.idChunkMap = idChunk;
3172 Req.idChunkUnmap = NIL_GMM_CHUNKID;
3173 if (pVM->pgm.s.ChunkR3Map.c >= pVM->pgm.s.ChunkR3Map.cMax)
3174 Req.idChunkUnmap = pgmR3PhysChunkFindUnmapCandidate(pVM);
3175/** @todo This is wrong. Any thread in the VM process should be able to do this,
3176 * there are depenenecies on this. What currently saves the day is that
3177 * we don't unmap anything and that all non-zero memory will therefore
3178 * be present when non-EMTs tries to access it. */
3179 rc = VMMR3CallR0(pVM, VMMR0_DO_GMM_MAP_UNMAP_CHUNK, 0, &Req.Hdr);
3180 if (RT_SUCCESS(rc))
3181 {
3182 /*
3183 * Update the tree.
3184 */
3185 /* insert the new one. */
3186 AssertPtr(Req.pvR3);
3187 pChunk->pv = Req.pvR3;
3188 bool fRc = RTAvlU32Insert(&pVM->pgm.s.ChunkR3Map.pTree, &pChunk->Core);
3189 AssertRelease(fRc);
3190 pVM->pgm.s.ChunkR3Map.c++;
3191
3192 fRc = RTAvllU32Insert(&pVM->pgm.s.ChunkR3Map.pAgeTree, &pChunk->AgeCore);
3193 AssertRelease(fRc);
3194
3195 /* remove the unmapped one. */
3196 if (Req.idChunkUnmap != NIL_GMM_CHUNKID)
3197 {
3198 PPGMCHUNKR3MAP pUnmappedChunk = (PPGMCHUNKR3MAP)RTAvlU32Remove(&pVM->pgm.s.ChunkR3Map.pTree, Req.idChunkUnmap);
3199 AssertRelease(pUnmappedChunk);
3200 pUnmappedChunk->pv = NULL;
3201 pUnmappedChunk->Core.Key = UINT32_MAX;
3202#ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
3203 MMR3HeapFree(pUnmappedChunk);
3204#else
3205 MMR3UkHeapFree(pVM, pUnmappedChunk, MM_TAG_PGM_CHUNK_MAPPING);
3206#endif
3207 pVM->pgm.s.ChunkR3Map.c--;
3208
3209 /* Chunk removed, so clear the page map TBL as well (might still be referenced). */
3210 PGMPhysInvalidatePageMapTLB(pVM);
3211 }
3212 }
3213 else
3214 {
3215 AssertRC(rc);
3216#ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
3217 MMR3HeapFree(pChunk);
3218#else
3219 MMR3UkHeapFree(pVM, pChunk, MM_TAG_PGM_CHUNK_MAPPING);
3220#endif
3221 pChunk = NULL;
3222 }
3223
3224 *ppChunk = pChunk;
3225 return rc;
3226}
3227
3228
3229/**
3230 * For VMMCALLRING3_PGM_MAP_CHUNK, considered internal.
3231 *
3232 * @returns see pgmR3PhysChunkMap.
3233 * @param pVM The VM handle.
3234 * @param idChunk The chunk to map.
3235 */
3236VMMR3DECL(int) PGMR3PhysChunkMap(PVM pVM, uint32_t idChunk)
3237{
3238 PPGMCHUNKR3MAP pChunk;
3239 int rc;
3240
3241 pgmLock(pVM);
3242 rc = pgmR3PhysChunkMap(pVM, idChunk, &pChunk);
3243 pgmUnlock(pVM);
3244 return rc;
3245}
3246
3247
3248/**
3249 * Invalidates the TLB for the ring-3 mapping cache.
3250 *
3251 * @param pVM The VM handle.
3252 */
3253VMMR3DECL(void) PGMR3PhysChunkInvalidateTLB(PVM pVM)
3254{
3255 pgmLock(pVM);
3256 for (unsigned i = 0; i < RT_ELEMENTS(pVM->pgm.s.ChunkR3Map.Tlb.aEntries); i++)
3257 {
3258 pVM->pgm.s.ChunkR3Map.Tlb.aEntries[i].idChunk = NIL_GMM_CHUNKID;
3259 pVM->pgm.s.ChunkR3Map.Tlb.aEntries[i].pChunk = NULL;
3260 }
3261 /* The page map TLB references chunks, so invalidate that one too. */
3262 PGMPhysInvalidatePageMapTLB(pVM);
3263 pgmUnlock(pVM);
3264}
3265
3266
3267/**
3268 * Response to VMMCALLRING3_PGM_ALLOCATE_LARGE_PAGE to allocate a large (2MB) page
3269 * for use with a nested paging PDE.
3270 *
3271 * @returns The following VBox status codes.
3272 * @retval VINF_SUCCESS on success.
3273 * @retval VINF_EM_NO_MEMORY if we're out of memory.
3274 *
3275 * @param pVM The VM handle.
3276 * @param GCPhys GC physical start address of the 2 MB range
3277 */
3278VMMR3DECL(int) PGMR3PhysAllocateLargeHandyPage(PVM pVM, RTGCPHYS GCPhys)
3279{
3280 pgmLock(pVM);
3281
3282 STAM_PROFILE_START(&pVM->pgm.s.StatAllocLargePage, a);
3283 int rc = VMMR3CallR0(pVM, VMMR0_DO_PGM_ALLOCATE_LARGE_HANDY_PAGE, 0, NULL);
3284 STAM_PROFILE_STOP(&pVM->pgm.s.StatAllocLargePage, a);
3285 if (RT_SUCCESS(rc))
3286 {
3287 Assert(pVM->pgm.s.cLargeHandyPages == 1);
3288
3289 uint32_t idPage = pVM->pgm.s.aLargeHandyPage[0].idPage;
3290 RTHCPHYS HCPhys = pVM->pgm.s.aLargeHandyPage[0].HCPhysGCPhys;
3291
3292 void *pv;
3293
3294 /* Map the large page into our address space.
3295 *
3296 * Note: assuming that within the 2 MB range:
3297 * - GCPhys + PAGE_SIZE = HCPhys + PAGE_SIZE (whole point of this exercise)
3298 * - user space mapping is continuous as well
3299 * - page id (GCPhys) + 1 = page id (GCPhys + PAGE_SIZE)
3300 */
3301 rc = pgmPhysPageMapByPageID(pVM, idPage, HCPhys, &pv);
3302 AssertLogRelMsg(RT_SUCCESS(rc), ("idPage=%#x HCPhysGCPhys=%RHp rc=%Rrc", idPage, HCPhys, rc));
3303
3304 if (RT_SUCCESS(rc))
3305 {
3306 /*
3307 * Clear the pages.
3308 */
3309 STAM_PROFILE_START(&pVM->pgm.s.StatClearLargePage, b);
3310 for (unsigned i = 0; i < _2M/PAGE_SIZE; i++)
3311 {
3312 ASMMemZeroPage(pv);
3313
3314 PPGMPAGE pPage;
3315 rc = pgmPhysGetPageEx(&pVM->pgm.s, GCPhys, &pPage);
3316 AssertRC(rc);
3317
3318 Assert(PGM_PAGE_IS_ZERO(pPage));
3319 STAM_COUNTER_INC(&pVM->pgm.s.StatRZPageReplaceZero);
3320 pVM->pgm.s.cZeroPages--;
3321
3322 /*
3323 * Do the PGMPAGE modifications.
3324 */
3325 pVM->pgm.s.cPrivatePages++;
3326 PGM_PAGE_SET_HCPHYS(pPage, HCPhys);
3327 PGM_PAGE_SET_PAGEID(pPage, idPage);
3328 PGM_PAGE_SET_STATE(pPage, PGM_PAGE_STATE_ALLOCATED);
3329 PGM_PAGE_SET_PDE_TYPE(pPage, PGM_PAGE_PDE_TYPE_PDE);
3330
3331 /* Somewhat dirty assumption that page ids are increasing. */
3332 idPage++;
3333
3334 HCPhys += PAGE_SIZE;
3335 GCPhys += PAGE_SIZE;
3336
3337 pv = (void *)((uintptr_t)pv + PAGE_SIZE);
3338
3339 Log3(("PGMR3PhysAllocateLargePage: idPage=%#x HCPhys=%RGp\n", idPage, HCPhys));
3340 }
3341 STAM_PROFILE_STOP(&pVM->pgm.s.StatClearLargePage, b);
3342
3343 /* Flush all TLBs. */
3344 PGM_INVL_ALL_VCPU_TLBS(pVM);
3345 PGMPhysInvalidatePageMapTLB(pVM);
3346 }
3347 pVM->pgm.s.cLargeHandyPages = 0;
3348 }
3349
3350 pgmUnlock(pVM);
3351 return rc;
3352}
3353
3354
3355/**
3356 * Response to VM_FF_PGM_NEED_HANDY_PAGES and VMMCALLRING3_PGM_ALLOCATE_HANDY_PAGES.
3357 *
3358 * This function will also work the VM_FF_PGM_NO_MEMORY force action flag, to
3359 * signal and clear the out of memory condition. When contracted, this API is
3360 * used to try clear the condition when the user wants to resume.
3361 *
3362 * @returns The following VBox status codes.
3363 * @retval VINF_SUCCESS on success. FFs cleared.
3364 * @retval VINF_EM_NO_MEMORY if we're out of memory. The FF is not cleared in
3365 * this case and it gets accompanied by VM_FF_PGM_NO_MEMORY.
3366 *
3367 * @param pVM The VM handle.
3368 *
3369 * @remarks The VINF_EM_NO_MEMORY status is for the benefit of the FF processing
3370 * in EM.cpp and shouldn't be propagated outside TRPM, HWACCM, EM and
3371 * pgmPhysEnsureHandyPage. There is one exception to this in the \#PF
3372 * handler.
3373 */
3374VMMR3DECL(int) PGMR3PhysAllocateHandyPages(PVM pVM)
3375{
3376 pgmLock(pVM);
3377
3378 /*
3379 * Allocate more pages, noting down the index of the first new page.
3380 */
3381 uint32_t iClear = pVM->pgm.s.cHandyPages;
3382 AssertMsgReturn(iClear <= RT_ELEMENTS(pVM->pgm.s.aHandyPages), ("%d", iClear), VERR_INTERNAL_ERROR);
3383 Log(("PGMR3PhysAllocateHandyPages: %d -> %d\n", iClear, RT_ELEMENTS(pVM->pgm.s.aHandyPages)));
3384 int rcAlloc = VINF_SUCCESS;
3385 int rcSeed = VINF_SUCCESS;
3386 int rc = VMMR3CallR0(pVM, VMMR0_DO_PGM_ALLOCATE_HANDY_PAGES, 0, NULL);
3387 while (rc == VERR_GMM_SEED_ME)
3388 {
3389 void *pvChunk;
3390 rcAlloc = rc = SUPR3PageAlloc(GMM_CHUNK_SIZE >> PAGE_SHIFT, &pvChunk);
3391 if (RT_SUCCESS(rc))
3392 {
3393 rcSeed = rc = VMMR3CallR0(pVM, VMMR0_DO_GMM_SEED_CHUNK, (uintptr_t)pvChunk, NULL);
3394 if (RT_FAILURE(rc))
3395 SUPR3PageFree(pvChunk, GMM_CHUNK_SIZE >> PAGE_SHIFT);
3396 }
3397 if (RT_SUCCESS(rc))
3398 rc = VMMR3CallR0(pVM, VMMR0_DO_PGM_ALLOCATE_HANDY_PAGES, 0, NULL);
3399 }
3400
3401 if (RT_SUCCESS(rc))
3402 {
3403 AssertMsg(rc == VINF_SUCCESS, ("%Rrc\n", rc));
3404 Assert(pVM->pgm.s.cHandyPages > 0);
3405 VM_FF_CLEAR(pVM, VM_FF_PGM_NEED_HANDY_PAGES);
3406 VM_FF_CLEAR(pVM, VM_FF_PGM_NO_MEMORY);
3407
3408 /*
3409 * Clear the pages.
3410 */
3411 while (iClear < pVM->pgm.s.cHandyPages)
3412 {
3413 PGMMPAGEDESC pPage = &pVM->pgm.s.aHandyPages[iClear];
3414 void *pv;
3415 rc = pgmPhysPageMapByPageID(pVM, pPage->idPage, pPage->HCPhysGCPhys, &pv);
3416 AssertLogRelMsgBreak(RT_SUCCESS(rc), ("idPage=%#x HCPhysGCPhys=%RHp rc=%Rrc", pPage->idPage, pPage->HCPhysGCPhys, rc));
3417 ASMMemZeroPage(pv);
3418 iClear++;
3419 Log3(("PGMR3PhysAllocateHandyPages: idPage=%#x HCPhys=%RGp\n", pPage->idPage, pPage->HCPhysGCPhys));
3420 }
3421 }
3422 else
3423 {
3424 /*
3425 * We should never get here unless there is a genuine shortage of
3426 * memory (or some internal error). Flag the error so the VM can be
3427 * suspended ASAP and the user informed. If we're totally out of
3428 * handy pages we will return failure.
3429 */
3430 /* Report the failure. */
3431 LogRel(("PGM: Failed to procure handy pages; rc=%Rrc rcAlloc=%Rrc rcSeed=%Rrc cHandyPages=%#x\n"
3432 " cAllPages=%#x cPrivatePages=%#x cSharedPages=%#x cZeroPages=%#x\n",
3433 rc, rcAlloc, rcSeed,
3434 pVM->pgm.s.cHandyPages,
3435 pVM->pgm.s.cAllPages,
3436 pVM->pgm.s.cPrivatePages,
3437 pVM->pgm.s.cSharedPages,
3438 pVM->pgm.s.cZeroPages));
3439 if ( rc != VERR_NO_MEMORY
3440 && rc != VERR_LOCK_FAILED)
3441 {
3442 for (uint32_t i = 0; i < RT_ELEMENTS(pVM->pgm.s.aHandyPages); i++)
3443 {
3444 LogRel(("PGM: aHandyPages[#%#04x] = {.HCPhysGCPhys=%RHp, .idPage=%#08x, .idSharedPage=%#08x}\n",
3445 i, pVM->pgm.s.aHandyPages[i].HCPhysGCPhys, pVM->pgm.s.aHandyPages[i].idPage,
3446 pVM->pgm.s.aHandyPages[i].idSharedPage));
3447 uint32_t const idPage = pVM->pgm.s.aHandyPages[i].idPage;
3448 if (idPage != NIL_GMM_PAGEID)
3449 {
3450 for (PPGMRAMRANGE pRam = pVM->pgm.s.pRamRangesR3;
3451 pRam;
3452 pRam = pRam->pNextR3)
3453 {
3454 uint32_t const cPages = pRam->cb >> PAGE_SHIFT;
3455 for (uint32_t iPage = 0; iPage < cPages; iPage++)
3456 if (PGM_PAGE_GET_PAGEID(&pRam->aPages[iPage]) == idPage)
3457 LogRel(("PGM: Used by %RGp %R[pgmpage] (%s)\n",
3458 pRam->GCPhys + ((RTGCPHYS)iPage << PAGE_SHIFT), &pRam->aPages[iPage], pRam->pszDesc));
3459 }
3460 }
3461 }
3462 }
3463
3464 /* Set the FFs and adjust rc. */
3465 VM_FF_SET(pVM, VM_FF_PGM_NEED_HANDY_PAGES);
3466 VM_FF_SET(pVM, VM_FF_PGM_NO_MEMORY);
3467 if ( rc == VERR_NO_MEMORY
3468 || rc == VERR_LOCK_FAILED)
3469 rc = VINF_EM_NO_MEMORY;
3470 }
3471
3472 pgmUnlock(pVM);
3473 return rc;
3474}
3475
3476
3477/**
3478 * Frees the specified RAM page and replaces it with the ZERO page.
3479 *
3480 * This is used by ballooning, remapping MMIO2 and RAM reset.
3481 *
3482 * @param pVM Pointer to the shared VM structure.
3483 * @param pReq Pointer to the request.
3484 * @param pPage Pointer to the page structure.
3485 * @param GCPhys The guest physical address of the page, if applicable.
3486 *
3487 * @remarks The caller must own the PGM lock.
3488 */
3489static int pgmPhysFreePage(PVM pVM, PGMMFREEPAGESREQ pReq, uint32_t *pcPendingPages, PPGMPAGE pPage, RTGCPHYS GCPhys)
3490{
3491 /*
3492 * Assert sanity.
3493 */
3494 Assert(PGMIsLockOwner(pVM));
3495 if (RT_UNLIKELY( PGM_PAGE_GET_TYPE(pPage) != PGMPAGETYPE_RAM
3496 && PGM_PAGE_GET_TYPE(pPage) != PGMPAGETYPE_ROM_SHADOW))
3497 {
3498 AssertMsgFailed(("GCPhys=%RGp pPage=%R[pgmpage]\n", GCPhys, pPage));
3499 return VMSetError(pVM, VERR_PGM_PHYS_NOT_RAM, RT_SRC_POS, "GCPhys=%RGp type=%d", GCPhys, PGM_PAGE_GET_TYPE(pPage));
3500 }
3501
3502 if ( PGM_PAGE_IS_ZERO(pPage)
3503 || PGM_PAGE_IS_BALLOONED(pPage))
3504 return VINF_SUCCESS;
3505
3506 const uint32_t idPage = PGM_PAGE_GET_PAGEID(pPage);
3507 Log3(("pgmPhysFreePage: idPage=%#x HCPhys=%RGp pPage=%R[pgmpage]\n", idPage, pPage));
3508 if (RT_UNLIKELY( idPage == NIL_GMM_PAGEID
3509 || idPage > GMM_PAGEID_LAST
3510 || PGM_PAGE_GET_CHUNKID(pPage) == NIL_GMM_CHUNKID))
3511 {
3512 AssertMsgFailed(("GCPhys=%RGp pPage=%R[pgmpage]\n", GCPhys, pPage));
3513 return VMSetError(pVM, VERR_PGM_PHYS_INVALID_PAGE_ID, RT_SRC_POS, "GCPhys=%RGp idPage=%#x", GCPhys, pPage);
3514 }
3515
3516 /* update page count stats. */
3517 if (PGM_PAGE_IS_SHARED(pPage))
3518 pVM->pgm.s.cSharedPages--;
3519 else
3520 pVM->pgm.s.cPrivatePages--;
3521 pVM->pgm.s.cZeroPages++;
3522
3523 /* Deal with write monitored pages. */
3524 if (PGM_PAGE_GET_STATE(pPage) == PGM_PAGE_STATE_WRITE_MONITORED)
3525 {
3526 PGM_PAGE_SET_WRITTEN_TO(pPage);
3527 pVM->pgm.s.cWrittenToPages++;
3528 }
3529
3530 /*
3531 * pPage = ZERO page.
3532 */
3533 PGM_PAGE_SET_HCPHYS(pPage, pVM->pgm.s.HCPhysZeroPg);
3534 PGM_PAGE_SET_STATE(pPage, PGM_PAGE_STATE_ZERO);
3535 PGM_PAGE_SET_PAGEID(pPage, NIL_GMM_PAGEID);
3536 PGM_PAGE_SET_PDE_TYPE(pPage, PGM_PAGE_PDE_TYPE_DONTCARE);
3537
3538 /* Flush physical page map TLB entry. */
3539 PGMPhysInvalidatePageMapTLBEntry(pVM, GCPhys);
3540
3541 /*
3542 * Make sure it's not in the handy page array.
3543 */
3544 for (uint32_t i = pVM->pgm.s.cHandyPages; i < RT_ELEMENTS(pVM->pgm.s.aHandyPages); i++)
3545 {
3546 if (pVM->pgm.s.aHandyPages[i].idPage == idPage)
3547 {
3548 pVM->pgm.s.aHandyPages[i].idPage = NIL_GMM_PAGEID;
3549 break;
3550 }
3551 if (pVM->pgm.s.aHandyPages[i].idSharedPage == idPage)
3552 {
3553 pVM->pgm.s.aHandyPages[i].idSharedPage = NIL_GMM_PAGEID;
3554 break;
3555 }
3556 }
3557
3558 /*
3559 * Push it onto the page array.
3560 */
3561 uint32_t iPage = *pcPendingPages;
3562 Assert(iPage < PGMPHYS_FREE_PAGE_BATCH_SIZE);
3563 *pcPendingPages += 1;
3564
3565 pReq->aPages[iPage].idPage = idPage;
3566
3567 if (iPage + 1 < PGMPHYS_FREE_PAGE_BATCH_SIZE)
3568 return VINF_SUCCESS;
3569
3570 /*
3571 * Flush the pages.
3572 */
3573 int rc = GMMR3FreePagesPerform(pVM, pReq, PGMPHYS_FREE_PAGE_BATCH_SIZE);
3574 if (RT_SUCCESS(rc))
3575 {
3576 GMMR3FreePagesRePrep(pVM, pReq, PGMPHYS_FREE_PAGE_BATCH_SIZE, GMMACCOUNT_BASE);
3577 *pcPendingPages = 0;
3578 }
3579 return rc;
3580}
3581
3582
3583/**
3584 * Converts a GC physical address to a HC ring-3 pointer, with some
3585 * additional checks.
3586 *
3587 * @returns VBox status code.
3588 * @retval VINF_SUCCESS on success.
3589 * @retval VINF_PGM_PHYS_TLB_CATCH_WRITE and *ppv set if the page has a write
3590 * access handler of some kind.
3591 * @retval VERR_PGM_PHYS_TLB_CATCH_ALL if the page has a handler catching all
3592 * accesses or is odd in any way.
3593 * @retval VERR_PGM_PHYS_TLB_UNASSIGNED if the page doesn't exist.
3594 *
3595 * @param pVM The VM handle.
3596 * @param GCPhys The GC physical address to convert.
3597 * @param fWritable Whether write access is required.
3598 * @param ppv Where to store the pointer corresponding to GCPhys on
3599 * success.
3600 */
3601VMMR3DECL(int) PGMR3PhysTlbGCPhys2Ptr(PVM pVM, RTGCPHYS GCPhys, bool fWritable, void **ppv)
3602{
3603 pgmLock(pVM);
3604
3605 PPGMRAMRANGE pRam;
3606 PPGMPAGE pPage;
3607 int rc = pgmPhysGetPageAndRangeEx(&pVM->pgm.s, GCPhys, &pPage, &pRam);
3608 if (RT_SUCCESS(rc))
3609 {
3610 if (PGM_PAGE_IS_BALLOONED(pPage))
3611 rc = VINF_PGM_PHYS_TLB_CATCH_WRITE;
3612 else if (!PGM_PAGE_HAS_ANY_HANDLERS(pPage))
3613 rc = VINF_SUCCESS;
3614 else
3615 {
3616 if (PGM_PAGE_HAS_ACTIVE_ALL_HANDLERS(pPage)) /* catches MMIO */
3617 rc = VERR_PGM_PHYS_TLB_CATCH_ALL;
3618 else if (PGM_PAGE_HAS_ACTIVE_HANDLERS(pPage))
3619 {
3620 /** @todo Handle TLB loads of virtual handlers so ./test.sh can be made to work
3621 * in -norawr0 mode. */
3622 if (fWritable)
3623 rc = VINF_PGM_PHYS_TLB_CATCH_WRITE;
3624 }
3625 else
3626 {
3627 /* Temporarily disabled physical handler(s), since the recompiler
3628 doesn't get notified when it's reset we'll have to pretend it's
3629 operating normally. */
3630 if (pgmHandlerPhysicalIsAll(pVM, GCPhys))
3631 rc = VERR_PGM_PHYS_TLB_CATCH_ALL;
3632 else
3633 rc = VINF_PGM_PHYS_TLB_CATCH_WRITE;
3634 }
3635 }
3636 if (RT_SUCCESS(rc))
3637 {
3638 int rc2;
3639
3640 /* Make sure what we return is writable. */
3641 if (fWritable && rc != VINF_PGM_PHYS_TLB_CATCH_WRITE)
3642 switch (PGM_PAGE_GET_STATE(pPage))
3643 {
3644 case PGM_PAGE_STATE_ALLOCATED:
3645 break;
3646 case PGM_PAGE_STATE_BALLOONED:
3647 AssertFailed();
3648 break;
3649 case PGM_PAGE_STATE_ZERO:
3650 case PGM_PAGE_STATE_SHARED:
3651 case PGM_PAGE_STATE_WRITE_MONITORED:
3652 rc2 = pgmPhysPageMakeWritable(pVM, pPage, GCPhys & ~(RTGCPHYS)PAGE_OFFSET_MASK);
3653 AssertLogRelRCReturn(rc2, rc2);
3654 break;
3655 }
3656
3657 /* Get a ring-3 mapping of the address. */
3658 PPGMPAGER3MAPTLBE pTlbe;
3659 rc2 = pgmPhysPageQueryTlbe(&pVM->pgm.s, GCPhys, &pTlbe);
3660 AssertLogRelRCReturn(rc2, rc2);
3661 *ppv = (void *)((uintptr_t)pTlbe->pv | (uintptr_t)(GCPhys & PAGE_OFFSET_MASK));
3662 /** @todo mapping/locking hell; this isn't horribly efficient since
3663 * pgmPhysPageLoadIntoTlb will repeat the lookup we've done here. */
3664
3665 Log6(("PGMR3PhysTlbGCPhys2Ptr: GCPhys=%RGp rc=%Rrc pPage=%R[pgmpage] *ppv=%p\n", GCPhys, rc, pPage, *ppv));
3666 }
3667 else
3668 Log6(("PGMR3PhysTlbGCPhys2Ptr: GCPhys=%RGp rc=%Rrc pPage=%R[pgmpage]\n", GCPhys, rc, pPage));
3669
3670 /* else: handler catching all access, no pointer returned. */
3671 }
3672 else
3673 rc = VERR_PGM_PHYS_TLB_UNASSIGNED;
3674
3675 pgmUnlock(pVM);
3676 return rc;
3677}
3678
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette