VirtualBox

source: vbox/trunk/src/VBox/VMM/VMMAll/IEMAllInstructionsOneByte.cpp.h@ 71415

Last change on this file since 71415 was 71092, checked in by vboxsync, 7 years ago

VMM/IEM: Nested Hw.virt: Implement SVM decode-assist and NRIP feature.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 392.8 KB
Line 
1/* $Id: IEMAllInstructionsOneByte.cpp.h 71092 2018-02-22 09:14:46Z vboxsync $ */
2/** @file
3 * IEM - Instruction Decoding and Emulation.
4 */
5
6/*
7 * Copyright (C) 2011-2017 Oracle Corporation
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 */
17
18
19/*******************************************************************************
20* Global Variables *
21*******************************************************************************/
22extern const PFNIEMOP g_apfnOneByteMap[256]; /* not static since we need to forward declare it. */
23
24/* Instruction group definitions: */
25
26/** @defgroup og_gen General
27 * @{ */
28 /** @defgroup og_gen_arith Arithmetic
29 * @{ */
30 /** @defgroup og_gen_arith_bin Binary numbers */
31 /** @defgroup og_gen_arith_dec Decimal numbers */
32 /** @} */
33/** @} */
34
35/** @defgroup og_stack Stack
36 * @{ */
37 /** @defgroup og_stack_sreg Segment registers */
38/** @} */
39
40/** @defgroup og_prefix Prefixes */
41/** @defgroup og_escapes Escape bytes */
42
43
44
45/** @name One byte opcodes.
46 * @{
47 */
48
49/* Instruction specification format - work in progress: */
50
51/**
52 * @opcode 0x00
53 * @opmnemonic add
54 * @op1 rm:Eb
55 * @op2 reg:Gb
56 * @opmaps one
57 * @openc ModR/M
58 * @opflmodify cf,pf,af,zf,sf,of
59 * @ophints harmless ignores_op_sizes
60 * @opstats add_Eb_Gb
61 * @opgroup og_gen_arith_bin
62 * @optest op1=1 op2=1 -> op1=2 efl&|=nc,pe,na,nz,pl,nv
63 * @optest efl|=cf op1=1 op2=2 -> op1=3 efl&|=nc,po,na,nz,pl,nv
64 * @optest op1=254 op2=1 -> op1=255 efl&|=nc,po,na,nz,ng,nv
65 * @optest op1=128 op2=128 -> op1=0 efl&|=ov,pl,zf,na,po,cf
66 */
67FNIEMOP_DEF(iemOp_add_Eb_Gb)
68{
69 IEMOP_MNEMONIC2(MR, ADD, add, Eb, Gb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES | IEMOPHINT_LOCK_ALLOWED);
70 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_add);
71}
72
73
74/**
75 * @opcode 0x01
76 * @opgroup og_gen_arith_bin
77 * @opflmodify cf,pf,af,zf,sf,of
78 * @optest op1=1 op2=1 -> op1=2 efl&|=nc,pe,na,nz,pl,nv
79 * @optest efl|=cf op1=2 op2=2 -> op1=4 efl&|=nc,pe,na,nz,pl,nv
80 * @optest efl&~=cf op1=-1 op2=1 -> op1=0 efl&|=cf,po,af,zf,pl,nv
81 * @optest op1=-1 op2=-1 -> op1=-2 efl&|=cf,pe,af,nz,ng,nv
82 */
83FNIEMOP_DEF(iemOp_add_Ev_Gv)
84{
85 IEMOP_MNEMONIC2(MR, ADD, add, Ev, Gv, DISOPTYPE_HARMLESS, IEMOPHINT_LOCK_ALLOWED);
86 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_add);
87}
88
89
90/**
91 * @opcode 0x02
92 * @opgroup og_gen_arith_bin
93 * @opflmodify cf,pf,af,zf,sf,of
94 * @opcopytests iemOp_add_Eb_Gb
95 */
96FNIEMOP_DEF(iemOp_add_Gb_Eb)
97{
98 IEMOP_MNEMONIC2(RM, ADD, add, Gb, Eb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
99 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_add);
100}
101
102
103/**
104 * @opcode 0x03
105 * @opgroup og_gen_arith_bin
106 * @opflmodify cf,pf,af,zf,sf,of
107 * @opcopytests iemOp_add_Ev_Gv
108 */
109FNIEMOP_DEF(iemOp_add_Gv_Ev)
110{
111 IEMOP_MNEMONIC2(RM, ADD, add, Gv, Ev, DISOPTYPE_HARMLESS, 0);
112 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_add);
113}
114
115
116/**
117 * @opcode 0x04
118 * @opgroup og_gen_arith_bin
119 * @opflmodify cf,pf,af,zf,sf,of
120 * @opcopytests iemOp_add_Eb_Gb
121 */
122FNIEMOP_DEF(iemOp_add_Al_Ib)
123{
124 IEMOP_MNEMONIC2(FIXED, ADD, add, AL, Ib, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
125 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_add);
126}
127
128
129/**
130 * @opcode 0x05
131 * @opgroup og_gen_arith_bin
132 * @opflmodify cf,pf,af,zf,sf,of
133 * @optest op1=1 op2=1 -> op1=2 efl&|=nv,pl,nz,na,pe
134 * @optest efl|=cf op1=2 op2=2 -> op1=4 efl&|=nc,pe,na,nz,pl,nv
135 * @optest efl&~=cf op1=-1 op2=1 -> op1=0 efl&|=cf,po,af,zf,pl,nv
136 * @optest op1=-1 op2=-1 -> op1=-2 efl&|=cf,pe,af,nz,ng,nv
137 */
138FNIEMOP_DEF(iemOp_add_eAX_Iz)
139{
140 IEMOP_MNEMONIC2(FIXED, ADD, add, rAX, Iz, DISOPTYPE_HARMLESS, 0);
141 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_add);
142}
143
144
145/**
146 * @opcode 0x06
147 * @opgroup og_stack_sreg
148 */
149FNIEMOP_DEF(iemOp_push_ES)
150{
151 IEMOP_MNEMONIC1(FIXED, PUSH, push, ES, DISOPTYPE_HARMLESS | DISOPTYPE_INVALID_64, 0);
152 IEMOP_HLP_NO_64BIT();
153 return FNIEMOP_CALL_1(iemOpCommonPushSReg, X86_SREG_ES);
154}
155
156
157/**
158 * @opcode 0x07
159 * @opgroup og_stack_sreg
160 */
161FNIEMOP_DEF(iemOp_pop_ES)
162{
163 IEMOP_MNEMONIC1(FIXED, POP, pop, ES, DISOPTYPE_HARMLESS | DISOPTYPE_INVALID_64, 0);
164 IEMOP_HLP_NO_64BIT();
165 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
166 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_pop_Sreg, X86_SREG_ES, pVCpu->iem.s.enmEffOpSize);
167}
168
169
170/**
171 * @opcode 0x08
172 * @opgroup og_gen_arith_bin
173 * @opflmodify cf,pf,af,zf,sf,of
174 * @opflundef af
175 * @opflclear of,cf
176 * @optest op1=7 op2=12 -> op1=15 efl&|=nc,po,na,nz,pl,nv
177 * @optest efl|=of,cf op1=0 op2=0 -> op1=0 efl&|=nc,po,na,zf,pl,nv
178 * @optest op1=0xee op2=0x11 -> op1=0xff efl&|=nc,po,na,nz,ng,nv
179 * @optest op1=0xff op2=0xff -> op1=0xff efl&|=nc,po,na,nz,ng,nv
180 */
181FNIEMOP_DEF(iemOp_or_Eb_Gb)
182{
183 IEMOP_MNEMONIC2(MR, OR, or, Eb, Gb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES | IEMOPHINT_LOCK_ALLOWED);
184 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
185 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_or);
186}
187
188
189/*
190 * @opcode 0x09
191 * @opgroup og_gen_arith_bin
192 * @opflmodify cf,pf,af,zf,sf,of
193 * @opflundef af
194 * @opflclear of,cf
195 * @optest efl|=of,cf op1=12 op2=7 -> op1=15 efl&|=nc,po,na,nz,pl,nv
196 * @optest efl|=of,cf op1=0 op2=0 -> op1=0 efl&|=nc,po,na,zf,pl,nv
197 * @optest op1=-2 op2=1 -> op1=-1 efl&|=nc,po,na,nz,ng,nv
198 * @optest o16 / op1=0x5a5a op2=0xa5a5 -> op1=-1 efl&|=nc,po,na,nz,ng,nv
199 * @optest o32 / op1=0x5a5a5a5a op2=0xa5a5a5a5 -> op1=-1 efl&|=nc,po,na,nz,ng,nv
200 * @optest o64 / op1=0x5a5a5a5a5a5a5a5a op2=0xa5a5a5a5a5a5a5a5 -> op1=-1 efl&|=nc,po,na,nz,ng,nv
201 */
202FNIEMOP_DEF(iemOp_or_Ev_Gv)
203{
204 IEMOP_MNEMONIC2(MR, OR, or, Ev, Gv, DISOPTYPE_HARMLESS, IEMOPHINT_LOCK_ALLOWED);
205 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
206 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_or);
207}
208
209
210/**
211 * @opcode 0x0a
212 * @opgroup og_gen_arith_bin
213 * @opflmodify cf,pf,af,zf,sf,of
214 * @opflundef af
215 * @opflclear of,cf
216 * @opcopytests iemOp_or_Eb_Gb
217 */
218FNIEMOP_DEF(iemOp_or_Gb_Eb)
219{
220 IEMOP_MNEMONIC2(RM, OR, or, Gb, Eb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES | IEMOPHINT_LOCK_ALLOWED);
221 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
222 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_or);
223}
224
225
226/**
227 * @opcode 0x0b
228 * @opgroup og_gen_arith_bin
229 * @opflmodify cf,pf,af,zf,sf,of
230 * @opflundef af
231 * @opflclear of,cf
232 * @opcopytests iemOp_or_Ev_Gv
233 */
234FNIEMOP_DEF(iemOp_or_Gv_Ev)
235{
236 IEMOP_MNEMONIC2(RM, OR, or, Gv, Ev, DISOPTYPE_HARMLESS, 0);
237 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
238 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_or);
239}
240
241
242/**
243 * @opcode 0x0c
244 * @opgroup og_gen_arith_bin
245 * @opflmodify cf,pf,af,zf,sf,of
246 * @opflundef af
247 * @opflclear of,cf
248 * @opcopytests iemOp_or_Eb_Gb
249 */
250FNIEMOP_DEF(iemOp_or_Al_Ib)
251{
252 IEMOP_MNEMONIC2(FIXED, OR, or, AL, Ib, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
253 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
254 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_or);
255}
256
257
258/**
259 * @opcode 0x0d
260 * @opgroup og_gen_arith_bin
261 * @opflmodify cf,pf,af,zf,sf,of
262 * @opflundef af
263 * @opflclear of,cf
264 * @optest efl|=of,cf op1=12 op2=7 -> op1=15 efl&|=nc,po,na,nz,pl,nv
265 * @optest efl|=of,cf op1=0 op2=0 -> op1=0 efl&|=nc,po,na,zf,pl,nv
266 * @optest op1=-2 op2=1 -> op1=-1 efl&|=nc,po,na,nz,ng,nv
267 * @optest o16 / op1=0x5a5a op2=0xa5a5 -> op1=-1 efl&|=nc,po,na,nz,ng,nv
268 * @optest o32 / op1=0x5a5a5a5a op2=0xa5a5a5a5 -> op1=-1 efl&|=nc,po,na,nz,ng,nv
269 * @optest o64 / op1=0x5a5a5a5a5a5a5a5a op2=0xa5a5a5a5 -> op1=-1 efl&|=nc,po,na,nz,ng,nv
270 * @optest o64 / op1=0x5a5a5a5aa5a5a5a5 op2=0x5a5a5a5a -> op1=0x5a5a5a5affffffff efl&|=nc,po,na,nz,pl,nv
271 */
272FNIEMOP_DEF(iemOp_or_eAX_Iz)
273{
274 IEMOP_MNEMONIC2(FIXED, OR, or, rAX, Iz, DISOPTYPE_HARMLESS, 0);
275 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
276 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_or);
277}
278
279
280/**
281 * @opcode 0x0e
282 * @opgroup og_stack_sreg
283 */
284FNIEMOP_DEF(iemOp_push_CS)
285{
286 IEMOP_MNEMONIC1(FIXED, PUSH, push, CS, DISOPTYPE_HARMLESS | DISOPTYPE_POTENTIALLY_DANGEROUS | DISOPTYPE_INVALID_64, 0);
287 IEMOP_HLP_NO_64BIT();
288 return FNIEMOP_CALL_1(iemOpCommonPushSReg, X86_SREG_CS);
289}
290
291
292/**
293 * @opcode 0x0f
294 * @opmnemonic EscTwo0f
295 * @openc two0f
296 * @opdisenum OP_2B_ESC
297 * @ophints harmless
298 * @opgroup og_escapes
299 */
300FNIEMOP_DEF(iemOp_2byteEscape)
301{
302#ifdef VBOX_STRICT
303 /* Sanity check the table the first time around. */
304 static bool s_fTested = false;
305 if (RT_LIKELY(s_fTested)) { /* likely */ }
306 else
307 {
308 s_fTested = true;
309 Assert(g_apfnTwoByteMap[0xbc * 4 + 0] == iemOp_bsf_Gv_Ev);
310 Assert(g_apfnTwoByteMap[0xbc * 4 + 1] == iemOp_bsf_Gv_Ev);
311 Assert(g_apfnTwoByteMap[0xbc * 4 + 2] == iemOp_tzcnt_Gv_Ev);
312 Assert(g_apfnTwoByteMap[0xbc * 4 + 3] == iemOp_bsf_Gv_Ev);
313 }
314#endif
315
316 if (RT_LIKELY(IEM_GET_TARGET_CPU(pVCpu) >= IEMTARGETCPU_286))
317 {
318 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
319 IEMOP_HLP_MIN_286();
320 return FNIEMOP_CALL(g_apfnTwoByteMap[(uintptr_t)b * 4 + pVCpu->iem.s.idxPrefix]);
321 }
322 /* @opdone */
323
324 /*
325 * On the 8086 this is a POP CS instruction.
326 * For the time being we don't specify this this.
327 */
328 IEMOP_MNEMONIC1(FIXED, POP, pop, CS, DISOPTYPE_HARMLESS | DISOPTYPE_POTENTIALLY_DANGEROUS | DISOPTYPE_INVALID_64, IEMOPHINT_SKIP_PYTHON);
329 IEMOP_HLP_NO_64BIT();
330 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
331 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_pop_Sreg, X86_SREG_ES, pVCpu->iem.s.enmEffOpSize);
332}
333
334/**
335 * @opcode 0x10
336 * @opgroup og_gen_arith_bin
337 * @opfltest cf
338 * @opflmodify cf,pf,af,zf,sf,of
339 * @optest op1=1 op2=1 efl&~=cf -> op1=2 efl&|=nc,pe,na,nz,pl,nv
340 * @optest op1=1 op2=1 efl|=cf -> op1=3 efl&|=nc,po,na,nz,pl,nv
341 * @optest op1=0xff op2=0 efl|=cf -> op1=0 efl&|=cf,po,af,zf,pl,nv
342 * @optest op1=0 op2=0 efl|=cf -> op1=1 efl&|=nc,pe,na,nz,pl,nv
343 * @optest op1=0 op2=0 efl&~=cf -> op1=0 efl&|=nc,po,na,zf,pl,nv
344 */
345FNIEMOP_DEF(iemOp_adc_Eb_Gb)
346{
347 IEMOP_MNEMONIC2(MR, ADC, adc, Eb, Gb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES | IEMOPHINT_LOCK_ALLOWED);
348 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_adc);
349}
350
351
352/**
353 * @opcode 0x11
354 * @opgroup og_gen_arith_bin
355 * @opfltest cf
356 * @opflmodify cf,pf,af,zf,sf,of
357 * @optest op1=1 op2=1 efl&~=cf -> op1=2 efl&|=nc,pe,na,nz,pl,nv
358 * @optest op1=1 op2=1 efl|=cf -> op1=3 efl&|=nc,po,na,nz,pl,nv
359 * @optest op1=-1 op2=0 efl|=cf -> op1=0 efl&|=cf,po,af,zf,pl,nv
360 * @optest op1=0 op2=0 efl|=cf -> op1=1 efl&|=nc,pe,na,nz,pl,nv
361 * @optest op1=0 op2=0 efl&~=cf -> op1=0 efl&|=nc,po,na,zf,pl,nv
362 */
363FNIEMOP_DEF(iemOp_adc_Ev_Gv)
364{
365 IEMOP_MNEMONIC2(MR, ADC, adc, Ev, Gv, DISOPTYPE_HARMLESS, IEMOPHINT_LOCK_ALLOWED);
366 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_adc);
367}
368
369
370/**
371 * @opcode 0x12
372 * @opgroup og_gen_arith_bin
373 * @opfltest cf
374 * @opflmodify cf,pf,af,zf,sf,of
375 * @opcopytests iemOp_adc_Eb_Gb
376 */
377FNIEMOP_DEF(iemOp_adc_Gb_Eb)
378{
379 IEMOP_MNEMONIC2(RM, ADC, adc, Gb, Eb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
380 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_adc);
381}
382
383
384/**
385 * @opcode 0x13
386 * @opgroup og_gen_arith_bin
387 * @opfltest cf
388 * @opflmodify cf,pf,af,zf,sf,of
389 * @opcopytests iemOp_adc_Ev_Gv
390 */
391FNIEMOP_DEF(iemOp_adc_Gv_Ev)
392{
393 IEMOP_MNEMONIC2(RM, ADC, adc, Gv, Ev, DISOPTYPE_HARMLESS, 0);
394 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_adc);
395}
396
397
398/**
399 * @opcode 0x14
400 * @opgroup og_gen_arith_bin
401 * @opfltest cf
402 * @opflmodify cf,pf,af,zf,sf,of
403 * @opcopytests iemOp_adc_Eb_Gb
404 */
405FNIEMOP_DEF(iemOp_adc_Al_Ib)
406{
407 IEMOP_MNEMONIC2(FIXED, ADC, adc, AL, Ib, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
408 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_adc);
409}
410
411
412/**
413 * @opcode 0x15
414 * @opgroup og_gen_arith_bin
415 * @opfltest cf
416 * @opflmodify cf,pf,af,zf,sf,of
417 * @opcopytests iemOp_adc_Ev_Gv
418 */
419FNIEMOP_DEF(iemOp_adc_eAX_Iz)
420{
421 IEMOP_MNEMONIC2(FIXED, ADC, adc, rAX, Iz, DISOPTYPE_HARMLESS, 0);
422 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_adc);
423}
424
425
426/**
427 * @opcode 0x16
428 */
429FNIEMOP_DEF(iemOp_push_SS)
430{
431 IEMOP_MNEMONIC1(FIXED, PUSH, push, SS, DISOPTYPE_HARMLESS | DISOPTYPE_INVALID_64 | DISOPTYPE_RRM_DANGEROUS, 0);
432 IEMOP_HLP_NO_64BIT();
433 return FNIEMOP_CALL_1(iemOpCommonPushSReg, X86_SREG_SS);
434}
435
436
437/**
438 * @opcode 0x17
439 * @opgroup og_gen_arith_bin
440 * @opfltest cf
441 * @opflmodify cf,pf,af,zf,sf,of
442 */
443FNIEMOP_DEF(iemOp_pop_SS)
444{
445 IEMOP_MNEMONIC1(FIXED, POP, pop, SS, DISOPTYPE_HARMLESS | DISOPTYPE_INHIBIT_IRQS | DISOPTYPE_INVALID_64 | DISOPTYPE_RRM_DANGEROUS , 0);
446 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
447 IEMOP_HLP_NO_64BIT();
448 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_pop_Sreg, X86_SREG_SS, pVCpu->iem.s.enmEffOpSize);
449}
450
451
452/**
453 * @opcode 0x18
454 * @opgroup og_gen_arith_bin
455 * @opfltest cf
456 * @opflmodify cf,pf,af,zf,sf,of
457 */
458FNIEMOP_DEF(iemOp_sbb_Eb_Gb)
459{
460 IEMOP_MNEMONIC2(MR, SBB, sbb, Eb, Gb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES | IEMOPHINT_LOCK_ALLOWED);
461 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_sbb);
462}
463
464
465/**
466 * @opcode 0x19
467 * @opgroup og_gen_arith_bin
468 * @opfltest cf
469 * @opflmodify cf,pf,af,zf,sf,of
470 */
471FNIEMOP_DEF(iemOp_sbb_Ev_Gv)
472{
473 IEMOP_MNEMONIC2(MR, SBB, sbb, Ev, Gv, DISOPTYPE_HARMLESS, IEMOPHINT_LOCK_ALLOWED);
474 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_sbb);
475}
476
477
478/**
479 * @opcode 0x1a
480 * @opgroup og_gen_arith_bin
481 * @opfltest cf
482 * @opflmodify cf,pf,af,zf,sf,of
483 */
484FNIEMOP_DEF(iemOp_sbb_Gb_Eb)
485{
486 IEMOP_MNEMONIC2(RM, SBB, sbb, Gb, Eb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
487 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_sbb);
488}
489
490
491/**
492 * @opcode 0x1b
493 * @opgroup og_gen_arith_bin
494 * @opfltest cf
495 * @opflmodify cf,pf,af,zf,sf,of
496 */
497FNIEMOP_DEF(iemOp_sbb_Gv_Ev)
498{
499 IEMOP_MNEMONIC2(RM, SBB, sbb, Gv, Ev, DISOPTYPE_HARMLESS, 0);
500 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_sbb);
501}
502
503
504/**
505 * @opcode 0x1c
506 * @opgroup og_gen_arith_bin
507 * @opfltest cf
508 * @opflmodify cf,pf,af,zf,sf,of
509 */
510FNIEMOP_DEF(iemOp_sbb_Al_Ib)
511{
512 IEMOP_MNEMONIC2(FIXED, SBB, sbb, AL, Ib, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
513 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_sbb);
514}
515
516
517/**
518 * @opcode 0x1d
519 * @opgroup og_gen_arith_bin
520 * @opfltest cf
521 * @opflmodify cf,pf,af,zf,sf,of
522 */
523FNIEMOP_DEF(iemOp_sbb_eAX_Iz)
524{
525 IEMOP_MNEMONIC2(FIXED, SBB, sbb, rAX, Iz, DISOPTYPE_HARMLESS, 0);
526 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_sbb);
527}
528
529
530/**
531 * @opcode 0x1e
532 * @opgroup og_stack_sreg
533 */
534FNIEMOP_DEF(iemOp_push_DS)
535{
536 IEMOP_MNEMONIC1(FIXED, PUSH, push, DS, DISOPTYPE_HARMLESS | DISOPTYPE_INVALID_64, 0);
537 IEMOP_HLP_NO_64BIT();
538 return FNIEMOP_CALL_1(iemOpCommonPushSReg, X86_SREG_DS);
539}
540
541
542/**
543 * @opcode 0x1f
544 * @opgroup og_stack_sreg
545 */
546FNIEMOP_DEF(iemOp_pop_DS)
547{
548 IEMOP_MNEMONIC1(FIXED, POP, pop, DS, DISOPTYPE_HARMLESS | DISOPTYPE_INVALID_64 | DISOPTYPE_RRM_DANGEROUS, 0);
549 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
550 IEMOP_HLP_NO_64BIT();
551 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_pop_Sreg, X86_SREG_DS, pVCpu->iem.s.enmEffOpSize);
552}
553
554
555/**
556 * @opcode 0x20
557 * @opgroup og_gen_arith_bin
558 * @opflmodify cf,pf,af,zf,sf,of
559 * @opflundef af
560 * @opflclear of,cf
561 */
562FNIEMOP_DEF(iemOp_and_Eb_Gb)
563{
564 IEMOP_MNEMONIC2(MR, AND, and, Eb, Gb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES | IEMOPHINT_LOCK_ALLOWED);
565 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
566 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_and);
567}
568
569
570/**
571 * @opcode 0x21
572 * @opgroup og_gen_arith_bin
573 * @opflmodify cf,pf,af,zf,sf,of
574 * @opflundef af
575 * @opflclear of,cf
576 */
577FNIEMOP_DEF(iemOp_and_Ev_Gv)
578{
579 IEMOP_MNEMONIC2(MR, AND, and, Ev, Gv, DISOPTYPE_HARMLESS, IEMOPHINT_LOCK_ALLOWED);
580 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
581 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_and);
582}
583
584
585/**
586 * @opcode 0x22
587 * @opgroup og_gen_arith_bin
588 * @opflmodify cf,pf,af,zf,sf,of
589 * @opflundef af
590 * @opflclear of,cf
591 */
592FNIEMOP_DEF(iemOp_and_Gb_Eb)
593{
594 IEMOP_MNEMONIC2(RM, AND, and, Gb, Eb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
595 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
596 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_and);
597}
598
599
600/**
601 * @opcode 0x23
602 * @opgroup og_gen_arith_bin
603 * @opflmodify cf,pf,af,zf,sf,of
604 * @opflundef af
605 * @opflclear of,cf
606 */
607FNIEMOP_DEF(iemOp_and_Gv_Ev)
608{
609 IEMOP_MNEMONIC2(RM, AND, and, Gv, Ev, DISOPTYPE_HARMLESS, 0);
610 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
611 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_and);
612}
613
614
615/**
616 * @opcode 0x24
617 * @opgroup og_gen_arith_bin
618 * @opflmodify cf,pf,af,zf,sf,of
619 * @opflundef af
620 * @opflclear of,cf
621 */
622FNIEMOP_DEF(iemOp_and_Al_Ib)
623{
624 IEMOP_MNEMONIC2(FIXED, AND, and, AL, Ib, DISOPTYPE_HARMLESS, 0);
625 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
626 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_and);
627}
628
629
630/**
631 * @opcode 0x25
632 * @opgroup og_gen_arith_bin
633 * @opflmodify cf,pf,af,zf,sf,of
634 * @opflundef af
635 * @opflclear of,cf
636 */
637FNIEMOP_DEF(iemOp_and_eAX_Iz)
638{
639 IEMOP_MNEMONIC2(FIXED, AND, and, rAX, Iz, DISOPTYPE_HARMLESS, 0);
640 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
641 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_and);
642}
643
644
645/**
646 * @opcode 0x26
647 * @opmnemonic SEG
648 * @op1 ES
649 * @opgroup og_prefix
650 * @openc prefix
651 * @opdisenum OP_SEG
652 * @ophints harmless
653 */
654FNIEMOP_DEF(iemOp_seg_ES)
655{
656 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("seg es");
657 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SEG_ES;
658 pVCpu->iem.s.iEffSeg = X86_SREG_ES;
659
660 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
661 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
662}
663
664
665/**
666 * @opcode 0x27
667 * @opfltest af,cf
668 * @opflmodify cf,pf,af,zf,sf,of
669 * @opflundef of
670 */
671FNIEMOP_DEF(iemOp_daa)
672{
673 IEMOP_MNEMONIC0(FIXED, DAA, daa, DISOPTYPE_HARMLESS | DISOPTYPE_INVALID_64, 0); /* express implicit AL register use */
674 IEMOP_HLP_NO_64BIT();
675 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
676 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF);
677 return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_daa);
678}
679
680
681/**
682 * @opcode 0x28
683 * @opgroup og_gen_arith_bin
684 * @opflmodify cf,pf,af,zf,sf,of
685 */
686FNIEMOP_DEF(iemOp_sub_Eb_Gb)
687{
688 IEMOP_MNEMONIC2(MR, SUB, sub, Eb, Gb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES | IEMOPHINT_LOCK_ALLOWED);
689 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_sub);
690}
691
692
693/**
694 * @opcode 0x29
695 * @opgroup og_gen_arith_bin
696 * @opflmodify cf,pf,af,zf,sf,of
697 */
698FNIEMOP_DEF(iemOp_sub_Ev_Gv)
699{
700 IEMOP_MNEMONIC2(MR, SUB, sub, Ev, Gv, DISOPTYPE_HARMLESS, IEMOPHINT_LOCK_ALLOWED);
701 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_sub);
702}
703
704
705/**
706 * @opcode 0x2a
707 * @opgroup og_gen_arith_bin
708 * @opflmodify cf,pf,af,zf,sf,of
709 */
710FNIEMOP_DEF(iemOp_sub_Gb_Eb)
711{
712 IEMOP_MNEMONIC2(RM, SUB, sub, Gb, Eb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
713 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_sub);
714}
715
716
717/**
718 * @opcode 0x2b
719 * @opgroup og_gen_arith_bin
720 * @opflmodify cf,pf,af,zf,sf,of
721 */
722FNIEMOP_DEF(iemOp_sub_Gv_Ev)
723{
724 IEMOP_MNEMONIC2(RM, SUB, sub, Gv, Ev, DISOPTYPE_HARMLESS, 0);
725 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_sub);
726}
727
728
729/**
730 * @opcode 0x2c
731 * @opgroup og_gen_arith_bin
732 * @opflmodify cf,pf,af,zf,sf,of
733 */
734FNIEMOP_DEF(iemOp_sub_Al_Ib)
735{
736 IEMOP_MNEMONIC2(FIXED, SUB, sub, AL, Ib, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
737 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_sub);
738}
739
740
741/**
742 * @opcode 0x2d
743 * @opgroup og_gen_arith_bin
744 * @opflmodify cf,pf,af,zf,sf,of
745 */
746FNIEMOP_DEF(iemOp_sub_eAX_Iz)
747{
748 IEMOP_MNEMONIC2(FIXED, SUB, sub, rAX, Iz, DISOPTYPE_HARMLESS, 0);
749 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_sub);
750}
751
752
753/**
754 * @opcode 0x2e
755 * @opmnemonic SEG
756 * @op1 CS
757 * @opgroup og_prefix
758 * @openc prefix
759 * @opdisenum OP_SEG
760 * @ophints harmless
761 */
762FNIEMOP_DEF(iemOp_seg_CS)
763{
764 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("seg cs");
765 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SEG_CS;
766 pVCpu->iem.s.iEffSeg = X86_SREG_CS;
767
768 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
769 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
770}
771
772
773/**
774 * @opcode 0x2f
775 * @opfltest af,cf
776 * @opflmodify cf,pf,af,zf,sf,of
777 * @opflundef of
778 */
779FNIEMOP_DEF(iemOp_das)
780{
781 IEMOP_MNEMONIC0(FIXED, DAS, das, DISOPTYPE_HARMLESS | DISOPTYPE_INVALID_64, 0); /* express implicit AL register use */
782 IEMOP_HLP_NO_64BIT();
783 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
784 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF);
785 return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_das);
786}
787
788
789/**
790 * @opcode 0x30
791 * @opgroup og_gen_arith_bin
792 * @opflmodify cf,pf,af,zf,sf,of
793 * @opflundef af
794 * @opflclear of,cf
795 */
796FNIEMOP_DEF(iemOp_xor_Eb_Gb)
797{
798 IEMOP_MNEMONIC2(MR, XOR, xor, Eb, Gb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES | IEMOPHINT_LOCK_ALLOWED);
799 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
800 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_xor);
801}
802
803
804/**
805 * @opcode 0x31
806 * @opgroup og_gen_arith_bin
807 * @opflmodify cf,pf,af,zf,sf,of
808 * @opflundef af
809 * @opflclear of,cf
810 */
811FNIEMOP_DEF(iemOp_xor_Ev_Gv)
812{
813 IEMOP_MNEMONIC2(MR, XOR, xor, Ev, Gv, DISOPTYPE_HARMLESS, IEMOPHINT_LOCK_ALLOWED);
814 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
815 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_xor);
816}
817
818
819/**
820 * @opcode 0x32
821 * @opgroup og_gen_arith_bin
822 * @opflmodify cf,pf,af,zf,sf,of
823 * @opflundef af
824 * @opflclear of,cf
825 */
826FNIEMOP_DEF(iemOp_xor_Gb_Eb)
827{
828 IEMOP_MNEMONIC2(RM, XOR, xor, Gb, Eb, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
829 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
830 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_xor);
831}
832
833
834/**
835 * @opcode 0x33
836 * @opgroup og_gen_arith_bin
837 * @opflmodify cf,pf,af,zf,sf,of
838 * @opflundef af
839 * @opflclear of,cf
840 */
841FNIEMOP_DEF(iemOp_xor_Gv_Ev)
842{
843 IEMOP_MNEMONIC2(RM, XOR, xor, Gv, Ev, DISOPTYPE_HARMLESS, 0);
844 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
845 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_xor);
846}
847
848
849/**
850 * @opcode 0x34
851 * @opgroup og_gen_arith_bin
852 * @opflmodify cf,pf,af,zf,sf,of
853 * @opflundef af
854 * @opflclear of,cf
855 */
856FNIEMOP_DEF(iemOp_xor_Al_Ib)
857{
858 IEMOP_MNEMONIC2(FIXED, XOR, xor, AL, Ib, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
859 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
860 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_xor);
861}
862
863
864/**
865 * @opcode 0x35
866 * @opgroup og_gen_arith_bin
867 * @opflmodify cf,pf,af,zf,sf,of
868 * @opflundef af
869 * @opflclear of,cf
870 */
871FNIEMOP_DEF(iemOp_xor_eAX_Iz)
872{
873 IEMOP_MNEMONIC2(FIXED, XOR, xor, rAX, Iz, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
874 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
875 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_xor);
876}
877
878
879/**
880 * @opcode 0x36
881 * @opmnemonic SEG
882 * @op1 SS
883 * @opgroup og_prefix
884 * @openc prefix
885 * @opdisenum OP_SEG
886 * @ophints harmless
887 */
888FNIEMOP_DEF(iemOp_seg_SS)
889{
890 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("seg ss");
891 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SEG_SS;
892 pVCpu->iem.s.iEffSeg = X86_SREG_SS;
893
894 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
895 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
896}
897
898
899/**
900 * @opcode 0x37
901 * @opfltest af,cf
902 * @opflmodify cf,pf,af,zf,sf,of
903 * @opflundef pf,zf,sf,of
904 * @opgroup og_gen_arith_dec
905 * @optest efl&~=af ax=9 -> efl&|=nc,po,na,nz,pl,nv
906 * @optest efl&~=af ax=0 -> efl&|=nc,po,na,zf,pl,nv
907 * @optest intel / efl&~=af ax=0x00f0 -> ax=0x0000 efl&|=nc,po,na,zf,pl,nv
908 * @optest amd / efl&~=af ax=0x00f0 -> ax=0x0000 efl&|=nc,po,na,nz,pl,nv
909 * @optest efl&~=af ax=0x00f9 -> ax=0x0009 efl&|=nc,po,na,nz,pl,nv
910 * @optest efl|=af ax=0 -> ax=0x0106 efl&|=cf,po,af,nz,pl,nv
911 * @optest efl|=af ax=0x0100 -> ax=0x0206 efl&|=cf,po,af,nz,pl,nv
912 * @optest intel / efl|=af ax=0x000a -> ax=0x0100 efl&|=cf,po,af,zf,pl,nv
913 * @optest amd / efl|=af ax=0x000a -> ax=0x0100 efl&|=cf,pe,af,nz,pl,nv
914 * @optest intel / efl|=af ax=0x010a -> ax=0x0200 efl&|=cf,po,af,zf,pl,nv
915 * @optest amd / efl|=af ax=0x010a -> ax=0x0200 efl&|=cf,pe,af,nz,pl,nv
916 * @optest intel / efl|=af ax=0x0f0a -> ax=0x1000 efl&|=cf,po,af,zf,pl,nv
917 * @optest amd / efl|=af ax=0x0f0a -> ax=0x1000 efl&|=cf,pe,af,nz,pl,nv
918 * @optest intel / efl|=af ax=0x7f0a -> ax=0x8000 efl&|=cf,po,af,zf,pl,nv
919 * @optest amd / efl|=af ax=0x7f0a -> ax=0x8000 efl&|=cf,pe,af,nz,ng,ov
920 * @optest intel / efl|=af ax=0xff0a -> ax=0x0000 efl&|=cf,po,af,zf,pl,nv
921 * @optest amd / efl|=af ax=0xff0a -> ax=0x0000 efl&|=cf,pe,af,nz,pl,nv
922 * @optest intel / efl&~=af ax=0xff0a -> ax=0x0000 efl&|=cf,po,af,zf,pl,nv
923 * @optest amd / efl&~=af ax=0xff0a -> ax=0x0000 efl&|=cf,pe,af,nz,pl,nv
924 * @optest intel / efl&~=af ax=0x000b -> ax=0x0101 efl&|=cf,pe,af,nz,pl,nv
925 * @optest amd / efl&~=af ax=0x000b -> ax=0x0101 efl&|=cf,po,af,nz,pl,nv
926 * @optest intel / efl&~=af ax=0x000c -> ax=0x0102 efl&|=cf,pe,af,nz,pl,nv
927 * @optest amd / efl&~=af ax=0x000c -> ax=0x0102 efl&|=cf,po,af,nz,pl,nv
928 * @optest intel / efl&~=af ax=0x000d -> ax=0x0103 efl&|=cf,po,af,nz,pl,nv
929 * @optest amd / efl&~=af ax=0x000d -> ax=0x0103 efl&|=cf,pe,af,nz,pl,nv
930 * @optest intel / efl&~=af ax=0x000e -> ax=0x0104 efl&|=cf,pe,af,nz,pl,nv
931 * @optest amd / efl&~=af ax=0x000e -> ax=0x0104 efl&|=cf,po,af,nz,pl,nv
932 * @optest intel / efl&~=af ax=0x000f -> ax=0x0105 efl&|=cf,po,af,nz,pl,nv
933 * @optest amd / efl&~=af ax=0x000f -> ax=0x0105 efl&|=cf,pe,af,nz,pl,nv
934 * @optest intel / efl&~=af ax=0x020f -> ax=0x0305 efl&|=cf,po,af,nz,pl,nv
935 * @optest amd / efl&~=af ax=0x020f -> ax=0x0305 efl&|=cf,pe,af,nz,pl,nv
936 */
937FNIEMOP_DEF(iemOp_aaa)
938{
939 IEMOP_MNEMONIC0(FIXED, AAA, aaa, DISOPTYPE_HARMLESS | DISOPTYPE_INVALID_64, 0); /* express implicit AL/AX register use */
940 IEMOP_HLP_NO_64BIT();
941 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
942 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF);
943
944 return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_aaa);
945}
946
947
948/**
949 * @opcode 0x38
950 */
951FNIEMOP_DEF(iemOp_cmp_Eb_Gb)
952{
953 IEMOP_MNEMONIC(cmp_Eb_Gb, "cmp Eb,Gb");
954 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_cmp);
955}
956
957
958/**
959 * @opcode 0x39
960 */
961FNIEMOP_DEF(iemOp_cmp_Ev_Gv)
962{
963 IEMOP_MNEMONIC(cmp_Ev_Gv, "cmp Ev,Gv");
964 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_cmp);
965}
966
967
968/**
969 * @opcode 0x3a
970 */
971FNIEMOP_DEF(iemOp_cmp_Gb_Eb)
972{
973 IEMOP_MNEMONIC(cmp_Gb_Eb, "cmp Gb,Eb");
974 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_r8_rm, &g_iemAImpl_cmp);
975}
976
977
978/**
979 * @opcode 0x3b
980 */
981FNIEMOP_DEF(iemOp_cmp_Gv_Ev)
982{
983 IEMOP_MNEMONIC(cmp_Gv_Ev, "cmp Gv,Ev");
984 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rv_rm, &g_iemAImpl_cmp);
985}
986
987
988/**
989 * @opcode 0x3c
990 */
991FNIEMOP_DEF(iemOp_cmp_Al_Ib)
992{
993 IEMOP_MNEMONIC(cmp_al_Ib, "cmp al,Ib");
994 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_cmp);
995}
996
997
998/**
999 * @opcode 0x3d
1000 */
1001FNIEMOP_DEF(iemOp_cmp_eAX_Iz)
1002{
1003 IEMOP_MNEMONIC(cmp_rAX_Iz, "cmp rAX,Iz");
1004 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_cmp);
1005}
1006
1007
1008/**
1009 * @opcode 0x3e
1010 */
1011FNIEMOP_DEF(iemOp_seg_DS)
1012{
1013 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("seg ds");
1014 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SEG_DS;
1015 pVCpu->iem.s.iEffSeg = X86_SREG_DS;
1016
1017 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1018 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1019}
1020
1021
1022/**
1023 * @opcode 0x3f
1024 * @opfltest af,cf
1025 * @opflmodify cf,pf,af,zf,sf,of
1026 * @opflundef pf,zf,sf,of
1027 * @opgroup og_gen_arith_dec
1028 * @optest / efl&~=af ax=0x0009 -> efl&|=nc,po,na,nz,pl,nv
1029 * @optest / efl&~=af ax=0x0000 -> efl&|=nc,po,na,zf,pl,nv
1030 * @optest intel / efl&~=af ax=0x00f0 -> ax=0x0000 efl&|=nc,po,na,zf,pl,nv
1031 * @optest amd / efl&~=af ax=0x00f0 -> ax=0x0000 efl&|=nc,po,na,nz,pl,nv
1032 * @optest / efl&~=af ax=0x00f9 -> ax=0x0009 efl&|=nc,po,na,nz,pl,nv
1033 * @optest intel / efl|=af ax=0x0000 -> ax=0xfe0a efl&|=cf,po,af,nz,pl,nv
1034 * @optest amd / efl|=af ax=0x0000 -> ax=0xfe0a efl&|=cf,po,af,nz,ng,nv
1035 * @optest intel / efl|=af ax=0x0100 -> ax=0xff0a efl&|=cf,po,af,nz,pl,nv
1036 * @optest8 amd / efl|=af ax=0x0100 -> ax=0xff0a efl&|=cf,po,af,nz,ng,nv
1037 * @optest intel / efl|=af ax=0x000a -> ax=0xff04 efl&|=cf,pe,af,nz,pl,nv
1038 * @optest10 amd / efl|=af ax=0x000a -> ax=0xff04 efl&|=cf,pe,af,nz,ng,nv
1039 * @optest / efl|=af ax=0x010a -> ax=0x0004 efl&|=cf,pe,af,nz,pl,nv
1040 * @optest / efl|=af ax=0x020a -> ax=0x0104 efl&|=cf,pe,af,nz,pl,nv
1041 * @optest / efl|=af ax=0x0f0a -> ax=0x0e04 efl&|=cf,pe,af,nz,pl,nv
1042 * @optest / efl|=af ax=0x7f0a -> ax=0x7e04 efl&|=cf,pe,af,nz,pl,nv
1043 * @optest intel / efl|=af ax=0xff0a -> ax=0xfe04 efl&|=cf,pe,af,nz,pl,nv
1044 * @optest amd / efl|=af ax=0xff0a -> ax=0xfe04 efl&|=cf,pe,af,nz,ng,nv
1045 * @optest intel / efl&~=af ax=0xff0a -> ax=0xfe04 efl&|=cf,pe,af,nz,pl,nv
1046 * @optest amd / efl&~=af ax=0xff0a -> ax=0xfe04 efl&|=cf,pe,af,nz,ng,nv
1047 * @optest intel / efl&~=af ax=0xff09 -> ax=0xff09 efl&|=nc,po,na,nz,pl,nv
1048 * @optest amd / efl&~=af ax=0xff09 -> ax=0xff09 efl&|=nc,po,na,nz,ng,nv
1049 * @optest intel / efl&~=af ax=0x000b -> ax=0xff05 efl&|=cf,po,af,nz,pl,nv
1050 * @optest22 amd / efl&~=af ax=0x000b -> ax=0xff05 efl&|=cf,po,af,nz,ng,nv
1051 * @optest intel / efl&~=af ax=0x000c -> ax=0xff06 efl&|=cf,po,af,nz,pl,nv
1052 * @optest24 amd / efl&~=af ax=0x000c -> ax=0xff06 efl&|=cf,po,af,nz,ng,nv
1053 * @optest intel / efl&~=af ax=0x000d -> ax=0xff07 efl&|=cf,pe,af,nz,pl,nv
1054 * @optest26 amd / efl&~=af ax=0x000d -> ax=0xff07 efl&|=cf,pe,af,nz,ng,nv
1055 * @optest intel / efl&~=af ax=0x000e -> ax=0xff08 efl&|=cf,pe,af,nz,pl,nv
1056 * @optest28 amd / efl&~=af ax=0x000e -> ax=0xff08 efl&|=cf,pe,af,nz,ng,nv
1057 * @optest intel / efl&~=af ax=0x000f -> ax=0xff09 efl&|=cf,po,af,nz,pl,nv
1058 * @optest30 amd / efl&~=af ax=0x000f -> ax=0xff09 efl&|=cf,po,af,nz,ng,nv
1059 * @optest31 intel / efl&~=af ax=0x00fa -> ax=0xff04 efl&|=cf,pe,af,nz,pl,nv
1060 * @optest32 amd / efl&~=af ax=0x00fa -> ax=0xff04 efl&|=cf,pe,af,nz,ng,nv
1061 * @optest33 intel / efl&~=af ax=0xfffa -> ax=0xfe04 efl&|=cf,pe,af,nz,pl,nv
1062 * @optest34 amd / efl&~=af ax=0xfffa -> ax=0xfe04 efl&|=cf,pe,af,nz,ng,nv
1063 */
1064FNIEMOP_DEF(iemOp_aas)
1065{
1066 IEMOP_MNEMONIC0(FIXED, AAS, aas, DISOPTYPE_HARMLESS | DISOPTYPE_INVALID_64, 0); /* express implicit AL/AX register use */
1067 IEMOP_HLP_NO_64BIT();
1068 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
1069 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_OF);
1070
1071 return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_aas);
1072}
1073
1074
1075/**
1076 * Common 'inc/dec/not/neg register' helper.
1077 */
1078FNIEMOP_DEF_2(iemOpCommonUnaryGReg, PCIEMOPUNARYSIZES, pImpl, uint8_t, iReg)
1079{
1080 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
1081 switch (pVCpu->iem.s.enmEffOpSize)
1082 {
1083 case IEMMODE_16BIT:
1084 IEM_MC_BEGIN(2, 0);
1085 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
1086 IEM_MC_ARG(uint32_t *, pEFlags, 1);
1087 IEM_MC_REF_GREG_U16(pu16Dst, iReg);
1088 IEM_MC_REF_EFLAGS(pEFlags);
1089 IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU16, pu16Dst, pEFlags);
1090 IEM_MC_ADVANCE_RIP();
1091 IEM_MC_END();
1092 return VINF_SUCCESS;
1093
1094 case IEMMODE_32BIT:
1095 IEM_MC_BEGIN(2, 0);
1096 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
1097 IEM_MC_ARG(uint32_t *, pEFlags, 1);
1098 IEM_MC_REF_GREG_U32(pu32Dst, iReg);
1099 IEM_MC_REF_EFLAGS(pEFlags);
1100 IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU32, pu32Dst, pEFlags);
1101 IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
1102 IEM_MC_ADVANCE_RIP();
1103 IEM_MC_END();
1104 return VINF_SUCCESS;
1105
1106 case IEMMODE_64BIT:
1107 IEM_MC_BEGIN(2, 0);
1108 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
1109 IEM_MC_ARG(uint32_t *, pEFlags, 1);
1110 IEM_MC_REF_GREG_U64(pu64Dst, iReg);
1111 IEM_MC_REF_EFLAGS(pEFlags);
1112 IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU64, pu64Dst, pEFlags);
1113 IEM_MC_ADVANCE_RIP();
1114 IEM_MC_END();
1115 return VINF_SUCCESS;
1116 }
1117 return VINF_SUCCESS;
1118}
1119
1120
1121/**
1122 * @opcode 0x40
1123 */
1124FNIEMOP_DEF(iemOp_inc_eAX)
1125{
1126 /*
1127 * This is a REX prefix in 64-bit mode.
1128 */
1129 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1130 {
1131 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex");
1132 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX;
1133
1134 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1135 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1136 }
1137
1138 IEMOP_MNEMONIC(inc_eAX, "inc eAX");
1139 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xAX);
1140}
1141
1142
1143/**
1144 * @opcode 0x41
1145 */
1146FNIEMOP_DEF(iemOp_inc_eCX)
1147{
1148 /*
1149 * This is a REX prefix in 64-bit mode.
1150 */
1151 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1152 {
1153 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.b");
1154 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_B;
1155 pVCpu->iem.s.uRexB = 1 << 3;
1156
1157 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1158 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1159 }
1160
1161 IEMOP_MNEMONIC(inc_eCX, "inc eCX");
1162 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xCX);
1163}
1164
1165
1166/**
1167 * @opcode 0x42
1168 */
1169FNIEMOP_DEF(iemOp_inc_eDX)
1170{
1171 /*
1172 * This is a REX prefix in 64-bit mode.
1173 */
1174 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1175 {
1176 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.x");
1177 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_X;
1178 pVCpu->iem.s.uRexIndex = 1 << 3;
1179
1180 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1181 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1182 }
1183
1184 IEMOP_MNEMONIC(inc_eDX, "inc eDX");
1185 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xDX);
1186}
1187
1188
1189
1190/**
1191 * @opcode 0x43
1192 */
1193FNIEMOP_DEF(iemOp_inc_eBX)
1194{
1195 /*
1196 * This is a REX prefix in 64-bit mode.
1197 */
1198 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1199 {
1200 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.bx");
1201 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_B | IEM_OP_PRF_REX_X;
1202 pVCpu->iem.s.uRexB = 1 << 3;
1203 pVCpu->iem.s.uRexIndex = 1 << 3;
1204
1205 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1206 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1207 }
1208
1209 IEMOP_MNEMONIC(inc_eBX, "inc eBX");
1210 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xBX);
1211}
1212
1213
1214/**
1215 * @opcode 0x44
1216 */
1217FNIEMOP_DEF(iemOp_inc_eSP)
1218{
1219 /*
1220 * This is a REX prefix in 64-bit mode.
1221 */
1222 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1223 {
1224 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.r");
1225 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R;
1226 pVCpu->iem.s.uRexReg = 1 << 3;
1227
1228 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1229 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1230 }
1231
1232 IEMOP_MNEMONIC(inc_eSP, "inc eSP");
1233 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xSP);
1234}
1235
1236
1237/**
1238 * @opcode 0x45
1239 */
1240FNIEMOP_DEF(iemOp_inc_eBP)
1241{
1242 /*
1243 * This is a REX prefix in 64-bit mode.
1244 */
1245 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1246 {
1247 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rb");
1248 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_REX_B;
1249 pVCpu->iem.s.uRexReg = 1 << 3;
1250 pVCpu->iem.s.uRexB = 1 << 3;
1251
1252 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1253 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1254 }
1255
1256 IEMOP_MNEMONIC(inc_eBP, "inc eBP");
1257 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xBP);
1258}
1259
1260
1261/**
1262 * @opcode 0x46
1263 */
1264FNIEMOP_DEF(iemOp_inc_eSI)
1265{
1266 /*
1267 * This is a REX prefix in 64-bit mode.
1268 */
1269 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1270 {
1271 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rx");
1272 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_REX_X;
1273 pVCpu->iem.s.uRexReg = 1 << 3;
1274 pVCpu->iem.s.uRexIndex = 1 << 3;
1275
1276 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1277 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1278 }
1279
1280 IEMOP_MNEMONIC(inc_eSI, "inc eSI");
1281 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xSI);
1282}
1283
1284
1285/**
1286 * @opcode 0x47
1287 */
1288FNIEMOP_DEF(iemOp_inc_eDI)
1289{
1290 /*
1291 * This is a REX prefix in 64-bit mode.
1292 */
1293 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1294 {
1295 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rbx");
1296 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_REX_B | IEM_OP_PRF_REX_X;
1297 pVCpu->iem.s.uRexReg = 1 << 3;
1298 pVCpu->iem.s.uRexB = 1 << 3;
1299 pVCpu->iem.s.uRexIndex = 1 << 3;
1300
1301 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1302 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1303 }
1304
1305 IEMOP_MNEMONIC(inc_eDI, "inc eDI");
1306 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_inc, X86_GREG_xDI);
1307}
1308
1309
1310/**
1311 * @opcode 0x48
1312 */
1313FNIEMOP_DEF(iemOp_dec_eAX)
1314{
1315 /*
1316 * This is a REX prefix in 64-bit mode.
1317 */
1318 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1319 {
1320 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.w");
1321 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_SIZE_REX_W;
1322 iemRecalEffOpSize(pVCpu);
1323
1324 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1325 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1326 }
1327
1328 IEMOP_MNEMONIC(dec_eAX, "dec eAX");
1329 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xAX);
1330}
1331
1332
1333/**
1334 * @opcode 0x49
1335 */
1336FNIEMOP_DEF(iemOp_dec_eCX)
1337{
1338 /*
1339 * This is a REX prefix in 64-bit mode.
1340 */
1341 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1342 {
1343 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.bw");
1344 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_B | IEM_OP_PRF_SIZE_REX_W;
1345 pVCpu->iem.s.uRexB = 1 << 3;
1346 iemRecalEffOpSize(pVCpu);
1347
1348 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1349 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1350 }
1351
1352 IEMOP_MNEMONIC(dec_eCX, "dec eCX");
1353 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xCX);
1354}
1355
1356
1357/**
1358 * @opcode 0x4a
1359 */
1360FNIEMOP_DEF(iemOp_dec_eDX)
1361{
1362 /*
1363 * This is a REX prefix in 64-bit mode.
1364 */
1365 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1366 {
1367 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.xw");
1368 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_X | IEM_OP_PRF_SIZE_REX_W;
1369 pVCpu->iem.s.uRexIndex = 1 << 3;
1370 iemRecalEffOpSize(pVCpu);
1371
1372 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1373 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1374 }
1375
1376 IEMOP_MNEMONIC(dec_eDX, "dec eDX");
1377 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xDX);
1378}
1379
1380
1381/**
1382 * @opcode 0x4b
1383 */
1384FNIEMOP_DEF(iemOp_dec_eBX)
1385{
1386 /*
1387 * This is a REX prefix in 64-bit mode.
1388 */
1389 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1390 {
1391 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.bxw");
1392 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_B | IEM_OP_PRF_REX_X | IEM_OP_PRF_SIZE_REX_W;
1393 pVCpu->iem.s.uRexB = 1 << 3;
1394 pVCpu->iem.s.uRexIndex = 1 << 3;
1395 iemRecalEffOpSize(pVCpu);
1396
1397 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1398 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1399 }
1400
1401 IEMOP_MNEMONIC(dec_eBX, "dec eBX");
1402 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xBX);
1403}
1404
1405
1406/**
1407 * @opcode 0x4c
1408 */
1409FNIEMOP_DEF(iemOp_dec_eSP)
1410{
1411 /*
1412 * This is a REX prefix in 64-bit mode.
1413 */
1414 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1415 {
1416 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rw");
1417 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_SIZE_REX_W;
1418 pVCpu->iem.s.uRexReg = 1 << 3;
1419 iemRecalEffOpSize(pVCpu);
1420
1421 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1422 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1423 }
1424
1425 IEMOP_MNEMONIC(dec_eSP, "dec eSP");
1426 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xSP);
1427}
1428
1429
1430/**
1431 * @opcode 0x4d
1432 */
1433FNIEMOP_DEF(iemOp_dec_eBP)
1434{
1435 /*
1436 * This is a REX prefix in 64-bit mode.
1437 */
1438 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1439 {
1440 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rbw");
1441 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_REX_B | IEM_OP_PRF_SIZE_REX_W;
1442 pVCpu->iem.s.uRexReg = 1 << 3;
1443 pVCpu->iem.s.uRexB = 1 << 3;
1444 iemRecalEffOpSize(pVCpu);
1445
1446 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1447 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1448 }
1449
1450 IEMOP_MNEMONIC(dec_eBP, "dec eBP");
1451 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xBP);
1452}
1453
1454
1455/**
1456 * @opcode 0x4e
1457 */
1458FNIEMOP_DEF(iemOp_dec_eSI)
1459{
1460 /*
1461 * This is a REX prefix in 64-bit mode.
1462 */
1463 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1464 {
1465 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rxw");
1466 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_REX_X | IEM_OP_PRF_SIZE_REX_W;
1467 pVCpu->iem.s.uRexReg = 1 << 3;
1468 pVCpu->iem.s.uRexIndex = 1 << 3;
1469 iemRecalEffOpSize(pVCpu);
1470
1471 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1472 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1473 }
1474
1475 IEMOP_MNEMONIC(dec_eSI, "dec eSI");
1476 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xSI);
1477}
1478
1479
1480/**
1481 * @opcode 0x4f
1482 */
1483FNIEMOP_DEF(iemOp_dec_eDI)
1484{
1485 /*
1486 * This is a REX prefix in 64-bit mode.
1487 */
1488 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1489 {
1490 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("rex.rbxw");
1491 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REX | IEM_OP_PRF_REX_R | IEM_OP_PRF_REX_B | IEM_OP_PRF_REX_X | IEM_OP_PRF_SIZE_REX_W;
1492 pVCpu->iem.s.uRexReg = 1 << 3;
1493 pVCpu->iem.s.uRexB = 1 << 3;
1494 pVCpu->iem.s.uRexIndex = 1 << 3;
1495 iemRecalEffOpSize(pVCpu);
1496
1497 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
1498 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
1499 }
1500
1501 IEMOP_MNEMONIC(dec_eDI, "dec eDI");
1502 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, &g_iemAImpl_dec, X86_GREG_xDI);
1503}
1504
1505
1506/**
1507 * Common 'push register' helper.
1508 */
1509FNIEMOP_DEF_1(iemOpCommonPushGReg, uint8_t, iReg)
1510{
1511 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
1512 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1513 {
1514 iReg |= pVCpu->iem.s.uRexB;
1515 pVCpu->iem.s.enmDefOpSize = IEMMODE_64BIT;
1516 pVCpu->iem.s.enmEffOpSize = !(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP) ? IEMMODE_64BIT : IEMMODE_16BIT;
1517 }
1518
1519 switch (pVCpu->iem.s.enmEffOpSize)
1520 {
1521 case IEMMODE_16BIT:
1522 IEM_MC_BEGIN(0, 1);
1523 IEM_MC_LOCAL(uint16_t, u16Value);
1524 IEM_MC_FETCH_GREG_U16(u16Value, iReg);
1525 IEM_MC_PUSH_U16(u16Value);
1526 IEM_MC_ADVANCE_RIP();
1527 IEM_MC_END();
1528 break;
1529
1530 case IEMMODE_32BIT:
1531 IEM_MC_BEGIN(0, 1);
1532 IEM_MC_LOCAL(uint32_t, u32Value);
1533 IEM_MC_FETCH_GREG_U32(u32Value, iReg);
1534 IEM_MC_PUSH_U32(u32Value);
1535 IEM_MC_ADVANCE_RIP();
1536 IEM_MC_END();
1537 break;
1538
1539 case IEMMODE_64BIT:
1540 IEM_MC_BEGIN(0, 1);
1541 IEM_MC_LOCAL(uint64_t, u64Value);
1542 IEM_MC_FETCH_GREG_U64(u64Value, iReg);
1543 IEM_MC_PUSH_U64(u64Value);
1544 IEM_MC_ADVANCE_RIP();
1545 IEM_MC_END();
1546 break;
1547 }
1548
1549 return VINF_SUCCESS;
1550}
1551
1552
1553/**
1554 * @opcode 0x50
1555 */
1556FNIEMOP_DEF(iemOp_push_eAX)
1557{
1558 IEMOP_MNEMONIC(push_rAX, "push rAX");
1559 return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xAX);
1560}
1561
1562
1563/**
1564 * @opcode 0x51
1565 */
1566FNIEMOP_DEF(iemOp_push_eCX)
1567{
1568 IEMOP_MNEMONIC(push_rCX, "push rCX");
1569 return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xCX);
1570}
1571
1572
1573/**
1574 * @opcode 0x52
1575 */
1576FNIEMOP_DEF(iemOp_push_eDX)
1577{
1578 IEMOP_MNEMONIC(push_rDX, "push rDX");
1579 return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xDX);
1580}
1581
1582
1583/**
1584 * @opcode 0x53
1585 */
1586FNIEMOP_DEF(iemOp_push_eBX)
1587{
1588 IEMOP_MNEMONIC(push_rBX, "push rBX");
1589 return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xBX);
1590}
1591
1592
1593/**
1594 * @opcode 0x54
1595 */
1596FNIEMOP_DEF(iemOp_push_eSP)
1597{
1598 IEMOP_MNEMONIC(push_rSP, "push rSP");
1599 if (IEM_GET_TARGET_CPU(pVCpu) == IEMTARGETCPU_8086)
1600 {
1601 IEM_MC_BEGIN(0, 1);
1602 IEM_MC_LOCAL(uint16_t, u16Value);
1603 IEM_MC_FETCH_GREG_U16(u16Value, X86_GREG_xSP);
1604 IEM_MC_SUB_LOCAL_U16(u16Value, 2);
1605 IEM_MC_PUSH_U16(u16Value);
1606 IEM_MC_ADVANCE_RIP();
1607 IEM_MC_END();
1608 }
1609 return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xSP);
1610}
1611
1612
1613/**
1614 * @opcode 0x55
1615 */
1616FNIEMOP_DEF(iemOp_push_eBP)
1617{
1618 IEMOP_MNEMONIC(push_rBP, "push rBP");
1619 return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xBP);
1620}
1621
1622
1623/**
1624 * @opcode 0x56
1625 */
1626FNIEMOP_DEF(iemOp_push_eSI)
1627{
1628 IEMOP_MNEMONIC(push_rSI, "push rSI");
1629 return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xSI);
1630}
1631
1632
1633/**
1634 * @opcode 0x57
1635 */
1636FNIEMOP_DEF(iemOp_push_eDI)
1637{
1638 IEMOP_MNEMONIC(push_rDI, "push rDI");
1639 return FNIEMOP_CALL_1(iemOpCommonPushGReg, X86_GREG_xDI);
1640}
1641
1642
1643/**
1644 * Common 'pop register' helper.
1645 */
1646FNIEMOP_DEF_1(iemOpCommonPopGReg, uint8_t, iReg)
1647{
1648 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
1649 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1650 {
1651 iReg |= pVCpu->iem.s.uRexB;
1652 pVCpu->iem.s.enmDefOpSize = IEMMODE_64BIT;
1653 pVCpu->iem.s.enmEffOpSize = !(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP) ? IEMMODE_64BIT : IEMMODE_16BIT;
1654 }
1655
1656 switch (pVCpu->iem.s.enmEffOpSize)
1657 {
1658 case IEMMODE_16BIT:
1659 IEM_MC_BEGIN(0, 1);
1660 IEM_MC_LOCAL(uint16_t *, pu16Dst);
1661 IEM_MC_REF_GREG_U16(pu16Dst, iReg);
1662 IEM_MC_POP_U16(pu16Dst);
1663 IEM_MC_ADVANCE_RIP();
1664 IEM_MC_END();
1665 break;
1666
1667 case IEMMODE_32BIT:
1668 IEM_MC_BEGIN(0, 1);
1669 IEM_MC_LOCAL(uint32_t *, pu32Dst);
1670 IEM_MC_REF_GREG_U32(pu32Dst, iReg);
1671 IEM_MC_POP_U32(pu32Dst);
1672 IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst); /** @todo testcase*/
1673 IEM_MC_ADVANCE_RIP();
1674 IEM_MC_END();
1675 break;
1676
1677 case IEMMODE_64BIT:
1678 IEM_MC_BEGIN(0, 1);
1679 IEM_MC_LOCAL(uint64_t *, pu64Dst);
1680 IEM_MC_REF_GREG_U64(pu64Dst, iReg);
1681 IEM_MC_POP_U64(pu64Dst);
1682 IEM_MC_ADVANCE_RIP();
1683 IEM_MC_END();
1684 break;
1685 }
1686
1687 return VINF_SUCCESS;
1688}
1689
1690
1691/**
1692 * @opcode 0x58
1693 */
1694FNIEMOP_DEF(iemOp_pop_eAX)
1695{
1696 IEMOP_MNEMONIC(pop_rAX, "pop rAX");
1697 return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xAX);
1698}
1699
1700
1701/**
1702 * @opcode 0x59
1703 */
1704FNIEMOP_DEF(iemOp_pop_eCX)
1705{
1706 IEMOP_MNEMONIC(pop_rCX, "pop rCX");
1707 return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xCX);
1708}
1709
1710
1711/**
1712 * @opcode 0x5a
1713 */
1714FNIEMOP_DEF(iemOp_pop_eDX)
1715{
1716 IEMOP_MNEMONIC(pop_rDX, "pop rDX");
1717 return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xDX);
1718}
1719
1720
1721/**
1722 * @opcode 0x5b
1723 */
1724FNIEMOP_DEF(iemOp_pop_eBX)
1725{
1726 IEMOP_MNEMONIC(pop_rBX, "pop rBX");
1727 return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xBX);
1728}
1729
1730
1731/**
1732 * @opcode 0x5c
1733 */
1734FNIEMOP_DEF(iemOp_pop_eSP)
1735{
1736 IEMOP_MNEMONIC(pop_rSP, "pop rSP");
1737 if (pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
1738 {
1739 if (pVCpu->iem.s.uRexB)
1740 return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xSP);
1741 pVCpu->iem.s.enmDefOpSize = IEMMODE_64BIT;
1742 pVCpu->iem.s.enmEffOpSize = !(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_SIZE_OP) ? IEMMODE_64BIT : IEMMODE_16BIT;
1743 }
1744
1745 IEMOP_HLP_DECODED_NL_1(OP_POP, IEMOPFORM_FIXED, OP_PARM_REG_ESP,
1746 DISOPTYPE_HARMLESS | DISOPTYPE_DEFAULT_64_OP_SIZE | DISOPTYPE_REXB_EXTENDS_OPREG);
1747 /** @todo add testcase for this instruction. */
1748 switch (pVCpu->iem.s.enmEffOpSize)
1749 {
1750 case IEMMODE_16BIT:
1751 IEM_MC_BEGIN(0, 1);
1752 IEM_MC_LOCAL(uint16_t, u16Dst);
1753 IEM_MC_POP_U16(&u16Dst); /** @todo not correct MC, fix later. */
1754 IEM_MC_STORE_GREG_U16(X86_GREG_xSP, u16Dst);
1755 IEM_MC_ADVANCE_RIP();
1756 IEM_MC_END();
1757 break;
1758
1759 case IEMMODE_32BIT:
1760 IEM_MC_BEGIN(0, 1);
1761 IEM_MC_LOCAL(uint32_t, u32Dst);
1762 IEM_MC_POP_U32(&u32Dst);
1763 IEM_MC_STORE_GREG_U32(X86_GREG_xSP, u32Dst);
1764 IEM_MC_ADVANCE_RIP();
1765 IEM_MC_END();
1766 break;
1767
1768 case IEMMODE_64BIT:
1769 IEM_MC_BEGIN(0, 1);
1770 IEM_MC_LOCAL(uint64_t, u64Dst);
1771 IEM_MC_POP_U64(&u64Dst);
1772 IEM_MC_STORE_GREG_U64(X86_GREG_xSP, u64Dst);
1773 IEM_MC_ADVANCE_RIP();
1774 IEM_MC_END();
1775 break;
1776 }
1777
1778 return VINF_SUCCESS;
1779}
1780
1781
1782/**
1783 * @opcode 0x5d
1784 */
1785FNIEMOP_DEF(iemOp_pop_eBP)
1786{
1787 IEMOP_MNEMONIC(pop_rBP, "pop rBP");
1788 return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xBP);
1789}
1790
1791
1792/**
1793 * @opcode 0x5e
1794 */
1795FNIEMOP_DEF(iemOp_pop_eSI)
1796{
1797 IEMOP_MNEMONIC(pop_rSI, "pop rSI");
1798 return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xSI);
1799}
1800
1801
1802/**
1803 * @opcode 0x5f
1804 */
1805FNIEMOP_DEF(iemOp_pop_eDI)
1806{
1807 IEMOP_MNEMONIC(pop_rDI, "pop rDI");
1808 return FNIEMOP_CALL_1(iemOpCommonPopGReg, X86_GREG_xDI);
1809}
1810
1811
1812/**
1813 * @opcode 0x60
1814 */
1815FNIEMOP_DEF(iemOp_pusha)
1816{
1817 IEMOP_MNEMONIC(pusha, "pusha");
1818 IEMOP_HLP_MIN_186();
1819 IEMOP_HLP_NO_64BIT();
1820 if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
1821 return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_pusha_16);
1822 Assert(pVCpu->iem.s.enmEffOpSize == IEMMODE_32BIT);
1823 return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_pusha_32);
1824}
1825
1826
1827/**
1828 * @opcode 0x61
1829 */
1830FNIEMOP_DEF(iemOp_popa__mvex)
1831{
1832 if (pVCpu->iem.s.enmCpuMode != IEMMODE_64BIT)
1833 {
1834 IEMOP_MNEMONIC(popa, "popa");
1835 IEMOP_HLP_MIN_186();
1836 IEMOP_HLP_NO_64BIT();
1837 if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
1838 return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_popa_16);
1839 Assert(pVCpu->iem.s.enmEffOpSize == IEMMODE_32BIT);
1840 return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_popa_32);
1841 }
1842 IEMOP_MNEMONIC(mvex, "mvex");
1843 Log(("mvex prefix is not supported!\n"));
1844 return IEMOP_RAISE_INVALID_OPCODE();
1845}
1846
1847
1848/**
1849 * @opcode 0x62
1850 * @opmnemonic bound
1851 * @op1 Gv_RO
1852 * @op2 Ma
1853 * @opmincpu 80186
1854 * @ophints harmless invalid_64
1855 * @optest op1=0 op2=0 ->
1856 * @optest op1=1 op2=0 -> value.xcpt=5
1857 * @optest o16 / op1=0xffff op2=0x0000fffe ->
1858 * @optest o16 / op1=0xfffe op2=0x0000fffe ->
1859 * @optest o16 / op1=0x7fff op2=0x0000fffe -> value.xcpt=5
1860 * @optest o16 / op1=0x7fff op2=0x7ffffffe ->
1861 * @optest o16 / op1=0x7fff op2=0xfffe8000 -> value.xcpt=5
1862 * @optest o16 / op1=0x8000 op2=0xfffe8000 ->
1863 * @optest o16 / op1=0xffff op2=0xfffe8000 -> value.xcpt=5
1864 * @optest o16 / op1=0xfffe op2=0xfffe8000 ->
1865 * @optest o16 / op1=0xfffe op2=0x8000fffe -> value.xcpt=5
1866 * @optest o16 / op1=0x8000 op2=0x8000fffe -> value.xcpt=5
1867 * @optest o16 / op1=0x0000 op2=0x8000fffe -> value.xcpt=5
1868 * @optest o16 / op1=0x0001 op2=0x8000fffe -> value.xcpt=5
1869 * @optest o16 / op1=0xffff op2=0x0001000f -> value.xcpt=5
1870 * @optest o16 / op1=0x0000 op2=0x0001000f -> value.xcpt=5
1871 * @optest o16 / op1=0x0001 op2=0x0001000f -> value.xcpt=5
1872 * @optest o16 / op1=0x0002 op2=0x0001000f -> value.xcpt=5
1873 * @optest o16 / op1=0x0003 op2=0x0001000f -> value.xcpt=5
1874 * @optest o16 / op1=0x0004 op2=0x0001000f -> value.xcpt=5
1875 * @optest o16 / op1=0x000e op2=0x0001000f -> value.xcpt=5
1876 * @optest o16 / op1=0x000f op2=0x0001000f -> value.xcpt=5
1877 * @optest o16 / op1=0x0010 op2=0x0001000f -> value.xcpt=5
1878 * @optest o16 / op1=0x0011 op2=0x0001000f -> value.xcpt=5
1879 * @optest o32 / op1=0xffffffff op2=0x00000000fffffffe ->
1880 * @optest o32 / op1=0xfffffffe op2=0x00000000fffffffe ->
1881 * @optest o32 / op1=0x7fffffff op2=0x00000000fffffffe -> value.xcpt=5
1882 * @optest o32 / op1=0x7fffffff op2=0x7ffffffffffffffe ->
1883 * @optest o32 / op1=0x7fffffff op2=0xfffffffe80000000 -> value.xcpt=5
1884 * @optest o32 / op1=0x80000000 op2=0xfffffffe80000000 ->
1885 * @optest o32 / op1=0xffffffff op2=0xfffffffe80000000 -> value.xcpt=5
1886 * @optest o32 / op1=0xfffffffe op2=0xfffffffe80000000 ->
1887 * @optest o32 / op1=0xfffffffe op2=0x80000000fffffffe -> value.xcpt=5
1888 * @optest o32 / op1=0x80000000 op2=0x80000000fffffffe -> value.xcpt=5
1889 * @optest o32 / op1=0x00000000 op2=0x80000000fffffffe -> value.xcpt=5
1890 * @optest o32 / op1=0x00000002 op2=0x80000000fffffffe -> value.xcpt=5
1891 * @optest o32 / op1=0x00000001 op2=0x0000000100000003 -> value.xcpt=5
1892 * @optest o32 / op1=0x00000002 op2=0x0000000100000003 -> value.xcpt=5
1893 * @optest o32 / op1=0x00000003 op2=0x0000000100000003 -> value.xcpt=5
1894 * @optest o32 / op1=0x00000004 op2=0x0000000100000003 -> value.xcpt=5
1895 * @optest o32 / op1=0x00000005 op2=0x0000000100000003 -> value.xcpt=5
1896 * @optest o32 / op1=0x0000000e op2=0x0000000100000003 -> value.xcpt=5
1897 * @optest o32 / op1=0x0000000f op2=0x0000000100000003 -> value.xcpt=5
1898 * @optest o32 / op1=0x00000010 op2=0x0000000100000003 -> value.xcpt=5
1899 */
1900FNIEMOP_DEF(iemOp_bound_Gv_Ma__evex)
1901{
1902 /* The BOUND instruction is invalid 64-bit mode. In legacy and
1903 compatability mode it is invalid with MOD=3.
1904
1905 In 32-bit mode, the EVEX prefix works by having the top two bits (MOD)
1906 both be set. In the Intel EVEX documentation (sdm vol 2) these are simply
1907 given as R and X without an exact description, so we assume it builds on
1908 the VEX one and means they are inverted wrt REX.R and REX.X. Thus, just
1909 like with the 3-byte VEX, 32-bit code is restrict wrt addressable registers. */
1910 uint8_t bRm;
1911 if (pVCpu->iem.s.enmCpuMode != IEMMODE_64BIT)
1912 {
1913 IEMOP_MNEMONIC2(RM_MEM, BOUND, bound, Gv_RO, Ma, DISOPTYPE_HARMLESS, IEMOPHINT_IGNORES_OP_SIZES);
1914 IEMOP_HLP_MIN_186();
1915 IEM_OPCODE_GET_NEXT_U8(&bRm);
1916 if ((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT))
1917 {
1918 /** @todo testcase: check that there are two memory accesses involved. Check
1919 * whether they're both read before the \#BR triggers. */
1920 if (pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT)
1921 {
1922 IEM_MC_BEGIN(3, 1);
1923 IEM_MC_ARG(uint16_t, u16Index, 0); /* Note! All operands are actually signed. Lazy unsigned bird. */
1924 IEM_MC_ARG(uint16_t, u16LowerBounds, 1);
1925 IEM_MC_ARG(uint16_t, u16UpperBounds, 2);
1926 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
1927
1928 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
1929 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
1930
1931 IEM_MC_FETCH_GREG_U16(u16Index, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
1932 IEM_MC_FETCH_MEM_U16(u16LowerBounds, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
1933 IEM_MC_FETCH_MEM_U16_DISP(u16UpperBounds, pVCpu->iem.s.iEffSeg, GCPtrEffSrc, 2);
1934
1935 IEM_MC_CALL_CIMPL_3(iemCImpl_bound_16, u16Index, u16LowerBounds, u16UpperBounds); /* returns */
1936 IEM_MC_END();
1937 }
1938 else /* 32-bit operands */
1939 {
1940 IEM_MC_BEGIN(3, 1);
1941 IEM_MC_ARG(uint32_t, u32Index, 0); /* Note! All operands are actually signed. Lazy unsigned bird. */
1942 IEM_MC_ARG(uint32_t, u32LowerBounds, 1);
1943 IEM_MC_ARG(uint32_t, u32UpperBounds, 2);
1944 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
1945
1946 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
1947 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
1948
1949 IEM_MC_FETCH_GREG_U32(u32Index, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
1950 IEM_MC_FETCH_MEM_U32(u32LowerBounds, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
1951 IEM_MC_FETCH_MEM_U32_DISP(u32UpperBounds, pVCpu->iem.s.iEffSeg, GCPtrEffSrc, 4);
1952
1953 IEM_MC_CALL_CIMPL_3(iemCImpl_bound_32, u32Index, u32LowerBounds, u32UpperBounds); /* returns */
1954 IEM_MC_END();
1955 }
1956 }
1957
1958 /*
1959 * @opdone
1960 */
1961 if (!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fAvx512Foundation)
1962 {
1963 /* Note that there is no need for the CPU to fetch further bytes
1964 here because MODRM.MOD == 3. */
1965 Log(("evex not supported by the guest CPU!\n"));
1966 return IEMOP_RAISE_INVALID_OPCODE();
1967 }
1968 }
1969 else
1970 {
1971 /** @todo check how this is decoded in 64-bit mode w/o EVEX. Intel probably
1972 * does modr/m read, whereas AMD probably doesn't... */
1973 if (!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fAvx512Foundation)
1974 {
1975 Log(("evex not supported by the guest CPU!\n"));
1976 return FNIEMOP_CALL(iemOp_InvalidAllNeedRM);
1977 }
1978 IEM_OPCODE_GET_NEXT_U8(&bRm);
1979 }
1980
1981 IEMOP_MNEMONIC(evex, "evex");
1982 uint8_t bP2; IEM_OPCODE_GET_NEXT_U8(&bP2);
1983 uint8_t bP3; IEM_OPCODE_GET_NEXT_U8(&bP3);
1984 Log(("evex prefix is not implemented!\n"));
1985 return VERR_IEM_INSTR_NOT_IMPLEMENTED;
1986}
1987
1988
1989/** Opcode 0x63 - non-64-bit modes. */
1990FNIEMOP_DEF(iemOp_arpl_Ew_Gw)
1991{
1992 IEMOP_MNEMONIC(arpl_Ew_Gw, "arpl Ew,Gw");
1993 IEMOP_HLP_MIN_286();
1994 IEMOP_HLP_NO_REAL_OR_V86_MODE();
1995 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
1996
1997 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
1998 {
1999 /* Register */
2000 IEMOP_HLP_DECODED_NL_2(OP_ARPL, IEMOPFORM_MR_REG, OP_PARM_Ew, OP_PARM_Gw, DISOPTYPE_HARMLESS);
2001 IEM_MC_BEGIN(3, 0);
2002 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
2003 IEM_MC_ARG(uint16_t, u16Src, 1);
2004 IEM_MC_ARG(uint32_t *, pEFlags, 2);
2005
2006 IEM_MC_FETCH_GREG_U16(u16Src, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
2007 IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK));
2008 IEM_MC_REF_EFLAGS(pEFlags);
2009 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_arpl, pu16Dst, u16Src, pEFlags);
2010
2011 IEM_MC_ADVANCE_RIP();
2012 IEM_MC_END();
2013 }
2014 else
2015 {
2016 /* Memory */
2017 IEM_MC_BEGIN(3, 2);
2018 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
2019 IEM_MC_ARG(uint16_t, u16Src, 1);
2020 IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
2021 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
2022
2023 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
2024 IEMOP_HLP_DECODED_NL_2(OP_ARPL, IEMOPFORM_MR_REG, OP_PARM_Ew, OP_PARM_Gw, DISOPTYPE_HARMLESS);
2025 IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
2026 IEM_MC_FETCH_GREG_U16(u16Src, (bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
2027 IEM_MC_FETCH_EFLAGS(EFlags);
2028 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_arpl, pu16Dst, u16Src, pEFlags);
2029
2030 IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
2031 IEM_MC_COMMIT_EFLAGS(EFlags);
2032 IEM_MC_ADVANCE_RIP();
2033 IEM_MC_END();
2034 }
2035 return VINF_SUCCESS;
2036
2037}
2038
2039
2040/**
2041 * @opcode 0x63
2042 *
2043 * @note This is a weird one. It works like a regular move instruction if
2044 * REX.W isn't set, at least according to AMD docs (rev 3.15, 2009-11).
2045 * @todo This definitely needs a testcase to verify the odd cases. */
2046FNIEMOP_DEF(iemOp_movsxd_Gv_Ev)
2047{
2048 Assert(pVCpu->iem.s.enmEffOpSize == IEMMODE_64BIT); /* Caller branched already . */
2049
2050 IEMOP_MNEMONIC(movsxd_Gv_Ev, "movsxd Gv,Ev");
2051 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
2052
2053 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
2054 {
2055 /*
2056 * Register to register.
2057 */
2058 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2059 IEM_MC_BEGIN(0, 1);
2060 IEM_MC_LOCAL(uint64_t, u64Value);
2061 IEM_MC_FETCH_GREG_U32_SX_U64(u64Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
2062 IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
2063 IEM_MC_ADVANCE_RIP();
2064 IEM_MC_END();
2065 }
2066 else
2067 {
2068 /*
2069 * We're loading a register from memory.
2070 */
2071 IEM_MC_BEGIN(0, 2);
2072 IEM_MC_LOCAL(uint64_t, u64Value);
2073 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
2074 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
2075 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2076 IEM_MC_FETCH_MEM_U32_SX_U64(u64Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
2077 IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
2078 IEM_MC_ADVANCE_RIP();
2079 IEM_MC_END();
2080 }
2081 return VINF_SUCCESS;
2082}
2083
2084
2085/**
2086 * @opcode 0x64
2087 * @opmnemonic segfs
2088 * @opmincpu 80386
2089 * @opgroup og_prefixes
2090 */
2091FNIEMOP_DEF(iemOp_seg_FS)
2092{
2093 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("seg fs");
2094 IEMOP_HLP_MIN_386();
2095
2096 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SEG_FS;
2097 pVCpu->iem.s.iEffSeg = X86_SREG_FS;
2098
2099 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
2100 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
2101}
2102
2103
2104/**
2105 * @opcode 0x65
2106 * @opmnemonic seggs
2107 * @opmincpu 80386
2108 * @opgroup og_prefixes
2109 */
2110FNIEMOP_DEF(iemOp_seg_GS)
2111{
2112 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("seg gs");
2113 IEMOP_HLP_MIN_386();
2114
2115 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SEG_GS;
2116 pVCpu->iem.s.iEffSeg = X86_SREG_GS;
2117
2118 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
2119 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
2120}
2121
2122
2123/**
2124 * @opcode 0x66
2125 * @opmnemonic opsize
2126 * @openc prefix
2127 * @opmincpu 80386
2128 * @ophints harmless
2129 * @opgroup og_prefixes
2130 */
2131FNIEMOP_DEF(iemOp_op_size)
2132{
2133 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("op size");
2134 IEMOP_HLP_MIN_386();
2135
2136 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SIZE_OP;
2137 iemRecalEffOpSize(pVCpu);
2138
2139 /* For the 4 entry opcode tables, the operand prefix doesn't not count
2140 when REPZ or REPNZ are present. */
2141 if (pVCpu->iem.s.idxPrefix == 0)
2142 pVCpu->iem.s.idxPrefix = 1;
2143
2144 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
2145 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
2146}
2147
2148
2149/**
2150 * @opcode 0x67
2151 * @opmnemonic addrsize
2152 * @openc prefix
2153 * @opmincpu 80386
2154 * @ophints harmless
2155 * @opgroup og_prefixes
2156 */
2157FNIEMOP_DEF(iemOp_addr_size)
2158{
2159 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("addr size");
2160 IEMOP_HLP_MIN_386();
2161
2162 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SIZE_ADDR;
2163 switch (pVCpu->iem.s.enmDefAddrMode)
2164 {
2165 case IEMMODE_16BIT: pVCpu->iem.s.enmEffAddrMode = IEMMODE_32BIT; break;
2166 case IEMMODE_32BIT: pVCpu->iem.s.enmEffAddrMode = IEMMODE_16BIT; break;
2167 case IEMMODE_64BIT: pVCpu->iem.s.enmEffAddrMode = IEMMODE_32BIT; break;
2168 default: AssertFailed();
2169 }
2170
2171 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
2172 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
2173}
2174
2175
2176/**
2177 * @opcode 0x68
2178 */
2179FNIEMOP_DEF(iemOp_push_Iz)
2180{
2181 IEMOP_MNEMONIC(push_Iz, "push Iz");
2182 IEMOP_HLP_MIN_186();
2183 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
2184 switch (pVCpu->iem.s.enmEffOpSize)
2185 {
2186 case IEMMODE_16BIT:
2187 {
2188 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
2189 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2190 IEM_MC_BEGIN(0,0);
2191 IEM_MC_PUSH_U16(u16Imm);
2192 IEM_MC_ADVANCE_RIP();
2193 IEM_MC_END();
2194 return VINF_SUCCESS;
2195 }
2196
2197 case IEMMODE_32BIT:
2198 {
2199 uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
2200 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2201 IEM_MC_BEGIN(0,0);
2202 IEM_MC_PUSH_U32(u32Imm);
2203 IEM_MC_ADVANCE_RIP();
2204 IEM_MC_END();
2205 return VINF_SUCCESS;
2206 }
2207
2208 case IEMMODE_64BIT:
2209 {
2210 uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
2211 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2212 IEM_MC_BEGIN(0,0);
2213 IEM_MC_PUSH_U64(u64Imm);
2214 IEM_MC_ADVANCE_RIP();
2215 IEM_MC_END();
2216 return VINF_SUCCESS;
2217 }
2218
2219 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2220 }
2221}
2222
2223
2224/**
2225 * @opcode 0x69
2226 */
2227FNIEMOP_DEF(iemOp_imul_Gv_Ev_Iz)
2228{
2229 IEMOP_MNEMONIC(imul_Gv_Ev_Iz, "imul Gv,Ev,Iz"); /* Gv = Ev * Iz; */
2230 IEMOP_HLP_MIN_186();
2231 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
2232 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
2233
2234 switch (pVCpu->iem.s.enmEffOpSize)
2235 {
2236 case IEMMODE_16BIT:
2237 {
2238 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
2239 {
2240 /* register operand */
2241 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
2242 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2243
2244 IEM_MC_BEGIN(3, 1);
2245 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
2246 IEM_MC_ARG_CONST(uint16_t, u16Src,/*=*/ u16Imm,1);
2247 IEM_MC_ARG(uint32_t *, pEFlags, 2);
2248 IEM_MC_LOCAL(uint16_t, u16Tmp);
2249
2250 IEM_MC_FETCH_GREG_U16(u16Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
2251 IEM_MC_REF_LOCAL(pu16Dst, u16Tmp);
2252 IEM_MC_REF_EFLAGS(pEFlags);
2253 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u16, pu16Dst, u16Src, pEFlags);
2254 IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Tmp);
2255
2256 IEM_MC_ADVANCE_RIP();
2257 IEM_MC_END();
2258 }
2259 else
2260 {
2261 /* memory operand */
2262 IEM_MC_BEGIN(3, 2);
2263 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
2264 IEM_MC_ARG(uint16_t, u16Src, 1);
2265 IEM_MC_ARG(uint32_t *, pEFlags, 2);
2266 IEM_MC_LOCAL(uint16_t, u16Tmp);
2267 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
2268
2269 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 2);
2270 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
2271 IEM_MC_ASSIGN(u16Src, u16Imm);
2272 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2273 IEM_MC_FETCH_MEM_U16(u16Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
2274 IEM_MC_REF_LOCAL(pu16Dst, u16Tmp);
2275 IEM_MC_REF_EFLAGS(pEFlags);
2276 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u16, pu16Dst, u16Src, pEFlags);
2277 IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Tmp);
2278
2279 IEM_MC_ADVANCE_RIP();
2280 IEM_MC_END();
2281 }
2282 return VINF_SUCCESS;
2283 }
2284
2285 case IEMMODE_32BIT:
2286 {
2287 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
2288 {
2289 /* register operand */
2290 uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
2291 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2292
2293 IEM_MC_BEGIN(3, 1);
2294 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
2295 IEM_MC_ARG_CONST(uint32_t, u32Src,/*=*/ u32Imm,1);
2296 IEM_MC_ARG(uint32_t *, pEFlags, 2);
2297 IEM_MC_LOCAL(uint32_t, u32Tmp);
2298
2299 IEM_MC_FETCH_GREG_U32(u32Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
2300 IEM_MC_REF_LOCAL(pu32Dst, u32Tmp);
2301 IEM_MC_REF_EFLAGS(pEFlags);
2302 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u32, pu32Dst, u32Src, pEFlags);
2303 IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Tmp);
2304
2305 IEM_MC_ADVANCE_RIP();
2306 IEM_MC_END();
2307 }
2308 else
2309 {
2310 /* memory operand */
2311 IEM_MC_BEGIN(3, 2);
2312 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
2313 IEM_MC_ARG(uint32_t, u32Src, 1);
2314 IEM_MC_ARG(uint32_t *, pEFlags, 2);
2315 IEM_MC_LOCAL(uint32_t, u32Tmp);
2316 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
2317
2318 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
2319 uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
2320 IEM_MC_ASSIGN(u32Src, u32Imm);
2321 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2322 IEM_MC_FETCH_MEM_U32(u32Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
2323 IEM_MC_REF_LOCAL(pu32Dst, u32Tmp);
2324 IEM_MC_REF_EFLAGS(pEFlags);
2325 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u32, pu32Dst, u32Src, pEFlags);
2326 IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Tmp);
2327
2328 IEM_MC_ADVANCE_RIP();
2329 IEM_MC_END();
2330 }
2331 return VINF_SUCCESS;
2332 }
2333
2334 case IEMMODE_64BIT:
2335 {
2336 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
2337 {
2338 /* register operand */
2339 uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
2340 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2341
2342 IEM_MC_BEGIN(3, 1);
2343 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
2344 IEM_MC_ARG_CONST(uint64_t, u64Src,/*=*/ u64Imm,1);
2345 IEM_MC_ARG(uint32_t *, pEFlags, 2);
2346 IEM_MC_LOCAL(uint64_t, u64Tmp);
2347
2348 IEM_MC_FETCH_GREG_U64(u64Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
2349 IEM_MC_REF_LOCAL(pu64Dst, u64Tmp);
2350 IEM_MC_REF_EFLAGS(pEFlags);
2351 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u64, pu64Dst, u64Src, pEFlags);
2352 IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Tmp);
2353
2354 IEM_MC_ADVANCE_RIP();
2355 IEM_MC_END();
2356 }
2357 else
2358 {
2359 /* memory operand */
2360 IEM_MC_BEGIN(3, 2);
2361 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
2362 IEM_MC_ARG(uint64_t, u64Src, 1);
2363 IEM_MC_ARG(uint32_t *, pEFlags, 2);
2364 IEM_MC_LOCAL(uint64_t, u64Tmp);
2365 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
2366
2367 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
2368 uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
2369 IEM_MC_ASSIGN(u64Src, u64Imm);
2370 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2371 IEM_MC_FETCH_MEM_U64(u64Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
2372 IEM_MC_REF_LOCAL(pu64Dst, u64Tmp);
2373 IEM_MC_REF_EFLAGS(pEFlags);
2374 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u64, pu64Dst, u64Src, pEFlags);
2375 IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Tmp);
2376
2377 IEM_MC_ADVANCE_RIP();
2378 IEM_MC_END();
2379 }
2380 return VINF_SUCCESS;
2381 }
2382 }
2383 AssertFailedReturn(VERR_IEM_IPE_9);
2384}
2385
2386
2387/**
2388 * @opcode 0x6a
2389 */
2390FNIEMOP_DEF(iemOp_push_Ib)
2391{
2392 IEMOP_MNEMONIC(push_Ib, "push Ib");
2393 IEMOP_HLP_MIN_186();
2394 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
2395 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2396 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
2397
2398 IEM_MC_BEGIN(0,0);
2399 switch (pVCpu->iem.s.enmEffOpSize)
2400 {
2401 case IEMMODE_16BIT:
2402 IEM_MC_PUSH_U16(i8Imm);
2403 break;
2404 case IEMMODE_32BIT:
2405 IEM_MC_PUSH_U32(i8Imm);
2406 break;
2407 case IEMMODE_64BIT:
2408 IEM_MC_PUSH_U64(i8Imm);
2409 break;
2410 }
2411 IEM_MC_ADVANCE_RIP();
2412 IEM_MC_END();
2413 return VINF_SUCCESS;
2414}
2415
2416
2417/**
2418 * @opcode 0x6b
2419 */
2420FNIEMOP_DEF(iemOp_imul_Gv_Ev_Ib)
2421{
2422 IEMOP_MNEMONIC(imul_Gv_Ev_Ib, "imul Gv,Ev,Ib"); /* Gv = Ev * Iz; */
2423 IEMOP_HLP_MIN_186();
2424 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
2425 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
2426
2427 switch (pVCpu->iem.s.enmEffOpSize)
2428 {
2429 case IEMMODE_16BIT:
2430 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
2431 {
2432 /* register operand */
2433 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
2434 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2435
2436 IEM_MC_BEGIN(3, 1);
2437 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
2438 IEM_MC_ARG_CONST(uint16_t, u16Src,/*=*/ (int8_t)u8Imm, 1);
2439 IEM_MC_ARG(uint32_t *, pEFlags, 2);
2440 IEM_MC_LOCAL(uint16_t, u16Tmp);
2441
2442 IEM_MC_FETCH_GREG_U16(u16Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
2443 IEM_MC_REF_LOCAL(pu16Dst, u16Tmp);
2444 IEM_MC_REF_EFLAGS(pEFlags);
2445 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u16, pu16Dst, u16Src, pEFlags);
2446 IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Tmp);
2447
2448 IEM_MC_ADVANCE_RIP();
2449 IEM_MC_END();
2450 }
2451 else
2452 {
2453 /* memory operand */
2454 IEM_MC_BEGIN(3, 2);
2455 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
2456 IEM_MC_ARG(uint16_t, u16Src, 1);
2457 IEM_MC_ARG(uint32_t *, pEFlags, 2);
2458 IEM_MC_LOCAL(uint16_t, u16Tmp);
2459 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
2460
2461 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
2462 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_S8_SX_U16(&u16Imm);
2463 IEM_MC_ASSIGN(u16Src, u16Imm);
2464 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2465 IEM_MC_FETCH_MEM_U16(u16Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
2466 IEM_MC_REF_LOCAL(pu16Dst, u16Tmp);
2467 IEM_MC_REF_EFLAGS(pEFlags);
2468 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u16, pu16Dst, u16Src, pEFlags);
2469 IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Tmp);
2470
2471 IEM_MC_ADVANCE_RIP();
2472 IEM_MC_END();
2473 }
2474 return VINF_SUCCESS;
2475
2476 case IEMMODE_32BIT:
2477 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
2478 {
2479 /* register operand */
2480 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
2481 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2482
2483 IEM_MC_BEGIN(3, 1);
2484 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
2485 IEM_MC_ARG_CONST(uint32_t, u32Src,/*=*/ (int8_t)u8Imm, 1);
2486 IEM_MC_ARG(uint32_t *, pEFlags, 2);
2487 IEM_MC_LOCAL(uint32_t, u32Tmp);
2488
2489 IEM_MC_FETCH_GREG_U32(u32Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
2490 IEM_MC_REF_LOCAL(pu32Dst, u32Tmp);
2491 IEM_MC_REF_EFLAGS(pEFlags);
2492 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u32, pu32Dst, u32Src, pEFlags);
2493 IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Tmp);
2494
2495 IEM_MC_ADVANCE_RIP();
2496 IEM_MC_END();
2497 }
2498 else
2499 {
2500 /* memory operand */
2501 IEM_MC_BEGIN(3, 2);
2502 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
2503 IEM_MC_ARG(uint32_t, u32Src, 1);
2504 IEM_MC_ARG(uint32_t *, pEFlags, 2);
2505 IEM_MC_LOCAL(uint32_t, u32Tmp);
2506 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
2507
2508 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
2509 uint32_t u32Imm; IEM_OPCODE_GET_NEXT_S8_SX_U32(&u32Imm);
2510 IEM_MC_ASSIGN(u32Src, u32Imm);
2511 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2512 IEM_MC_FETCH_MEM_U32(u32Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
2513 IEM_MC_REF_LOCAL(pu32Dst, u32Tmp);
2514 IEM_MC_REF_EFLAGS(pEFlags);
2515 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u32, pu32Dst, u32Src, pEFlags);
2516 IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Tmp);
2517
2518 IEM_MC_ADVANCE_RIP();
2519 IEM_MC_END();
2520 }
2521 return VINF_SUCCESS;
2522
2523 case IEMMODE_64BIT:
2524 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
2525 {
2526 /* register operand */
2527 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
2528 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2529
2530 IEM_MC_BEGIN(3, 1);
2531 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
2532 IEM_MC_ARG_CONST(uint64_t, u64Src,/*=*/ (int8_t)u8Imm, 1);
2533 IEM_MC_ARG(uint32_t *, pEFlags, 2);
2534 IEM_MC_LOCAL(uint64_t, u64Tmp);
2535
2536 IEM_MC_FETCH_GREG_U64(u64Tmp, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
2537 IEM_MC_REF_LOCAL(pu64Dst, u64Tmp);
2538 IEM_MC_REF_EFLAGS(pEFlags);
2539 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u64, pu64Dst, u64Src, pEFlags);
2540 IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Tmp);
2541
2542 IEM_MC_ADVANCE_RIP();
2543 IEM_MC_END();
2544 }
2545 else
2546 {
2547 /* memory operand */
2548 IEM_MC_BEGIN(3, 2);
2549 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
2550 IEM_MC_ARG(uint64_t, u64Src, 1);
2551 IEM_MC_ARG(uint32_t *, pEFlags, 2);
2552 IEM_MC_LOCAL(uint64_t, u64Tmp);
2553 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
2554
2555 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
2556 uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S8_SX_U64(&u64Imm);
2557 IEM_MC_ASSIGN(u64Src, u64Imm);
2558 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2559 IEM_MC_FETCH_MEM_U64(u64Tmp, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
2560 IEM_MC_REF_LOCAL(pu64Dst, u64Tmp);
2561 IEM_MC_REF_EFLAGS(pEFlags);
2562 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_imul_two_u64, pu64Dst, u64Src, pEFlags);
2563 IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Tmp);
2564
2565 IEM_MC_ADVANCE_RIP();
2566 IEM_MC_END();
2567 }
2568 return VINF_SUCCESS;
2569 }
2570 AssertFailedReturn(VERR_IEM_IPE_8);
2571}
2572
2573
2574/**
2575 * @opcode 0x6c
2576 */
2577FNIEMOP_DEF(iemOp_insb_Yb_DX)
2578{
2579 IEMOP_HLP_MIN_186();
2580 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2581 if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
2582 {
2583 IEMOP_MNEMONIC(rep_insb_Yb_DX, "rep ins Yb,DX");
2584 switch (pVCpu->iem.s.enmEffAddrMode)
2585 {
2586 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op8_addr16, false);
2587 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op8_addr32, false);
2588 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op8_addr64, false);
2589 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2590 }
2591 }
2592 else
2593 {
2594 IEMOP_MNEMONIC(ins_Yb_DX, "ins Yb,DX");
2595 switch (pVCpu->iem.s.enmEffAddrMode)
2596 {
2597 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op8_addr16, false);
2598 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op8_addr32, false);
2599 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op8_addr64, false);
2600 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2601 }
2602 }
2603}
2604
2605
2606/**
2607 * @opcode 0x6d
2608 */
2609FNIEMOP_DEF(iemOp_inswd_Yv_DX)
2610{
2611 IEMOP_HLP_MIN_186();
2612 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2613 if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
2614 {
2615 IEMOP_MNEMONIC(rep_ins_Yv_DX, "rep ins Yv,DX");
2616 switch (pVCpu->iem.s.enmEffOpSize)
2617 {
2618 case IEMMODE_16BIT:
2619 switch (pVCpu->iem.s.enmEffAddrMode)
2620 {
2621 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op16_addr16, false);
2622 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op16_addr32, false);
2623 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op16_addr64, false);
2624 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2625 }
2626 break;
2627 case IEMMODE_64BIT:
2628 case IEMMODE_32BIT:
2629 switch (pVCpu->iem.s.enmEffAddrMode)
2630 {
2631 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op32_addr16, false);
2632 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op32_addr32, false);
2633 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_ins_op32_addr64, false);
2634 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2635 }
2636 break;
2637 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2638 }
2639 }
2640 else
2641 {
2642 IEMOP_MNEMONIC(ins_Yv_DX, "ins Yv,DX");
2643 switch (pVCpu->iem.s.enmEffOpSize)
2644 {
2645 case IEMMODE_16BIT:
2646 switch (pVCpu->iem.s.enmEffAddrMode)
2647 {
2648 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op16_addr16, false);
2649 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op16_addr32, false);
2650 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op16_addr64, false);
2651 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2652 }
2653 break;
2654 case IEMMODE_64BIT:
2655 case IEMMODE_32BIT:
2656 switch (pVCpu->iem.s.enmEffAddrMode)
2657 {
2658 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op32_addr16, false);
2659 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op32_addr32, false);
2660 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_ins_op32_addr64, false);
2661 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2662 }
2663 break;
2664 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2665 }
2666 }
2667}
2668
2669
2670/**
2671 * @opcode 0x6e
2672 */
2673FNIEMOP_DEF(iemOp_outsb_Yb_DX)
2674{
2675 IEMOP_HLP_MIN_186();
2676 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2677 if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
2678 {
2679 IEMOP_MNEMONIC(rep_outsb_DX_Yb, "rep outs DX,Yb");
2680 switch (pVCpu->iem.s.enmEffAddrMode)
2681 {
2682 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op8_addr16, pVCpu->iem.s.iEffSeg, false);
2683 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op8_addr32, pVCpu->iem.s.iEffSeg, false);
2684 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op8_addr64, pVCpu->iem.s.iEffSeg, false);
2685 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2686 }
2687 }
2688 else
2689 {
2690 IEMOP_MNEMONIC(outs_DX_Yb, "outs DX,Yb");
2691 switch (pVCpu->iem.s.enmEffAddrMode)
2692 {
2693 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op8_addr16, pVCpu->iem.s.iEffSeg, false);
2694 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op8_addr32, pVCpu->iem.s.iEffSeg, false);
2695 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op8_addr64, pVCpu->iem.s.iEffSeg, false);
2696 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2697 }
2698 }
2699}
2700
2701
2702/**
2703 * @opcode 0x6f
2704 */
2705FNIEMOP_DEF(iemOp_outswd_Yv_DX)
2706{
2707 IEMOP_HLP_MIN_186();
2708 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2709 if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ))
2710 {
2711 IEMOP_MNEMONIC(rep_outs_DX_Yv, "rep outs DX,Yv");
2712 switch (pVCpu->iem.s.enmEffOpSize)
2713 {
2714 case IEMMODE_16BIT:
2715 switch (pVCpu->iem.s.enmEffAddrMode)
2716 {
2717 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op16_addr16, pVCpu->iem.s.iEffSeg, false);
2718 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op16_addr32, pVCpu->iem.s.iEffSeg, false);
2719 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op16_addr64, pVCpu->iem.s.iEffSeg, false);
2720 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2721 }
2722 break;
2723 case IEMMODE_64BIT:
2724 case IEMMODE_32BIT:
2725 switch (pVCpu->iem.s.enmEffAddrMode)
2726 {
2727 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op32_addr16, pVCpu->iem.s.iEffSeg, false);
2728 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op32_addr32, pVCpu->iem.s.iEffSeg, false);
2729 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_rep_outs_op32_addr64, pVCpu->iem.s.iEffSeg, false);
2730 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2731 }
2732 break;
2733 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2734 }
2735 }
2736 else
2737 {
2738 IEMOP_MNEMONIC(outs_DX_Yv, "outs DX,Yv");
2739 switch (pVCpu->iem.s.enmEffOpSize)
2740 {
2741 case IEMMODE_16BIT:
2742 switch (pVCpu->iem.s.enmEffAddrMode)
2743 {
2744 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op16_addr16, pVCpu->iem.s.iEffSeg, false);
2745 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op16_addr32, pVCpu->iem.s.iEffSeg, false);
2746 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op16_addr64, pVCpu->iem.s.iEffSeg, false);
2747 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2748 }
2749 break;
2750 case IEMMODE_64BIT:
2751 case IEMMODE_32BIT:
2752 switch (pVCpu->iem.s.enmEffAddrMode)
2753 {
2754 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op32_addr16, pVCpu->iem.s.iEffSeg, false);
2755 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op32_addr32, pVCpu->iem.s.iEffSeg, false);
2756 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_outs_op32_addr64, pVCpu->iem.s.iEffSeg, false);
2757 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2758 }
2759 break;
2760 IEM_NOT_REACHED_DEFAULT_CASE_RET();
2761 }
2762 }
2763}
2764
2765
2766/**
2767 * @opcode 0x70
2768 */
2769FNIEMOP_DEF(iemOp_jo_Jb)
2770{
2771 IEMOP_MNEMONIC(jo_Jb, "jo Jb");
2772 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
2773 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2774 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
2775
2776 IEM_MC_BEGIN(0, 0);
2777 IEM_MC_IF_EFL_BIT_SET(X86_EFL_OF) {
2778 IEM_MC_REL_JMP_S8(i8Imm);
2779 } IEM_MC_ELSE() {
2780 IEM_MC_ADVANCE_RIP();
2781 } IEM_MC_ENDIF();
2782 IEM_MC_END();
2783 return VINF_SUCCESS;
2784}
2785
2786
2787/**
2788 * @opcode 0x71
2789 */
2790FNIEMOP_DEF(iemOp_jno_Jb)
2791{
2792 IEMOP_MNEMONIC(jno_Jb, "jno Jb");
2793 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
2794 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2795 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
2796
2797 IEM_MC_BEGIN(0, 0);
2798 IEM_MC_IF_EFL_BIT_SET(X86_EFL_OF) {
2799 IEM_MC_ADVANCE_RIP();
2800 } IEM_MC_ELSE() {
2801 IEM_MC_REL_JMP_S8(i8Imm);
2802 } IEM_MC_ENDIF();
2803 IEM_MC_END();
2804 return VINF_SUCCESS;
2805}
2806
2807/**
2808 * @opcode 0x72
2809 */
2810FNIEMOP_DEF(iemOp_jc_Jb)
2811{
2812 IEMOP_MNEMONIC(jc_Jb, "jc/jnae Jb");
2813 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
2814 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2815 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
2816
2817 IEM_MC_BEGIN(0, 0);
2818 IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
2819 IEM_MC_REL_JMP_S8(i8Imm);
2820 } IEM_MC_ELSE() {
2821 IEM_MC_ADVANCE_RIP();
2822 } IEM_MC_ENDIF();
2823 IEM_MC_END();
2824 return VINF_SUCCESS;
2825}
2826
2827
2828/**
2829 * @opcode 0x73
2830 */
2831FNIEMOP_DEF(iemOp_jnc_Jb)
2832{
2833 IEMOP_MNEMONIC(jnc_Jb, "jnc/jnb Jb");
2834 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
2835 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2836 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
2837
2838 IEM_MC_BEGIN(0, 0);
2839 IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
2840 IEM_MC_ADVANCE_RIP();
2841 } IEM_MC_ELSE() {
2842 IEM_MC_REL_JMP_S8(i8Imm);
2843 } IEM_MC_ENDIF();
2844 IEM_MC_END();
2845 return VINF_SUCCESS;
2846}
2847
2848
2849/**
2850 * @opcode 0x74
2851 */
2852FNIEMOP_DEF(iemOp_je_Jb)
2853{
2854 IEMOP_MNEMONIC(je_Jb, "je/jz Jb");
2855 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
2856 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2857 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
2858
2859 IEM_MC_BEGIN(0, 0);
2860 IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF) {
2861 IEM_MC_REL_JMP_S8(i8Imm);
2862 } IEM_MC_ELSE() {
2863 IEM_MC_ADVANCE_RIP();
2864 } IEM_MC_ENDIF();
2865 IEM_MC_END();
2866 return VINF_SUCCESS;
2867}
2868
2869
2870/**
2871 * @opcode 0x75
2872 */
2873FNIEMOP_DEF(iemOp_jne_Jb)
2874{
2875 IEMOP_MNEMONIC(jne_Jb, "jne/jnz Jb");
2876 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
2877 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2878 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
2879
2880 IEM_MC_BEGIN(0, 0);
2881 IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF) {
2882 IEM_MC_ADVANCE_RIP();
2883 } IEM_MC_ELSE() {
2884 IEM_MC_REL_JMP_S8(i8Imm);
2885 } IEM_MC_ENDIF();
2886 IEM_MC_END();
2887 return VINF_SUCCESS;
2888}
2889
2890
2891/**
2892 * @opcode 0x76
2893 */
2894FNIEMOP_DEF(iemOp_jbe_Jb)
2895{
2896 IEMOP_MNEMONIC(jbe_Jb, "jbe/jna Jb");
2897 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
2898 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2899 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
2900
2901 IEM_MC_BEGIN(0, 0);
2902 IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF) {
2903 IEM_MC_REL_JMP_S8(i8Imm);
2904 } IEM_MC_ELSE() {
2905 IEM_MC_ADVANCE_RIP();
2906 } IEM_MC_ENDIF();
2907 IEM_MC_END();
2908 return VINF_SUCCESS;
2909}
2910
2911
2912/**
2913 * @opcode 0x77
2914 */
2915FNIEMOP_DEF(iemOp_jnbe_Jb)
2916{
2917 IEMOP_MNEMONIC(ja_Jb, "ja/jnbe Jb");
2918 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
2919 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2920 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
2921
2922 IEM_MC_BEGIN(0, 0);
2923 IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF) {
2924 IEM_MC_ADVANCE_RIP();
2925 } IEM_MC_ELSE() {
2926 IEM_MC_REL_JMP_S8(i8Imm);
2927 } IEM_MC_ENDIF();
2928 IEM_MC_END();
2929 return VINF_SUCCESS;
2930}
2931
2932
2933/**
2934 * @opcode 0x78
2935 */
2936FNIEMOP_DEF(iemOp_js_Jb)
2937{
2938 IEMOP_MNEMONIC(js_Jb, "js Jb");
2939 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
2940 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2941 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
2942
2943 IEM_MC_BEGIN(0, 0);
2944 IEM_MC_IF_EFL_BIT_SET(X86_EFL_SF) {
2945 IEM_MC_REL_JMP_S8(i8Imm);
2946 } IEM_MC_ELSE() {
2947 IEM_MC_ADVANCE_RIP();
2948 } IEM_MC_ENDIF();
2949 IEM_MC_END();
2950 return VINF_SUCCESS;
2951}
2952
2953
2954/**
2955 * @opcode 0x79
2956 */
2957FNIEMOP_DEF(iemOp_jns_Jb)
2958{
2959 IEMOP_MNEMONIC(jns_Jb, "jns Jb");
2960 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
2961 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2962 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
2963
2964 IEM_MC_BEGIN(0, 0);
2965 IEM_MC_IF_EFL_BIT_SET(X86_EFL_SF) {
2966 IEM_MC_ADVANCE_RIP();
2967 } IEM_MC_ELSE() {
2968 IEM_MC_REL_JMP_S8(i8Imm);
2969 } IEM_MC_ENDIF();
2970 IEM_MC_END();
2971 return VINF_SUCCESS;
2972}
2973
2974
2975/**
2976 * @opcode 0x7a
2977 */
2978FNIEMOP_DEF(iemOp_jp_Jb)
2979{
2980 IEMOP_MNEMONIC(jp_Jb, "jp Jb");
2981 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
2982 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
2983 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
2984
2985 IEM_MC_BEGIN(0, 0);
2986 IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF) {
2987 IEM_MC_REL_JMP_S8(i8Imm);
2988 } IEM_MC_ELSE() {
2989 IEM_MC_ADVANCE_RIP();
2990 } IEM_MC_ENDIF();
2991 IEM_MC_END();
2992 return VINF_SUCCESS;
2993}
2994
2995
2996/**
2997 * @opcode 0x7b
2998 */
2999FNIEMOP_DEF(iemOp_jnp_Jb)
3000{
3001 IEMOP_MNEMONIC(jnp_Jb, "jnp Jb");
3002 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
3003 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3004 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
3005
3006 IEM_MC_BEGIN(0, 0);
3007 IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF) {
3008 IEM_MC_ADVANCE_RIP();
3009 } IEM_MC_ELSE() {
3010 IEM_MC_REL_JMP_S8(i8Imm);
3011 } IEM_MC_ENDIF();
3012 IEM_MC_END();
3013 return VINF_SUCCESS;
3014}
3015
3016
3017/**
3018 * @opcode 0x7c
3019 */
3020FNIEMOP_DEF(iemOp_jl_Jb)
3021{
3022 IEMOP_MNEMONIC(jl_Jb, "jl/jnge Jb");
3023 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
3024 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3025 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
3026
3027 IEM_MC_BEGIN(0, 0);
3028 IEM_MC_IF_EFL_BITS_NE(X86_EFL_SF, X86_EFL_OF) {
3029 IEM_MC_REL_JMP_S8(i8Imm);
3030 } IEM_MC_ELSE() {
3031 IEM_MC_ADVANCE_RIP();
3032 } IEM_MC_ENDIF();
3033 IEM_MC_END();
3034 return VINF_SUCCESS;
3035}
3036
3037
3038/**
3039 * @opcode 0x7d
3040 */
3041FNIEMOP_DEF(iemOp_jnl_Jb)
3042{
3043 IEMOP_MNEMONIC(jge_Jb, "jnl/jge Jb");
3044 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
3045 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3046 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
3047
3048 IEM_MC_BEGIN(0, 0);
3049 IEM_MC_IF_EFL_BITS_NE(X86_EFL_SF, X86_EFL_OF) {
3050 IEM_MC_ADVANCE_RIP();
3051 } IEM_MC_ELSE() {
3052 IEM_MC_REL_JMP_S8(i8Imm);
3053 } IEM_MC_ENDIF();
3054 IEM_MC_END();
3055 return VINF_SUCCESS;
3056}
3057
3058
3059/**
3060 * @opcode 0x7e
3061 */
3062FNIEMOP_DEF(iemOp_jle_Jb)
3063{
3064 IEMOP_MNEMONIC(jle_Jb, "jle/jng Jb");
3065 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
3066 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3067 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
3068
3069 IEM_MC_BEGIN(0, 0);
3070 IEM_MC_IF_EFL_BIT_SET_OR_BITS_NE(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF) {
3071 IEM_MC_REL_JMP_S8(i8Imm);
3072 } IEM_MC_ELSE() {
3073 IEM_MC_ADVANCE_RIP();
3074 } IEM_MC_ENDIF();
3075 IEM_MC_END();
3076 return VINF_SUCCESS;
3077}
3078
3079
3080/**
3081 * @opcode 0x7f
3082 */
3083FNIEMOP_DEF(iemOp_jnle_Jb)
3084{
3085 IEMOP_MNEMONIC(jg_Jb, "jnle/jg Jb");
3086 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
3087 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3088 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
3089
3090 IEM_MC_BEGIN(0, 0);
3091 IEM_MC_IF_EFL_BIT_SET_OR_BITS_NE(X86_EFL_ZF, X86_EFL_SF, X86_EFL_OF) {
3092 IEM_MC_ADVANCE_RIP();
3093 } IEM_MC_ELSE() {
3094 IEM_MC_REL_JMP_S8(i8Imm);
3095 } IEM_MC_ENDIF();
3096 IEM_MC_END();
3097 return VINF_SUCCESS;
3098}
3099
3100
3101/**
3102 * @opcode 0x80
3103 */
3104FNIEMOP_DEF(iemOp_Grp1_Eb_Ib_80)
3105{
3106 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
3107 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
3108 {
3109 case 0: IEMOP_MNEMONIC(add_Eb_Ib, "add Eb,Ib"); break;
3110 case 1: IEMOP_MNEMONIC(or_Eb_Ib, "or Eb,Ib"); break;
3111 case 2: IEMOP_MNEMONIC(adc_Eb_Ib, "adc Eb,Ib"); break;
3112 case 3: IEMOP_MNEMONIC(sbb_Eb_Ib, "sbb Eb,Ib"); break;
3113 case 4: IEMOP_MNEMONIC(and_Eb_Ib, "and Eb,Ib"); break;
3114 case 5: IEMOP_MNEMONIC(sub_Eb_Ib, "sub Eb,Ib"); break;
3115 case 6: IEMOP_MNEMONIC(xor_Eb_Ib, "xor Eb,Ib"); break;
3116 case 7: IEMOP_MNEMONIC(cmp_Eb_Ib, "cmp Eb,Ib"); break;
3117 }
3118 PCIEMOPBINSIZES pImpl = g_apIemImplGrp1[(bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK];
3119
3120 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
3121 {
3122 /* register target */
3123 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
3124 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3125 IEM_MC_BEGIN(3, 0);
3126 IEM_MC_ARG(uint8_t *, pu8Dst, 0);
3127 IEM_MC_ARG_CONST(uint8_t, u8Src, /*=*/ u8Imm, 1);
3128 IEM_MC_ARG(uint32_t *, pEFlags, 2);
3129
3130 IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3131 IEM_MC_REF_EFLAGS(pEFlags);
3132 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, u8Src, pEFlags);
3133
3134 IEM_MC_ADVANCE_RIP();
3135 IEM_MC_END();
3136 }
3137 else
3138 {
3139 /* memory target */
3140 uint32_t fAccess;
3141 if (pImpl->pfnLockedU8)
3142 fAccess = IEM_ACCESS_DATA_RW;
3143 else /* CMP */
3144 fAccess = IEM_ACCESS_DATA_R;
3145 IEM_MC_BEGIN(3, 2);
3146 IEM_MC_ARG(uint8_t *, pu8Dst, 0);
3147 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
3148 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3149
3150 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
3151 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
3152 IEM_MC_ARG_CONST(uint8_t, u8Src, /*=*/ u8Imm, 1);
3153 if (pImpl->pfnLockedU8)
3154 IEMOP_HLP_DONE_DECODING();
3155 else
3156 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3157
3158 IEM_MC_MEM_MAP(pu8Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
3159 IEM_MC_FETCH_EFLAGS(EFlags);
3160 if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
3161 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, u8Src, pEFlags);
3162 else
3163 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU8, pu8Dst, u8Src, pEFlags);
3164
3165 IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, fAccess);
3166 IEM_MC_COMMIT_EFLAGS(EFlags);
3167 IEM_MC_ADVANCE_RIP();
3168 IEM_MC_END();
3169 }
3170 return VINF_SUCCESS;
3171}
3172
3173
3174/**
3175 * @opcode 0x81
3176 */
3177FNIEMOP_DEF(iemOp_Grp1_Ev_Iz)
3178{
3179 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
3180 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
3181 {
3182 case 0: IEMOP_MNEMONIC(add_Ev_Iz, "add Ev,Iz"); break;
3183 case 1: IEMOP_MNEMONIC(or_Ev_Iz, "or Ev,Iz"); break;
3184 case 2: IEMOP_MNEMONIC(adc_Ev_Iz, "adc Ev,Iz"); break;
3185 case 3: IEMOP_MNEMONIC(sbb_Ev_Iz, "sbb Ev,Iz"); break;
3186 case 4: IEMOP_MNEMONIC(and_Ev_Iz, "and Ev,Iz"); break;
3187 case 5: IEMOP_MNEMONIC(sub_Ev_Iz, "sub Ev,Iz"); break;
3188 case 6: IEMOP_MNEMONIC(xor_Ev_Iz, "xor Ev,Iz"); break;
3189 case 7: IEMOP_MNEMONIC(cmp_Ev_Iz, "cmp Ev,Iz"); break;
3190 }
3191 PCIEMOPBINSIZES pImpl = g_apIemImplGrp1[(bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK];
3192
3193 switch (pVCpu->iem.s.enmEffOpSize)
3194 {
3195 case IEMMODE_16BIT:
3196 {
3197 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
3198 {
3199 /* register target */
3200 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
3201 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3202 IEM_MC_BEGIN(3, 0);
3203 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
3204 IEM_MC_ARG_CONST(uint16_t, u16Src, /*=*/ u16Imm, 1);
3205 IEM_MC_ARG(uint32_t *, pEFlags, 2);
3206
3207 IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3208 IEM_MC_REF_EFLAGS(pEFlags);
3209 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
3210
3211 IEM_MC_ADVANCE_RIP();
3212 IEM_MC_END();
3213 }
3214 else
3215 {
3216 /* memory target */
3217 uint32_t fAccess;
3218 if (pImpl->pfnLockedU16)
3219 fAccess = IEM_ACCESS_DATA_RW;
3220 else /* CMP, TEST */
3221 fAccess = IEM_ACCESS_DATA_R;
3222 IEM_MC_BEGIN(3, 2);
3223 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
3224 IEM_MC_ARG(uint16_t, u16Src, 1);
3225 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
3226 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3227
3228 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 2);
3229 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
3230 IEM_MC_ASSIGN(u16Src, u16Imm);
3231 if (pImpl->pfnLockedU16)
3232 IEMOP_HLP_DONE_DECODING();
3233 else
3234 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3235 IEM_MC_MEM_MAP(pu16Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
3236 IEM_MC_FETCH_EFLAGS(EFlags);
3237 if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
3238 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
3239 else
3240 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU16, pu16Dst, u16Src, pEFlags);
3241
3242 IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, fAccess);
3243 IEM_MC_COMMIT_EFLAGS(EFlags);
3244 IEM_MC_ADVANCE_RIP();
3245 IEM_MC_END();
3246 }
3247 break;
3248 }
3249
3250 case IEMMODE_32BIT:
3251 {
3252 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
3253 {
3254 /* register target */
3255 uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
3256 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3257 IEM_MC_BEGIN(3, 0);
3258 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
3259 IEM_MC_ARG_CONST(uint32_t, u32Src, /*=*/ u32Imm, 1);
3260 IEM_MC_ARG(uint32_t *, pEFlags, 2);
3261
3262 IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3263 IEM_MC_REF_EFLAGS(pEFlags);
3264 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
3265 IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
3266
3267 IEM_MC_ADVANCE_RIP();
3268 IEM_MC_END();
3269 }
3270 else
3271 {
3272 /* memory target */
3273 uint32_t fAccess;
3274 if (pImpl->pfnLockedU32)
3275 fAccess = IEM_ACCESS_DATA_RW;
3276 else /* CMP, TEST */
3277 fAccess = IEM_ACCESS_DATA_R;
3278 IEM_MC_BEGIN(3, 2);
3279 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
3280 IEM_MC_ARG(uint32_t, u32Src, 1);
3281 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
3282 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3283
3284 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
3285 uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
3286 IEM_MC_ASSIGN(u32Src, u32Imm);
3287 if (pImpl->pfnLockedU32)
3288 IEMOP_HLP_DONE_DECODING();
3289 else
3290 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3291 IEM_MC_MEM_MAP(pu32Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
3292 IEM_MC_FETCH_EFLAGS(EFlags);
3293 if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
3294 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
3295 else
3296 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU32, pu32Dst, u32Src, pEFlags);
3297
3298 IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, fAccess);
3299 IEM_MC_COMMIT_EFLAGS(EFlags);
3300 IEM_MC_ADVANCE_RIP();
3301 IEM_MC_END();
3302 }
3303 break;
3304 }
3305
3306 case IEMMODE_64BIT:
3307 {
3308 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
3309 {
3310 /* register target */
3311 uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
3312 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3313 IEM_MC_BEGIN(3, 0);
3314 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
3315 IEM_MC_ARG_CONST(uint64_t, u64Src, /*=*/ u64Imm, 1);
3316 IEM_MC_ARG(uint32_t *, pEFlags, 2);
3317
3318 IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3319 IEM_MC_REF_EFLAGS(pEFlags);
3320 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
3321
3322 IEM_MC_ADVANCE_RIP();
3323 IEM_MC_END();
3324 }
3325 else
3326 {
3327 /* memory target */
3328 uint32_t fAccess;
3329 if (pImpl->pfnLockedU64)
3330 fAccess = IEM_ACCESS_DATA_RW;
3331 else /* CMP */
3332 fAccess = IEM_ACCESS_DATA_R;
3333 IEM_MC_BEGIN(3, 2);
3334 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
3335 IEM_MC_ARG(uint64_t, u64Src, 1);
3336 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
3337 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3338
3339 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
3340 uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
3341 if (pImpl->pfnLockedU64)
3342 IEMOP_HLP_DONE_DECODING();
3343 else
3344 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3345 IEM_MC_ASSIGN(u64Src, u64Imm);
3346 IEM_MC_MEM_MAP(pu64Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
3347 IEM_MC_FETCH_EFLAGS(EFlags);
3348 if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
3349 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
3350 else
3351 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU64, pu64Dst, u64Src, pEFlags);
3352
3353 IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, fAccess);
3354 IEM_MC_COMMIT_EFLAGS(EFlags);
3355 IEM_MC_ADVANCE_RIP();
3356 IEM_MC_END();
3357 }
3358 break;
3359 }
3360 }
3361 return VINF_SUCCESS;
3362}
3363
3364
3365/**
3366 * @opcode 0x82
3367 * @opmnemonic grp1_82
3368 * @opgroup og_groups
3369 */
3370FNIEMOP_DEF(iemOp_Grp1_Eb_Ib_82)
3371{
3372 IEMOP_HLP_NO_64BIT(); /** @todo do we need to decode the whole instruction or is this ok? */
3373 return FNIEMOP_CALL(iemOp_Grp1_Eb_Ib_80);
3374}
3375
3376
3377/**
3378 * @opcode 0x83
3379 */
3380FNIEMOP_DEF(iemOp_Grp1_Ev_Ib)
3381{
3382 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
3383 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
3384 {
3385 case 0: IEMOP_MNEMONIC(add_Ev_Ib, "add Ev,Ib"); break;
3386 case 1: IEMOP_MNEMONIC(or_Ev_Ib, "or Ev,Ib"); break;
3387 case 2: IEMOP_MNEMONIC(adc_Ev_Ib, "adc Ev,Ib"); break;
3388 case 3: IEMOP_MNEMONIC(sbb_Ev_Ib, "sbb Ev,Ib"); break;
3389 case 4: IEMOP_MNEMONIC(and_Ev_Ib, "and Ev,Ib"); break;
3390 case 5: IEMOP_MNEMONIC(sub_Ev_Ib, "sub Ev,Ib"); break;
3391 case 6: IEMOP_MNEMONIC(xor_Ev_Ib, "xor Ev,Ib"); break;
3392 case 7: IEMOP_MNEMONIC(cmp_Ev_Ib, "cmp Ev,Ib"); break;
3393 }
3394 /* Note! Seems the OR, AND, and XOR instructions are present on CPUs prior
3395 to the 386 even if absent in the intel reference manuals and some
3396 3rd party opcode listings. */
3397 PCIEMOPBINSIZES pImpl = g_apIemImplGrp1[(bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK];
3398
3399 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
3400 {
3401 /*
3402 * Register target
3403 */
3404 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3405 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
3406 switch (pVCpu->iem.s.enmEffOpSize)
3407 {
3408 case IEMMODE_16BIT:
3409 {
3410 IEM_MC_BEGIN(3, 0);
3411 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
3412 IEM_MC_ARG_CONST(uint16_t, u16Src, /*=*/ (int8_t)u8Imm,1);
3413 IEM_MC_ARG(uint32_t *, pEFlags, 2);
3414
3415 IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3416 IEM_MC_REF_EFLAGS(pEFlags);
3417 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
3418
3419 IEM_MC_ADVANCE_RIP();
3420 IEM_MC_END();
3421 break;
3422 }
3423
3424 case IEMMODE_32BIT:
3425 {
3426 IEM_MC_BEGIN(3, 0);
3427 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
3428 IEM_MC_ARG_CONST(uint32_t, u32Src, /*=*/ (int8_t)u8Imm,1);
3429 IEM_MC_ARG(uint32_t *, pEFlags, 2);
3430
3431 IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3432 IEM_MC_REF_EFLAGS(pEFlags);
3433 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
3434 IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
3435
3436 IEM_MC_ADVANCE_RIP();
3437 IEM_MC_END();
3438 break;
3439 }
3440
3441 case IEMMODE_64BIT:
3442 {
3443 IEM_MC_BEGIN(3, 0);
3444 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
3445 IEM_MC_ARG_CONST(uint64_t, u64Src, /*=*/ (int8_t)u8Imm,1);
3446 IEM_MC_ARG(uint32_t *, pEFlags, 2);
3447
3448 IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3449 IEM_MC_REF_EFLAGS(pEFlags);
3450 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
3451
3452 IEM_MC_ADVANCE_RIP();
3453 IEM_MC_END();
3454 break;
3455 }
3456 }
3457 }
3458 else
3459 {
3460 /*
3461 * Memory target.
3462 */
3463 uint32_t fAccess;
3464 if (pImpl->pfnLockedU16)
3465 fAccess = IEM_ACCESS_DATA_RW;
3466 else /* CMP */
3467 fAccess = IEM_ACCESS_DATA_R;
3468
3469 switch (pVCpu->iem.s.enmEffOpSize)
3470 {
3471 case IEMMODE_16BIT:
3472 {
3473 IEM_MC_BEGIN(3, 2);
3474 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
3475 IEM_MC_ARG(uint16_t, u16Src, 1);
3476 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
3477 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3478
3479 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
3480 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
3481 IEM_MC_ASSIGN(u16Src, (int8_t)u8Imm);
3482 if (pImpl->pfnLockedU16)
3483 IEMOP_HLP_DONE_DECODING();
3484 else
3485 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3486 IEM_MC_MEM_MAP(pu16Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
3487 IEM_MC_FETCH_EFLAGS(EFlags);
3488 if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
3489 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, u16Src, pEFlags);
3490 else
3491 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU16, pu16Dst, u16Src, pEFlags);
3492
3493 IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, fAccess);
3494 IEM_MC_COMMIT_EFLAGS(EFlags);
3495 IEM_MC_ADVANCE_RIP();
3496 IEM_MC_END();
3497 break;
3498 }
3499
3500 case IEMMODE_32BIT:
3501 {
3502 IEM_MC_BEGIN(3, 2);
3503 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
3504 IEM_MC_ARG(uint32_t, u32Src, 1);
3505 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
3506 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3507
3508 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
3509 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
3510 IEM_MC_ASSIGN(u32Src, (int8_t)u8Imm);
3511 if (pImpl->pfnLockedU32)
3512 IEMOP_HLP_DONE_DECODING();
3513 else
3514 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3515 IEM_MC_MEM_MAP(pu32Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
3516 IEM_MC_FETCH_EFLAGS(EFlags);
3517 if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
3518 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, u32Src, pEFlags);
3519 else
3520 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU32, pu32Dst, u32Src, pEFlags);
3521
3522 IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, fAccess);
3523 IEM_MC_COMMIT_EFLAGS(EFlags);
3524 IEM_MC_ADVANCE_RIP();
3525 IEM_MC_END();
3526 break;
3527 }
3528
3529 case IEMMODE_64BIT:
3530 {
3531 IEM_MC_BEGIN(3, 2);
3532 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
3533 IEM_MC_ARG(uint64_t, u64Src, 1);
3534 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
3535 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3536
3537 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
3538 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
3539 IEM_MC_ASSIGN(u64Src, (int8_t)u8Imm);
3540 if (pImpl->pfnLockedU64)
3541 IEMOP_HLP_DONE_DECODING();
3542 else
3543 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3544 IEM_MC_MEM_MAP(pu64Dst, fAccess, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
3545 IEM_MC_FETCH_EFLAGS(EFlags);
3546 if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
3547 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, u64Src, pEFlags);
3548 else
3549 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnLockedU64, pu64Dst, u64Src, pEFlags);
3550
3551 IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, fAccess);
3552 IEM_MC_COMMIT_EFLAGS(EFlags);
3553 IEM_MC_ADVANCE_RIP();
3554 IEM_MC_END();
3555 break;
3556 }
3557 }
3558 }
3559 return VINF_SUCCESS;
3560}
3561
3562
3563/**
3564 * @opcode 0x84
3565 */
3566FNIEMOP_DEF(iemOp_test_Eb_Gb)
3567{
3568 IEMOP_MNEMONIC(test_Eb_Gb, "test Eb,Gb");
3569 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
3570 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_r8, &g_iemAImpl_test);
3571}
3572
3573
3574/**
3575 * @opcode 0x85
3576 */
3577FNIEMOP_DEF(iemOp_test_Ev_Gv)
3578{
3579 IEMOP_MNEMONIC(test_Ev_Gv, "test Ev,Gv");
3580 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
3581 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rm_rv, &g_iemAImpl_test);
3582}
3583
3584
3585/**
3586 * @opcode 0x86
3587 */
3588FNIEMOP_DEF(iemOp_xchg_Eb_Gb)
3589{
3590 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
3591 IEMOP_MNEMONIC(xchg_Eb_Gb, "xchg Eb,Gb");
3592
3593 /*
3594 * If rm is denoting a register, no more instruction bytes.
3595 */
3596 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
3597 {
3598 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3599
3600 IEM_MC_BEGIN(0, 2);
3601 IEM_MC_LOCAL(uint8_t, uTmp1);
3602 IEM_MC_LOCAL(uint8_t, uTmp2);
3603
3604 IEM_MC_FETCH_GREG_U8(uTmp1, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3605 IEM_MC_FETCH_GREG_U8(uTmp2, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3606 IEM_MC_STORE_GREG_U8((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, uTmp1);
3607 IEM_MC_STORE_GREG_U8(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, uTmp2);
3608
3609 IEM_MC_ADVANCE_RIP();
3610 IEM_MC_END();
3611 }
3612 else
3613 {
3614 /*
3615 * We're accessing memory.
3616 */
3617/** @todo the register must be committed separately! */
3618 IEM_MC_BEGIN(2, 2);
3619 IEM_MC_ARG(uint8_t *, pu8Mem, 0);
3620 IEM_MC_ARG(uint8_t *, pu8Reg, 1);
3621 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3622
3623 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
3624 IEM_MC_MEM_MAP(pu8Mem, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
3625 IEM_MC_REF_GREG_U8(pu8Reg, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3626 IEM_MC_CALL_VOID_AIMPL_2(iemAImpl_xchg_u8, pu8Mem, pu8Reg);
3627 IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Mem, IEM_ACCESS_DATA_RW);
3628
3629 IEM_MC_ADVANCE_RIP();
3630 IEM_MC_END();
3631 }
3632 return VINF_SUCCESS;
3633}
3634
3635
3636/**
3637 * @opcode 0x87
3638 */
3639FNIEMOP_DEF(iemOp_xchg_Ev_Gv)
3640{
3641 IEMOP_MNEMONIC(xchg_Ev_Gv, "xchg Ev,Gv");
3642 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
3643
3644 /*
3645 * If rm is denoting a register, no more instruction bytes.
3646 */
3647 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
3648 {
3649 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3650
3651 switch (pVCpu->iem.s.enmEffOpSize)
3652 {
3653 case IEMMODE_16BIT:
3654 IEM_MC_BEGIN(0, 2);
3655 IEM_MC_LOCAL(uint16_t, uTmp1);
3656 IEM_MC_LOCAL(uint16_t, uTmp2);
3657
3658 IEM_MC_FETCH_GREG_U16(uTmp1, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3659 IEM_MC_FETCH_GREG_U16(uTmp2, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3660 IEM_MC_STORE_GREG_U16((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, uTmp1);
3661 IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, uTmp2);
3662
3663 IEM_MC_ADVANCE_RIP();
3664 IEM_MC_END();
3665 return VINF_SUCCESS;
3666
3667 case IEMMODE_32BIT:
3668 IEM_MC_BEGIN(0, 2);
3669 IEM_MC_LOCAL(uint32_t, uTmp1);
3670 IEM_MC_LOCAL(uint32_t, uTmp2);
3671
3672 IEM_MC_FETCH_GREG_U32(uTmp1, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3673 IEM_MC_FETCH_GREG_U32(uTmp2, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3674 IEM_MC_STORE_GREG_U32((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, uTmp1);
3675 IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, uTmp2);
3676
3677 IEM_MC_ADVANCE_RIP();
3678 IEM_MC_END();
3679 return VINF_SUCCESS;
3680
3681 case IEMMODE_64BIT:
3682 IEM_MC_BEGIN(0, 2);
3683 IEM_MC_LOCAL(uint64_t, uTmp1);
3684 IEM_MC_LOCAL(uint64_t, uTmp2);
3685
3686 IEM_MC_FETCH_GREG_U64(uTmp1, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3687 IEM_MC_FETCH_GREG_U64(uTmp2, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3688 IEM_MC_STORE_GREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, uTmp1);
3689 IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, uTmp2);
3690
3691 IEM_MC_ADVANCE_RIP();
3692 IEM_MC_END();
3693 return VINF_SUCCESS;
3694
3695 IEM_NOT_REACHED_DEFAULT_CASE_RET();
3696 }
3697 }
3698 else
3699 {
3700 /*
3701 * We're accessing memory.
3702 */
3703 switch (pVCpu->iem.s.enmEffOpSize)
3704 {
3705/** @todo the register must be committed separately! */
3706 case IEMMODE_16BIT:
3707 IEM_MC_BEGIN(2, 2);
3708 IEM_MC_ARG(uint16_t *, pu16Mem, 0);
3709 IEM_MC_ARG(uint16_t *, pu16Reg, 1);
3710 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3711
3712 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
3713 IEM_MC_MEM_MAP(pu16Mem, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
3714 IEM_MC_REF_GREG_U16(pu16Reg, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3715 IEM_MC_CALL_VOID_AIMPL_2(iemAImpl_xchg_u16, pu16Mem, pu16Reg);
3716 IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Mem, IEM_ACCESS_DATA_RW);
3717
3718 IEM_MC_ADVANCE_RIP();
3719 IEM_MC_END();
3720 return VINF_SUCCESS;
3721
3722 case IEMMODE_32BIT:
3723 IEM_MC_BEGIN(2, 2);
3724 IEM_MC_ARG(uint32_t *, pu32Mem, 0);
3725 IEM_MC_ARG(uint32_t *, pu32Reg, 1);
3726 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3727
3728 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
3729 IEM_MC_MEM_MAP(pu32Mem, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
3730 IEM_MC_REF_GREG_U32(pu32Reg, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3731 IEM_MC_CALL_VOID_AIMPL_2(iemAImpl_xchg_u32, pu32Mem, pu32Reg);
3732 IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Mem, IEM_ACCESS_DATA_RW);
3733
3734 IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Reg);
3735 IEM_MC_ADVANCE_RIP();
3736 IEM_MC_END();
3737 return VINF_SUCCESS;
3738
3739 case IEMMODE_64BIT:
3740 IEM_MC_BEGIN(2, 2);
3741 IEM_MC_ARG(uint64_t *, pu64Mem, 0);
3742 IEM_MC_ARG(uint64_t *, pu64Reg, 1);
3743 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3744
3745 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
3746 IEM_MC_MEM_MAP(pu64Mem, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
3747 IEM_MC_REF_GREG_U64(pu64Reg, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3748 IEM_MC_CALL_VOID_AIMPL_2(iemAImpl_xchg_u64, pu64Mem, pu64Reg);
3749 IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Mem, IEM_ACCESS_DATA_RW);
3750
3751 IEM_MC_ADVANCE_RIP();
3752 IEM_MC_END();
3753 return VINF_SUCCESS;
3754
3755 IEM_NOT_REACHED_DEFAULT_CASE_RET();
3756 }
3757 }
3758}
3759
3760
3761/**
3762 * @opcode 0x88
3763 */
3764FNIEMOP_DEF(iemOp_mov_Eb_Gb)
3765{
3766 IEMOP_MNEMONIC(mov_Eb_Gb, "mov Eb,Gb");
3767
3768 uint8_t bRm;
3769 IEM_OPCODE_GET_NEXT_U8(&bRm);
3770
3771 /*
3772 * If rm is denoting a register, no more instruction bytes.
3773 */
3774 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
3775 {
3776 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3777 IEM_MC_BEGIN(0, 1);
3778 IEM_MC_LOCAL(uint8_t, u8Value);
3779 IEM_MC_FETCH_GREG_U8(u8Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3780 IEM_MC_STORE_GREG_U8((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u8Value);
3781 IEM_MC_ADVANCE_RIP();
3782 IEM_MC_END();
3783 }
3784 else
3785 {
3786 /*
3787 * We're writing a register to memory.
3788 */
3789 IEM_MC_BEGIN(0, 2);
3790 IEM_MC_LOCAL(uint8_t, u8Value);
3791 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3792 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
3793 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3794 IEM_MC_FETCH_GREG_U8(u8Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3795 IEM_MC_STORE_MEM_U8(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u8Value);
3796 IEM_MC_ADVANCE_RIP();
3797 IEM_MC_END();
3798 }
3799 return VINF_SUCCESS;
3800
3801}
3802
3803
3804/**
3805 * @opcode 0x89
3806 */
3807FNIEMOP_DEF(iemOp_mov_Ev_Gv)
3808{
3809 IEMOP_MNEMONIC(mov_Ev_Gv, "mov Ev,Gv");
3810
3811 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
3812
3813 /*
3814 * If rm is denoting a register, no more instruction bytes.
3815 */
3816 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
3817 {
3818 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3819 switch (pVCpu->iem.s.enmEffOpSize)
3820 {
3821 case IEMMODE_16BIT:
3822 IEM_MC_BEGIN(0, 1);
3823 IEM_MC_LOCAL(uint16_t, u16Value);
3824 IEM_MC_FETCH_GREG_U16(u16Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3825 IEM_MC_STORE_GREG_U16((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u16Value);
3826 IEM_MC_ADVANCE_RIP();
3827 IEM_MC_END();
3828 break;
3829
3830 case IEMMODE_32BIT:
3831 IEM_MC_BEGIN(0, 1);
3832 IEM_MC_LOCAL(uint32_t, u32Value);
3833 IEM_MC_FETCH_GREG_U32(u32Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3834 IEM_MC_STORE_GREG_U32((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u32Value);
3835 IEM_MC_ADVANCE_RIP();
3836 IEM_MC_END();
3837 break;
3838
3839 case IEMMODE_64BIT:
3840 IEM_MC_BEGIN(0, 1);
3841 IEM_MC_LOCAL(uint64_t, u64Value);
3842 IEM_MC_FETCH_GREG_U64(u64Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3843 IEM_MC_STORE_GREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u64Value);
3844 IEM_MC_ADVANCE_RIP();
3845 IEM_MC_END();
3846 break;
3847 }
3848 }
3849 else
3850 {
3851 /*
3852 * We're writing a register to memory.
3853 */
3854 switch (pVCpu->iem.s.enmEffOpSize)
3855 {
3856 case IEMMODE_16BIT:
3857 IEM_MC_BEGIN(0, 2);
3858 IEM_MC_LOCAL(uint16_t, u16Value);
3859 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3860 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
3861 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3862 IEM_MC_FETCH_GREG_U16(u16Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3863 IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u16Value);
3864 IEM_MC_ADVANCE_RIP();
3865 IEM_MC_END();
3866 break;
3867
3868 case IEMMODE_32BIT:
3869 IEM_MC_BEGIN(0, 2);
3870 IEM_MC_LOCAL(uint32_t, u32Value);
3871 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3872 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
3873 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3874 IEM_MC_FETCH_GREG_U32(u32Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3875 IEM_MC_STORE_MEM_U32(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u32Value);
3876 IEM_MC_ADVANCE_RIP();
3877 IEM_MC_END();
3878 break;
3879
3880 case IEMMODE_64BIT:
3881 IEM_MC_BEGIN(0, 2);
3882 IEM_MC_LOCAL(uint64_t, u64Value);
3883 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3884 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
3885 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3886 IEM_MC_FETCH_GREG_U64(u64Value, ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg);
3887 IEM_MC_STORE_MEM_U64(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u64Value);
3888 IEM_MC_ADVANCE_RIP();
3889 IEM_MC_END();
3890 break;
3891 }
3892 }
3893 return VINF_SUCCESS;
3894}
3895
3896
3897/**
3898 * @opcode 0x8a
3899 */
3900FNIEMOP_DEF(iemOp_mov_Gb_Eb)
3901{
3902 IEMOP_MNEMONIC(mov_Gb_Eb, "mov Gb,Eb");
3903
3904 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
3905
3906 /*
3907 * If rm is denoting a register, no more instruction bytes.
3908 */
3909 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
3910 {
3911 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3912 IEM_MC_BEGIN(0, 1);
3913 IEM_MC_LOCAL(uint8_t, u8Value);
3914 IEM_MC_FETCH_GREG_U8(u8Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3915 IEM_MC_STORE_GREG_U8(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u8Value);
3916 IEM_MC_ADVANCE_RIP();
3917 IEM_MC_END();
3918 }
3919 else
3920 {
3921 /*
3922 * We're loading a register from memory.
3923 */
3924 IEM_MC_BEGIN(0, 2);
3925 IEM_MC_LOCAL(uint8_t, u8Value);
3926 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3927 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
3928 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3929 IEM_MC_FETCH_MEM_U8(u8Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
3930 IEM_MC_STORE_GREG_U8(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u8Value);
3931 IEM_MC_ADVANCE_RIP();
3932 IEM_MC_END();
3933 }
3934 return VINF_SUCCESS;
3935}
3936
3937
3938/**
3939 * @opcode 0x8b
3940 */
3941FNIEMOP_DEF(iemOp_mov_Gv_Ev)
3942{
3943 IEMOP_MNEMONIC(mov_Gv_Ev, "mov Gv,Ev");
3944
3945 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
3946
3947 /*
3948 * If rm is denoting a register, no more instruction bytes.
3949 */
3950 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
3951 {
3952 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3953 switch (pVCpu->iem.s.enmEffOpSize)
3954 {
3955 case IEMMODE_16BIT:
3956 IEM_MC_BEGIN(0, 1);
3957 IEM_MC_LOCAL(uint16_t, u16Value);
3958 IEM_MC_FETCH_GREG_U16(u16Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3959 IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Value);
3960 IEM_MC_ADVANCE_RIP();
3961 IEM_MC_END();
3962 break;
3963
3964 case IEMMODE_32BIT:
3965 IEM_MC_BEGIN(0, 1);
3966 IEM_MC_LOCAL(uint32_t, u32Value);
3967 IEM_MC_FETCH_GREG_U32(u32Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3968 IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Value);
3969 IEM_MC_ADVANCE_RIP();
3970 IEM_MC_END();
3971 break;
3972
3973 case IEMMODE_64BIT:
3974 IEM_MC_BEGIN(0, 1);
3975 IEM_MC_LOCAL(uint64_t, u64Value);
3976 IEM_MC_FETCH_GREG_U64(u64Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
3977 IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
3978 IEM_MC_ADVANCE_RIP();
3979 IEM_MC_END();
3980 break;
3981 }
3982 }
3983 else
3984 {
3985 /*
3986 * We're loading a register from memory.
3987 */
3988 switch (pVCpu->iem.s.enmEffOpSize)
3989 {
3990 case IEMMODE_16BIT:
3991 IEM_MC_BEGIN(0, 2);
3992 IEM_MC_LOCAL(uint16_t, u16Value);
3993 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
3994 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
3995 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
3996 IEM_MC_FETCH_MEM_U16(u16Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
3997 IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Value);
3998 IEM_MC_ADVANCE_RIP();
3999 IEM_MC_END();
4000 break;
4001
4002 case IEMMODE_32BIT:
4003 IEM_MC_BEGIN(0, 2);
4004 IEM_MC_LOCAL(uint32_t, u32Value);
4005 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
4006 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
4007 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4008 IEM_MC_FETCH_MEM_U32(u32Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
4009 IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Value);
4010 IEM_MC_ADVANCE_RIP();
4011 IEM_MC_END();
4012 break;
4013
4014 case IEMMODE_64BIT:
4015 IEM_MC_BEGIN(0, 2);
4016 IEM_MC_LOCAL(uint64_t, u64Value);
4017 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
4018 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
4019 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4020 IEM_MC_FETCH_MEM_U64(u64Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
4021 IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u64Value);
4022 IEM_MC_ADVANCE_RIP();
4023 IEM_MC_END();
4024 break;
4025 }
4026 }
4027 return VINF_SUCCESS;
4028}
4029
4030
4031/**
4032 * opcode 0x63
4033 * @todo Table fixme
4034 */
4035FNIEMOP_DEF(iemOp_arpl_Ew_Gw_movsx_Gv_Ev)
4036{
4037 if (pVCpu->iem.s.enmCpuMode != IEMMODE_64BIT)
4038 return FNIEMOP_CALL(iemOp_arpl_Ew_Gw);
4039 if (pVCpu->iem.s.enmEffOpSize != IEMMODE_64BIT)
4040 return FNIEMOP_CALL(iemOp_mov_Gv_Ev);
4041 return FNIEMOP_CALL(iemOp_movsxd_Gv_Ev);
4042}
4043
4044
4045/**
4046 * @opcode 0x8c
4047 */
4048FNIEMOP_DEF(iemOp_mov_Ev_Sw)
4049{
4050 IEMOP_MNEMONIC(mov_Ev_Sw, "mov Ev,Sw");
4051
4052 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
4053
4054 /*
4055 * Check that the destination register exists. The REX.R prefix is ignored.
4056 */
4057 uint8_t const iSegReg = ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
4058 if ( iSegReg > X86_SREG_GS)
4059 return IEMOP_RAISE_INVALID_OPCODE(); /** @todo should probably not be raised until we've fetched all the opcode bytes? */
4060
4061 /*
4062 * If rm is denoting a register, no more instruction bytes.
4063 * In that case, the operand size is respected and the upper bits are
4064 * cleared (starting with some pentium).
4065 */
4066 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
4067 {
4068 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4069 switch (pVCpu->iem.s.enmEffOpSize)
4070 {
4071 case IEMMODE_16BIT:
4072 IEM_MC_BEGIN(0, 1);
4073 IEM_MC_LOCAL(uint16_t, u16Value);
4074 IEM_MC_FETCH_SREG_U16(u16Value, iSegReg);
4075 IEM_MC_STORE_GREG_U16((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u16Value);
4076 IEM_MC_ADVANCE_RIP();
4077 IEM_MC_END();
4078 break;
4079
4080 case IEMMODE_32BIT:
4081 IEM_MC_BEGIN(0, 1);
4082 IEM_MC_LOCAL(uint32_t, u32Value);
4083 IEM_MC_FETCH_SREG_ZX_U32(u32Value, iSegReg);
4084 IEM_MC_STORE_GREG_U32((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u32Value);
4085 IEM_MC_ADVANCE_RIP();
4086 IEM_MC_END();
4087 break;
4088
4089 case IEMMODE_64BIT:
4090 IEM_MC_BEGIN(0, 1);
4091 IEM_MC_LOCAL(uint64_t, u64Value);
4092 IEM_MC_FETCH_SREG_ZX_U64(u64Value, iSegReg);
4093 IEM_MC_STORE_GREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u64Value);
4094 IEM_MC_ADVANCE_RIP();
4095 IEM_MC_END();
4096 break;
4097 }
4098 }
4099 else
4100 {
4101 /*
4102 * We're saving the register to memory. The access is word sized
4103 * regardless of operand size prefixes.
4104 */
4105#if 0 /* not necessary */
4106 pVCpu->iem.s.enmEffOpSize = pVCpu->iem.s.enmDefOpSize = IEMMODE_16BIT;
4107#endif
4108 IEM_MC_BEGIN(0, 2);
4109 IEM_MC_LOCAL(uint16_t, u16Value);
4110 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
4111 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
4112 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4113 IEM_MC_FETCH_SREG_U16(u16Value, iSegReg);
4114 IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u16Value);
4115 IEM_MC_ADVANCE_RIP();
4116 IEM_MC_END();
4117 }
4118 return VINF_SUCCESS;
4119}
4120
4121
4122
4123
4124/**
4125 * @opcode 0x8d
4126 */
4127FNIEMOP_DEF(iemOp_lea_Gv_M)
4128{
4129 IEMOP_MNEMONIC(lea_Gv_M, "lea Gv,M");
4130 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
4131 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
4132 return IEMOP_RAISE_INVALID_OPCODE(); /* no register form */
4133
4134 switch (pVCpu->iem.s.enmEffOpSize)
4135 {
4136 case IEMMODE_16BIT:
4137 IEM_MC_BEGIN(0, 2);
4138 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
4139 IEM_MC_LOCAL(uint16_t, u16Cast);
4140 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
4141 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4142 IEM_MC_ASSIGN_TO_SMALLER(u16Cast, GCPtrEffSrc);
4143 IEM_MC_STORE_GREG_U16(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u16Cast);
4144 IEM_MC_ADVANCE_RIP();
4145 IEM_MC_END();
4146 return VINF_SUCCESS;
4147
4148 case IEMMODE_32BIT:
4149 IEM_MC_BEGIN(0, 2);
4150 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
4151 IEM_MC_LOCAL(uint32_t, u32Cast);
4152 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
4153 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4154 IEM_MC_ASSIGN_TO_SMALLER(u32Cast, GCPtrEffSrc);
4155 IEM_MC_STORE_GREG_U32(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, u32Cast);
4156 IEM_MC_ADVANCE_RIP();
4157 IEM_MC_END();
4158 return VINF_SUCCESS;
4159
4160 case IEMMODE_64BIT:
4161 IEM_MC_BEGIN(0, 1);
4162 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
4163 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
4164 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4165 IEM_MC_STORE_GREG_U64(((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK) | pVCpu->iem.s.uRexReg, GCPtrEffSrc);
4166 IEM_MC_ADVANCE_RIP();
4167 IEM_MC_END();
4168 return VINF_SUCCESS;
4169 }
4170 AssertFailedReturn(VERR_IEM_IPE_7);
4171}
4172
4173
4174/**
4175 * @opcode 0x8e
4176 */
4177FNIEMOP_DEF(iemOp_mov_Sw_Ev)
4178{
4179 IEMOP_MNEMONIC(mov_Sw_Ev, "mov Sw,Ev");
4180
4181 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
4182
4183 /*
4184 * The practical operand size is 16-bit.
4185 */
4186#if 0 /* not necessary */
4187 pVCpu->iem.s.enmEffOpSize = pVCpu->iem.s.enmDefOpSize = IEMMODE_16BIT;
4188#endif
4189
4190 /*
4191 * Check that the destination register exists and can be used with this
4192 * instruction. The REX.R prefix is ignored.
4193 */
4194 uint8_t const iSegReg = ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK);
4195 if ( iSegReg == X86_SREG_CS
4196 || iSegReg > X86_SREG_GS)
4197 return IEMOP_RAISE_INVALID_OPCODE(); /** @todo should probably not be raised until we've fetched all the opcode bytes? */
4198
4199 /*
4200 * If rm is denoting a register, no more instruction bytes.
4201 */
4202 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
4203 {
4204 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4205 IEM_MC_BEGIN(2, 0);
4206 IEM_MC_ARG_CONST(uint8_t, iSRegArg, iSegReg, 0);
4207 IEM_MC_ARG(uint16_t, u16Value, 1);
4208 IEM_MC_FETCH_GREG_U16(u16Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
4209 IEM_MC_CALL_CIMPL_2(iemCImpl_load_SReg, iSRegArg, u16Value);
4210 IEM_MC_END();
4211 }
4212 else
4213 {
4214 /*
4215 * We're loading the register from memory. The access is word sized
4216 * regardless of operand size prefixes.
4217 */
4218 IEM_MC_BEGIN(2, 1);
4219 IEM_MC_ARG_CONST(uint8_t, iSRegArg, iSegReg, 0);
4220 IEM_MC_ARG(uint16_t, u16Value, 1);
4221 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
4222 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
4223 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4224 IEM_MC_FETCH_MEM_U16(u16Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
4225 IEM_MC_CALL_CIMPL_2(iemCImpl_load_SReg, iSRegArg, u16Value);
4226 IEM_MC_END();
4227 }
4228 return VINF_SUCCESS;
4229}
4230
4231
4232/** Opcode 0x8f /0. */
4233FNIEMOP_DEF_1(iemOp_pop_Ev, uint8_t, bRm)
4234{
4235 /* This bugger is rather annoying as it requires rSP to be updated before
4236 doing the effective address calculations. Will eventually require a
4237 split between the R/M+SIB decoding and the effective address
4238 calculation - which is something that is required for any attempt at
4239 reusing this code for a recompiler. It may also be good to have if we
4240 need to delay #UD exception caused by invalid lock prefixes.
4241
4242 For now, we'll do a mostly safe interpreter-only implementation here. */
4243 /** @todo What's the deal with the 'reg' field and pop Ev? Ignorning it for
4244 * now until tests show it's checked.. */
4245 IEMOP_MNEMONIC(pop_Ev, "pop Ev");
4246
4247 /* Register access is relatively easy and can share code. */
4248 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
4249 return FNIEMOP_CALL_1(iemOpCommonPopGReg, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
4250
4251 /*
4252 * Memory target.
4253 *
4254 * Intel says that RSP is incremented before it's used in any effective
4255 * address calcuations. This means some serious extra annoyance here since
4256 * we decode and calculate the effective address in one step and like to
4257 * delay committing registers till everything is done.
4258 *
4259 * So, we'll decode and calculate the effective address twice. This will
4260 * require some recoding if turned into a recompiler.
4261 */
4262 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE(); /* The common code does this differently. */
4263
4264#ifndef TST_IEM_CHECK_MC
4265 /* Calc effective address with modified ESP. */
4266/** @todo testcase */
4267 PCPUMCTX pCtx = IEM_GET_CTX(pVCpu);
4268 RTGCPTR GCPtrEff;
4269 VBOXSTRICTRC rcStrict;
4270 switch (pVCpu->iem.s.enmEffOpSize)
4271 {
4272 case IEMMODE_16BIT: rcStrict = iemOpHlpCalcRmEffAddrEx(pVCpu, bRm, 0, &GCPtrEff, 2); break;
4273 case IEMMODE_32BIT: rcStrict = iemOpHlpCalcRmEffAddrEx(pVCpu, bRm, 0, &GCPtrEff, 4); break;
4274 case IEMMODE_64BIT: rcStrict = iemOpHlpCalcRmEffAddrEx(pVCpu, bRm, 0, &GCPtrEff, 8); break;
4275 IEM_NOT_REACHED_DEFAULT_CASE_RET();
4276 }
4277 if (rcStrict != VINF_SUCCESS)
4278 return rcStrict;
4279 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4280
4281 /* Perform the operation - this should be CImpl. */
4282 RTUINT64U TmpRsp;
4283 TmpRsp.u = pCtx->rsp;
4284 switch (pVCpu->iem.s.enmEffOpSize)
4285 {
4286 case IEMMODE_16BIT:
4287 {
4288 uint16_t u16Value;
4289 rcStrict = iemMemStackPopU16Ex(pVCpu, &u16Value, &TmpRsp);
4290 if (rcStrict == VINF_SUCCESS)
4291 rcStrict = iemMemStoreDataU16(pVCpu, pVCpu->iem.s.iEffSeg, GCPtrEff, u16Value);
4292 break;
4293 }
4294
4295 case IEMMODE_32BIT:
4296 {
4297 uint32_t u32Value;
4298 rcStrict = iemMemStackPopU32Ex(pVCpu, &u32Value, &TmpRsp);
4299 if (rcStrict == VINF_SUCCESS)
4300 rcStrict = iemMemStoreDataU32(pVCpu, pVCpu->iem.s.iEffSeg, GCPtrEff, u32Value);
4301 break;
4302 }
4303
4304 case IEMMODE_64BIT:
4305 {
4306 uint64_t u64Value;
4307 rcStrict = iemMemStackPopU64Ex(pVCpu, &u64Value, &TmpRsp);
4308 if (rcStrict == VINF_SUCCESS)
4309 rcStrict = iemMemStoreDataU64(pVCpu, pVCpu->iem.s.iEffSeg, GCPtrEff, u64Value);
4310 break;
4311 }
4312
4313 IEM_NOT_REACHED_DEFAULT_CASE_RET();
4314 }
4315 if (rcStrict == VINF_SUCCESS)
4316 {
4317 pCtx->rsp = TmpRsp.u;
4318 iemRegUpdateRipAndClearRF(pVCpu);
4319 }
4320 return rcStrict;
4321
4322#else
4323 return VERR_IEM_IPE_2;
4324#endif
4325}
4326
4327
4328/**
4329 * @opcode 0x8f
4330 */
4331FNIEMOP_DEF(iemOp_Grp1A__xop)
4332{
4333 /*
4334 * AMD has defined /1 thru /7 as XOP prefix. The prefix is similar to the
4335 * three byte VEX prefix, except that the mmmmm field cannot have the values
4336 * 0 thru 7, because it would then be confused with pop Ev (modrm.reg == 0).
4337 */
4338 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
4339 if ((bRm & X86_MODRM_REG_MASK) == (0 << X86_MODRM_REG_SHIFT)) /* /0 */
4340 return FNIEMOP_CALL_1(iemOp_pop_Ev, bRm);
4341
4342 IEMOP_MNEMONIC(xop, "xop");
4343 if (IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fXop)
4344 {
4345 /** @todo Test when exctly the XOP conformance checks kick in during
4346 * instruction decoding and fetching (using \#PF). */
4347 uint8_t bXop2; IEM_OPCODE_GET_NEXT_U8(&bXop2);
4348 uint8_t bOpcode; IEM_OPCODE_GET_NEXT_U8(&bOpcode);
4349 if ( ( pVCpu->iem.s.fPrefixes
4350 & (IEM_OP_PRF_SIZE_OP | IEM_OP_PRF_REPZ | IEM_OP_PRF_REPNZ | IEM_OP_PRF_LOCK | IEM_OP_PRF_REX))
4351 == 0)
4352 {
4353 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_XOP;
4354 if ((bXop2 & 0x80 /* XOP.W */) && pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
4355 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SIZE_REX_W;
4356 pVCpu->iem.s.uRexReg = (~bRm >> (7 - 3)) & 0x8;
4357 pVCpu->iem.s.uRexIndex = (~bRm >> (6 - 3)) & 0x8;
4358 pVCpu->iem.s.uRexB = (~bRm >> (5 - 3)) & 0x8;
4359 pVCpu->iem.s.uVex3rdReg = (~bXop2 >> 3) & 0xf;
4360 pVCpu->iem.s.uVexLength = (bXop2 >> 2) & 1;
4361 pVCpu->iem.s.idxPrefix = bXop2 & 0x3;
4362
4363 /** @todo XOP: Just use new tables and decoders. */
4364 switch (bRm & 0x1f)
4365 {
4366 case 8: /* xop opcode map 8. */
4367 IEMOP_BITCH_ABOUT_STUB();
4368 return VERR_IEM_INSTR_NOT_IMPLEMENTED;
4369
4370 case 9: /* xop opcode map 9. */
4371 IEMOP_BITCH_ABOUT_STUB();
4372 return VERR_IEM_INSTR_NOT_IMPLEMENTED;
4373
4374 case 10: /* xop opcode map 10. */
4375 IEMOP_BITCH_ABOUT_STUB();
4376 return VERR_IEM_INSTR_NOT_IMPLEMENTED;
4377
4378 default:
4379 Log(("XOP: Invalid vvvv value: %#x!\n", bRm & 0x1f));
4380 return IEMOP_RAISE_INVALID_OPCODE();
4381 }
4382 }
4383 else
4384 Log(("XOP: Invalid prefix mix!\n"));
4385 }
4386 else
4387 Log(("XOP: XOP support disabled!\n"));
4388 return IEMOP_RAISE_INVALID_OPCODE();
4389}
4390
4391
4392/**
4393 * Common 'xchg reg,rAX' helper.
4394 */
4395FNIEMOP_DEF_1(iemOpCommonXchgGRegRax, uint8_t, iReg)
4396{
4397 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4398
4399 iReg |= pVCpu->iem.s.uRexB;
4400 switch (pVCpu->iem.s.enmEffOpSize)
4401 {
4402 case IEMMODE_16BIT:
4403 IEM_MC_BEGIN(0, 2);
4404 IEM_MC_LOCAL(uint16_t, u16Tmp1);
4405 IEM_MC_LOCAL(uint16_t, u16Tmp2);
4406 IEM_MC_FETCH_GREG_U16(u16Tmp1, iReg);
4407 IEM_MC_FETCH_GREG_U16(u16Tmp2, X86_GREG_xAX);
4408 IEM_MC_STORE_GREG_U16(X86_GREG_xAX, u16Tmp1);
4409 IEM_MC_STORE_GREG_U16(iReg, u16Tmp2);
4410 IEM_MC_ADVANCE_RIP();
4411 IEM_MC_END();
4412 return VINF_SUCCESS;
4413
4414 case IEMMODE_32BIT:
4415 IEM_MC_BEGIN(0, 2);
4416 IEM_MC_LOCAL(uint32_t, u32Tmp1);
4417 IEM_MC_LOCAL(uint32_t, u32Tmp2);
4418 IEM_MC_FETCH_GREG_U32(u32Tmp1, iReg);
4419 IEM_MC_FETCH_GREG_U32(u32Tmp2, X86_GREG_xAX);
4420 IEM_MC_STORE_GREG_U32(X86_GREG_xAX, u32Tmp1);
4421 IEM_MC_STORE_GREG_U32(iReg, u32Tmp2);
4422 IEM_MC_ADVANCE_RIP();
4423 IEM_MC_END();
4424 return VINF_SUCCESS;
4425
4426 case IEMMODE_64BIT:
4427 IEM_MC_BEGIN(0, 2);
4428 IEM_MC_LOCAL(uint64_t, u64Tmp1);
4429 IEM_MC_LOCAL(uint64_t, u64Tmp2);
4430 IEM_MC_FETCH_GREG_U64(u64Tmp1, iReg);
4431 IEM_MC_FETCH_GREG_U64(u64Tmp2, X86_GREG_xAX);
4432 IEM_MC_STORE_GREG_U64(X86_GREG_xAX, u64Tmp1);
4433 IEM_MC_STORE_GREG_U64(iReg, u64Tmp2);
4434 IEM_MC_ADVANCE_RIP();
4435 IEM_MC_END();
4436 return VINF_SUCCESS;
4437
4438 IEM_NOT_REACHED_DEFAULT_CASE_RET();
4439 }
4440}
4441
4442
4443/**
4444 * @opcode 0x90
4445 */
4446FNIEMOP_DEF(iemOp_nop)
4447{
4448 /* R8/R8D and RAX/EAX can be exchanged. */
4449 if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REX_B)
4450 {
4451 IEMOP_MNEMONIC(xchg_r8_rAX, "xchg r8,rAX");
4452 return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xAX);
4453 }
4454
4455 if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK)
4456 {
4457 IEMOP_MNEMONIC(pause, "pause");
4458#ifdef VBOX_WITH_NESTED_HWVIRT
4459 /** @todo Pause filter count and threshold with SVM nested hardware virt. */
4460 Assert(!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fSvmPauseFilter);
4461 Assert(!IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fSvmPauseFilterThreshold);
4462#endif
4463 IEMOP_HLP_SVM_INSTR_INTERCEPT_AND_NRIP(pVCpu, SVM_CTRL_INTERCEPT_PAUSE, SVM_EXIT_PAUSE, 0, 0);
4464 }
4465 else
4466 IEMOP_MNEMONIC(nop, "nop");
4467 IEM_MC_BEGIN(0, 0);
4468 IEM_MC_ADVANCE_RIP();
4469 IEM_MC_END();
4470 return VINF_SUCCESS;
4471}
4472
4473
4474/**
4475 * @opcode 0x91
4476 */
4477FNIEMOP_DEF(iemOp_xchg_eCX_eAX)
4478{
4479 IEMOP_MNEMONIC(xchg_rCX_rAX, "xchg rCX,rAX");
4480 return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xCX);
4481}
4482
4483
4484/**
4485 * @opcode 0x92
4486 */
4487FNIEMOP_DEF(iemOp_xchg_eDX_eAX)
4488{
4489 IEMOP_MNEMONIC(xchg_rDX_rAX, "xchg rDX,rAX");
4490 return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xDX);
4491}
4492
4493
4494/**
4495 * @opcode 0x93
4496 */
4497FNIEMOP_DEF(iemOp_xchg_eBX_eAX)
4498{
4499 IEMOP_MNEMONIC(xchg_rBX_rAX, "xchg rBX,rAX");
4500 return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xBX);
4501}
4502
4503
4504/**
4505 * @opcode 0x94
4506 */
4507FNIEMOP_DEF(iemOp_xchg_eSP_eAX)
4508{
4509 IEMOP_MNEMONIC(xchg_rSX_rAX, "xchg rSX,rAX");
4510 return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xSP);
4511}
4512
4513
4514/**
4515 * @opcode 0x95
4516 */
4517FNIEMOP_DEF(iemOp_xchg_eBP_eAX)
4518{
4519 IEMOP_MNEMONIC(xchg_rBP_rAX, "xchg rBP,rAX");
4520 return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xBP);
4521}
4522
4523
4524/**
4525 * @opcode 0x96
4526 */
4527FNIEMOP_DEF(iemOp_xchg_eSI_eAX)
4528{
4529 IEMOP_MNEMONIC(xchg_rSI_rAX, "xchg rSI,rAX");
4530 return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xSI);
4531}
4532
4533
4534/**
4535 * @opcode 0x97
4536 */
4537FNIEMOP_DEF(iemOp_xchg_eDI_eAX)
4538{
4539 IEMOP_MNEMONIC(xchg_rDI_rAX, "xchg rDI,rAX");
4540 return FNIEMOP_CALL_1(iemOpCommonXchgGRegRax, X86_GREG_xDI);
4541}
4542
4543
4544/**
4545 * @opcode 0x98
4546 */
4547FNIEMOP_DEF(iemOp_cbw)
4548{
4549 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4550 switch (pVCpu->iem.s.enmEffOpSize)
4551 {
4552 case IEMMODE_16BIT:
4553 IEMOP_MNEMONIC(cbw, "cbw");
4554 IEM_MC_BEGIN(0, 1);
4555 IEM_MC_IF_GREG_BIT_SET(X86_GREG_xAX, 7) {
4556 IEM_MC_OR_GREG_U16(X86_GREG_xAX, UINT16_C(0xff00));
4557 } IEM_MC_ELSE() {
4558 IEM_MC_AND_GREG_U16(X86_GREG_xAX, UINT16_C(0x00ff));
4559 } IEM_MC_ENDIF();
4560 IEM_MC_ADVANCE_RIP();
4561 IEM_MC_END();
4562 return VINF_SUCCESS;
4563
4564 case IEMMODE_32BIT:
4565 IEMOP_MNEMONIC(cwde, "cwde");
4566 IEM_MC_BEGIN(0, 1);
4567 IEM_MC_IF_GREG_BIT_SET(X86_GREG_xAX, 15) {
4568 IEM_MC_OR_GREG_U32(X86_GREG_xAX, UINT32_C(0xffff0000));
4569 } IEM_MC_ELSE() {
4570 IEM_MC_AND_GREG_U32(X86_GREG_xAX, UINT32_C(0x0000ffff));
4571 } IEM_MC_ENDIF();
4572 IEM_MC_ADVANCE_RIP();
4573 IEM_MC_END();
4574 return VINF_SUCCESS;
4575
4576 case IEMMODE_64BIT:
4577 IEMOP_MNEMONIC(cdqe, "cdqe");
4578 IEM_MC_BEGIN(0, 1);
4579 IEM_MC_IF_GREG_BIT_SET(X86_GREG_xAX, 31) {
4580 IEM_MC_OR_GREG_U64(X86_GREG_xAX, UINT64_C(0xffffffff00000000));
4581 } IEM_MC_ELSE() {
4582 IEM_MC_AND_GREG_U64(X86_GREG_xAX, UINT64_C(0x00000000ffffffff));
4583 } IEM_MC_ENDIF();
4584 IEM_MC_ADVANCE_RIP();
4585 IEM_MC_END();
4586 return VINF_SUCCESS;
4587
4588 IEM_NOT_REACHED_DEFAULT_CASE_RET();
4589 }
4590}
4591
4592
4593/**
4594 * @opcode 0x99
4595 */
4596FNIEMOP_DEF(iemOp_cwd)
4597{
4598 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4599 switch (pVCpu->iem.s.enmEffOpSize)
4600 {
4601 case IEMMODE_16BIT:
4602 IEMOP_MNEMONIC(cwd, "cwd");
4603 IEM_MC_BEGIN(0, 1);
4604 IEM_MC_IF_GREG_BIT_SET(X86_GREG_xAX, 15) {
4605 IEM_MC_STORE_GREG_U16_CONST(X86_GREG_xDX, UINT16_C(0xffff));
4606 } IEM_MC_ELSE() {
4607 IEM_MC_STORE_GREG_U16_CONST(X86_GREG_xDX, 0);
4608 } IEM_MC_ENDIF();
4609 IEM_MC_ADVANCE_RIP();
4610 IEM_MC_END();
4611 return VINF_SUCCESS;
4612
4613 case IEMMODE_32BIT:
4614 IEMOP_MNEMONIC(cdq, "cdq");
4615 IEM_MC_BEGIN(0, 1);
4616 IEM_MC_IF_GREG_BIT_SET(X86_GREG_xAX, 31) {
4617 IEM_MC_STORE_GREG_U32_CONST(X86_GREG_xDX, UINT32_C(0xffffffff));
4618 } IEM_MC_ELSE() {
4619 IEM_MC_STORE_GREG_U32_CONST(X86_GREG_xDX, 0);
4620 } IEM_MC_ENDIF();
4621 IEM_MC_ADVANCE_RIP();
4622 IEM_MC_END();
4623 return VINF_SUCCESS;
4624
4625 case IEMMODE_64BIT:
4626 IEMOP_MNEMONIC(cqo, "cqo");
4627 IEM_MC_BEGIN(0, 1);
4628 IEM_MC_IF_GREG_BIT_SET(X86_GREG_xAX, 63) {
4629 IEM_MC_STORE_GREG_U64_CONST(X86_GREG_xDX, UINT64_C(0xffffffffffffffff));
4630 } IEM_MC_ELSE() {
4631 IEM_MC_STORE_GREG_U64_CONST(X86_GREG_xDX, 0);
4632 } IEM_MC_ENDIF();
4633 IEM_MC_ADVANCE_RIP();
4634 IEM_MC_END();
4635 return VINF_SUCCESS;
4636
4637 IEM_NOT_REACHED_DEFAULT_CASE_RET();
4638 }
4639}
4640
4641
4642/**
4643 * @opcode 0x9a
4644 */
4645FNIEMOP_DEF(iemOp_call_Ap)
4646{
4647 IEMOP_MNEMONIC(call_Ap, "call Ap");
4648 IEMOP_HLP_NO_64BIT();
4649
4650 /* Decode the far pointer address and pass it on to the far call C implementation. */
4651 uint32_t offSeg;
4652 if (pVCpu->iem.s.enmEffOpSize != IEMMODE_16BIT)
4653 IEM_OPCODE_GET_NEXT_U32(&offSeg);
4654 else
4655 IEM_OPCODE_GET_NEXT_U16_ZX_U32(&offSeg);
4656 uint16_t uSel; IEM_OPCODE_GET_NEXT_U16(&uSel);
4657 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4658 return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_callf, uSel, offSeg, pVCpu->iem.s.enmEffOpSize);
4659}
4660
4661
4662/** Opcode 0x9b. (aka fwait) */
4663FNIEMOP_DEF(iemOp_wait)
4664{
4665 IEMOP_MNEMONIC(wait, "wait");
4666 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4667
4668 IEM_MC_BEGIN(0, 0);
4669 IEM_MC_MAYBE_RAISE_WAIT_DEVICE_NOT_AVAILABLE();
4670 IEM_MC_MAYBE_RAISE_FPU_XCPT();
4671 IEM_MC_ADVANCE_RIP();
4672 IEM_MC_END();
4673 return VINF_SUCCESS;
4674}
4675
4676
4677/**
4678 * @opcode 0x9c
4679 */
4680FNIEMOP_DEF(iemOp_pushf_Fv)
4681{
4682 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4683 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
4684 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_pushf, pVCpu->iem.s.enmEffOpSize);
4685}
4686
4687
4688/**
4689 * @opcode 0x9d
4690 */
4691FNIEMOP_DEF(iemOp_popf_Fv)
4692{
4693 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4694 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
4695 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_popf, pVCpu->iem.s.enmEffOpSize);
4696}
4697
4698
4699/**
4700 * @opcode 0x9e
4701 */
4702FNIEMOP_DEF(iemOp_sahf)
4703{
4704 IEMOP_MNEMONIC(sahf, "sahf");
4705 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4706 if ( pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT
4707 && !IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fLahfSahf)
4708 return IEMOP_RAISE_INVALID_OPCODE();
4709 IEM_MC_BEGIN(0, 2);
4710 IEM_MC_LOCAL(uint32_t, u32Flags);
4711 IEM_MC_LOCAL(uint32_t, EFlags);
4712 IEM_MC_FETCH_EFLAGS(EFlags);
4713 IEM_MC_FETCH_GREG_U8_ZX_U32(u32Flags, X86_GREG_xSP/*=AH*/);
4714 IEM_MC_AND_LOCAL_U32(u32Flags, X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF | X86_EFL_CF);
4715 IEM_MC_AND_LOCAL_U32(EFlags, UINT32_C(0xffffff00));
4716 IEM_MC_OR_LOCAL_U32(u32Flags, X86_EFL_1);
4717 IEM_MC_OR_2LOCS_U32(EFlags, u32Flags);
4718 IEM_MC_COMMIT_EFLAGS(EFlags);
4719 IEM_MC_ADVANCE_RIP();
4720 IEM_MC_END();
4721 return VINF_SUCCESS;
4722}
4723
4724
4725/**
4726 * @opcode 0x9f
4727 */
4728FNIEMOP_DEF(iemOp_lahf)
4729{
4730 IEMOP_MNEMONIC(lahf, "lahf");
4731 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4732 if ( pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT
4733 && !IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fLahfSahf)
4734 return IEMOP_RAISE_INVALID_OPCODE();
4735 IEM_MC_BEGIN(0, 1);
4736 IEM_MC_LOCAL(uint8_t, u8Flags);
4737 IEM_MC_FETCH_EFLAGS_U8(u8Flags);
4738 IEM_MC_STORE_GREG_U8(X86_GREG_xSP/*=AH*/, u8Flags);
4739 IEM_MC_ADVANCE_RIP();
4740 IEM_MC_END();
4741 return VINF_SUCCESS;
4742}
4743
4744
4745/**
4746 * Macro used by iemOp_mov_AL_Ob, iemOp_mov_rAX_Ov, iemOp_mov_Ob_AL and
4747 * iemOp_mov_Ov_rAX to fetch the moffsXX bit of the opcode and fend of lock
4748 * prefixes. Will return on failures.
4749 * @param a_GCPtrMemOff The variable to store the offset in.
4750 */
4751#define IEMOP_FETCH_MOFFS_XX(a_GCPtrMemOff) \
4752 do \
4753 { \
4754 switch (pVCpu->iem.s.enmEffAddrMode) \
4755 { \
4756 case IEMMODE_16BIT: \
4757 IEM_OPCODE_GET_NEXT_U16_ZX_U64(&(a_GCPtrMemOff)); \
4758 break; \
4759 case IEMMODE_32BIT: \
4760 IEM_OPCODE_GET_NEXT_U32_ZX_U64(&(a_GCPtrMemOff)); \
4761 break; \
4762 case IEMMODE_64BIT: \
4763 IEM_OPCODE_GET_NEXT_U64(&(a_GCPtrMemOff)); \
4764 break; \
4765 IEM_NOT_REACHED_DEFAULT_CASE_RET(); \
4766 } \
4767 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX(); \
4768 } while (0)
4769
4770/**
4771 * @opcode 0xa0
4772 */
4773FNIEMOP_DEF(iemOp_mov_AL_Ob)
4774{
4775 /*
4776 * Get the offset and fend of lock prefixes.
4777 */
4778 RTGCPTR GCPtrMemOff;
4779 IEMOP_FETCH_MOFFS_XX(GCPtrMemOff);
4780
4781 /*
4782 * Fetch AL.
4783 */
4784 IEM_MC_BEGIN(0,1);
4785 IEM_MC_LOCAL(uint8_t, u8Tmp);
4786 IEM_MC_FETCH_MEM_U8(u8Tmp, pVCpu->iem.s.iEffSeg, GCPtrMemOff);
4787 IEM_MC_STORE_GREG_U8(X86_GREG_xAX, u8Tmp);
4788 IEM_MC_ADVANCE_RIP();
4789 IEM_MC_END();
4790 return VINF_SUCCESS;
4791}
4792
4793
4794/**
4795 * @opcode 0xa1
4796 */
4797FNIEMOP_DEF(iemOp_mov_rAX_Ov)
4798{
4799 /*
4800 * Get the offset and fend of lock prefixes.
4801 */
4802 IEMOP_MNEMONIC(mov_rAX_Ov, "mov rAX,Ov");
4803 RTGCPTR GCPtrMemOff;
4804 IEMOP_FETCH_MOFFS_XX(GCPtrMemOff);
4805
4806 /*
4807 * Fetch rAX.
4808 */
4809 switch (pVCpu->iem.s.enmEffOpSize)
4810 {
4811 case IEMMODE_16BIT:
4812 IEM_MC_BEGIN(0,1);
4813 IEM_MC_LOCAL(uint16_t, u16Tmp);
4814 IEM_MC_FETCH_MEM_U16(u16Tmp, pVCpu->iem.s.iEffSeg, GCPtrMemOff);
4815 IEM_MC_STORE_GREG_U16(X86_GREG_xAX, u16Tmp);
4816 IEM_MC_ADVANCE_RIP();
4817 IEM_MC_END();
4818 return VINF_SUCCESS;
4819
4820 case IEMMODE_32BIT:
4821 IEM_MC_BEGIN(0,1);
4822 IEM_MC_LOCAL(uint32_t, u32Tmp);
4823 IEM_MC_FETCH_MEM_U32(u32Tmp, pVCpu->iem.s.iEffSeg, GCPtrMemOff);
4824 IEM_MC_STORE_GREG_U32(X86_GREG_xAX, u32Tmp);
4825 IEM_MC_ADVANCE_RIP();
4826 IEM_MC_END();
4827 return VINF_SUCCESS;
4828
4829 case IEMMODE_64BIT:
4830 IEM_MC_BEGIN(0,1);
4831 IEM_MC_LOCAL(uint64_t, u64Tmp);
4832 IEM_MC_FETCH_MEM_U64(u64Tmp, pVCpu->iem.s.iEffSeg, GCPtrMemOff);
4833 IEM_MC_STORE_GREG_U64(X86_GREG_xAX, u64Tmp);
4834 IEM_MC_ADVANCE_RIP();
4835 IEM_MC_END();
4836 return VINF_SUCCESS;
4837
4838 IEM_NOT_REACHED_DEFAULT_CASE_RET();
4839 }
4840}
4841
4842
4843/**
4844 * @opcode 0xa2
4845 */
4846FNIEMOP_DEF(iemOp_mov_Ob_AL)
4847{
4848 /*
4849 * Get the offset and fend of lock prefixes.
4850 */
4851 RTGCPTR GCPtrMemOff;
4852 IEMOP_FETCH_MOFFS_XX(GCPtrMemOff);
4853
4854 /*
4855 * Store AL.
4856 */
4857 IEM_MC_BEGIN(0,1);
4858 IEM_MC_LOCAL(uint8_t, u8Tmp);
4859 IEM_MC_FETCH_GREG_U8(u8Tmp, X86_GREG_xAX);
4860 IEM_MC_STORE_MEM_U8(pVCpu->iem.s.iEffSeg, GCPtrMemOff, u8Tmp);
4861 IEM_MC_ADVANCE_RIP();
4862 IEM_MC_END();
4863 return VINF_SUCCESS;
4864}
4865
4866
4867/**
4868 * @opcode 0xa3
4869 */
4870FNIEMOP_DEF(iemOp_mov_Ov_rAX)
4871{
4872 /*
4873 * Get the offset and fend of lock prefixes.
4874 */
4875 RTGCPTR GCPtrMemOff;
4876 IEMOP_FETCH_MOFFS_XX(GCPtrMemOff);
4877
4878 /*
4879 * Store rAX.
4880 */
4881 switch (pVCpu->iem.s.enmEffOpSize)
4882 {
4883 case IEMMODE_16BIT:
4884 IEM_MC_BEGIN(0,1);
4885 IEM_MC_LOCAL(uint16_t, u16Tmp);
4886 IEM_MC_FETCH_GREG_U16(u16Tmp, X86_GREG_xAX);
4887 IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrMemOff, u16Tmp);
4888 IEM_MC_ADVANCE_RIP();
4889 IEM_MC_END();
4890 return VINF_SUCCESS;
4891
4892 case IEMMODE_32BIT:
4893 IEM_MC_BEGIN(0,1);
4894 IEM_MC_LOCAL(uint32_t, u32Tmp);
4895 IEM_MC_FETCH_GREG_U32(u32Tmp, X86_GREG_xAX);
4896 IEM_MC_STORE_MEM_U32(pVCpu->iem.s.iEffSeg, GCPtrMemOff, u32Tmp);
4897 IEM_MC_ADVANCE_RIP();
4898 IEM_MC_END();
4899 return VINF_SUCCESS;
4900
4901 case IEMMODE_64BIT:
4902 IEM_MC_BEGIN(0,1);
4903 IEM_MC_LOCAL(uint64_t, u64Tmp);
4904 IEM_MC_FETCH_GREG_U64(u64Tmp, X86_GREG_xAX);
4905 IEM_MC_STORE_MEM_U64(pVCpu->iem.s.iEffSeg, GCPtrMemOff, u64Tmp);
4906 IEM_MC_ADVANCE_RIP();
4907 IEM_MC_END();
4908 return VINF_SUCCESS;
4909
4910 IEM_NOT_REACHED_DEFAULT_CASE_RET();
4911 }
4912}
4913
4914/** Macro used by iemOp_movsb_Xb_Yb and iemOp_movswd_Xv_Yv */
4915#define IEM_MOVS_CASE(ValBits, AddrBits) \
4916 IEM_MC_BEGIN(0, 2); \
4917 IEM_MC_LOCAL(uint##ValBits##_t, uValue); \
4918 IEM_MC_LOCAL(RTGCPTR, uAddr); \
4919 IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xSI); \
4920 IEM_MC_FETCH_MEM_U##ValBits(uValue, pVCpu->iem.s.iEffSeg, uAddr); \
4921 IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xDI); \
4922 IEM_MC_STORE_MEM_U##ValBits(X86_SREG_ES, uAddr, uValue); \
4923 IEM_MC_IF_EFL_BIT_SET(X86_EFL_DF) { \
4924 IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
4925 IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xSI, ValBits / 8); \
4926 } IEM_MC_ELSE() { \
4927 IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
4928 IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xSI, ValBits / 8); \
4929 } IEM_MC_ENDIF(); \
4930 IEM_MC_ADVANCE_RIP(); \
4931 IEM_MC_END();
4932
4933/**
4934 * @opcode 0xa4
4935 */
4936FNIEMOP_DEF(iemOp_movsb_Xb_Yb)
4937{
4938 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4939
4940 /*
4941 * Use the C implementation if a repeat prefix is encountered.
4942 */
4943 if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
4944 {
4945 IEMOP_MNEMONIC(rep_movsb_Xb_Yb, "rep movsb Xb,Yb");
4946 switch (pVCpu->iem.s.enmEffAddrMode)
4947 {
4948 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op8_addr16, pVCpu->iem.s.iEffSeg);
4949 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op8_addr32, pVCpu->iem.s.iEffSeg);
4950 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op8_addr64, pVCpu->iem.s.iEffSeg);
4951 IEM_NOT_REACHED_DEFAULT_CASE_RET();
4952 }
4953 }
4954 IEMOP_MNEMONIC(movsb_Xb_Yb, "movsb Xb,Yb");
4955
4956 /*
4957 * Sharing case implementation with movs[wdq] below.
4958 */
4959 switch (pVCpu->iem.s.enmEffAddrMode)
4960 {
4961 case IEMMODE_16BIT: IEM_MOVS_CASE(8, 16); break;
4962 case IEMMODE_32BIT: IEM_MOVS_CASE(8, 32); break;
4963 case IEMMODE_64BIT: IEM_MOVS_CASE(8, 64); break;
4964 IEM_NOT_REACHED_DEFAULT_CASE_RET();
4965 }
4966 return VINF_SUCCESS;
4967}
4968
4969
4970/**
4971 * @opcode 0xa5
4972 */
4973FNIEMOP_DEF(iemOp_movswd_Xv_Yv)
4974{
4975 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
4976
4977 /*
4978 * Use the C implementation if a repeat prefix is encountered.
4979 */
4980 if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
4981 {
4982 IEMOP_MNEMONIC(rep_movs_Xv_Yv, "rep movs Xv,Yv");
4983 switch (pVCpu->iem.s.enmEffOpSize)
4984 {
4985 case IEMMODE_16BIT:
4986 switch (pVCpu->iem.s.enmEffAddrMode)
4987 {
4988 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op16_addr16, pVCpu->iem.s.iEffSeg);
4989 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op16_addr32, pVCpu->iem.s.iEffSeg);
4990 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op16_addr64, pVCpu->iem.s.iEffSeg);
4991 IEM_NOT_REACHED_DEFAULT_CASE_RET();
4992 }
4993 break;
4994 case IEMMODE_32BIT:
4995 switch (pVCpu->iem.s.enmEffAddrMode)
4996 {
4997 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op32_addr16, pVCpu->iem.s.iEffSeg);
4998 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op32_addr32, pVCpu->iem.s.iEffSeg);
4999 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op32_addr64, pVCpu->iem.s.iEffSeg);
5000 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5001 }
5002 case IEMMODE_64BIT:
5003 switch (pVCpu->iem.s.enmEffAddrMode)
5004 {
5005 case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_6);
5006 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op64_addr32, pVCpu->iem.s.iEffSeg);
5007 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_rep_movs_op64_addr64, pVCpu->iem.s.iEffSeg);
5008 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5009 }
5010 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5011 }
5012 }
5013 IEMOP_MNEMONIC(movs_Xv_Yv, "movs Xv,Yv");
5014
5015 /*
5016 * Annoying double switch here.
5017 * Using ugly macro for implementing the cases, sharing it with movsb.
5018 */
5019 switch (pVCpu->iem.s.enmEffOpSize)
5020 {
5021 case IEMMODE_16BIT:
5022 switch (pVCpu->iem.s.enmEffAddrMode)
5023 {
5024 case IEMMODE_16BIT: IEM_MOVS_CASE(16, 16); break;
5025 case IEMMODE_32BIT: IEM_MOVS_CASE(16, 32); break;
5026 case IEMMODE_64BIT: IEM_MOVS_CASE(16, 64); break;
5027 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5028 }
5029 break;
5030
5031 case IEMMODE_32BIT:
5032 switch (pVCpu->iem.s.enmEffAddrMode)
5033 {
5034 case IEMMODE_16BIT: IEM_MOVS_CASE(32, 16); break;
5035 case IEMMODE_32BIT: IEM_MOVS_CASE(32, 32); break;
5036 case IEMMODE_64BIT: IEM_MOVS_CASE(32, 64); break;
5037 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5038 }
5039 break;
5040
5041 case IEMMODE_64BIT:
5042 switch (pVCpu->iem.s.enmEffAddrMode)
5043 {
5044 case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_1); /* cannot be encoded */ break;
5045 case IEMMODE_32BIT: IEM_MOVS_CASE(64, 32); break;
5046 case IEMMODE_64BIT: IEM_MOVS_CASE(64, 64); break;
5047 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5048 }
5049 break;
5050 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5051 }
5052 return VINF_SUCCESS;
5053}
5054
5055#undef IEM_MOVS_CASE
5056
5057/** Macro used by iemOp_cmpsb_Xb_Yb and iemOp_cmpswd_Xv_Yv */
5058#define IEM_CMPS_CASE(ValBits, AddrBits) \
5059 IEM_MC_BEGIN(3, 3); \
5060 IEM_MC_ARG(uint##ValBits##_t *, puValue1, 0); \
5061 IEM_MC_ARG(uint##ValBits##_t, uValue2, 1); \
5062 IEM_MC_ARG(uint32_t *, pEFlags, 2); \
5063 IEM_MC_LOCAL(uint##ValBits##_t, uValue1); \
5064 IEM_MC_LOCAL(RTGCPTR, uAddr); \
5065 \
5066 IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xSI); \
5067 IEM_MC_FETCH_MEM_U##ValBits(uValue1, pVCpu->iem.s.iEffSeg, uAddr); \
5068 IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xDI); \
5069 IEM_MC_FETCH_MEM_U##ValBits(uValue2, X86_SREG_ES, uAddr); \
5070 IEM_MC_REF_LOCAL(puValue1, uValue1); \
5071 IEM_MC_REF_EFLAGS(pEFlags); \
5072 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_cmp_u##ValBits, puValue1, uValue2, pEFlags); \
5073 \
5074 IEM_MC_IF_EFL_BIT_SET(X86_EFL_DF) { \
5075 IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
5076 IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xSI, ValBits / 8); \
5077 } IEM_MC_ELSE() { \
5078 IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
5079 IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xSI, ValBits / 8); \
5080 } IEM_MC_ENDIF(); \
5081 IEM_MC_ADVANCE_RIP(); \
5082 IEM_MC_END(); \
5083
5084/**
5085 * @opcode 0xa6
5086 */
5087FNIEMOP_DEF(iemOp_cmpsb_Xb_Yb)
5088{
5089 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
5090
5091 /*
5092 * Use the C implementation if a repeat prefix is encountered.
5093 */
5094 if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPZ)
5095 {
5096 IEMOP_MNEMONIC(repz_cmps_Xb_Yb, "repz cmps Xb,Yb");
5097 switch (pVCpu->iem.s.enmEffAddrMode)
5098 {
5099 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op8_addr16, pVCpu->iem.s.iEffSeg);
5100 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op8_addr32, pVCpu->iem.s.iEffSeg);
5101 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op8_addr64, pVCpu->iem.s.iEffSeg);
5102 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5103 }
5104 }
5105 if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPNZ)
5106 {
5107 IEMOP_MNEMONIC(repnz_cmps_Xb_Yb, "repnz cmps Xb,Yb");
5108 switch (pVCpu->iem.s.enmEffAddrMode)
5109 {
5110 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op8_addr16, pVCpu->iem.s.iEffSeg);
5111 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op8_addr32, pVCpu->iem.s.iEffSeg);
5112 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op8_addr64, pVCpu->iem.s.iEffSeg);
5113 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5114 }
5115 }
5116 IEMOP_MNEMONIC(cmps_Xb_Yb, "cmps Xb,Yb");
5117
5118 /*
5119 * Sharing case implementation with cmps[wdq] below.
5120 */
5121 switch (pVCpu->iem.s.enmEffAddrMode)
5122 {
5123 case IEMMODE_16BIT: IEM_CMPS_CASE(8, 16); break;
5124 case IEMMODE_32BIT: IEM_CMPS_CASE(8, 32); break;
5125 case IEMMODE_64BIT: IEM_CMPS_CASE(8, 64); break;
5126 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5127 }
5128 return VINF_SUCCESS;
5129
5130}
5131
5132
5133/**
5134 * @opcode 0xa7
5135 */
5136FNIEMOP_DEF(iemOp_cmpswd_Xv_Yv)
5137{
5138 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
5139
5140 /*
5141 * Use the C implementation if a repeat prefix is encountered.
5142 */
5143 if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPZ)
5144 {
5145 IEMOP_MNEMONIC(repe_cmps_Xv_Yv, "repe cmps Xv,Yv");
5146 switch (pVCpu->iem.s.enmEffOpSize)
5147 {
5148 case IEMMODE_16BIT:
5149 switch (pVCpu->iem.s.enmEffAddrMode)
5150 {
5151 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op16_addr16, pVCpu->iem.s.iEffSeg);
5152 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op16_addr32, pVCpu->iem.s.iEffSeg);
5153 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op16_addr64, pVCpu->iem.s.iEffSeg);
5154 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5155 }
5156 break;
5157 case IEMMODE_32BIT:
5158 switch (pVCpu->iem.s.enmEffAddrMode)
5159 {
5160 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op32_addr16, pVCpu->iem.s.iEffSeg);
5161 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op32_addr32, pVCpu->iem.s.iEffSeg);
5162 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op32_addr64, pVCpu->iem.s.iEffSeg);
5163 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5164 }
5165 case IEMMODE_64BIT:
5166 switch (pVCpu->iem.s.enmEffAddrMode)
5167 {
5168 case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_4);
5169 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op64_addr32, pVCpu->iem.s.iEffSeg);
5170 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repe_cmps_op64_addr64, pVCpu->iem.s.iEffSeg);
5171 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5172 }
5173 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5174 }
5175 }
5176
5177 if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPNZ)
5178 {
5179 IEMOP_MNEMONIC(repne_cmps_Xv_Yv, "repne cmps Xv,Yv");
5180 switch (pVCpu->iem.s.enmEffOpSize)
5181 {
5182 case IEMMODE_16BIT:
5183 switch (pVCpu->iem.s.enmEffAddrMode)
5184 {
5185 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op16_addr16, pVCpu->iem.s.iEffSeg);
5186 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op16_addr32, pVCpu->iem.s.iEffSeg);
5187 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op16_addr64, pVCpu->iem.s.iEffSeg);
5188 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5189 }
5190 break;
5191 case IEMMODE_32BIT:
5192 switch (pVCpu->iem.s.enmEffAddrMode)
5193 {
5194 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op32_addr16, pVCpu->iem.s.iEffSeg);
5195 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op32_addr32, pVCpu->iem.s.iEffSeg);
5196 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op32_addr64, pVCpu->iem.s.iEffSeg);
5197 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5198 }
5199 case IEMMODE_64BIT:
5200 switch (pVCpu->iem.s.enmEffAddrMode)
5201 {
5202 case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_2);
5203 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op64_addr32, pVCpu->iem.s.iEffSeg);
5204 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_repne_cmps_op64_addr64, pVCpu->iem.s.iEffSeg);
5205 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5206 }
5207 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5208 }
5209 }
5210
5211 IEMOP_MNEMONIC(cmps_Xv_Yv, "cmps Xv,Yv");
5212
5213 /*
5214 * Annoying double switch here.
5215 * Using ugly macro for implementing the cases, sharing it with cmpsb.
5216 */
5217 switch (pVCpu->iem.s.enmEffOpSize)
5218 {
5219 case IEMMODE_16BIT:
5220 switch (pVCpu->iem.s.enmEffAddrMode)
5221 {
5222 case IEMMODE_16BIT: IEM_CMPS_CASE(16, 16); break;
5223 case IEMMODE_32BIT: IEM_CMPS_CASE(16, 32); break;
5224 case IEMMODE_64BIT: IEM_CMPS_CASE(16, 64); break;
5225 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5226 }
5227 break;
5228
5229 case IEMMODE_32BIT:
5230 switch (pVCpu->iem.s.enmEffAddrMode)
5231 {
5232 case IEMMODE_16BIT: IEM_CMPS_CASE(32, 16); break;
5233 case IEMMODE_32BIT: IEM_CMPS_CASE(32, 32); break;
5234 case IEMMODE_64BIT: IEM_CMPS_CASE(32, 64); break;
5235 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5236 }
5237 break;
5238
5239 case IEMMODE_64BIT:
5240 switch (pVCpu->iem.s.enmEffAddrMode)
5241 {
5242 case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_1); /* cannot be encoded */ break;
5243 case IEMMODE_32BIT: IEM_CMPS_CASE(64, 32); break;
5244 case IEMMODE_64BIT: IEM_CMPS_CASE(64, 64); break;
5245 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5246 }
5247 break;
5248 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5249 }
5250 return VINF_SUCCESS;
5251
5252}
5253
5254#undef IEM_CMPS_CASE
5255
5256/**
5257 * @opcode 0xa8
5258 */
5259FNIEMOP_DEF(iemOp_test_AL_Ib)
5260{
5261 IEMOP_MNEMONIC(test_al_Ib, "test al,Ib");
5262 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
5263 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_AL_Ib, &g_iemAImpl_test);
5264}
5265
5266
5267/**
5268 * @opcode 0xa9
5269 */
5270FNIEMOP_DEF(iemOp_test_eAX_Iz)
5271{
5272 IEMOP_MNEMONIC(test_rAX_Iz, "test rAX,Iz");
5273 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
5274 return FNIEMOP_CALL_1(iemOpHlpBinaryOperator_rAX_Iz, &g_iemAImpl_test);
5275}
5276
5277
5278/** Macro used by iemOp_stosb_Yb_AL and iemOp_stoswd_Yv_eAX */
5279#define IEM_STOS_CASE(ValBits, AddrBits) \
5280 IEM_MC_BEGIN(0, 2); \
5281 IEM_MC_LOCAL(uint##ValBits##_t, uValue); \
5282 IEM_MC_LOCAL(RTGCPTR, uAddr); \
5283 IEM_MC_FETCH_GREG_U##ValBits(uValue, X86_GREG_xAX); \
5284 IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xDI); \
5285 IEM_MC_STORE_MEM_U##ValBits(X86_SREG_ES, uAddr, uValue); \
5286 IEM_MC_IF_EFL_BIT_SET(X86_EFL_DF) { \
5287 IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
5288 } IEM_MC_ELSE() { \
5289 IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
5290 } IEM_MC_ENDIF(); \
5291 IEM_MC_ADVANCE_RIP(); \
5292 IEM_MC_END(); \
5293
5294/**
5295 * @opcode 0xaa
5296 */
5297FNIEMOP_DEF(iemOp_stosb_Yb_AL)
5298{
5299 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
5300
5301 /*
5302 * Use the C implementation if a repeat prefix is encountered.
5303 */
5304 if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
5305 {
5306 IEMOP_MNEMONIC(rep_stos_Yb_al, "rep stos Yb,al");
5307 switch (pVCpu->iem.s.enmEffAddrMode)
5308 {
5309 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_al_m16);
5310 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_al_m32);
5311 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_al_m64);
5312 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5313 }
5314 }
5315 IEMOP_MNEMONIC(stos_Yb_al, "stos Yb,al");
5316
5317 /*
5318 * Sharing case implementation with stos[wdq] below.
5319 */
5320 switch (pVCpu->iem.s.enmEffAddrMode)
5321 {
5322 case IEMMODE_16BIT: IEM_STOS_CASE(8, 16); break;
5323 case IEMMODE_32BIT: IEM_STOS_CASE(8, 32); break;
5324 case IEMMODE_64BIT: IEM_STOS_CASE(8, 64); break;
5325 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5326 }
5327 return VINF_SUCCESS;
5328}
5329
5330
5331/**
5332 * @opcode 0xab
5333 */
5334FNIEMOP_DEF(iemOp_stoswd_Yv_eAX)
5335{
5336 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
5337
5338 /*
5339 * Use the C implementation if a repeat prefix is encountered.
5340 */
5341 if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
5342 {
5343 IEMOP_MNEMONIC(rep_stos_Yv_rAX, "rep stos Yv,rAX");
5344 switch (pVCpu->iem.s.enmEffOpSize)
5345 {
5346 case IEMMODE_16BIT:
5347 switch (pVCpu->iem.s.enmEffAddrMode)
5348 {
5349 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_ax_m16);
5350 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_ax_m32);
5351 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_ax_m64);
5352 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5353 }
5354 break;
5355 case IEMMODE_32BIT:
5356 switch (pVCpu->iem.s.enmEffAddrMode)
5357 {
5358 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_eax_m16);
5359 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_eax_m32);
5360 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_eax_m64);
5361 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5362 }
5363 case IEMMODE_64BIT:
5364 switch (pVCpu->iem.s.enmEffAddrMode)
5365 {
5366 case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_9);
5367 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_rax_m32);
5368 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_stos_rax_m64);
5369 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5370 }
5371 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5372 }
5373 }
5374 IEMOP_MNEMONIC(stos_Yv_rAX, "stos Yv,rAX");
5375
5376 /*
5377 * Annoying double switch here.
5378 * Using ugly macro for implementing the cases, sharing it with stosb.
5379 */
5380 switch (pVCpu->iem.s.enmEffOpSize)
5381 {
5382 case IEMMODE_16BIT:
5383 switch (pVCpu->iem.s.enmEffAddrMode)
5384 {
5385 case IEMMODE_16BIT: IEM_STOS_CASE(16, 16); break;
5386 case IEMMODE_32BIT: IEM_STOS_CASE(16, 32); break;
5387 case IEMMODE_64BIT: IEM_STOS_CASE(16, 64); break;
5388 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5389 }
5390 break;
5391
5392 case IEMMODE_32BIT:
5393 switch (pVCpu->iem.s.enmEffAddrMode)
5394 {
5395 case IEMMODE_16BIT: IEM_STOS_CASE(32, 16); break;
5396 case IEMMODE_32BIT: IEM_STOS_CASE(32, 32); break;
5397 case IEMMODE_64BIT: IEM_STOS_CASE(32, 64); break;
5398 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5399 }
5400 break;
5401
5402 case IEMMODE_64BIT:
5403 switch (pVCpu->iem.s.enmEffAddrMode)
5404 {
5405 case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_1); /* cannot be encoded */ break;
5406 case IEMMODE_32BIT: IEM_STOS_CASE(64, 32); break;
5407 case IEMMODE_64BIT: IEM_STOS_CASE(64, 64); break;
5408 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5409 }
5410 break;
5411 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5412 }
5413 return VINF_SUCCESS;
5414}
5415
5416#undef IEM_STOS_CASE
5417
5418/** Macro used by iemOp_lodsb_AL_Xb and iemOp_lodswd_eAX_Xv */
5419#define IEM_LODS_CASE(ValBits, AddrBits) \
5420 IEM_MC_BEGIN(0, 2); \
5421 IEM_MC_LOCAL(uint##ValBits##_t, uValue); \
5422 IEM_MC_LOCAL(RTGCPTR, uAddr); \
5423 IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xSI); \
5424 IEM_MC_FETCH_MEM_U##ValBits(uValue, pVCpu->iem.s.iEffSeg, uAddr); \
5425 IEM_MC_STORE_GREG_U##ValBits(X86_GREG_xAX, uValue); \
5426 IEM_MC_IF_EFL_BIT_SET(X86_EFL_DF) { \
5427 IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xSI, ValBits / 8); \
5428 } IEM_MC_ELSE() { \
5429 IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xSI, ValBits / 8); \
5430 } IEM_MC_ENDIF(); \
5431 IEM_MC_ADVANCE_RIP(); \
5432 IEM_MC_END();
5433
5434/**
5435 * @opcode 0xac
5436 */
5437FNIEMOP_DEF(iemOp_lodsb_AL_Xb)
5438{
5439 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
5440
5441 /*
5442 * Use the C implementation if a repeat prefix is encountered.
5443 */
5444 if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
5445 {
5446 IEMOP_MNEMONIC(rep_lodsb_AL_Xb, "rep lodsb AL,Xb");
5447 switch (pVCpu->iem.s.enmEffAddrMode)
5448 {
5449 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_al_m16, pVCpu->iem.s.iEffSeg);
5450 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_al_m32, pVCpu->iem.s.iEffSeg);
5451 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_al_m64, pVCpu->iem.s.iEffSeg);
5452 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5453 }
5454 }
5455 IEMOP_MNEMONIC(lodsb_AL_Xb, "lodsb AL,Xb");
5456
5457 /*
5458 * Sharing case implementation with stos[wdq] below.
5459 */
5460 switch (pVCpu->iem.s.enmEffAddrMode)
5461 {
5462 case IEMMODE_16BIT: IEM_LODS_CASE(8, 16); break;
5463 case IEMMODE_32BIT: IEM_LODS_CASE(8, 32); break;
5464 case IEMMODE_64BIT: IEM_LODS_CASE(8, 64); break;
5465 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5466 }
5467 return VINF_SUCCESS;
5468}
5469
5470
5471/**
5472 * @opcode 0xad
5473 */
5474FNIEMOP_DEF(iemOp_lodswd_eAX_Xv)
5475{
5476 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
5477
5478 /*
5479 * Use the C implementation if a repeat prefix is encountered.
5480 */
5481 if (pVCpu->iem.s.fPrefixes & (IEM_OP_PRF_REPNZ | IEM_OP_PRF_REPZ))
5482 {
5483 IEMOP_MNEMONIC(rep_lods_rAX_Xv, "rep lods rAX,Xv");
5484 switch (pVCpu->iem.s.enmEffOpSize)
5485 {
5486 case IEMMODE_16BIT:
5487 switch (pVCpu->iem.s.enmEffAddrMode)
5488 {
5489 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_ax_m16, pVCpu->iem.s.iEffSeg);
5490 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_ax_m32, pVCpu->iem.s.iEffSeg);
5491 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_ax_m64, pVCpu->iem.s.iEffSeg);
5492 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5493 }
5494 break;
5495 case IEMMODE_32BIT:
5496 switch (pVCpu->iem.s.enmEffAddrMode)
5497 {
5498 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_eax_m16, pVCpu->iem.s.iEffSeg);
5499 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_eax_m32, pVCpu->iem.s.iEffSeg);
5500 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_eax_m64, pVCpu->iem.s.iEffSeg);
5501 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5502 }
5503 case IEMMODE_64BIT:
5504 switch (pVCpu->iem.s.enmEffAddrMode)
5505 {
5506 case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_7);
5507 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_rax_m32, pVCpu->iem.s.iEffSeg);
5508 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_lods_rax_m64, pVCpu->iem.s.iEffSeg);
5509 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5510 }
5511 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5512 }
5513 }
5514 IEMOP_MNEMONIC(lods_rAX_Xv, "lods rAX,Xv");
5515
5516 /*
5517 * Annoying double switch here.
5518 * Using ugly macro for implementing the cases, sharing it with lodsb.
5519 */
5520 switch (pVCpu->iem.s.enmEffOpSize)
5521 {
5522 case IEMMODE_16BIT:
5523 switch (pVCpu->iem.s.enmEffAddrMode)
5524 {
5525 case IEMMODE_16BIT: IEM_LODS_CASE(16, 16); break;
5526 case IEMMODE_32BIT: IEM_LODS_CASE(16, 32); break;
5527 case IEMMODE_64BIT: IEM_LODS_CASE(16, 64); break;
5528 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5529 }
5530 break;
5531
5532 case IEMMODE_32BIT:
5533 switch (pVCpu->iem.s.enmEffAddrMode)
5534 {
5535 case IEMMODE_16BIT: IEM_LODS_CASE(32, 16); break;
5536 case IEMMODE_32BIT: IEM_LODS_CASE(32, 32); break;
5537 case IEMMODE_64BIT: IEM_LODS_CASE(32, 64); break;
5538 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5539 }
5540 break;
5541
5542 case IEMMODE_64BIT:
5543 switch (pVCpu->iem.s.enmEffAddrMode)
5544 {
5545 case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_1); /* cannot be encoded */ break;
5546 case IEMMODE_32BIT: IEM_LODS_CASE(64, 32); break;
5547 case IEMMODE_64BIT: IEM_LODS_CASE(64, 64); break;
5548 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5549 }
5550 break;
5551 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5552 }
5553 return VINF_SUCCESS;
5554}
5555
5556#undef IEM_LODS_CASE
5557
5558/** Macro used by iemOp_scasb_AL_Xb and iemOp_scaswd_eAX_Xv */
5559#define IEM_SCAS_CASE(ValBits, AddrBits) \
5560 IEM_MC_BEGIN(3, 2); \
5561 IEM_MC_ARG(uint##ValBits##_t *, puRax, 0); \
5562 IEM_MC_ARG(uint##ValBits##_t, uValue, 1); \
5563 IEM_MC_ARG(uint32_t *, pEFlags, 2); \
5564 IEM_MC_LOCAL(RTGCPTR, uAddr); \
5565 \
5566 IEM_MC_FETCH_GREG_U##AddrBits##_ZX_U64(uAddr, X86_GREG_xDI); \
5567 IEM_MC_FETCH_MEM_U##ValBits(uValue, X86_SREG_ES, uAddr); \
5568 IEM_MC_REF_GREG_U##ValBits(puRax, X86_GREG_xAX); \
5569 IEM_MC_REF_EFLAGS(pEFlags); \
5570 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_cmp_u##ValBits, puRax, uValue, pEFlags); \
5571 \
5572 IEM_MC_IF_EFL_BIT_SET(X86_EFL_DF) { \
5573 IEM_MC_SUB_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
5574 } IEM_MC_ELSE() { \
5575 IEM_MC_ADD_GREG_U##AddrBits(X86_GREG_xDI, ValBits / 8); \
5576 } IEM_MC_ENDIF(); \
5577 IEM_MC_ADVANCE_RIP(); \
5578 IEM_MC_END();
5579
5580/**
5581 * @opcode 0xae
5582 */
5583FNIEMOP_DEF(iemOp_scasb_AL_Xb)
5584{
5585 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
5586
5587 /*
5588 * Use the C implementation if a repeat prefix is encountered.
5589 */
5590 if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPZ)
5591 {
5592 IEMOP_MNEMONIC(repe_scasb_AL_Xb, "repe scasb AL,Xb");
5593 switch (pVCpu->iem.s.enmEffAddrMode)
5594 {
5595 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_al_m16);
5596 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_al_m32);
5597 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_al_m64);
5598 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5599 }
5600 }
5601 if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPNZ)
5602 {
5603 IEMOP_MNEMONIC(repone_scasb_AL_Xb, "repne scasb AL,Xb");
5604 switch (pVCpu->iem.s.enmEffAddrMode)
5605 {
5606 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_al_m16);
5607 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_al_m32);
5608 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_al_m64);
5609 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5610 }
5611 }
5612 IEMOP_MNEMONIC(scasb_AL_Xb, "scasb AL,Xb");
5613
5614 /*
5615 * Sharing case implementation with stos[wdq] below.
5616 */
5617 switch (pVCpu->iem.s.enmEffAddrMode)
5618 {
5619 case IEMMODE_16BIT: IEM_SCAS_CASE(8, 16); break;
5620 case IEMMODE_32BIT: IEM_SCAS_CASE(8, 32); break;
5621 case IEMMODE_64BIT: IEM_SCAS_CASE(8, 64); break;
5622 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5623 }
5624 return VINF_SUCCESS;
5625}
5626
5627
5628/**
5629 * @opcode 0xaf
5630 */
5631FNIEMOP_DEF(iemOp_scaswd_eAX_Xv)
5632{
5633 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
5634
5635 /*
5636 * Use the C implementation if a repeat prefix is encountered.
5637 */
5638 if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPZ)
5639 {
5640 IEMOP_MNEMONIC(repe_scas_rAX_Xv, "repe scas rAX,Xv");
5641 switch (pVCpu->iem.s.enmEffOpSize)
5642 {
5643 case IEMMODE_16BIT:
5644 switch (pVCpu->iem.s.enmEffAddrMode)
5645 {
5646 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_ax_m16);
5647 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_ax_m32);
5648 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_ax_m64);
5649 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5650 }
5651 break;
5652 case IEMMODE_32BIT:
5653 switch (pVCpu->iem.s.enmEffAddrMode)
5654 {
5655 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_eax_m16);
5656 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_eax_m32);
5657 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_eax_m64);
5658 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5659 }
5660 case IEMMODE_64BIT:
5661 switch (pVCpu->iem.s.enmEffAddrMode)
5662 {
5663 case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_6); /** @todo It's this wrong, we can do 16-bit addressing in 64-bit mode, but not 32-bit. right? */
5664 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_rax_m32);
5665 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repe_scas_rax_m64);
5666 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5667 }
5668 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5669 }
5670 }
5671 if (pVCpu->iem.s.fPrefixes & IEM_OP_PRF_REPNZ)
5672 {
5673 IEMOP_MNEMONIC(repne_scas_rAX_Xv, "repne scas rAX,Xv");
5674 switch (pVCpu->iem.s.enmEffOpSize)
5675 {
5676 case IEMMODE_16BIT:
5677 switch (pVCpu->iem.s.enmEffAddrMode)
5678 {
5679 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_ax_m16);
5680 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_ax_m32);
5681 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_ax_m64);
5682 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5683 }
5684 break;
5685 case IEMMODE_32BIT:
5686 switch (pVCpu->iem.s.enmEffAddrMode)
5687 {
5688 case IEMMODE_16BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_eax_m16);
5689 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_eax_m32);
5690 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_eax_m64);
5691 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5692 }
5693 case IEMMODE_64BIT:
5694 switch (pVCpu->iem.s.enmEffAddrMode)
5695 {
5696 case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_5);
5697 case IEMMODE_32BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_rax_m32);
5698 case IEMMODE_64BIT: return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_repne_scas_rax_m64);
5699 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5700 }
5701 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5702 }
5703 }
5704 IEMOP_MNEMONIC(scas_rAX_Xv, "scas rAX,Xv");
5705
5706 /*
5707 * Annoying double switch here.
5708 * Using ugly macro for implementing the cases, sharing it with scasb.
5709 */
5710 switch (pVCpu->iem.s.enmEffOpSize)
5711 {
5712 case IEMMODE_16BIT:
5713 switch (pVCpu->iem.s.enmEffAddrMode)
5714 {
5715 case IEMMODE_16BIT: IEM_SCAS_CASE(16, 16); break;
5716 case IEMMODE_32BIT: IEM_SCAS_CASE(16, 32); break;
5717 case IEMMODE_64BIT: IEM_SCAS_CASE(16, 64); break;
5718 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5719 }
5720 break;
5721
5722 case IEMMODE_32BIT:
5723 switch (pVCpu->iem.s.enmEffAddrMode)
5724 {
5725 case IEMMODE_16BIT: IEM_SCAS_CASE(32, 16); break;
5726 case IEMMODE_32BIT: IEM_SCAS_CASE(32, 32); break;
5727 case IEMMODE_64BIT: IEM_SCAS_CASE(32, 64); break;
5728 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5729 }
5730 break;
5731
5732 case IEMMODE_64BIT:
5733 switch (pVCpu->iem.s.enmEffAddrMode)
5734 {
5735 case IEMMODE_16BIT: AssertFailedReturn(VERR_IEM_IPE_1); /* cannot be encoded */ break;
5736 case IEMMODE_32BIT: IEM_SCAS_CASE(64, 32); break;
5737 case IEMMODE_64BIT: IEM_SCAS_CASE(64, 64); break;
5738 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5739 }
5740 break;
5741 IEM_NOT_REACHED_DEFAULT_CASE_RET();
5742 }
5743 return VINF_SUCCESS;
5744}
5745
5746#undef IEM_SCAS_CASE
5747
5748/**
5749 * Common 'mov r8, imm8' helper.
5750 */
5751FNIEMOP_DEF_1(iemOpCommonMov_r8_Ib, uint8_t, iReg)
5752{
5753 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
5754 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
5755
5756 IEM_MC_BEGIN(0, 1);
5757 IEM_MC_LOCAL_CONST(uint8_t, u8Value,/*=*/ u8Imm);
5758 IEM_MC_STORE_GREG_U8(iReg, u8Value);
5759 IEM_MC_ADVANCE_RIP();
5760 IEM_MC_END();
5761
5762 return VINF_SUCCESS;
5763}
5764
5765
5766/**
5767 * @opcode 0xb0
5768 */
5769FNIEMOP_DEF(iemOp_mov_AL_Ib)
5770{
5771 IEMOP_MNEMONIC(mov_AL_Ib, "mov AL,Ib");
5772 return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xAX | pVCpu->iem.s.uRexB);
5773}
5774
5775
5776/**
5777 * @opcode 0xb1
5778 */
5779FNIEMOP_DEF(iemOp_CL_Ib)
5780{
5781 IEMOP_MNEMONIC(mov_CL_Ib, "mov CL,Ib");
5782 return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xCX | pVCpu->iem.s.uRexB);
5783}
5784
5785
5786/**
5787 * @opcode 0xb2
5788 */
5789FNIEMOP_DEF(iemOp_DL_Ib)
5790{
5791 IEMOP_MNEMONIC(mov_DL_Ib, "mov DL,Ib");
5792 return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xDX | pVCpu->iem.s.uRexB);
5793}
5794
5795
5796/**
5797 * @opcode 0xb3
5798 */
5799FNIEMOP_DEF(iemOp_BL_Ib)
5800{
5801 IEMOP_MNEMONIC(mov_BL_Ib, "mov BL,Ib");
5802 return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xBX | pVCpu->iem.s.uRexB);
5803}
5804
5805
5806/**
5807 * @opcode 0xb4
5808 */
5809FNIEMOP_DEF(iemOp_mov_AH_Ib)
5810{
5811 IEMOP_MNEMONIC(mov_AH_Ib, "mov AH,Ib");
5812 return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xSP | pVCpu->iem.s.uRexB);
5813}
5814
5815
5816/**
5817 * @opcode 0xb5
5818 */
5819FNIEMOP_DEF(iemOp_CH_Ib)
5820{
5821 IEMOP_MNEMONIC(mov_CH_Ib, "mov CH,Ib");
5822 return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xBP | pVCpu->iem.s.uRexB);
5823}
5824
5825
5826/**
5827 * @opcode 0xb6
5828 */
5829FNIEMOP_DEF(iemOp_DH_Ib)
5830{
5831 IEMOP_MNEMONIC(mov_DH_Ib, "mov DH,Ib");
5832 return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xSI | pVCpu->iem.s.uRexB);
5833}
5834
5835
5836/**
5837 * @opcode 0xb7
5838 */
5839FNIEMOP_DEF(iemOp_BH_Ib)
5840{
5841 IEMOP_MNEMONIC(mov_BH_Ib, "mov BH,Ib");
5842 return FNIEMOP_CALL_1(iemOpCommonMov_r8_Ib, X86_GREG_xDI | pVCpu->iem.s.uRexB);
5843}
5844
5845
5846/**
5847 * Common 'mov regX,immX' helper.
5848 */
5849FNIEMOP_DEF_1(iemOpCommonMov_Rv_Iv, uint8_t, iReg)
5850{
5851 switch (pVCpu->iem.s.enmEffOpSize)
5852 {
5853 case IEMMODE_16BIT:
5854 {
5855 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
5856 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
5857
5858 IEM_MC_BEGIN(0, 1);
5859 IEM_MC_LOCAL_CONST(uint16_t, u16Value,/*=*/ u16Imm);
5860 IEM_MC_STORE_GREG_U16(iReg, u16Value);
5861 IEM_MC_ADVANCE_RIP();
5862 IEM_MC_END();
5863 break;
5864 }
5865
5866 case IEMMODE_32BIT:
5867 {
5868 uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
5869 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
5870
5871 IEM_MC_BEGIN(0, 1);
5872 IEM_MC_LOCAL_CONST(uint32_t, u32Value,/*=*/ u32Imm);
5873 IEM_MC_STORE_GREG_U32(iReg, u32Value);
5874 IEM_MC_ADVANCE_RIP();
5875 IEM_MC_END();
5876 break;
5877 }
5878 case IEMMODE_64BIT:
5879 {
5880 uint64_t u64Imm; IEM_OPCODE_GET_NEXT_U64(&u64Imm); /* 64-bit immediate! */
5881 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
5882
5883 IEM_MC_BEGIN(0, 1);
5884 IEM_MC_LOCAL_CONST(uint64_t, u64Value,/*=*/ u64Imm);
5885 IEM_MC_STORE_GREG_U64(iReg, u64Value);
5886 IEM_MC_ADVANCE_RIP();
5887 IEM_MC_END();
5888 break;
5889 }
5890 }
5891
5892 return VINF_SUCCESS;
5893}
5894
5895
5896/**
5897 * @opcode 0xb8
5898 */
5899FNIEMOP_DEF(iemOp_eAX_Iv)
5900{
5901 IEMOP_MNEMONIC(mov_rAX_IV, "mov rAX,IV");
5902 return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xAX | pVCpu->iem.s.uRexB);
5903}
5904
5905
5906/**
5907 * @opcode 0xb9
5908 */
5909FNIEMOP_DEF(iemOp_eCX_Iv)
5910{
5911 IEMOP_MNEMONIC(mov_rCX_IV, "mov rCX,IV");
5912 return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xCX | pVCpu->iem.s.uRexB);
5913}
5914
5915
5916/**
5917 * @opcode 0xba
5918 */
5919FNIEMOP_DEF(iemOp_eDX_Iv)
5920{
5921 IEMOP_MNEMONIC(mov_rDX_IV, "mov rDX,IV");
5922 return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xDX | pVCpu->iem.s.uRexB);
5923}
5924
5925
5926/**
5927 * @opcode 0xbb
5928 */
5929FNIEMOP_DEF(iemOp_eBX_Iv)
5930{
5931 IEMOP_MNEMONIC(mov_rBX_IV, "mov rBX,IV");
5932 return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xBX | pVCpu->iem.s.uRexB);
5933}
5934
5935
5936/**
5937 * @opcode 0xbc
5938 */
5939FNIEMOP_DEF(iemOp_eSP_Iv)
5940{
5941 IEMOP_MNEMONIC(mov_rSP_IV, "mov rSP,IV");
5942 return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xSP | pVCpu->iem.s.uRexB);
5943}
5944
5945
5946/**
5947 * @opcode 0xbd
5948 */
5949FNIEMOP_DEF(iemOp_eBP_Iv)
5950{
5951 IEMOP_MNEMONIC(mov_rBP_IV, "mov rBP,IV");
5952 return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xBP | pVCpu->iem.s.uRexB);
5953}
5954
5955
5956/**
5957 * @opcode 0xbe
5958 */
5959FNIEMOP_DEF(iemOp_eSI_Iv)
5960{
5961 IEMOP_MNEMONIC(mov_rSI_IV, "mov rSI,IV");
5962 return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xSI | pVCpu->iem.s.uRexB);
5963}
5964
5965
5966/**
5967 * @opcode 0xbf
5968 */
5969FNIEMOP_DEF(iemOp_eDI_Iv)
5970{
5971 IEMOP_MNEMONIC(mov_rDI_IV, "mov rDI,IV");
5972 return FNIEMOP_CALL_1(iemOpCommonMov_Rv_Iv, X86_GREG_xDI | pVCpu->iem.s.uRexB);
5973}
5974
5975
5976/**
5977 * @opcode 0xc0
5978 */
5979FNIEMOP_DEF(iemOp_Grp2_Eb_Ib)
5980{
5981 IEMOP_HLP_MIN_186();
5982 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
5983 PCIEMOPSHIFTSIZES pImpl;
5984 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
5985 {
5986 case 0: pImpl = &g_iemAImpl_rol; IEMOP_MNEMONIC(rol_Eb_Ib, "rol Eb,Ib"); break;
5987 case 1: pImpl = &g_iemAImpl_ror; IEMOP_MNEMONIC(ror_Eb_Ib, "ror Eb,Ib"); break;
5988 case 2: pImpl = &g_iemAImpl_rcl; IEMOP_MNEMONIC(rcl_Eb_Ib, "rcl Eb,Ib"); break;
5989 case 3: pImpl = &g_iemAImpl_rcr; IEMOP_MNEMONIC(rcr_Eb_Ib, "rcr Eb,Ib"); break;
5990 case 4: pImpl = &g_iemAImpl_shl; IEMOP_MNEMONIC(shl_Eb_Ib, "shl Eb,Ib"); break;
5991 case 5: pImpl = &g_iemAImpl_shr; IEMOP_MNEMONIC(shr_Eb_Ib, "shr Eb,Ib"); break;
5992 case 7: pImpl = &g_iemAImpl_sar; IEMOP_MNEMONIC(sar_Eb_Ib, "sar Eb,Ib"); break;
5993 case 6: return IEMOP_RAISE_INVALID_OPCODE();
5994 IEM_NOT_REACHED_DEFAULT_CASE_RET(); /* gcc maybe stupid */
5995 }
5996 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_AF);
5997
5998 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
5999 {
6000 /* register */
6001 uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
6002 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6003 IEM_MC_BEGIN(3, 0);
6004 IEM_MC_ARG(uint8_t *, pu8Dst, 0);
6005 IEM_MC_ARG_CONST(uint8_t, cShiftArg, cShift, 1);
6006 IEM_MC_ARG(uint32_t *, pEFlags, 2);
6007 IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
6008 IEM_MC_REF_EFLAGS(pEFlags);
6009 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, cShiftArg, pEFlags);
6010 IEM_MC_ADVANCE_RIP();
6011 IEM_MC_END();
6012 }
6013 else
6014 {
6015 /* memory */
6016 IEM_MC_BEGIN(3, 2);
6017 IEM_MC_ARG(uint8_t *, pu8Dst, 0);
6018 IEM_MC_ARG(uint8_t, cShiftArg, 1);
6019 IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
6020 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6021
6022 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
6023 uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
6024 IEM_MC_ASSIGN(cShiftArg, cShift);
6025 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6026 IEM_MC_MEM_MAP(pu8Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
6027 IEM_MC_FETCH_EFLAGS(EFlags);
6028 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, cShiftArg, pEFlags);
6029
6030 IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, IEM_ACCESS_DATA_RW);
6031 IEM_MC_COMMIT_EFLAGS(EFlags);
6032 IEM_MC_ADVANCE_RIP();
6033 IEM_MC_END();
6034 }
6035 return VINF_SUCCESS;
6036}
6037
6038
6039/**
6040 * @opcode 0xc1
6041 */
6042FNIEMOP_DEF(iemOp_Grp2_Ev_Ib)
6043{
6044 IEMOP_HLP_MIN_186();
6045 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
6046 PCIEMOPSHIFTSIZES pImpl;
6047 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
6048 {
6049 case 0: pImpl = &g_iemAImpl_rol; IEMOP_MNEMONIC(rol_Ev_Ib, "rol Ev,Ib"); break;
6050 case 1: pImpl = &g_iemAImpl_ror; IEMOP_MNEMONIC(ror_Ev_Ib, "ror Ev,Ib"); break;
6051 case 2: pImpl = &g_iemAImpl_rcl; IEMOP_MNEMONIC(rcl_Ev_Ib, "rcl Ev,Ib"); break;
6052 case 3: pImpl = &g_iemAImpl_rcr; IEMOP_MNEMONIC(rcr_Ev_Ib, "rcr Ev,Ib"); break;
6053 case 4: pImpl = &g_iemAImpl_shl; IEMOP_MNEMONIC(shl_Ev_Ib, "shl Ev,Ib"); break;
6054 case 5: pImpl = &g_iemAImpl_shr; IEMOP_MNEMONIC(shr_Ev_Ib, "shr Ev,Ib"); break;
6055 case 7: pImpl = &g_iemAImpl_sar; IEMOP_MNEMONIC(sar_Ev_Ib, "sar Ev,Ib"); break;
6056 case 6: return IEMOP_RAISE_INVALID_OPCODE();
6057 IEM_NOT_REACHED_DEFAULT_CASE_RET(); /* gcc maybe stupid */
6058 }
6059 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_AF);
6060
6061 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
6062 {
6063 /* register */
6064 uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
6065 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6066 switch (pVCpu->iem.s.enmEffOpSize)
6067 {
6068 case IEMMODE_16BIT:
6069 IEM_MC_BEGIN(3, 0);
6070 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
6071 IEM_MC_ARG_CONST(uint8_t, cShiftArg, cShift, 1);
6072 IEM_MC_ARG(uint32_t *, pEFlags, 2);
6073 IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
6074 IEM_MC_REF_EFLAGS(pEFlags);
6075 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, cShiftArg, pEFlags);
6076 IEM_MC_ADVANCE_RIP();
6077 IEM_MC_END();
6078 return VINF_SUCCESS;
6079
6080 case IEMMODE_32BIT:
6081 IEM_MC_BEGIN(3, 0);
6082 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
6083 IEM_MC_ARG_CONST(uint8_t, cShiftArg, cShift, 1);
6084 IEM_MC_ARG(uint32_t *, pEFlags, 2);
6085 IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
6086 IEM_MC_REF_EFLAGS(pEFlags);
6087 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, cShiftArg, pEFlags);
6088 IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
6089 IEM_MC_ADVANCE_RIP();
6090 IEM_MC_END();
6091 return VINF_SUCCESS;
6092
6093 case IEMMODE_64BIT:
6094 IEM_MC_BEGIN(3, 0);
6095 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
6096 IEM_MC_ARG_CONST(uint8_t, cShiftArg, cShift, 1);
6097 IEM_MC_ARG(uint32_t *, pEFlags, 2);
6098 IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
6099 IEM_MC_REF_EFLAGS(pEFlags);
6100 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, cShiftArg, pEFlags);
6101 IEM_MC_ADVANCE_RIP();
6102 IEM_MC_END();
6103 return VINF_SUCCESS;
6104
6105 IEM_NOT_REACHED_DEFAULT_CASE_RET();
6106 }
6107 }
6108 else
6109 {
6110 /* memory */
6111 switch (pVCpu->iem.s.enmEffOpSize)
6112 {
6113 case IEMMODE_16BIT:
6114 IEM_MC_BEGIN(3, 2);
6115 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
6116 IEM_MC_ARG(uint8_t, cShiftArg, 1);
6117 IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
6118 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6119
6120 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
6121 uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
6122 IEM_MC_ASSIGN(cShiftArg, cShift);
6123 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6124 IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
6125 IEM_MC_FETCH_EFLAGS(EFlags);
6126 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, cShiftArg, pEFlags);
6127
6128 IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
6129 IEM_MC_COMMIT_EFLAGS(EFlags);
6130 IEM_MC_ADVANCE_RIP();
6131 IEM_MC_END();
6132 return VINF_SUCCESS;
6133
6134 case IEMMODE_32BIT:
6135 IEM_MC_BEGIN(3, 2);
6136 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
6137 IEM_MC_ARG(uint8_t, cShiftArg, 1);
6138 IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
6139 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6140
6141 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
6142 uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
6143 IEM_MC_ASSIGN(cShiftArg, cShift);
6144 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6145 IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
6146 IEM_MC_FETCH_EFLAGS(EFlags);
6147 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, cShiftArg, pEFlags);
6148
6149 IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_RW);
6150 IEM_MC_COMMIT_EFLAGS(EFlags);
6151 IEM_MC_ADVANCE_RIP();
6152 IEM_MC_END();
6153 return VINF_SUCCESS;
6154
6155 case IEMMODE_64BIT:
6156 IEM_MC_BEGIN(3, 2);
6157 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
6158 IEM_MC_ARG(uint8_t, cShiftArg, 1);
6159 IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
6160 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6161
6162 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
6163 uint8_t cShift; IEM_OPCODE_GET_NEXT_U8(&cShift);
6164 IEM_MC_ASSIGN(cShiftArg, cShift);
6165 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6166 IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
6167 IEM_MC_FETCH_EFLAGS(EFlags);
6168 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, cShiftArg, pEFlags);
6169
6170 IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_RW);
6171 IEM_MC_COMMIT_EFLAGS(EFlags);
6172 IEM_MC_ADVANCE_RIP();
6173 IEM_MC_END();
6174 return VINF_SUCCESS;
6175
6176 IEM_NOT_REACHED_DEFAULT_CASE_RET();
6177 }
6178 }
6179}
6180
6181
6182/**
6183 * @opcode 0xc2
6184 */
6185FNIEMOP_DEF(iemOp_retn_Iw)
6186{
6187 IEMOP_MNEMONIC(retn_Iw, "retn Iw");
6188 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
6189 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6190 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
6191 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_retn, pVCpu->iem.s.enmEffOpSize, u16Imm);
6192}
6193
6194
6195/**
6196 * @opcode 0xc3
6197 */
6198FNIEMOP_DEF(iemOp_retn)
6199{
6200 IEMOP_MNEMONIC(retn, "retn");
6201 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
6202 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6203 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_retn, pVCpu->iem.s.enmEffOpSize, 0);
6204}
6205
6206
6207/**
6208 * @opcode 0xc4
6209 */
6210FNIEMOP_DEF(iemOp_les_Gv_Mp__vex3)
6211{
6212 /* The LDS instruction is invalid 64-bit mode. In legacy and
6213 compatability mode it is invalid with MOD=3.
6214 The use as a VEX prefix is made possible by assigning the inverted
6215 REX.R and REX.X to the two MOD bits, since the REX bits are ignored
6216 outside of 64-bit mode. VEX is not available in real or v86 mode. */
6217 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
6218 if ( pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT
6219 || (bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT) )
6220 {
6221 IEMOP_MNEMONIC(vex3_prefix, "vex3");
6222 if (IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fAvx)
6223 {
6224 /* Note! The real mode, v8086 mode and invalid prefix checks are done once
6225 the instruction is fully decoded. Even when XCR0=3 and CR4.OSXSAVE=0. */
6226 uint8_t bVex2; IEM_OPCODE_GET_NEXT_U8(&bVex2);
6227 uint8_t bOpcode; IEM_OPCODE_GET_NEXT_U8(&bOpcode);
6228 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_VEX;
6229 if ((bVex2 & 0x80 /* VEX.W */) && pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT)
6230 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_SIZE_REX_W;
6231 pVCpu->iem.s.uRexReg = (~bRm >> (7 - 3)) & 0x8;
6232 pVCpu->iem.s.uRexIndex = (~bRm >> (6 - 3)) & 0x8;
6233 pVCpu->iem.s.uRexB = (~bRm >> (5 - 3)) & 0x8;
6234 pVCpu->iem.s.uVex3rdReg = (~bVex2 >> 3) & 0xf;
6235 pVCpu->iem.s.uVexLength = (bVex2 >> 2) & 1;
6236 pVCpu->iem.s.idxPrefix = bVex2 & 0x3;
6237
6238 switch (bRm & 0x1f)
6239 {
6240 case 1: /* 0x0f lead opcode byte. */
6241#ifdef IEM_WITH_VEX
6242 return FNIEMOP_CALL(g_apfnVexMap1[(uintptr_t)bOpcode * 4 + pVCpu->iem.s.idxPrefix]);
6243#else
6244 IEMOP_BITCH_ABOUT_STUB();
6245 return VERR_IEM_INSTR_NOT_IMPLEMENTED;
6246#endif
6247
6248 case 2: /* 0x0f 0x38 lead opcode bytes. */
6249#ifdef IEM_WITH_VEX
6250 return FNIEMOP_CALL(g_apfnVexMap2[(uintptr_t)bOpcode * 4 + pVCpu->iem.s.idxPrefix]);
6251#else
6252 IEMOP_BITCH_ABOUT_STUB();
6253 return VERR_IEM_INSTR_NOT_IMPLEMENTED;
6254#endif
6255
6256 case 3: /* 0x0f 0x3a lead opcode bytes. */
6257#ifdef IEM_WITH_VEX
6258 return FNIEMOP_CALL(g_apfnVexMap3[(uintptr_t)bOpcode * 4 + pVCpu->iem.s.idxPrefix]);
6259#else
6260 IEMOP_BITCH_ABOUT_STUB();
6261 return VERR_IEM_INSTR_NOT_IMPLEMENTED;
6262#endif
6263
6264 default:
6265 Log(("VEX3: Invalid vvvv value: %#x!\n", bRm & 0x1f));
6266 return IEMOP_RAISE_INVALID_OPCODE();
6267 }
6268 }
6269 Log(("VEX3: AVX support disabled!\n"));
6270 return IEMOP_RAISE_INVALID_OPCODE();
6271 }
6272
6273 IEMOP_MNEMONIC(les_Gv_Mp, "les Gv,Mp");
6274 return FNIEMOP_CALL_2(iemOpCommonLoadSRegAndGreg, X86_SREG_ES, bRm);
6275}
6276
6277
6278/**
6279 * @opcode 0xc5
6280 */
6281FNIEMOP_DEF(iemOp_lds_Gv_Mp__vex2)
6282{
6283 /* The LES instruction is invalid 64-bit mode. In legacy and
6284 compatability mode it is invalid with MOD=3.
6285 The use as a VEX prefix is made possible by assigning the inverted
6286 REX.R to the top MOD bit, and the top bit in the inverted register
6287 specifier to the bottom MOD bit, thereby effectively limiting 32-bit
6288 to accessing registers 0..7 in this VEX form. */
6289 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
6290 if ( pVCpu->iem.s.enmCpuMode == IEMMODE_64BIT
6291 || (bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
6292 {
6293 IEMOP_MNEMONIC(vex2_prefix, "vex2");
6294 if (IEM_GET_GUEST_CPU_FEATURES(pVCpu)->fAvx)
6295 {
6296 /* Note! The real mode, v8086 mode and invalid prefix checks are done once
6297 the instruction is fully decoded. Even when XCR0=3 and CR4.OSXSAVE=0. */
6298 uint8_t bOpcode; IEM_OPCODE_GET_NEXT_U8(&bOpcode);
6299 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_VEX;
6300 pVCpu->iem.s.uRexReg = (~bRm >> (7 - 3)) & 0x8;
6301 pVCpu->iem.s.uVex3rdReg = (~bRm >> 3) & 0xf;
6302 pVCpu->iem.s.uVexLength = (bRm >> 2) & 1;
6303 pVCpu->iem.s.idxPrefix = bRm & 0x3;
6304
6305#ifdef IEM_WITH_VEX
6306 return FNIEMOP_CALL(g_apfnVexMap1[(uintptr_t)bOpcode * 4 + pVCpu->iem.s.idxPrefix]);
6307#else
6308 IEMOP_BITCH_ABOUT_STUB();
6309 return VERR_IEM_INSTR_NOT_IMPLEMENTED;
6310#endif
6311 }
6312
6313 /** @todo does intel completely decode the sequence with SIB/disp before \#UD? */
6314 Log(("VEX2: AVX support disabled!\n"));
6315 return IEMOP_RAISE_INVALID_OPCODE();
6316 }
6317
6318 IEMOP_MNEMONIC(lds_Gv_Mp, "lds Gv,Mp");
6319 return FNIEMOP_CALL_2(iemOpCommonLoadSRegAndGreg, X86_SREG_DS, bRm);
6320}
6321
6322
6323/**
6324 * @opcode 0xc6
6325 */
6326FNIEMOP_DEF(iemOp_Grp11_Eb_Ib)
6327{
6328 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
6329 if ((bRm & X86_MODRM_REG_MASK) != (0 << X86_MODRM_REG_SHIFT)) /* only mov Eb,Ib in this group. */
6330 return IEMOP_RAISE_INVALID_OPCODE();
6331 IEMOP_MNEMONIC(mov_Eb_Ib, "mov Eb,Ib");
6332
6333 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
6334 {
6335 /* register access */
6336 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
6337 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6338 IEM_MC_BEGIN(0, 0);
6339 IEM_MC_STORE_GREG_U8((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u8Imm);
6340 IEM_MC_ADVANCE_RIP();
6341 IEM_MC_END();
6342 }
6343 else
6344 {
6345 /* memory access. */
6346 IEM_MC_BEGIN(0, 1);
6347 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6348 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
6349 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
6350 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6351 IEM_MC_STORE_MEM_U8(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u8Imm);
6352 IEM_MC_ADVANCE_RIP();
6353 IEM_MC_END();
6354 }
6355 return VINF_SUCCESS;
6356}
6357
6358
6359/**
6360 * @opcode 0xc7
6361 */
6362FNIEMOP_DEF(iemOp_Grp11_Ev_Iz)
6363{
6364 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
6365 if ((bRm & X86_MODRM_REG_MASK) != (0 << X86_MODRM_REG_SHIFT)) /* only mov Eb,Ib in this group. */
6366 return IEMOP_RAISE_INVALID_OPCODE();
6367 IEMOP_MNEMONIC(mov_Ev_Iz, "mov Ev,Iz");
6368
6369 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
6370 {
6371 /* register access */
6372 switch (pVCpu->iem.s.enmEffOpSize)
6373 {
6374 case IEMMODE_16BIT:
6375 IEM_MC_BEGIN(0, 0);
6376 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
6377 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6378 IEM_MC_STORE_GREG_U16((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u16Imm);
6379 IEM_MC_ADVANCE_RIP();
6380 IEM_MC_END();
6381 return VINF_SUCCESS;
6382
6383 case IEMMODE_32BIT:
6384 IEM_MC_BEGIN(0, 0);
6385 uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
6386 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6387 IEM_MC_STORE_GREG_U32((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u32Imm);
6388 IEM_MC_ADVANCE_RIP();
6389 IEM_MC_END();
6390 return VINF_SUCCESS;
6391
6392 case IEMMODE_64BIT:
6393 IEM_MC_BEGIN(0, 0);
6394 uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
6395 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6396 IEM_MC_STORE_GREG_U64((bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB, u64Imm);
6397 IEM_MC_ADVANCE_RIP();
6398 IEM_MC_END();
6399 return VINF_SUCCESS;
6400
6401 IEM_NOT_REACHED_DEFAULT_CASE_RET();
6402 }
6403 }
6404 else
6405 {
6406 /* memory access. */
6407 switch (pVCpu->iem.s.enmEffOpSize)
6408 {
6409 case IEMMODE_16BIT:
6410 IEM_MC_BEGIN(0, 1);
6411 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6412 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 2);
6413 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
6414 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6415 IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u16Imm);
6416 IEM_MC_ADVANCE_RIP();
6417 IEM_MC_END();
6418 return VINF_SUCCESS;
6419
6420 case IEMMODE_32BIT:
6421 IEM_MC_BEGIN(0, 1);
6422 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6423 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
6424 uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
6425 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6426 IEM_MC_STORE_MEM_U32(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u32Imm);
6427 IEM_MC_ADVANCE_RIP();
6428 IEM_MC_END();
6429 return VINF_SUCCESS;
6430
6431 case IEMMODE_64BIT:
6432 IEM_MC_BEGIN(0, 1);
6433 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6434 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
6435 uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
6436 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6437 IEM_MC_STORE_MEM_U64(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u64Imm);
6438 IEM_MC_ADVANCE_RIP();
6439 IEM_MC_END();
6440 return VINF_SUCCESS;
6441
6442 IEM_NOT_REACHED_DEFAULT_CASE_RET();
6443 }
6444 }
6445}
6446
6447
6448
6449
6450/**
6451 * @opcode 0xc8
6452 */
6453FNIEMOP_DEF(iemOp_enter_Iw_Ib)
6454{
6455 IEMOP_MNEMONIC(enter_Iw_Ib, "enter Iw,Ib");
6456 IEMOP_HLP_MIN_186();
6457 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
6458 uint16_t cbFrame; IEM_OPCODE_GET_NEXT_U16(&cbFrame);
6459 uint8_t u8NestingLevel; IEM_OPCODE_GET_NEXT_U8(&u8NestingLevel);
6460 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6461 return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_enter, pVCpu->iem.s.enmEffOpSize, cbFrame, u8NestingLevel);
6462}
6463
6464
6465/**
6466 * @opcode 0xc9
6467 */
6468FNIEMOP_DEF(iemOp_leave)
6469{
6470 IEMOP_MNEMONIC(leave, "leave");
6471 IEMOP_HLP_MIN_186();
6472 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
6473 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6474 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_leave, pVCpu->iem.s.enmEffOpSize);
6475}
6476
6477
6478/**
6479 * @opcode 0xca
6480 */
6481FNIEMOP_DEF(iemOp_retf_Iw)
6482{
6483 IEMOP_MNEMONIC(retf_Iw, "retf Iw");
6484 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
6485 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6486 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
6487 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_retf, pVCpu->iem.s.enmEffOpSize, u16Imm);
6488}
6489
6490
6491/**
6492 * @opcode 0xcb
6493 */
6494FNIEMOP_DEF(iemOp_retf)
6495{
6496 IEMOP_MNEMONIC(retf, "retf");
6497 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6498 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
6499 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_retf, pVCpu->iem.s.enmEffOpSize, 0);
6500}
6501
6502
6503/**
6504 * @opcode 0xcc
6505 */
6506FNIEMOP_DEF(iemOp_int3)
6507{
6508 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6509 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_int, X86_XCPT_BP, IEMINT_INT3);
6510}
6511
6512
6513/**
6514 * @opcode 0xcd
6515 */
6516FNIEMOP_DEF(iemOp_int_Ib)
6517{
6518 uint8_t u8Int; IEM_OPCODE_GET_NEXT_U8(&u8Int);
6519 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6520 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_int, u8Int, IEMINT_INTN);
6521}
6522
6523
6524/**
6525 * @opcode 0xce
6526 */
6527FNIEMOP_DEF(iemOp_into)
6528{
6529 IEMOP_MNEMONIC(into, "into");
6530 IEMOP_HLP_NO_64BIT();
6531
6532 IEM_MC_BEGIN(2, 0);
6533 IEM_MC_ARG_CONST(uint8_t, u8Int, /*=*/ X86_XCPT_OF, 0);
6534 IEM_MC_ARG_CONST(IEMINT, enmInt, /*=*/ IEMINT_INTO, 1);
6535 IEM_MC_CALL_CIMPL_2(iemCImpl_int, u8Int, enmInt);
6536 IEM_MC_END();
6537 return VINF_SUCCESS;
6538}
6539
6540
6541/**
6542 * @opcode 0xcf
6543 */
6544FNIEMOP_DEF(iemOp_iret)
6545{
6546 IEMOP_MNEMONIC(iret, "iret");
6547 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6548 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_iret, pVCpu->iem.s.enmEffOpSize);
6549}
6550
6551
6552/**
6553 * @opcode 0xd0
6554 */
6555FNIEMOP_DEF(iemOp_Grp2_Eb_1)
6556{
6557 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
6558 PCIEMOPSHIFTSIZES pImpl;
6559 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
6560 {
6561 case 0: pImpl = &g_iemAImpl_rol; IEMOP_MNEMONIC(rol_Eb_1, "rol Eb,1"); break;
6562 case 1: pImpl = &g_iemAImpl_ror; IEMOP_MNEMONIC(ror_Eb_1, "ror Eb,1"); break;
6563 case 2: pImpl = &g_iemAImpl_rcl; IEMOP_MNEMONIC(rcl_Eb_1, "rcl Eb,1"); break;
6564 case 3: pImpl = &g_iemAImpl_rcr; IEMOP_MNEMONIC(rcr_Eb_1, "rcr Eb,1"); break;
6565 case 4: pImpl = &g_iemAImpl_shl; IEMOP_MNEMONIC(shl_Eb_1, "shl Eb,1"); break;
6566 case 5: pImpl = &g_iemAImpl_shr; IEMOP_MNEMONIC(shr_Eb_1, "shr Eb,1"); break;
6567 case 7: pImpl = &g_iemAImpl_sar; IEMOP_MNEMONIC(sar_Eb_1, "sar Eb,1"); break;
6568 case 6: return IEMOP_RAISE_INVALID_OPCODE();
6569 IEM_NOT_REACHED_DEFAULT_CASE_RET(); /* gcc maybe, well... */
6570 }
6571 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_AF);
6572
6573 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
6574 {
6575 /* register */
6576 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6577 IEM_MC_BEGIN(3, 0);
6578 IEM_MC_ARG(uint8_t *, pu8Dst, 0);
6579 IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=*/1, 1);
6580 IEM_MC_ARG(uint32_t *, pEFlags, 2);
6581 IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
6582 IEM_MC_REF_EFLAGS(pEFlags);
6583 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, cShiftArg, pEFlags);
6584 IEM_MC_ADVANCE_RIP();
6585 IEM_MC_END();
6586 }
6587 else
6588 {
6589 /* memory */
6590 IEM_MC_BEGIN(3, 2);
6591 IEM_MC_ARG(uint8_t *, pu8Dst, 0);
6592 IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=*/1, 1);
6593 IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
6594 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6595
6596 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
6597 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6598 IEM_MC_MEM_MAP(pu8Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
6599 IEM_MC_FETCH_EFLAGS(EFlags);
6600 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, cShiftArg, pEFlags);
6601
6602 IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, IEM_ACCESS_DATA_RW);
6603 IEM_MC_COMMIT_EFLAGS(EFlags);
6604 IEM_MC_ADVANCE_RIP();
6605 IEM_MC_END();
6606 }
6607 return VINF_SUCCESS;
6608}
6609
6610
6611
6612/**
6613 * @opcode 0xd1
6614 */
6615FNIEMOP_DEF(iemOp_Grp2_Ev_1)
6616{
6617 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
6618 PCIEMOPSHIFTSIZES pImpl;
6619 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
6620 {
6621 case 0: pImpl = &g_iemAImpl_rol; IEMOP_MNEMONIC(rol_Ev_1, "rol Ev,1"); break;
6622 case 1: pImpl = &g_iemAImpl_ror; IEMOP_MNEMONIC(ror_Ev_1, "ror Ev,1"); break;
6623 case 2: pImpl = &g_iemAImpl_rcl; IEMOP_MNEMONIC(rcl_Ev_1, "rcl Ev,1"); break;
6624 case 3: pImpl = &g_iemAImpl_rcr; IEMOP_MNEMONIC(rcr_Ev_1, "rcr Ev,1"); break;
6625 case 4: pImpl = &g_iemAImpl_shl; IEMOP_MNEMONIC(shl_Ev_1, "shl Ev,1"); break;
6626 case 5: pImpl = &g_iemAImpl_shr; IEMOP_MNEMONIC(shr_Ev_1, "shr Ev,1"); break;
6627 case 7: pImpl = &g_iemAImpl_sar; IEMOP_MNEMONIC(sar_Ev_1, "sar Ev,1"); break;
6628 case 6: return IEMOP_RAISE_INVALID_OPCODE();
6629 IEM_NOT_REACHED_DEFAULT_CASE_RET(); /* gcc maybe, well... */
6630 }
6631 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_AF);
6632
6633 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
6634 {
6635 /* register */
6636 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6637 switch (pVCpu->iem.s.enmEffOpSize)
6638 {
6639 case IEMMODE_16BIT:
6640 IEM_MC_BEGIN(3, 0);
6641 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
6642 IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=1*/1, 1);
6643 IEM_MC_ARG(uint32_t *, pEFlags, 2);
6644 IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
6645 IEM_MC_REF_EFLAGS(pEFlags);
6646 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, cShiftArg, pEFlags);
6647 IEM_MC_ADVANCE_RIP();
6648 IEM_MC_END();
6649 return VINF_SUCCESS;
6650
6651 case IEMMODE_32BIT:
6652 IEM_MC_BEGIN(3, 0);
6653 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
6654 IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=1*/1, 1);
6655 IEM_MC_ARG(uint32_t *, pEFlags, 2);
6656 IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
6657 IEM_MC_REF_EFLAGS(pEFlags);
6658 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, cShiftArg, pEFlags);
6659 IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
6660 IEM_MC_ADVANCE_RIP();
6661 IEM_MC_END();
6662 return VINF_SUCCESS;
6663
6664 case IEMMODE_64BIT:
6665 IEM_MC_BEGIN(3, 0);
6666 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
6667 IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=1*/1, 1);
6668 IEM_MC_ARG(uint32_t *, pEFlags, 2);
6669 IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
6670 IEM_MC_REF_EFLAGS(pEFlags);
6671 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, cShiftArg, pEFlags);
6672 IEM_MC_ADVANCE_RIP();
6673 IEM_MC_END();
6674 return VINF_SUCCESS;
6675
6676 IEM_NOT_REACHED_DEFAULT_CASE_RET();
6677 }
6678 }
6679 else
6680 {
6681 /* memory */
6682 switch (pVCpu->iem.s.enmEffOpSize)
6683 {
6684 case IEMMODE_16BIT:
6685 IEM_MC_BEGIN(3, 2);
6686 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
6687 IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=1*/1, 1);
6688 IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
6689 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6690
6691 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
6692 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6693 IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
6694 IEM_MC_FETCH_EFLAGS(EFlags);
6695 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, cShiftArg, pEFlags);
6696
6697 IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
6698 IEM_MC_COMMIT_EFLAGS(EFlags);
6699 IEM_MC_ADVANCE_RIP();
6700 IEM_MC_END();
6701 return VINF_SUCCESS;
6702
6703 case IEMMODE_32BIT:
6704 IEM_MC_BEGIN(3, 2);
6705 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
6706 IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=1*/1, 1);
6707 IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
6708 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6709
6710 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
6711 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6712 IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
6713 IEM_MC_FETCH_EFLAGS(EFlags);
6714 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, cShiftArg, pEFlags);
6715
6716 IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_RW);
6717 IEM_MC_COMMIT_EFLAGS(EFlags);
6718 IEM_MC_ADVANCE_RIP();
6719 IEM_MC_END();
6720 return VINF_SUCCESS;
6721
6722 case IEMMODE_64BIT:
6723 IEM_MC_BEGIN(3, 2);
6724 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
6725 IEM_MC_ARG_CONST(uint8_t, cShiftArg,/*=1*/1, 1);
6726 IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
6727 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6728
6729 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
6730 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6731 IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
6732 IEM_MC_FETCH_EFLAGS(EFlags);
6733 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, cShiftArg, pEFlags);
6734
6735 IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_RW);
6736 IEM_MC_COMMIT_EFLAGS(EFlags);
6737 IEM_MC_ADVANCE_RIP();
6738 IEM_MC_END();
6739 return VINF_SUCCESS;
6740
6741 IEM_NOT_REACHED_DEFAULT_CASE_RET();
6742 }
6743 }
6744}
6745
6746
6747/**
6748 * @opcode 0xd2
6749 */
6750FNIEMOP_DEF(iemOp_Grp2_Eb_CL)
6751{
6752 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
6753 PCIEMOPSHIFTSIZES pImpl;
6754 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
6755 {
6756 case 0: pImpl = &g_iemAImpl_rol; IEMOP_MNEMONIC(rol_Eb_CL, "rol Eb,CL"); break;
6757 case 1: pImpl = &g_iemAImpl_ror; IEMOP_MNEMONIC(ror_Eb_CL, "ror Eb,CL"); break;
6758 case 2: pImpl = &g_iemAImpl_rcl; IEMOP_MNEMONIC(rcl_Eb_CL, "rcl Eb,CL"); break;
6759 case 3: pImpl = &g_iemAImpl_rcr; IEMOP_MNEMONIC(rcr_Eb_CL, "rcr Eb,CL"); break;
6760 case 4: pImpl = &g_iemAImpl_shl; IEMOP_MNEMONIC(shl_Eb_CL, "shl Eb,CL"); break;
6761 case 5: pImpl = &g_iemAImpl_shr; IEMOP_MNEMONIC(shr_Eb_CL, "shr Eb,CL"); break;
6762 case 7: pImpl = &g_iemAImpl_sar; IEMOP_MNEMONIC(sar_Eb_CL, "sar Eb,CL"); break;
6763 case 6: return IEMOP_RAISE_INVALID_OPCODE();
6764 IEM_NOT_REACHED_DEFAULT_CASE_RET(); /* gcc, grr. */
6765 }
6766 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_AF);
6767
6768 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
6769 {
6770 /* register */
6771 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6772 IEM_MC_BEGIN(3, 0);
6773 IEM_MC_ARG(uint8_t *, pu8Dst, 0);
6774 IEM_MC_ARG(uint8_t, cShiftArg, 1);
6775 IEM_MC_ARG(uint32_t *, pEFlags, 2);
6776 IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
6777 IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
6778 IEM_MC_REF_EFLAGS(pEFlags);
6779 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, cShiftArg, pEFlags);
6780 IEM_MC_ADVANCE_RIP();
6781 IEM_MC_END();
6782 }
6783 else
6784 {
6785 /* memory */
6786 IEM_MC_BEGIN(3, 2);
6787 IEM_MC_ARG(uint8_t *, pu8Dst, 0);
6788 IEM_MC_ARG(uint8_t, cShiftArg, 1);
6789 IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
6790 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6791
6792 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
6793 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6794 IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
6795 IEM_MC_MEM_MAP(pu8Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
6796 IEM_MC_FETCH_EFLAGS(EFlags);
6797 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU8, pu8Dst, cShiftArg, pEFlags);
6798
6799 IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, IEM_ACCESS_DATA_RW);
6800 IEM_MC_COMMIT_EFLAGS(EFlags);
6801 IEM_MC_ADVANCE_RIP();
6802 IEM_MC_END();
6803 }
6804 return VINF_SUCCESS;
6805}
6806
6807
6808/**
6809 * @opcode 0xd3
6810 */
6811FNIEMOP_DEF(iemOp_Grp2_Ev_CL)
6812{
6813 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
6814 PCIEMOPSHIFTSIZES pImpl;
6815 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
6816 {
6817 case 0: pImpl = &g_iemAImpl_rol; IEMOP_MNEMONIC(rol_Ev_CL, "rol Ev,CL"); break;
6818 case 1: pImpl = &g_iemAImpl_ror; IEMOP_MNEMONIC(ror_Ev_CL, "ror Ev,CL"); break;
6819 case 2: pImpl = &g_iemAImpl_rcl; IEMOP_MNEMONIC(rcl_Ev_CL, "rcl Ev,CL"); break;
6820 case 3: pImpl = &g_iemAImpl_rcr; IEMOP_MNEMONIC(rcr_Ev_CL, "rcr Ev,CL"); break;
6821 case 4: pImpl = &g_iemAImpl_shl; IEMOP_MNEMONIC(shl_Ev_CL, "shl Ev,CL"); break;
6822 case 5: pImpl = &g_iemAImpl_shr; IEMOP_MNEMONIC(shr_Ev_CL, "shr Ev,CL"); break;
6823 case 7: pImpl = &g_iemAImpl_sar; IEMOP_MNEMONIC(sar_Ev_CL, "sar Ev,CL"); break;
6824 case 6: return IEMOP_RAISE_INVALID_OPCODE();
6825 IEM_NOT_REACHED_DEFAULT_CASE_RET(); /* gcc maybe stupid */
6826 }
6827 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_OF | X86_EFL_AF);
6828
6829 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
6830 {
6831 /* register */
6832 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6833 switch (pVCpu->iem.s.enmEffOpSize)
6834 {
6835 case IEMMODE_16BIT:
6836 IEM_MC_BEGIN(3, 0);
6837 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
6838 IEM_MC_ARG(uint8_t, cShiftArg, 1);
6839 IEM_MC_ARG(uint32_t *, pEFlags, 2);
6840 IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
6841 IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
6842 IEM_MC_REF_EFLAGS(pEFlags);
6843 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, cShiftArg, pEFlags);
6844 IEM_MC_ADVANCE_RIP();
6845 IEM_MC_END();
6846 return VINF_SUCCESS;
6847
6848 case IEMMODE_32BIT:
6849 IEM_MC_BEGIN(3, 0);
6850 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
6851 IEM_MC_ARG(uint8_t, cShiftArg, 1);
6852 IEM_MC_ARG(uint32_t *, pEFlags, 2);
6853 IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
6854 IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
6855 IEM_MC_REF_EFLAGS(pEFlags);
6856 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, cShiftArg, pEFlags);
6857 IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32Dst);
6858 IEM_MC_ADVANCE_RIP();
6859 IEM_MC_END();
6860 return VINF_SUCCESS;
6861
6862 case IEMMODE_64BIT:
6863 IEM_MC_BEGIN(3, 0);
6864 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
6865 IEM_MC_ARG(uint8_t, cShiftArg, 1);
6866 IEM_MC_ARG(uint32_t *, pEFlags, 2);
6867 IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
6868 IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
6869 IEM_MC_REF_EFLAGS(pEFlags);
6870 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, cShiftArg, pEFlags);
6871 IEM_MC_ADVANCE_RIP();
6872 IEM_MC_END();
6873 return VINF_SUCCESS;
6874
6875 IEM_NOT_REACHED_DEFAULT_CASE_RET();
6876 }
6877 }
6878 else
6879 {
6880 /* memory */
6881 switch (pVCpu->iem.s.enmEffOpSize)
6882 {
6883 case IEMMODE_16BIT:
6884 IEM_MC_BEGIN(3, 2);
6885 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
6886 IEM_MC_ARG(uint8_t, cShiftArg, 1);
6887 IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
6888 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6889
6890 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
6891 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6892 IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
6893 IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
6894 IEM_MC_FETCH_EFLAGS(EFlags);
6895 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU16, pu16Dst, cShiftArg, pEFlags);
6896
6897 IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
6898 IEM_MC_COMMIT_EFLAGS(EFlags);
6899 IEM_MC_ADVANCE_RIP();
6900 IEM_MC_END();
6901 return VINF_SUCCESS;
6902
6903 case IEMMODE_32BIT:
6904 IEM_MC_BEGIN(3, 2);
6905 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
6906 IEM_MC_ARG(uint8_t, cShiftArg, 1);
6907 IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
6908 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6909
6910 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
6911 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6912 IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
6913 IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
6914 IEM_MC_FETCH_EFLAGS(EFlags);
6915 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU32, pu32Dst, cShiftArg, pEFlags);
6916
6917 IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_RW);
6918 IEM_MC_COMMIT_EFLAGS(EFlags);
6919 IEM_MC_ADVANCE_RIP();
6920 IEM_MC_END();
6921 return VINF_SUCCESS;
6922
6923 case IEMMODE_64BIT:
6924 IEM_MC_BEGIN(3, 2);
6925 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
6926 IEM_MC_ARG(uint8_t, cShiftArg, 1);
6927 IEM_MC_ARG_LOCAL_EFLAGS(pEFlags, EFlags, 2);
6928 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
6929
6930 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
6931 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6932 IEM_MC_FETCH_GREG_U8(cShiftArg, X86_GREG_xCX);
6933 IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
6934 IEM_MC_FETCH_EFLAGS(EFlags);
6935 IEM_MC_CALL_VOID_AIMPL_3(pImpl->pfnNormalU64, pu64Dst, cShiftArg, pEFlags);
6936
6937 IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_RW);
6938 IEM_MC_COMMIT_EFLAGS(EFlags);
6939 IEM_MC_ADVANCE_RIP();
6940 IEM_MC_END();
6941 return VINF_SUCCESS;
6942
6943 IEM_NOT_REACHED_DEFAULT_CASE_RET();
6944 }
6945 }
6946}
6947
6948/**
6949 * @opcode 0xd4
6950 */
6951FNIEMOP_DEF(iemOp_aam_Ib)
6952{
6953 IEMOP_MNEMONIC(aam_Ib, "aam Ib");
6954 uint8_t bImm; IEM_OPCODE_GET_NEXT_U8(&bImm);
6955 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6956 IEMOP_HLP_NO_64BIT();
6957 if (!bImm)
6958 return IEMOP_RAISE_DIVIDE_ERROR();
6959 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_aam, bImm);
6960}
6961
6962
6963/**
6964 * @opcode 0xd5
6965 */
6966FNIEMOP_DEF(iemOp_aad_Ib)
6967{
6968 IEMOP_MNEMONIC(aad_Ib, "aad Ib");
6969 uint8_t bImm; IEM_OPCODE_GET_NEXT_U8(&bImm);
6970 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6971 IEMOP_HLP_NO_64BIT();
6972 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_aad, bImm);
6973}
6974
6975
6976/**
6977 * @opcode 0xd6
6978 */
6979FNIEMOP_DEF(iemOp_salc)
6980{
6981 IEMOP_MNEMONIC(salc, "salc");
6982 IEMOP_HLP_MIN_286(); /* (undocument at the time) */
6983 uint8_t bImm; IEM_OPCODE_GET_NEXT_U8(&bImm);
6984 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
6985 IEMOP_HLP_NO_64BIT();
6986
6987 IEM_MC_BEGIN(0, 0);
6988 IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF) {
6989 IEM_MC_STORE_GREG_U8_CONST(X86_GREG_xAX, 0xff);
6990 } IEM_MC_ELSE() {
6991 IEM_MC_STORE_GREG_U8_CONST(X86_GREG_xAX, 0x00);
6992 } IEM_MC_ENDIF();
6993 IEM_MC_ADVANCE_RIP();
6994 IEM_MC_END();
6995 return VINF_SUCCESS;
6996}
6997
6998
6999/**
7000 * @opcode 0xd7
7001 */
7002FNIEMOP_DEF(iemOp_xlat)
7003{
7004 IEMOP_MNEMONIC(xlat, "xlat");
7005 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7006 switch (pVCpu->iem.s.enmEffAddrMode)
7007 {
7008 case IEMMODE_16BIT:
7009 IEM_MC_BEGIN(2, 0);
7010 IEM_MC_LOCAL(uint8_t, u8Tmp);
7011 IEM_MC_LOCAL(uint16_t, u16Addr);
7012 IEM_MC_FETCH_GREG_U8_ZX_U16(u16Addr, X86_GREG_xAX);
7013 IEM_MC_ADD_GREG_U16_TO_LOCAL(u16Addr, X86_GREG_xBX);
7014 IEM_MC_FETCH_MEM16_U8(u8Tmp, pVCpu->iem.s.iEffSeg, u16Addr);
7015 IEM_MC_STORE_GREG_U8(X86_GREG_xAX, u8Tmp);
7016 IEM_MC_ADVANCE_RIP();
7017 IEM_MC_END();
7018 return VINF_SUCCESS;
7019
7020 case IEMMODE_32BIT:
7021 IEM_MC_BEGIN(2, 0);
7022 IEM_MC_LOCAL(uint8_t, u8Tmp);
7023 IEM_MC_LOCAL(uint32_t, u32Addr);
7024 IEM_MC_FETCH_GREG_U8_ZX_U32(u32Addr, X86_GREG_xAX);
7025 IEM_MC_ADD_GREG_U32_TO_LOCAL(u32Addr, X86_GREG_xBX);
7026 IEM_MC_FETCH_MEM32_U8(u8Tmp, pVCpu->iem.s.iEffSeg, u32Addr);
7027 IEM_MC_STORE_GREG_U8(X86_GREG_xAX, u8Tmp);
7028 IEM_MC_ADVANCE_RIP();
7029 IEM_MC_END();
7030 return VINF_SUCCESS;
7031
7032 case IEMMODE_64BIT:
7033 IEM_MC_BEGIN(2, 0);
7034 IEM_MC_LOCAL(uint8_t, u8Tmp);
7035 IEM_MC_LOCAL(uint64_t, u64Addr);
7036 IEM_MC_FETCH_GREG_U8_ZX_U64(u64Addr, X86_GREG_xAX);
7037 IEM_MC_ADD_GREG_U64_TO_LOCAL(u64Addr, X86_GREG_xBX);
7038 IEM_MC_FETCH_MEM_U8(u8Tmp, pVCpu->iem.s.iEffSeg, u64Addr);
7039 IEM_MC_STORE_GREG_U8(X86_GREG_xAX, u8Tmp);
7040 IEM_MC_ADVANCE_RIP();
7041 IEM_MC_END();
7042 return VINF_SUCCESS;
7043
7044 IEM_NOT_REACHED_DEFAULT_CASE_RET();
7045 }
7046}
7047
7048
7049/**
7050 * Common worker for FPU instructions working on ST0 and STn, and storing the
7051 * result in ST0.
7052 *
7053 * @param pfnAImpl Pointer to the instruction implementation (assembly).
7054 */
7055FNIEMOP_DEF_2(iemOpHlpFpu_st0_stN, uint8_t, bRm, PFNIEMAIMPLFPUR80, pfnAImpl)
7056{
7057 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7058
7059 IEM_MC_BEGIN(3, 1);
7060 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
7061 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
7062 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
7063 IEM_MC_ARG(PCRTFLOAT80U, pr80Value2, 2);
7064
7065 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7066 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7067 IEM_MC_PREPARE_FPU_USAGE();
7068 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, 0, pr80Value2, bRm & X86_MODRM_RM_MASK)
7069 IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pFpuRes, pr80Value1, pr80Value2);
7070 IEM_MC_STORE_FPU_RESULT(FpuRes, 0);
7071 IEM_MC_ELSE()
7072 IEM_MC_FPU_STACK_UNDERFLOW(0);
7073 IEM_MC_ENDIF();
7074 IEM_MC_ADVANCE_RIP();
7075
7076 IEM_MC_END();
7077 return VINF_SUCCESS;
7078}
7079
7080
7081/**
7082 * Common worker for FPU instructions working on ST0 and STn, and only affecting
7083 * flags.
7084 *
7085 * @param pfnAImpl Pointer to the instruction implementation (assembly).
7086 */
7087FNIEMOP_DEF_2(iemOpHlpFpuNoStore_st0_stN, uint8_t, bRm, PFNIEMAIMPLFPUR80FSW, pfnAImpl)
7088{
7089 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7090
7091 IEM_MC_BEGIN(3, 1);
7092 IEM_MC_LOCAL(uint16_t, u16Fsw);
7093 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
7094 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
7095 IEM_MC_ARG(PCRTFLOAT80U, pr80Value2, 2);
7096
7097 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7098 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7099 IEM_MC_PREPARE_FPU_USAGE();
7100 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, 0, pr80Value2, bRm & X86_MODRM_RM_MASK)
7101 IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pu16Fsw, pr80Value1, pr80Value2);
7102 IEM_MC_UPDATE_FSW(u16Fsw);
7103 IEM_MC_ELSE()
7104 IEM_MC_FPU_STACK_UNDERFLOW(UINT8_MAX);
7105 IEM_MC_ENDIF();
7106 IEM_MC_ADVANCE_RIP();
7107
7108 IEM_MC_END();
7109 return VINF_SUCCESS;
7110}
7111
7112
7113/**
7114 * Common worker for FPU instructions working on ST0 and STn, only affecting
7115 * flags, and popping when done.
7116 *
7117 * @param pfnAImpl Pointer to the instruction implementation (assembly).
7118 */
7119FNIEMOP_DEF_2(iemOpHlpFpuNoStore_st0_stN_pop, uint8_t, bRm, PFNIEMAIMPLFPUR80FSW, pfnAImpl)
7120{
7121 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7122
7123 IEM_MC_BEGIN(3, 1);
7124 IEM_MC_LOCAL(uint16_t, u16Fsw);
7125 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
7126 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
7127 IEM_MC_ARG(PCRTFLOAT80U, pr80Value2, 2);
7128
7129 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7130 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7131 IEM_MC_PREPARE_FPU_USAGE();
7132 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, 0, pr80Value2, bRm & X86_MODRM_RM_MASK)
7133 IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pu16Fsw, pr80Value1, pr80Value2);
7134 IEM_MC_UPDATE_FSW_THEN_POP(u16Fsw);
7135 IEM_MC_ELSE()
7136 IEM_MC_FPU_STACK_UNDERFLOW_THEN_POP(UINT8_MAX);
7137 IEM_MC_ENDIF();
7138 IEM_MC_ADVANCE_RIP();
7139
7140 IEM_MC_END();
7141 return VINF_SUCCESS;
7142}
7143
7144
7145/** Opcode 0xd8 11/0. */
7146FNIEMOP_DEF_1(iemOp_fadd_stN, uint8_t, bRm)
7147{
7148 IEMOP_MNEMONIC(fadd_st0_stN, "fadd st0,stN");
7149 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, bRm, iemAImpl_fadd_r80_by_r80);
7150}
7151
7152
7153/** Opcode 0xd8 11/1. */
7154FNIEMOP_DEF_1(iemOp_fmul_stN, uint8_t, bRm)
7155{
7156 IEMOP_MNEMONIC(fmul_st0_stN, "fmul st0,stN");
7157 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, bRm, iemAImpl_fmul_r80_by_r80);
7158}
7159
7160
7161/** Opcode 0xd8 11/2. */
7162FNIEMOP_DEF_1(iemOp_fcom_stN, uint8_t, bRm)
7163{
7164 IEMOP_MNEMONIC(fcom_st0_stN, "fcom st0,stN");
7165 return FNIEMOP_CALL_2(iemOpHlpFpuNoStore_st0_stN, bRm, iemAImpl_fcom_r80_by_r80);
7166}
7167
7168
7169/** Opcode 0xd8 11/3. */
7170FNIEMOP_DEF_1(iemOp_fcomp_stN, uint8_t, bRm)
7171{
7172 IEMOP_MNEMONIC(fcomp_st0_stN, "fcomp st0,stN");
7173 return FNIEMOP_CALL_2(iemOpHlpFpuNoStore_st0_stN_pop, bRm, iemAImpl_fcom_r80_by_r80);
7174}
7175
7176
7177/** Opcode 0xd8 11/4. */
7178FNIEMOP_DEF_1(iemOp_fsub_stN, uint8_t, bRm)
7179{
7180 IEMOP_MNEMONIC(fsub_st0_stN, "fsub st0,stN");
7181 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, bRm, iemAImpl_fsub_r80_by_r80);
7182}
7183
7184
7185/** Opcode 0xd8 11/5. */
7186FNIEMOP_DEF_1(iemOp_fsubr_stN, uint8_t, bRm)
7187{
7188 IEMOP_MNEMONIC(fsubr_st0_stN, "fsubr st0,stN");
7189 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, bRm, iemAImpl_fsubr_r80_by_r80);
7190}
7191
7192
7193/** Opcode 0xd8 11/6. */
7194FNIEMOP_DEF_1(iemOp_fdiv_stN, uint8_t, bRm)
7195{
7196 IEMOP_MNEMONIC(fdiv_st0_stN, "fdiv st0,stN");
7197 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, bRm, iemAImpl_fdiv_r80_by_r80);
7198}
7199
7200
7201/** Opcode 0xd8 11/7. */
7202FNIEMOP_DEF_1(iemOp_fdivr_stN, uint8_t, bRm)
7203{
7204 IEMOP_MNEMONIC(fdivr_st0_stN, "fdivr st0,stN");
7205 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, bRm, iemAImpl_fdivr_r80_by_r80);
7206}
7207
7208
7209/**
7210 * Common worker for FPU instructions working on ST0 and an m32r, and storing
7211 * the result in ST0.
7212 *
7213 * @param pfnAImpl Pointer to the instruction implementation (assembly).
7214 */
7215FNIEMOP_DEF_2(iemOpHlpFpu_st0_m32r, uint8_t, bRm, PFNIEMAIMPLFPUR32, pfnAImpl)
7216{
7217 IEM_MC_BEGIN(3, 3);
7218 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
7219 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
7220 IEM_MC_LOCAL(RTFLOAT32U, r32Val2);
7221 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
7222 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
7223 IEM_MC_ARG_LOCAL_REF(PCRTFLOAT32U, pr32Val2, r32Val2, 2);
7224
7225 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
7226 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7227
7228 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7229 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7230 IEM_MC_FETCH_MEM_R32(r32Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
7231
7232 IEM_MC_PREPARE_FPU_USAGE();
7233 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
7234 IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pFpuRes, pr80Value1, pr32Val2);
7235 IEM_MC_STORE_FPU_RESULT(FpuRes, 0);
7236 IEM_MC_ELSE()
7237 IEM_MC_FPU_STACK_UNDERFLOW(0);
7238 IEM_MC_ENDIF();
7239 IEM_MC_ADVANCE_RIP();
7240
7241 IEM_MC_END();
7242 return VINF_SUCCESS;
7243}
7244
7245
7246/** Opcode 0xd8 !11/0. */
7247FNIEMOP_DEF_1(iemOp_fadd_m32r, uint8_t, bRm)
7248{
7249 IEMOP_MNEMONIC(fadd_st0_m32r, "fadd st0,m32r");
7250 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32r, bRm, iemAImpl_fadd_r80_by_r32);
7251}
7252
7253
7254/** Opcode 0xd8 !11/1. */
7255FNIEMOP_DEF_1(iemOp_fmul_m32r, uint8_t, bRm)
7256{
7257 IEMOP_MNEMONIC(fmul_st0_m32r, "fmul st0,m32r");
7258 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32r, bRm, iemAImpl_fmul_r80_by_r32);
7259}
7260
7261
7262/** Opcode 0xd8 !11/2. */
7263FNIEMOP_DEF_1(iemOp_fcom_m32r, uint8_t, bRm)
7264{
7265 IEMOP_MNEMONIC(fcom_st0_m32r, "fcom st0,m32r");
7266
7267 IEM_MC_BEGIN(3, 3);
7268 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
7269 IEM_MC_LOCAL(uint16_t, u16Fsw);
7270 IEM_MC_LOCAL(RTFLOAT32U, r32Val2);
7271 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
7272 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
7273 IEM_MC_ARG_LOCAL_REF(PCRTFLOAT32U, pr32Val2, r32Val2, 2);
7274
7275 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
7276 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7277
7278 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7279 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7280 IEM_MC_FETCH_MEM_R32(r32Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
7281
7282 IEM_MC_PREPARE_FPU_USAGE();
7283 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
7284 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fcom_r80_by_r32, pu16Fsw, pr80Value1, pr32Val2);
7285 IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
7286 IEM_MC_ELSE()
7287 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
7288 IEM_MC_ENDIF();
7289 IEM_MC_ADVANCE_RIP();
7290
7291 IEM_MC_END();
7292 return VINF_SUCCESS;
7293}
7294
7295
7296/** Opcode 0xd8 !11/3. */
7297FNIEMOP_DEF_1(iemOp_fcomp_m32r, uint8_t, bRm)
7298{
7299 IEMOP_MNEMONIC(fcomp_st0_m32r, "fcomp st0,m32r");
7300
7301 IEM_MC_BEGIN(3, 3);
7302 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
7303 IEM_MC_LOCAL(uint16_t, u16Fsw);
7304 IEM_MC_LOCAL(RTFLOAT32U, r32Val2);
7305 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
7306 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
7307 IEM_MC_ARG_LOCAL_REF(PCRTFLOAT32U, pr32Val2, r32Val2, 2);
7308
7309 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
7310 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7311
7312 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7313 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7314 IEM_MC_FETCH_MEM_R32(r32Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
7315
7316 IEM_MC_PREPARE_FPU_USAGE();
7317 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
7318 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fcom_r80_by_r32, pu16Fsw, pr80Value1, pr32Val2);
7319 IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
7320 IEM_MC_ELSE()
7321 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
7322 IEM_MC_ENDIF();
7323 IEM_MC_ADVANCE_RIP();
7324
7325 IEM_MC_END();
7326 return VINF_SUCCESS;
7327}
7328
7329
7330/** Opcode 0xd8 !11/4. */
7331FNIEMOP_DEF_1(iemOp_fsub_m32r, uint8_t, bRm)
7332{
7333 IEMOP_MNEMONIC(fsub_st0_m32r, "fsub st0,m32r");
7334 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32r, bRm, iemAImpl_fsub_r80_by_r32);
7335}
7336
7337
7338/** Opcode 0xd8 !11/5. */
7339FNIEMOP_DEF_1(iemOp_fsubr_m32r, uint8_t, bRm)
7340{
7341 IEMOP_MNEMONIC(fsubr_st0_m32r, "fsubr st0,m32r");
7342 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32r, bRm, iemAImpl_fsubr_r80_by_r32);
7343}
7344
7345
7346/** Opcode 0xd8 !11/6. */
7347FNIEMOP_DEF_1(iemOp_fdiv_m32r, uint8_t, bRm)
7348{
7349 IEMOP_MNEMONIC(fdiv_st0_m32r, "fdiv st0,m32r");
7350 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32r, bRm, iemAImpl_fdiv_r80_by_r32);
7351}
7352
7353
7354/** Opcode 0xd8 !11/7. */
7355FNIEMOP_DEF_1(iemOp_fdivr_m32r, uint8_t, bRm)
7356{
7357 IEMOP_MNEMONIC(fdivr_st0_m32r, "fdivr st0,m32r");
7358 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32r, bRm, iemAImpl_fdivr_r80_by_r32);
7359}
7360
7361
7362/**
7363 * @opcode 0xd8
7364 */
7365FNIEMOP_DEF(iemOp_EscF0)
7366{
7367 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
7368 pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xd8 & 0x7);
7369
7370 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
7371 {
7372 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
7373 {
7374 case 0: return FNIEMOP_CALL_1(iemOp_fadd_stN, bRm);
7375 case 1: return FNIEMOP_CALL_1(iemOp_fmul_stN, bRm);
7376 case 2: return FNIEMOP_CALL_1(iemOp_fcom_stN, bRm);
7377 case 3: return FNIEMOP_CALL_1(iemOp_fcomp_stN, bRm);
7378 case 4: return FNIEMOP_CALL_1(iemOp_fsub_stN, bRm);
7379 case 5: return FNIEMOP_CALL_1(iemOp_fsubr_stN, bRm);
7380 case 6: return FNIEMOP_CALL_1(iemOp_fdiv_stN, bRm);
7381 case 7: return FNIEMOP_CALL_1(iemOp_fdivr_stN, bRm);
7382 IEM_NOT_REACHED_DEFAULT_CASE_RET();
7383 }
7384 }
7385 else
7386 {
7387 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
7388 {
7389 case 0: return FNIEMOP_CALL_1(iemOp_fadd_m32r, bRm);
7390 case 1: return FNIEMOP_CALL_1(iemOp_fmul_m32r, bRm);
7391 case 2: return FNIEMOP_CALL_1(iemOp_fcom_m32r, bRm);
7392 case 3: return FNIEMOP_CALL_1(iemOp_fcomp_m32r, bRm);
7393 case 4: return FNIEMOP_CALL_1(iemOp_fsub_m32r, bRm);
7394 case 5: return FNIEMOP_CALL_1(iemOp_fsubr_m32r, bRm);
7395 case 6: return FNIEMOP_CALL_1(iemOp_fdiv_m32r, bRm);
7396 case 7: return FNIEMOP_CALL_1(iemOp_fdivr_m32r, bRm);
7397 IEM_NOT_REACHED_DEFAULT_CASE_RET();
7398 }
7399 }
7400}
7401
7402
7403/** Opcode 0xd9 /0 mem32real
7404 * @sa iemOp_fld_m64r */
7405FNIEMOP_DEF_1(iemOp_fld_m32r, uint8_t, bRm)
7406{
7407 IEMOP_MNEMONIC(fld_m32r, "fld m32r");
7408
7409 IEM_MC_BEGIN(2, 3);
7410 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
7411 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
7412 IEM_MC_LOCAL(RTFLOAT32U, r32Val);
7413 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
7414 IEM_MC_ARG_LOCAL_REF(PCRTFLOAT32U, pr32Val, r32Val, 1);
7415
7416 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
7417 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7418
7419 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7420 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7421 IEM_MC_FETCH_MEM_R32(r32Val, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
7422
7423 IEM_MC_PREPARE_FPU_USAGE();
7424 IEM_MC_IF_FPUREG_IS_EMPTY(7)
7425 IEM_MC_CALL_FPU_AIMPL_2(iemAImpl_fld_r32_to_r80, pFpuRes, pr32Val);
7426 IEM_MC_PUSH_FPU_RESULT_MEM_OP(FpuRes, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
7427 IEM_MC_ELSE()
7428 IEM_MC_FPU_STACK_PUSH_OVERFLOW_MEM_OP(pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
7429 IEM_MC_ENDIF();
7430 IEM_MC_ADVANCE_RIP();
7431
7432 IEM_MC_END();
7433 return VINF_SUCCESS;
7434}
7435
7436
7437/** Opcode 0xd9 !11/2 mem32real */
7438FNIEMOP_DEF_1(iemOp_fst_m32r, uint8_t, bRm)
7439{
7440 IEMOP_MNEMONIC(fst_m32r, "fst m32r");
7441 IEM_MC_BEGIN(3, 2);
7442 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
7443 IEM_MC_LOCAL(uint16_t, u16Fsw);
7444 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
7445 IEM_MC_ARG(PRTFLOAT32U, pr32Dst, 1);
7446 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
7447
7448 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
7449 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7450 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7451 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7452
7453 IEM_MC_MEM_MAP(pr32Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
7454 IEM_MC_PREPARE_FPU_USAGE();
7455 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
7456 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fst_r80_to_r32, pu16Fsw, pr32Dst, pr80Value);
7457 IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pr32Dst, IEM_ACCESS_DATA_W, u16Fsw);
7458 IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
7459 IEM_MC_ELSE()
7460 IEM_MC_IF_FCW_IM()
7461 IEM_MC_STORE_MEM_NEG_QNAN_R32_BY_REF(pr32Dst);
7462 IEM_MC_MEM_COMMIT_AND_UNMAP(pr32Dst, IEM_ACCESS_DATA_W);
7463 IEM_MC_ENDIF();
7464 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
7465 IEM_MC_ENDIF();
7466 IEM_MC_ADVANCE_RIP();
7467
7468 IEM_MC_END();
7469 return VINF_SUCCESS;
7470}
7471
7472
7473/** Opcode 0xd9 !11/3 */
7474FNIEMOP_DEF_1(iemOp_fstp_m32r, uint8_t, bRm)
7475{
7476 IEMOP_MNEMONIC(fstp_m32r, "fstp m32r");
7477 IEM_MC_BEGIN(3, 2);
7478 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
7479 IEM_MC_LOCAL(uint16_t, u16Fsw);
7480 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
7481 IEM_MC_ARG(PRTFLOAT32U, pr32Dst, 1);
7482 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
7483
7484 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
7485 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7486 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7487 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7488
7489 IEM_MC_MEM_MAP(pr32Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
7490 IEM_MC_PREPARE_FPU_USAGE();
7491 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
7492 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fst_r80_to_r32, pu16Fsw, pr32Dst, pr80Value);
7493 IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pr32Dst, IEM_ACCESS_DATA_W, u16Fsw);
7494 IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
7495 IEM_MC_ELSE()
7496 IEM_MC_IF_FCW_IM()
7497 IEM_MC_STORE_MEM_NEG_QNAN_R32_BY_REF(pr32Dst);
7498 IEM_MC_MEM_COMMIT_AND_UNMAP(pr32Dst, IEM_ACCESS_DATA_W);
7499 IEM_MC_ENDIF();
7500 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
7501 IEM_MC_ENDIF();
7502 IEM_MC_ADVANCE_RIP();
7503
7504 IEM_MC_END();
7505 return VINF_SUCCESS;
7506}
7507
7508
7509/** Opcode 0xd9 !11/4 */
7510FNIEMOP_DEF_1(iemOp_fldenv, uint8_t, bRm)
7511{
7512 IEMOP_MNEMONIC(fldenv, "fldenv m14/28byte");
7513 IEM_MC_BEGIN(3, 0);
7514 IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, /*=*/ pVCpu->iem.s.enmEffOpSize, 0);
7515 IEM_MC_ARG(uint8_t, iEffSeg, 1);
7516 IEM_MC_ARG(RTGCPTR, GCPtrEffSrc, 2);
7517 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
7518 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7519 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7520 IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
7521 IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
7522 IEM_MC_CALL_CIMPL_3(iemCImpl_fldenv, enmEffOpSize, iEffSeg, GCPtrEffSrc);
7523 IEM_MC_END();
7524 return VINF_SUCCESS;
7525}
7526
7527
7528/** Opcode 0xd9 !11/5 */
7529FNIEMOP_DEF_1(iemOp_fldcw, uint8_t, bRm)
7530{
7531 IEMOP_MNEMONIC(fldcw_m2byte, "fldcw m2byte");
7532 IEM_MC_BEGIN(1, 1);
7533 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
7534 IEM_MC_ARG(uint16_t, u16Fsw, 0);
7535 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
7536 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7537 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7538 IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
7539 IEM_MC_FETCH_MEM_U16(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
7540 IEM_MC_CALL_CIMPL_1(iemCImpl_fldcw, u16Fsw);
7541 IEM_MC_END();
7542 return VINF_SUCCESS;
7543}
7544
7545
7546/** Opcode 0xd9 !11/6 */
7547FNIEMOP_DEF_1(iemOp_fnstenv, uint8_t, bRm)
7548{
7549 IEMOP_MNEMONIC(fstenv, "fstenv m14/m28byte");
7550 IEM_MC_BEGIN(3, 0);
7551 IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, /*=*/ pVCpu->iem.s.enmEffOpSize, 0);
7552 IEM_MC_ARG(uint8_t, iEffSeg, 1);
7553 IEM_MC_ARG(RTGCPTR, GCPtrEffDst, 2);
7554 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
7555 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7556 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7557 IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
7558 IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
7559 IEM_MC_CALL_CIMPL_3(iemCImpl_fnstenv, enmEffOpSize, iEffSeg, GCPtrEffDst);
7560 IEM_MC_END();
7561 return VINF_SUCCESS;
7562}
7563
7564
7565/** Opcode 0xd9 !11/7 */
7566FNIEMOP_DEF_1(iemOp_fnstcw, uint8_t, bRm)
7567{
7568 IEMOP_MNEMONIC(fnstcw_m2byte, "fnstcw m2byte");
7569 IEM_MC_BEGIN(2, 0);
7570 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
7571 IEM_MC_LOCAL(uint16_t, u16Fcw);
7572 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
7573 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7574 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7575 IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
7576 IEM_MC_FETCH_FCW(u16Fcw);
7577 IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u16Fcw);
7578 IEM_MC_ADVANCE_RIP(); /* C0-C3 are documented as undefined, we leave them unmodified. */
7579 IEM_MC_END();
7580 return VINF_SUCCESS;
7581}
7582
7583
7584/** Opcode 0xd9 0xd0, 0xd9 0xd8-0xdf, ++?. */
7585FNIEMOP_DEF(iemOp_fnop)
7586{
7587 IEMOP_MNEMONIC(fnop, "fnop");
7588 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7589
7590 IEM_MC_BEGIN(0, 0);
7591 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7592 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7593 IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
7594 /** @todo Testcase: looks like FNOP leaves FOP alone but updates FPUIP. Could be
7595 * intel optimizations. Investigate. */
7596 IEM_MC_UPDATE_FPU_OPCODE_IP();
7597 IEM_MC_ADVANCE_RIP(); /* C0-C3 are documented as undefined, we leave them unmodified. */
7598 IEM_MC_END();
7599 return VINF_SUCCESS;
7600}
7601
7602
7603/** Opcode 0xd9 11/0 stN */
7604FNIEMOP_DEF_1(iemOp_fld_stN, uint8_t, bRm)
7605{
7606 IEMOP_MNEMONIC(fld_stN, "fld stN");
7607 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7608
7609 /** @todo Testcase: Check if this raises \#MF? Intel mentioned it not. AMD
7610 * indicates that it does. */
7611 IEM_MC_BEGIN(0, 2);
7612 IEM_MC_LOCAL(PCRTFLOAT80U, pr80Value);
7613 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
7614 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7615 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7616
7617 IEM_MC_PREPARE_FPU_USAGE();
7618 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, bRm & X86_MODRM_RM_MASK)
7619 IEM_MC_SET_FPU_RESULT(FpuRes, 0 /*FSW*/, pr80Value);
7620 IEM_MC_PUSH_FPU_RESULT(FpuRes);
7621 IEM_MC_ELSE()
7622 IEM_MC_FPU_STACK_PUSH_UNDERFLOW();
7623 IEM_MC_ENDIF();
7624
7625 IEM_MC_ADVANCE_RIP();
7626 IEM_MC_END();
7627
7628 return VINF_SUCCESS;
7629}
7630
7631
7632/** Opcode 0xd9 11/3 stN */
7633FNIEMOP_DEF_1(iemOp_fxch_stN, uint8_t, bRm)
7634{
7635 IEMOP_MNEMONIC(fxch_stN, "fxch stN");
7636 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7637
7638 /** @todo Testcase: Check if this raises \#MF? Intel mentioned it not. AMD
7639 * indicates that it does. */
7640 IEM_MC_BEGIN(1, 3);
7641 IEM_MC_LOCAL(PCRTFLOAT80U, pr80Value1);
7642 IEM_MC_LOCAL(PCRTFLOAT80U, pr80Value2);
7643 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
7644 IEM_MC_ARG_CONST(uint8_t, iStReg, /*=*/ bRm & X86_MODRM_RM_MASK, 0);
7645 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7646 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7647
7648 IEM_MC_PREPARE_FPU_USAGE();
7649 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, 0, pr80Value2, bRm & X86_MODRM_RM_MASK)
7650 IEM_MC_SET_FPU_RESULT(FpuRes, X86_FSW_C1, pr80Value2);
7651 IEM_MC_STORE_FPUREG_R80_SRC_REF(bRm & X86_MODRM_RM_MASK, pr80Value1);
7652 IEM_MC_STORE_FPU_RESULT(FpuRes, 0);
7653 IEM_MC_ELSE()
7654 IEM_MC_CALL_CIMPL_1(iemCImpl_fxch_underflow, iStReg);
7655 IEM_MC_ENDIF();
7656
7657 IEM_MC_ADVANCE_RIP();
7658 IEM_MC_END();
7659
7660 return VINF_SUCCESS;
7661}
7662
7663
7664/** Opcode 0xd9 11/4, 0xdd 11/2. */
7665FNIEMOP_DEF_1(iemOp_fstp_stN, uint8_t, bRm)
7666{
7667 IEMOP_MNEMONIC(fstp_st0_stN, "fstp st0,stN");
7668 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7669
7670 /* fstp st0, st0 is frequently used as an official 'ffreep st0' sequence. */
7671 uint8_t const iDstReg = bRm & X86_MODRM_RM_MASK;
7672 if (!iDstReg)
7673 {
7674 IEM_MC_BEGIN(0, 1);
7675 IEM_MC_LOCAL_CONST(uint16_t, u16Fsw, /*=*/ 0);
7676 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7677 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7678
7679 IEM_MC_PREPARE_FPU_USAGE();
7680 IEM_MC_IF_FPUREG_NOT_EMPTY(0)
7681 IEM_MC_UPDATE_FSW_THEN_POP(u16Fsw);
7682 IEM_MC_ELSE()
7683 IEM_MC_FPU_STACK_UNDERFLOW_THEN_POP(0);
7684 IEM_MC_ENDIF();
7685
7686 IEM_MC_ADVANCE_RIP();
7687 IEM_MC_END();
7688 }
7689 else
7690 {
7691 IEM_MC_BEGIN(0, 2);
7692 IEM_MC_LOCAL(PCRTFLOAT80U, pr80Value);
7693 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
7694 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7695 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7696
7697 IEM_MC_PREPARE_FPU_USAGE();
7698 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
7699 IEM_MC_SET_FPU_RESULT(FpuRes, 0 /*FSW*/, pr80Value);
7700 IEM_MC_STORE_FPU_RESULT_THEN_POP(FpuRes, iDstReg);
7701 IEM_MC_ELSE()
7702 IEM_MC_FPU_STACK_UNDERFLOW_THEN_POP(iDstReg);
7703 IEM_MC_ENDIF();
7704
7705 IEM_MC_ADVANCE_RIP();
7706 IEM_MC_END();
7707 }
7708 return VINF_SUCCESS;
7709}
7710
7711
7712/**
7713 * Common worker for FPU instructions working on ST0 and replaces it with the
7714 * result, i.e. unary operators.
7715 *
7716 * @param pfnAImpl Pointer to the instruction implementation (assembly).
7717 */
7718FNIEMOP_DEF_1(iemOpHlpFpu_st0, PFNIEMAIMPLFPUR80UNARY, pfnAImpl)
7719{
7720 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7721
7722 IEM_MC_BEGIN(2, 1);
7723 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
7724 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
7725 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 1);
7726
7727 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7728 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7729 IEM_MC_PREPARE_FPU_USAGE();
7730 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
7731 IEM_MC_CALL_FPU_AIMPL_2(pfnAImpl, pFpuRes, pr80Value);
7732 IEM_MC_STORE_FPU_RESULT(FpuRes, 0);
7733 IEM_MC_ELSE()
7734 IEM_MC_FPU_STACK_UNDERFLOW(0);
7735 IEM_MC_ENDIF();
7736 IEM_MC_ADVANCE_RIP();
7737
7738 IEM_MC_END();
7739 return VINF_SUCCESS;
7740}
7741
7742
7743/** Opcode 0xd9 0xe0. */
7744FNIEMOP_DEF(iemOp_fchs)
7745{
7746 IEMOP_MNEMONIC(fchs_st0, "fchs st0");
7747 return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_fchs_r80);
7748}
7749
7750
7751/** Opcode 0xd9 0xe1. */
7752FNIEMOP_DEF(iemOp_fabs)
7753{
7754 IEMOP_MNEMONIC(fabs_st0, "fabs st0");
7755 return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_fabs_r80);
7756}
7757
7758
7759/**
7760 * Common worker for FPU instructions working on ST0 and only returns FSW.
7761 *
7762 * @param pfnAImpl Pointer to the instruction implementation (assembly).
7763 */
7764FNIEMOP_DEF_1(iemOpHlpFpuNoStore_st0, PFNIEMAIMPLFPUR80UNARYFSW, pfnAImpl)
7765{
7766 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7767
7768 IEM_MC_BEGIN(2, 1);
7769 IEM_MC_LOCAL(uint16_t, u16Fsw);
7770 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
7771 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 1);
7772
7773 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7774 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7775 IEM_MC_PREPARE_FPU_USAGE();
7776 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
7777 IEM_MC_CALL_FPU_AIMPL_2(pfnAImpl, pu16Fsw, pr80Value);
7778 IEM_MC_UPDATE_FSW(u16Fsw);
7779 IEM_MC_ELSE()
7780 IEM_MC_FPU_STACK_UNDERFLOW(UINT8_MAX);
7781 IEM_MC_ENDIF();
7782 IEM_MC_ADVANCE_RIP();
7783
7784 IEM_MC_END();
7785 return VINF_SUCCESS;
7786}
7787
7788
7789/** Opcode 0xd9 0xe4. */
7790FNIEMOP_DEF(iemOp_ftst)
7791{
7792 IEMOP_MNEMONIC(ftst_st0, "ftst st0");
7793 return FNIEMOP_CALL_1(iemOpHlpFpuNoStore_st0, iemAImpl_ftst_r80);
7794}
7795
7796
7797/** Opcode 0xd9 0xe5. */
7798FNIEMOP_DEF(iemOp_fxam)
7799{
7800 IEMOP_MNEMONIC(fxam_st0, "fxam st0");
7801 return FNIEMOP_CALL_1(iemOpHlpFpuNoStore_st0, iemAImpl_fxam_r80);
7802}
7803
7804
7805/**
7806 * Common worker for FPU instructions pushing a constant onto the FPU stack.
7807 *
7808 * @param pfnAImpl Pointer to the instruction implementation (assembly).
7809 */
7810FNIEMOP_DEF_1(iemOpHlpFpuPushConstant, PFNIEMAIMPLFPUR80LDCONST, pfnAImpl)
7811{
7812 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7813
7814 IEM_MC_BEGIN(1, 1);
7815 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
7816 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
7817
7818 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7819 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7820 IEM_MC_PREPARE_FPU_USAGE();
7821 IEM_MC_IF_FPUREG_IS_EMPTY(7)
7822 IEM_MC_CALL_FPU_AIMPL_1(pfnAImpl, pFpuRes);
7823 IEM_MC_PUSH_FPU_RESULT(FpuRes);
7824 IEM_MC_ELSE()
7825 IEM_MC_FPU_STACK_PUSH_OVERFLOW();
7826 IEM_MC_ENDIF();
7827 IEM_MC_ADVANCE_RIP();
7828
7829 IEM_MC_END();
7830 return VINF_SUCCESS;
7831}
7832
7833
7834/** Opcode 0xd9 0xe8. */
7835FNIEMOP_DEF(iemOp_fld1)
7836{
7837 IEMOP_MNEMONIC(fld1, "fld1");
7838 return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fld1);
7839}
7840
7841
7842/** Opcode 0xd9 0xe9. */
7843FNIEMOP_DEF(iemOp_fldl2t)
7844{
7845 IEMOP_MNEMONIC(fldl2t, "fldl2t");
7846 return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fldl2t);
7847}
7848
7849
7850/** Opcode 0xd9 0xea. */
7851FNIEMOP_DEF(iemOp_fldl2e)
7852{
7853 IEMOP_MNEMONIC(fldl2e, "fldl2e");
7854 return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fldl2e);
7855}
7856
7857/** Opcode 0xd9 0xeb. */
7858FNIEMOP_DEF(iemOp_fldpi)
7859{
7860 IEMOP_MNEMONIC(fldpi, "fldpi");
7861 return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fldpi);
7862}
7863
7864
7865/** Opcode 0xd9 0xec. */
7866FNIEMOP_DEF(iemOp_fldlg2)
7867{
7868 IEMOP_MNEMONIC(fldlg2, "fldlg2");
7869 return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fldlg2);
7870}
7871
7872/** Opcode 0xd9 0xed. */
7873FNIEMOP_DEF(iemOp_fldln2)
7874{
7875 IEMOP_MNEMONIC(fldln2, "fldln2");
7876 return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fldln2);
7877}
7878
7879
7880/** Opcode 0xd9 0xee. */
7881FNIEMOP_DEF(iemOp_fldz)
7882{
7883 IEMOP_MNEMONIC(fldz, "fldz");
7884 return FNIEMOP_CALL_1(iemOpHlpFpuPushConstant, iemAImpl_fldz);
7885}
7886
7887
7888/** Opcode 0xd9 0xf0. */
7889FNIEMOP_DEF(iemOp_f2xm1)
7890{
7891 IEMOP_MNEMONIC(f2xm1_st0, "f2xm1 st0");
7892 return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_f2xm1_r80);
7893}
7894
7895
7896/**
7897 * Common worker for FPU instructions working on STn and ST0, storing the result
7898 * in STn, and popping the stack unless IE, DE or ZE was raised.
7899 *
7900 * @param pfnAImpl Pointer to the instruction implementation (assembly).
7901 */
7902FNIEMOP_DEF_2(iemOpHlpFpu_stN_st0_pop, uint8_t, bRm, PFNIEMAIMPLFPUR80, pfnAImpl)
7903{
7904 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7905
7906 IEM_MC_BEGIN(3, 1);
7907 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
7908 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
7909 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
7910 IEM_MC_ARG(PCRTFLOAT80U, pr80Value2, 2);
7911
7912 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7913 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7914
7915 IEM_MC_PREPARE_FPU_USAGE();
7916 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, bRm & X86_MODRM_RM_MASK, pr80Value2, 0)
7917 IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pFpuRes, pr80Value1, pr80Value2);
7918 IEM_MC_STORE_FPU_RESULT_THEN_POP(FpuRes, bRm & X86_MODRM_RM_MASK);
7919 IEM_MC_ELSE()
7920 IEM_MC_FPU_STACK_UNDERFLOW_THEN_POP(bRm & X86_MODRM_RM_MASK);
7921 IEM_MC_ENDIF();
7922 IEM_MC_ADVANCE_RIP();
7923
7924 IEM_MC_END();
7925 return VINF_SUCCESS;
7926}
7927
7928
7929/** Opcode 0xd9 0xf1. */
7930FNIEMOP_DEF(iemOp_fyl2x)
7931{
7932 IEMOP_MNEMONIC(fyl2x_st0, "fyl2x st1,st0");
7933 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, 1, iemAImpl_fyl2x_r80_by_r80);
7934}
7935
7936
7937/**
7938 * Common worker for FPU instructions working on ST0 and having two outputs, one
7939 * replacing ST0 and one pushed onto the stack.
7940 *
7941 * @param pfnAImpl Pointer to the instruction implementation (assembly).
7942 */
7943FNIEMOP_DEF_1(iemOpHlpFpuReplace_st0_push, PFNIEMAIMPLFPUR80UNARYTWO, pfnAImpl)
7944{
7945 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
7946
7947 IEM_MC_BEGIN(2, 1);
7948 IEM_MC_LOCAL(IEMFPURESULTTWO, FpuResTwo);
7949 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULTTWO, pFpuResTwo, FpuResTwo, 0);
7950 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 1);
7951
7952 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
7953 IEM_MC_MAYBE_RAISE_FPU_XCPT();
7954 IEM_MC_PREPARE_FPU_USAGE();
7955 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
7956 IEM_MC_CALL_FPU_AIMPL_2(pfnAImpl, pFpuResTwo, pr80Value);
7957 IEM_MC_PUSH_FPU_RESULT_TWO(FpuResTwo);
7958 IEM_MC_ELSE()
7959 IEM_MC_FPU_STACK_PUSH_UNDERFLOW_TWO();
7960 IEM_MC_ENDIF();
7961 IEM_MC_ADVANCE_RIP();
7962
7963 IEM_MC_END();
7964 return VINF_SUCCESS;
7965}
7966
7967
7968/** Opcode 0xd9 0xf2. */
7969FNIEMOP_DEF(iemOp_fptan)
7970{
7971 IEMOP_MNEMONIC(fptan_st0, "fptan st0");
7972 return FNIEMOP_CALL_1(iemOpHlpFpuReplace_st0_push, iemAImpl_fptan_r80_r80);
7973}
7974
7975
7976/** Opcode 0xd9 0xf3. */
7977FNIEMOP_DEF(iemOp_fpatan)
7978{
7979 IEMOP_MNEMONIC(fpatan_st1_st0, "fpatan st1,st0");
7980 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, 1, iemAImpl_fpatan_r80_by_r80);
7981}
7982
7983
7984/** Opcode 0xd9 0xf4. */
7985FNIEMOP_DEF(iemOp_fxtract)
7986{
7987 IEMOP_MNEMONIC(fxtract_st0, "fxtract st0");
7988 return FNIEMOP_CALL_1(iemOpHlpFpuReplace_st0_push, iemAImpl_fxtract_r80_r80);
7989}
7990
7991
7992/** Opcode 0xd9 0xf5. */
7993FNIEMOP_DEF(iemOp_fprem1)
7994{
7995 IEMOP_MNEMONIC(fprem1_st0_st1, "fprem1 st0,st1");
7996 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, 1, iemAImpl_fprem1_r80_by_r80);
7997}
7998
7999
8000/** Opcode 0xd9 0xf6. */
8001FNIEMOP_DEF(iemOp_fdecstp)
8002{
8003 IEMOP_MNEMONIC(fdecstp, "fdecstp");
8004 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8005 /* Note! C0, C2 and C3 are documented as undefined, we clear them. */
8006 /** @todo Testcase: Check whether FOP, FPUIP and FPUCS are affected by
8007 * FINCSTP and FDECSTP. */
8008
8009 IEM_MC_BEGIN(0,0);
8010
8011 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8012 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8013
8014 IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
8015 IEM_MC_FPU_STACK_DEC_TOP();
8016 IEM_MC_UPDATE_FSW_CONST(0);
8017
8018 IEM_MC_ADVANCE_RIP();
8019 IEM_MC_END();
8020 return VINF_SUCCESS;
8021}
8022
8023
8024/** Opcode 0xd9 0xf7. */
8025FNIEMOP_DEF(iemOp_fincstp)
8026{
8027 IEMOP_MNEMONIC(fincstp, "fincstp");
8028 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8029 /* Note! C0, C2 and C3 are documented as undefined, we clear them. */
8030 /** @todo Testcase: Check whether FOP, FPUIP and FPUCS are affected by
8031 * FINCSTP and FDECSTP. */
8032
8033 IEM_MC_BEGIN(0,0);
8034
8035 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8036 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8037
8038 IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
8039 IEM_MC_FPU_STACK_INC_TOP();
8040 IEM_MC_UPDATE_FSW_CONST(0);
8041
8042 IEM_MC_ADVANCE_RIP();
8043 IEM_MC_END();
8044 return VINF_SUCCESS;
8045}
8046
8047
8048/** Opcode 0xd9 0xf8. */
8049FNIEMOP_DEF(iemOp_fprem)
8050{
8051 IEMOP_MNEMONIC(fprem_st0_st1, "fprem st0,st1");
8052 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, 1, iemAImpl_fprem_r80_by_r80);
8053}
8054
8055
8056/** Opcode 0xd9 0xf9. */
8057FNIEMOP_DEF(iemOp_fyl2xp1)
8058{
8059 IEMOP_MNEMONIC(fyl2xp1_st1_st0, "fyl2xp1 st1,st0");
8060 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, 1, iemAImpl_fyl2xp1_r80_by_r80);
8061}
8062
8063
8064/** Opcode 0xd9 0xfa. */
8065FNIEMOP_DEF(iemOp_fsqrt)
8066{
8067 IEMOP_MNEMONIC(fsqrt_st0, "fsqrt st0");
8068 return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_fsqrt_r80);
8069}
8070
8071
8072/** Opcode 0xd9 0xfb. */
8073FNIEMOP_DEF(iemOp_fsincos)
8074{
8075 IEMOP_MNEMONIC(fsincos_st0, "fsincos st0");
8076 return FNIEMOP_CALL_1(iemOpHlpFpuReplace_st0_push, iemAImpl_fsincos_r80_r80);
8077}
8078
8079
8080/** Opcode 0xd9 0xfc. */
8081FNIEMOP_DEF(iemOp_frndint)
8082{
8083 IEMOP_MNEMONIC(frndint_st0, "frndint st0");
8084 return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_frndint_r80);
8085}
8086
8087
8088/** Opcode 0xd9 0xfd. */
8089FNIEMOP_DEF(iemOp_fscale)
8090{
8091 IEMOP_MNEMONIC(fscale_st0_st1, "fscale st0,st1");
8092 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_stN, 1, iemAImpl_fscale_r80_by_r80);
8093}
8094
8095
8096/** Opcode 0xd9 0xfe. */
8097FNIEMOP_DEF(iemOp_fsin)
8098{
8099 IEMOP_MNEMONIC(fsin_st0, "fsin st0");
8100 return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_fsin_r80);
8101}
8102
8103
8104/** Opcode 0xd9 0xff. */
8105FNIEMOP_DEF(iemOp_fcos)
8106{
8107 IEMOP_MNEMONIC(fcos_st0, "fcos st0");
8108 return FNIEMOP_CALL_1(iemOpHlpFpu_st0, iemAImpl_fcos_r80);
8109}
8110
8111
8112/** Used by iemOp_EscF1. */
8113IEM_STATIC const PFNIEMOP g_apfnEscF1_E0toFF[32] =
8114{
8115 /* 0xe0 */ iemOp_fchs,
8116 /* 0xe1 */ iemOp_fabs,
8117 /* 0xe2 */ iemOp_Invalid,
8118 /* 0xe3 */ iemOp_Invalid,
8119 /* 0xe4 */ iemOp_ftst,
8120 /* 0xe5 */ iemOp_fxam,
8121 /* 0xe6 */ iemOp_Invalid,
8122 /* 0xe7 */ iemOp_Invalid,
8123 /* 0xe8 */ iemOp_fld1,
8124 /* 0xe9 */ iemOp_fldl2t,
8125 /* 0xea */ iemOp_fldl2e,
8126 /* 0xeb */ iemOp_fldpi,
8127 /* 0xec */ iemOp_fldlg2,
8128 /* 0xed */ iemOp_fldln2,
8129 /* 0xee */ iemOp_fldz,
8130 /* 0xef */ iemOp_Invalid,
8131 /* 0xf0 */ iemOp_f2xm1,
8132 /* 0xf1 */ iemOp_fyl2x,
8133 /* 0xf2 */ iemOp_fptan,
8134 /* 0xf3 */ iemOp_fpatan,
8135 /* 0xf4 */ iemOp_fxtract,
8136 /* 0xf5 */ iemOp_fprem1,
8137 /* 0xf6 */ iemOp_fdecstp,
8138 /* 0xf7 */ iemOp_fincstp,
8139 /* 0xf8 */ iemOp_fprem,
8140 /* 0xf9 */ iemOp_fyl2xp1,
8141 /* 0xfa */ iemOp_fsqrt,
8142 /* 0xfb */ iemOp_fsincos,
8143 /* 0xfc */ iemOp_frndint,
8144 /* 0xfd */ iemOp_fscale,
8145 /* 0xfe */ iemOp_fsin,
8146 /* 0xff */ iemOp_fcos
8147};
8148
8149
8150/**
8151 * @opcode 0xd9
8152 */
8153FNIEMOP_DEF(iemOp_EscF1)
8154{
8155 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
8156 pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xd9 & 0x7);
8157
8158 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
8159 {
8160 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
8161 {
8162 case 0: return FNIEMOP_CALL_1(iemOp_fld_stN, bRm);
8163 case 1: return FNIEMOP_CALL_1(iemOp_fxch_stN, bRm);
8164 case 2:
8165 if (bRm == 0xd0)
8166 return FNIEMOP_CALL(iemOp_fnop);
8167 return IEMOP_RAISE_INVALID_OPCODE();
8168 case 3: return FNIEMOP_CALL_1(iemOp_fstp_stN, bRm); /* Reserved. Intel behavior seems to be FSTP ST(i) though. */
8169 case 4:
8170 case 5:
8171 case 6:
8172 case 7:
8173 Assert((unsigned)bRm - 0xe0U < RT_ELEMENTS(g_apfnEscF1_E0toFF));
8174 return FNIEMOP_CALL(g_apfnEscF1_E0toFF[bRm - 0xe0]);
8175 IEM_NOT_REACHED_DEFAULT_CASE_RET();
8176 }
8177 }
8178 else
8179 {
8180 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
8181 {
8182 case 0: return FNIEMOP_CALL_1(iemOp_fld_m32r, bRm);
8183 case 1: return IEMOP_RAISE_INVALID_OPCODE();
8184 case 2: return FNIEMOP_CALL_1(iemOp_fst_m32r, bRm);
8185 case 3: return FNIEMOP_CALL_1(iemOp_fstp_m32r, bRm);
8186 case 4: return FNIEMOP_CALL_1(iemOp_fldenv, bRm);
8187 case 5: return FNIEMOP_CALL_1(iemOp_fldcw, bRm);
8188 case 6: return FNIEMOP_CALL_1(iemOp_fnstenv, bRm);
8189 case 7: return FNIEMOP_CALL_1(iemOp_fnstcw, bRm);
8190 IEM_NOT_REACHED_DEFAULT_CASE_RET();
8191 }
8192 }
8193}
8194
8195
8196/** Opcode 0xda 11/0. */
8197FNIEMOP_DEF_1(iemOp_fcmovb_stN, uint8_t, bRm)
8198{
8199 IEMOP_MNEMONIC(fcmovb_st0_stN, "fcmovb st0,stN");
8200 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8201
8202 IEM_MC_BEGIN(0, 1);
8203 IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
8204
8205 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8206 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8207
8208 IEM_MC_PREPARE_FPU_USAGE();
8209 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
8210 IEM_MC_IF_EFL_BIT_SET(X86_EFL_CF)
8211 IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
8212 IEM_MC_ENDIF();
8213 IEM_MC_UPDATE_FPU_OPCODE_IP();
8214 IEM_MC_ELSE()
8215 IEM_MC_FPU_STACK_UNDERFLOW(0);
8216 IEM_MC_ENDIF();
8217 IEM_MC_ADVANCE_RIP();
8218
8219 IEM_MC_END();
8220 return VINF_SUCCESS;
8221}
8222
8223
8224/** Opcode 0xda 11/1. */
8225FNIEMOP_DEF_1(iemOp_fcmove_stN, uint8_t, bRm)
8226{
8227 IEMOP_MNEMONIC(fcmove_st0_stN, "fcmove st0,stN");
8228 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8229
8230 IEM_MC_BEGIN(0, 1);
8231 IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
8232
8233 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8234 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8235
8236 IEM_MC_PREPARE_FPU_USAGE();
8237 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
8238 IEM_MC_IF_EFL_BIT_SET(X86_EFL_ZF)
8239 IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
8240 IEM_MC_ENDIF();
8241 IEM_MC_UPDATE_FPU_OPCODE_IP();
8242 IEM_MC_ELSE()
8243 IEM_MC_FPU_STACK_UNDERFLOW(0);
8244 IEM_MC_ENDIF();
8245 IEM_MC_ADVANCE_RIP();
8246
8247 IEM_MC_END();
8248 return VINF_SUCCESS;
8249}
8250
8251
8252/** Opcode 0xda 11/2. */
8253FNIEMOP_DEF_1(iemOp_fcmovbe_stN, uint8_t, bRm)
8254{
8255 IEMOP_MNEMONIC(fcmovbe_st0_stN, "fcmovbe st0,stN");
8256 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8257
8258 IEM_MC_BEGIN(0, 1);
8259 IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
8260
8261 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8262 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8263
8264 IEM_MC_PREPARE_FPU_USAGE();
8265 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
8266 IEM_MC_IF_EFL_ANY_BITS_SET(X86_EFL_CF | X86_EFL_ZF)
8267 IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
8268 IEM_MC_ENDIF();
8269 IEM_MC_UPDATE_FPU_OPCODE_IP();
8270 IEM_MC_ELSE()
8271 IEM_MC_FPU_STACK_UNDERFLOW(0);
8272 IEM_MC_ENDIF();
8273 IEM_MC_ADVANCE_RIP();
8274
8275 IEM_MC_END();
8276 return VINF_SUCCESS;
8277}
8278
8279
8280/** Opcode 0xda 11/3. */
8281FNIEMOP_DEF_1(iemOp_fcmovu_stN, uint8_t, bRm)
8282{
8283 IEMOP_MNEMONIC(fcmovu_st0_stN, "fcmovu st0,stN");
8284 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8285
8286 IEM_MC_BEGIN(0, 1);
8287 IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
8288
8289 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8290 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8291
8292 IEM_MC_PREPARE_FPU_USAGE();
8293 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
8294 IEM_MC_IF_EFL_BIT_SET(X86_EFL_PF)
8295 IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
8296 IEM_MC_ENDIF();
8297 IEM_MC_UPDATE_FPU_OPCODE_IP();
8298 IEM_MC_ELSE()
8299 IEM_MC_FPU_STACK_UNDERFLOW(0);
8300 IEM_MC_ENDIF();
8301 IEM_MC_ADVANCE_RIP();
8302
8303 IEM_MC_END();
8304 return VINF_SUCCESS;
8305}
8306
8307
8308/**
8309 * Common worker for FPU instructions working on ST0 and STn, only affecting
8310 * flags, and popping twice when done.
8311 *
8312 * @param pfnAImpl Pointer to the instruction implementation (assembly).
8313 */
8314FNIEMOP_DEF_1(iemOpHlpFpuNoStore_st0_stN_pop_pop, PFNIEMAIMPLFPUR80FSW, pfnAImpl)
8315{
8316 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8317
8318 IEM_MC_BEGIN(3, 1);
8319 IEM_MC_LOCAL(uint16_t, u16Fsw);
8320 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
8321 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
8322 IEM_MC_ARG(PCRTFLOAT80U, pr80Value2, 2);
8323
8324 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8325 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8326
8327 IEM_MC_PREPARE_FPU_USAGE();
8328 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, 0, pr80Value2, 1)
8329 IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pu16Fsw, pr80Value1, pr80Value2);
8330 IEM_MC_UPDATE_FSW_THEN_POP_POP(u16Fsw);
8331 IEM_MC_ELSE()
8332 IEM_MC_FPU_STACK_UNDERFLOW_THEN_POP_POP();
8333 IEM_MC_ENDIF();
8334 IEM_MC_ADVANCE_RIP();
8335
8336 IEM_MC_END();
8337 return VINF_SUCCESS;
8338}
8339
8340
8341/** Opcode 0xda 0xe9. */
8342FNIEMOP_DEF(iemOp_fucompp)
8343{
8344 IEMOP_MNEMONIC(fucompp_st0_stN, "fucompp st0,stN");
8345 return FNIEMOP_CALL_1(iemOpHlpFpuNoStore_st0_stN_pop_pop, iemAImpl_fucom_r80_by_r80);
8346}
8347
8348
8349/**
8350 * Common worker for FPU instructions working on ST0 and an m32i, and storing
8351 * the result in ST0.
8352 *
8353 * @param pfnAImpl Pointer to the instruction implementation (assembly).
8354 */
8355FNIEMOP_DEF_2(iemOpHlpFpu_st0_m32i, uint8_t, bRm, PFNIEMAIMPLFPUI32, pfnAImpl)
8356{
8357 IEM_MC_BEGIN(3, 3);
8358 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
8359 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
8360 IEM_MC_LOCAL(int32_t, i32Val2);
8361 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
8362 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
8363 IEM_MC_ARG_LOCAL_REF(int32_t const *, pi32Val2, i32Val2, 2);
8364
8365 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
8366 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8367
8368 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8369 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8370 IEM_MC_FETCH_MEM_I32(i32Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
8371
8372 IEM_MC_PREPARE_FPU_USAGE();
8373 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
8374 IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pFpuRes, pr80Value1, pi32Val2);
8375 IEM_MC_STORE_FPU_RESULT(FpuRes, 0);
8376 IEM_MC_ELSE()
8377 IEM_MC_FPU_STACK_UNDERFLOW(0);
8378 IEM_MC_ENDIF();
8379 IEM_MC_ADVANCE_RIP();
8380
8381 IEM_MC_END();
8382 return VINF_SUCCESS;
8383}
8384
8385
8386/** Opcode 0xda !11/0. */
8387FNIEMOP_DEF_1(iemOp_fiadd_m32i, uint8_t, bRm)
8388{
8389 IEMOP_MNEMONIC(fiadd_m32i, "fiadd m32i");
8390 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32i, bRm, iemAImpl_fiadd_r80_by_i32);
8391}
8392
8393
8394/** Opcode 0xda !11/1. */
8395FNIEMOP_DEF_1(iemOp_fimul_m32i, uint8_t, bRm)
8396{
8397 IEMOP_MNEMONIC(fimul_m32i, "fimul m32i");
8398 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32i, bRm, iemAImpl_fimul_r80_by_i32);
8399}
8400
8401
8402/** Opcode 0xda !11/2. */
8403FNIEMOP_DEF_1(iemOp_ficom_m32i, uint8_t, bRm)
8404{
8405 IEMOP_MNEMONIC(ficom_st0_m32i, "ficom st0,m32i");
8406
8407 IEM_MC_BEGIN(3, 3);
8408 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
8409 IEM_MC_LOCAL(uint16_t, u16Fsw);
8410 IEM_MC_LOCAL(int32_t, i32Val2);
8411 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
8412 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
8413 IEM_MC_ARG_LOCAL_REF(int32_t const *, pi32Val2, i32Val2, 2);
8414
8415 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
8416 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8417
8418 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8419 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8420 IEM_MC_FETCH_MEM_I32(i32Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
8421
8422 IEM_MC_PREPARE_FPU_USAGE();
8423 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
8424 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_ficom_r80_by_i32, pu16Fsw, pr80Value1, pi32Val2);
8425 IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
8426 IEM_MC_ELSE()
8427 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
8428 IEM_MC_ENDIF();
8429 IEM_MC_ADVANCE_RIP();
8430
8431 IEM_MC_END();
8432 return VINF_SUCCESS;
8433}
8434
8435
8436/** Opcode 0xda !11/3. */
8437FNIEMOP_DEF_1(iemOp_ficomp_m32i, uint8_t, bRm)
8438{
8439 IEMOP_MNEMONIC(ficomp_st0_m32i, "ficomp st0,m32i");
8440
8441 IEM_MC_BEGIN(3, 3);
8442 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
8443 IEM_MC_LOCAL(uint16_t, u16Fsw);
8444 IEM_MC_LOCAL(int32_t, i32Val2);
8445 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
8446 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
8447 IEM_MC_ARG_LOCAL_REF(int32_t const *, pi32Val2, i32Val2, 2);
8448
8449 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
8450 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8451
8452 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8453 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8454 IEM_MC_FETCH_MEM_I32(i32Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
8455
8456 IEM_MC_PREPARE_FPU_USAGE();
8457 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
8458 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_ficom_r80_by_i32, pu16Fsw, pr80Value1, pi32Val2);
8459 IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
8460 IEM_MC_ELSE()
8461 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
8462 IEM_MC_ENDIF();
8463 IEM_MC_ADVANCE_RIP();
8464
8465 IEM_MC_END();
8466 return VINF_SUCCESS;
8467}
8468
8469
8470/** Opcode 0xda !11/4. */
8471FNIEMOP_DEF_1(iemOp_fisub_m32i, uint8_t, bRm)
8472{
8473 IEMOP_MNEMONIC(fisub_m32i, "fisub m32i");
8474 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32i, bRm, iemAImpl_fisub_r80_by_i32);
8475}
8476
8477
8478/** Opcode 0xda !11/5. */
8479FNIEMOP_DEF_1(iemOp_fisubr_m32i, uint8_t, bRm)
8480{
8481 IEMOP_MNEMONIC(fisubr_m32i, "fisubr m32i");
8482 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32i, bRm, iemAImpl_fisubr_r80_by_i32);
8483}
8484
8485
8486/** Opcode 0xda !11/6. */
8487FNIEMOP_DEF_1(iemOp_fidiv_m32i, uint8_t, bRm)
8488{
8489 IEMOP_MNEMONIC(fidiv_m32i, "fidiv m32i");
8490 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32i, bRm, iemAImpl_fidiv_r80_by_i32);
8491}
8492
8493
8494/** Opcode 0xda !11/7. */
8495FNIEMOP_DEF_1(iemOp_fidivr_m32i, uint8_t, bRm)
8496{
8497 IEMOP_MNEMONIC(fidivr_m32i, "fidivr m32i");
8498 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m32i, bRm, iemAImpl_fidivr_r80_by_i32);
8499}
8500
8501
8502/**
8503 * @opcode 0xda
8504 */
8505FNIEMOP_DEF(iemOp_EscF2)
8506{
8507 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
8508 pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xda & 0x7);
8509 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
8510 {
8511 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
8512 {
8513 case 0: return FNIEMOP_CALL_1(iemOp_fcmovb_stN, bRm);
8514 case 1: return FNIEMOP_CALL_1(iemOp_fcmove_stN, bRm);
8515 case 2: return FNIEMOP_CALL_1(iemOp_fcmovbe_stN, bRm);
8516 case 3: return FNIEMOP_CALL_1(iemOp_fcmovu_stN, bRm);
8517 case 4: return IEMOP_RAISE_INVALID_OPCODE();
8518 case 5:
8519 if (bRm == 0xe9)
8520 return FNIEMOP_CALL(iemOp_fucompp);
8521 return IEMOP_RAISE_INVALID_OPCODE();
8522 case 6: return IEMOP_RAISE_INVALID_OPCODE();
8523 case 7: return IEMOP_RAISE_INVALID_OPCODE();
8524 IEM_NOT_REACHED_DEFAULT_CASE_RET();
8525 }
8526 }
8527 else
8528 {
8529 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
8530 {
8531 case 0: return FNIEMOP_CALL_1(iemOp_fiadd_m32i, bRm);
8532 case 1: return FNIEMOP_CALL_1(iemOp_fimul_m32i, bRm);
8533 case 2: return FNIEMOP_CALL_1(iemOp_ficom_m32i, bRm);
8534 case 3: return FNIEMOP_CALL_1(iemOp_ficomp_m32i, bRm);
8535 case 4: return FNIEMOP_CALL_1(iemOp_fisub_m32i, bRm);
8536 case 5: return FNIEMOP_CALL_1(iemOp_fisubr_m32i, bRm);
8537 case 6: return FNIEMOP_CALL_1(iemOp_fidiv_m32i, bRm);
8538 case 7: return FNIEMOP_CALL_1(iemOp_fidivr_m32i, bRm);
8539 IEM_NOT_REACHED_DEFAULT_CASE_RET();
8540 }
8541 }
8542}
8543
8544
8545/** Opcode 0xdb !11/0. */
8546FNIEMOP_DEF_1(iemOp_fild_m32i, uint8_t, bRm)
8547{
8548 IEMOP_MNEMONIC(fild_m32i, "fild m32i");
8549
8550 IEM_MC_BEGIN(2, 3);
8551 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
8552 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
8553 IEM_MC_LOCAL(int32_t, i32Val);
8554 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
8555 IEM_MC_ARG_LOCAL_REF(int32_t const *, pi32Val, i32Val, 1);
8556
8557 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
8558 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8559
8560 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8561 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8562 IEM_MC_FETCH_MEM_I32(i32Val, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
8563
8564 IEM_MC_PREPARE_FPU_USAGE();
8565 IEM_MC_IF_FPUREG_IS_EMPTY(7)
8566 IEM_MC_CALL_FPU_AIMPL_2(iemAImpl_fild_i32_to_r80, pFpuRes, pi32Val);
8567 IEM_MC_PUSH_FPU_RESULT_MEM_OP(FpuRes, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
8568 IEM_MC_ELSE()
8569 IEM_MC_FPU_STACK_PUSH_OVERFLOW_MEM_OP(pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
8570 IEM_MC_ENDIF();
8571 IEM_MC_ADVANCE_RIP();
8572
8573 IEM_MC_END();
8574 return VINF_SUCCESS;
8575}
8576
8577
8578/** Opcode 0xdb !11/1. */
8579FNIEMOP_DEF_1(iemOp_fisttp_m32i, uint8_t, bRm)
8580{
8581 IEMOP_MNEMONIC(fisttp_m32i, "fisttp m32i");
8582 IEM_MC_BEGIN(3, 2);
8583 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
8584 IEM_MC_LOCAL(uint16_t, u16Fsw);
8585 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
8586 IEM_MC_ARG(int32_t *, pi32Dst, 1);
8587 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
8588
8589 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
8590 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8591 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8592 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8593
8594 IEM_MC_MEM_MAP(pi32Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
8595 IEM_MC_PREPARE_FPU_USAGE();
8596 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
8597 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fistt_r80_to_i32, pu16Fsw, pi32Dst, pr80Value);
8598 IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi32Dst, IEM_ACCESS_DATA_W, u16Fsw);
8599 IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
8600 IEM_MC_ELSE()
8601 IEM_MC_IF_FCW_IM()
8602 IEM_MC_STORE_MEM_I32_CONST_BY_REF(pi32Dst, INT32_MIN /* (integer indefinite) */);
8603 IEM_MC_MEM_COMMIT_AND_UNMAP(pi32Dst, IEM_ACCESS_DATA_W);
8604 IEM_MC_ENDIF();
8605 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
8606 IEM_MC_ENDIF();
8607 IEM_MC_ADVANCE_RIP();
8608
8609 IEM_MC_END();
8610 return VINF_SUCCESS;
8611}
8612
8613
8614/** Opcode 0xdb !11/2. */
8615FNIEMOP_DEF_1(iemOp_fist_m32i, uint8_t, bRm)
8616{
8617 IEMOP_MNEMONIC(fist_m32i, "fist m32i");
8618 IEM_MC_BEGIN(3, 2);
8619 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
8620 IEM_MC_LOCAL(uint16_t, u16Fsw);
8621 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
8622 IEM_MC_ARG(int32_t *, pi32Dst, 1);
8623 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
8624
8625 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
8626 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8627 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8628 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8629
8630 IEM_MC_MEM_MAP(pi32Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
8631 IEM_MC_PREPARE_FPU_USAGE();
8632 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
8633 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fist_r80_to_i32, pu16Fsw, pi32Dst, pr80Value);
8634 IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi32Dst, IEM_ACCESS_DATA_W, u16Fsw);
8635 IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
8636 IEM_MC_ELSE()
8637 IEM_MC_IF_FCW_IM()
8638 IEM_MC_STORE_MEM_I32_CONST_BY_REF(pi32Dst, INT32_MIN /* (integer indefinite) */);
8639 IEM_MC_MEM_COMMIT_AND_UNMAP(pi32Dst, IEM_ACCESS_DATA_W);
8640 IEM_MC_ENDIF();
8641 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
8642 IEM_MC_ENDIF();
8643 IEM_MC_ADVANCE_RIP();
8644
8645 IEM_MC_END();
8646 return VINF_SUCCESS;
8647}
8648
8649
8650/** Opcode 0xdb !11/3. */
8651FNIEMOP_DEF_1(iemOp_fistp_m32i, uint8_t, bRm)
8652{
8653 IEMOP_MNEMONIC(fistp_m32i, "fistp m32i");
8654 IEM_MC_BEGIN(3, 2);
8655 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
8656 IEM_MC_LOCAL(uint16_t, u16Fsw);
8657 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
8658 IEM_MC_ARG(int32_t *, pi32Dst, 1);
8659 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
8660
8661 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
8662 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8663 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8664 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8665
8666 IEM_MC_MEM_MAP(pi32Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
8667 IEM_MC_PREPARE_FPU_USAGE();
8668 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
8669 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fist_r80_to_i32, pu16Fsw, pi32Dst, pr80Value);
8670 IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi32Dst, IEM_ACCESS_DATA_W, u16Fsw);
8671 IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
8672 IEM_MC_ELSE()
8673 IEM_MC_IF_FCW_IM()
8674 IEM_MC_STORE_MEM_I32_CONST_BY_REF(pi32Dst, INT32_MIN /* (integer indefinite) */);
8675 IEM_MC_MEM_COMMIT_AND_UNMAP(pi32Dst, IEM_ACCESS_DATA_W);
8676 IEM_MC_ENDIF();
8677 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
8678 IEM_MC_ENDIF();
8679 IEM_MC_ADVANCE_RIP();
8680
8681 IEM_MC_END();
8682 return VINF_SUCCESS;
8683}
8684
8685
8686/** Opcode 0xdb !11/5. */
8687FNIEMOP_DEF_1(iemOp_fld_m80r, uint8_t, bRm)
8688{
8689 IEMOP_MNEMONIC(fld_m80r, "fld m80r");
8690
8691 IEM_MC_BEGIN(2, 3);
8692 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
8693 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
8694 IEM_MC_LOCAL(RTFLOAT80U, r80Val);
8695 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
8696 IEM_MC_ARG_LOCAL_REF(PCRTFLOAT80U, pr80Val, r80Val, 1);
8697
8698 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
8699 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8700
8701 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8702 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8703 IEM_MC_FETCH_MEM_R80(r80Val, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
8704
8705 IEM_MC_PREPARE_FPU_USAGE();
8706 IEM_MC_IF_FPUREG_IS_EMPTY(7)
8707 IEM_MC_CALL_FPU_AIMPL_2(iemAImpl_fld_r80_from_r80, pFpuRes, pr80Val);
8708 IEM_MC_PUSH_FPU_RESULT_MEM_OP(FpuRes, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
8709 IEM_MC_ELSE()
8710 IEM_MC_FPU_STACK_PUSH_OVERFLOW_MEM_OP(pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
8711 IEM_MC_ENDIF();
8712 IEM_MC_ADVANCE_RIP();
8713
8714 IEM_MC_END();
8715 return VINF_SUCCESS;
8716}
8717
8718
8719/** Opcode 0xdb !11/7. */
8720FNIEMOP_DEF_1(iemOp_fstp_m80r, uint8_t, bRm)
8721{
8722 IEMOP_MNEMONIC(fstp_m80r, "fstp m80r");
8723 IEM_MC_BEGIN(3, 2);
8724 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
8725 IEM_MC_LOCAL(uint16_t, u16Fsw);
8726 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
8727 IEM_MC_ARG(PRTFLOAT80U, pr80Dst, 1);
8728 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
8729
8730 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
8731 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8732 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8733 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8734
8735 IEM_MC_MEM_MAP(pr80Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
8736 IEM_MC_PREPARE_FPU_USAGE();
8737 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
8738 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fst_r80_to_r80, pu16Fsw, pr80Dst, pr80Value);
8739 IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pr80Dst, IEM_ACCESS_DATA_W, u16Fsw);
8740 IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
8741 IEM_MC_ELSE()
8742 IEM_MC_IF_FCW_IM()
8743 IEM_MC_STORE_MEM_NEG_QNAN_R80_BY_REF(pr80Dst);
8744 IEM_MC_MEM_COMMIT_AND_UNMAP(pr80Dst, IEM_ACCESS_DATA_W);
8745 IEM_MC_ENDIF();
8746 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
8747 IEM_MC_ENDIF();
8748 IEM_MC_ADVANCE_RIP();
8749
8750 IEM_MC_END();
8751 return VINF_SUCCESS;
8752}
8753
8754
8755/** Opcode 0xdb 11/0. */
8756FNIEMOP_DEF_1(iemOp_fcmovnb_stN, uint8_t, bRm)
8757{
8758 IEMOP_MNEMONIC(fcmovnb_st0_stN, "fcmovnb st0,stN");
8759 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8760
8761 IEM_MC_BEGIN(0, 1);
8762 IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
8763
8764 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8765 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8766
8767 IEM_MC_PREPARE_FPU_USAGE();
8768 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
8769 IEM_MC_IF_EFL_BIT_NOT_SET(X86_EFL_CF)
8770 IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
8771 IEM_MC_ENDIF();
8772 IEM_MC_UPDATE_FPU_OPCODE_IP();
8773 IEM_MC_ELSE()
8774 IEM_MC_FPU_STACK_UNDERFLOW(0);
8775 IEM_MC_ENDIF();
8776 IEM_MC_ADVANCE_RIP();
8777
8778 IEM_MC_END();
8779 return VINF_SUCCESS;
8780}
8781
8782
8783/** Opcode 0xdb 11/1. */
8784FNIEMOP_DEF_1(iemOp_fcmovne_stN, uint8_t, bRm)
8785{
8786 IEMOP_MNEMONIC(fcmovne_st0_stN, "fcmovne st0,stN");
8787 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8788
8789 IEM_MC_BEGIN(0, 1);
8790 IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
8791
8792 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8793 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8794
8795 IEM_MC_PREPARE_FPU_USAGE();
8796 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
8797 IEM_MC_IF_EFL_BIT_NOT_SET(X86_EFL_ZF)
8798 IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
8799 IEM_MC_ENDIF();
8800 IEM_MC_UPDATE_FPU_OPCODE_IP();
8801 IEM_MC_ELSE()
8802 IEM_MC_FPU_STACK_UNDERFLOW(0);
8803 IEM_MC_ENDIF();
8804 IEM_MC_ADVANCE_RIP();
8805
8806 IEM_MC_END();
8807 return VINF_SUCCESS;
8808}
8809
8810
8811/** Opcode 0xdb 11/2. */
8812FNIEMOP_DEF_1(iemOp_fcmovnbe_stN, uint8_t, bRm)
8813{
8814 IEMOP_MNEMONIC(fcmovnbe_st0_stN, "fcmovnbe st0,stN");
8815 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8816
8817 IEM_MC_BEGIN(0, 1);
8818 IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
8819
8820 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8821 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8822
8823 IEM_MC_PREPARE_FPU_USAGE();
8824 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
8825 IEM_MC_IF_EFL_NO_BITS_SET(X86_EFL_CF | X86_EFL_ZF)
8826 IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
8827 IEM_MC_ENDIF();
8828 IEM_MC_UPDATE_FPU_OPCODE_IP();
8829 IEM_MC_ELSE()
8830 IEM_MC_FPU_STACK_UNDERFLOW(0);
8831 IEM_MC_ENDIF();
8832 IEM_MC_ADVANCE_RIP();
8833
8834 IEM_MC_END();
8835 return VINF_SUCCESS;
8836}
8837
8838
8839/** Opcode 0xdb 11/3. */
8840FNIEMOP_DEF_1(iemOp_fcmovnnu_stN, uint8_t, bRm)
8841{
8842 IEMOP_MNEMONIC(fcmovnnu_st0_stN, "fcmovnnu st0,stN");
8843 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8844
8845 IEM_MC_BEGIN(0, 1);
8846 IEM_MC_LOCAL(PCRTFLOAT80U, pr80ValueN);
8847
8848 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8849 IEM_MC_MAYBE_RAISE_FPU_XCPT();
8850
8851 IEM_MC_PREPARE_FPU_USAGE();
8852 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80_FIRST(pr80ValueN, bRm & X86_MODRM_RM_MASK, 0)
8853 IEM_MC_IF_EFL_BIT_NOT_SET(X86_EFL_PF)
8854 IEM_MC_STORE_FPUREG_R80_SRC_REF(0, pr80ValueN);
8855 IEM_MC_ENDIF();
8856 IEM_MC_UPDATE_FPU_OPCODE_IP();
8857 IEM_MC_ELSE()
8858 IEM_MC_FPU_STACK_UNDERFLOW(0);
8859 IEM_MC_ENDIF();
8860 IEM_MC_ADVANCE_RIP();
8861
8862 IEM_MC_END();
8863 return VINF_SUCCESS;
8864}
8865
8866
8867/** Opcode 0xdb 0xe0. */
8868FNIEMOP_DEF(iemOp_fneni)
8869{
8870 IEMOP_MNEMONIC(fneni, "fneni (8087/ign)");
8871 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8872 IEM_MC_BEGIN(0,0);
8873 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8874 IEM_MC_ADVANCE_RIP();
8875 IEM_MC_END();
8876 return VINF_SUCCESS;
8877}
8878
8879
8880/** Opcode 0xdb 0xe1. */
8881FNIEMOP_DEF(iemOp_fndisi)
8882{
8883 IEMOP_MNEMONIC(fndisi, "fndisi (8087/ign)");
8884 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8885 IEM_MC_BEGIN(0,0);
8886 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8887 IEM_MC_ADVANCE_RIP();
8888 IEM_MC_END();
8889 return VINF_SUCCESS;
8890}
8891
8892
8893/** Opcode 0xdb 0xe2. */
8894FNIEMOP_DEF(iemOp_fnclex)
8895{
8896 IEMOP_MNEMONIC(fnclex, "fnclex");
8897 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8898
8899 IEM_MC_BEGIN(0,0);
8900 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8901 IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
8902 IEM_MC_CLEAR_FSW_EX();
8903 IEM_MC_ADVANCE_RIP();
8904 IEM_MC_END();
8905 return VINF_SUCCESS;
8906}
8907
8908
8909/** Opcode 0xdb 0xe3. */
8910FNIEMOP_DEF(iemOp_fninit)
8911{
8912 IEMOP_MNEMONIC(fninit, "fninit");
8913 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8914 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_finit, false /*fCheckXcpts*/);
8915}
8916
8917
8918/** Opcode 0xdb 0xe4. */
8919FNIEMOP_DEF(iemOp_fnsetpm)
8920{
8921 IEMOP_MNEMONIC(fnsetpm, "fnsetpm (80287/ign)"); /* set protected mode on fpu. */
8922 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8923 IEM_MC_BEGIN(0,0);
8924 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8925 IEM_MC_ADVANCE_RIP();
8926 IEM_MC_END();
8927 return VINF_SUCCESS;
8928}
8929
8930
8931/** Opcode 0xdb 0xe5. */
8932FNIEMOP_DEF(iemOp_frstpm)
8933{
8934 IEMOP_MNEMONIC(frstpm, "frstpm (80287XL/ign)"); /* reset pm, back to real mode. */
8935#if 0 /* #UDs on newer CPUs */
8936 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
8937 IEM_MC_BEGIN(0,0);
8938 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
8939 IEM_MC_ADVANCE_RIP();
8940 IEM_MC_END();
8941 return VINF_SUCCESS;
8942#else
8943 return IEMOP_RAISE_INVALID_OPCODE();
8944#endif
8945}
8946
8947
8948/** Opcode 0xdb 11/5. */
8949FNIEMOP_DEF_1(iemOp_fucomi_stN, uint8_t, bRm)
8950{
8951 IEMOP_MNEMONIC(fucomi_st0_stN, "fucomi st0,stN");
8952 return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_fcomi_fucomi, bRm & X86_MODRM_RM_MASK, iemAImpl_fucomi_r80_by_r80, false /*fPop*/);
8953}
8954
8955
8956/** Opcode 0xdb 11/6. */
8957FNIEMOP_DEF_1(iemOp_fcomi_stN, uint8_t, bRm)
8958{
8959 IEMOP_MNEMONIC(fcomi_st0_stN, "fcomi st0,stN");
8960 return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_fcomi_fucomi, bRm & X86_MODRM_RM_MASK, iemAImpl_fcomi_r80_by_r80, false /*fPop*/);
8961}
8962
8963
8964/**
8965 * @opcode 0xdb
8966 */
8967FNIEMOP_DEF(iemOp_EscF3)
8968{
8969 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
8970 pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xdb & 0x7);
8971 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
8972 {
8973 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
8974 {
8975 case 0: return FNIEMOP_CALL_1(iemOp_fcmovnb_stN, bRm);
8976 case 1: return FNIEMOP_CALL_1(iemOp_fcmovne_stN, bRm);
8977 case 2: return FNIEMOP_CALL_1(iemOp_fcmovnbe_stN, bRm);
8978 case 3: return FNIEMOP_CALL_1(iemOp_fcmovnnu_stN, bRm);
8979 case 4:
8980 switch (bRm)
8981 {
8982 case 0xe0: return FNIEMOP_CALL(iemOp_fneni);
8983 case 0xe1: return FNIEMOP_CALL(iemOp_fndisi);
8984 case 0xe2: return FNIEMOP_CALL(iemOp_fnclex);
8985 case 0xe3: return FNIEMOP_CALL(iemOp_fninit);
8986 case 0xe4: return FNIEMOP_CALL(iemOp_fnsetpm);
8987 case 0xe5: return FNIEMOP_CALL(iemOp_frstpm);
8988 case 0xe6: return IEMOP_RAISE_INVALID_OPCODE();
8989 case 0xe7: return IEMOP_RAISE_INVALID_OPCODE();
8990 IEM_NOT_REACHED_DEFAULT_CASE_RET();
8991 }
8992 break;
8993 case 5: return FNIEMOP_CALL_1(iemOp_fucomi_stN, bRm);
8994 case 6: return FNIEMOP_CALL_1(iemOp_fcomi_stN, bRm);
8995 case 7: return IEMOP_RAISE_INVALID_OPCODE();
8996 IEM_NOT_REACHED_DEFAULT_CASE_RET();
8997 }
8998 }
8999 else
9000 {
9001 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
9002 {
9003 case 0: return FNIEMOP_CALL_1(iemOp_fild_m32i, bRm);
9004 case 1: return FNIEMOP_CALL_1(iemOp_fisttp_m32i,bRm);
9005 case 2: return FNIEMOP_CALL_1(iemOp_fist_m32i, bRm);
9006 case 3: return FNIEMOP_CALL_1(iemOp_fistp_m32i, bRm);
9007 case 4: return IEMOP_RAISE_INVALID_OPCODE();
9008 case 5: return FNIEMOP_CALL_1(iemOp_fld_m80r, bRm);
9009 case 6: return IEMOP_RAISE_INVALID_OPCODE();
9010 case 7: return FNIEMOP_CALL_1(iemOp_fstp_m80r, bRm);
9011 IEM_NOT_REACHED_DEFAULT_CASE_RET();
9012 }
9013 }
9014}
9015
9016
9017/**
9018 * Common worker for FPU instructions working on STn and ST0, and storing the
9019 * result in STn unless IE, DE or ZE was raised.
9020 *
9021 * @param pfnAImpl Pointer to the instruction implementation (assembly).
9022 */
9023FNIEMOP_DEF_2(iemOpHlpFpu_stN_st0, uint8_t, bRm, PFNIEMAIMPLFPUR80, pfnAImpl)
9024{
9025 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9026
9027 IEM_MC_BEGIN(3, 1);
9028 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
9029 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
9030 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
9031 IEM_MC_ARG(PCRTFLOAT80U, pr80Value2, 2);
9032
9033 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9034 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9035
9036 IEM_MC_PREPARE_FPU_USAGE();
9037 IEM_MC_IF_TWO_FPUREGS_NOT_EMPTY_REF_R80(pr80Value1, bRm & X86_MODRM_RM_MASK, pr80Value2, 0)
9038 IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pFpuRes, pr80Value1, pr80Value2);
9039 IEM_MC_STORE_FPU_RESULT(FpuRes, bRm & X86_MODRM_RM_MASK);
9040 IEM_MC_ELSE()
9041 IEM_MC_FPU_STACK_UNDERFLOW(bRm & X86_MODRM_RM_MASK);
9042 IEM_MC_ENDIF();
9043 IEM_MC_ADVANCE_RIP();
9044
9045 IEM_MC_END();
9046 return VINF_SUCCESS;
9047}
9048
9049
9050/** Opcode 0xdc 11/0. */
9051FNIEMOP_DEF_1(iemOp_fadd_stN_st0, uint8_t, bRm)
9052{
9053 IEMOP_MNEMONIC(fadd_stN_st0, "fadd stN,st0");
9054 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0, bRm, iemAImpl_fadd_r80_by_r80);
9055}
9056
9057
9058/** Opcode 0xdc 11/1. */
9059FNIEMOP_DEF_1(iemOp_fmul_stN_st0, uint8_t, bRm)
9060{
9061 IEMOP_MNEMONIC(fmul_stN_st0, "fmul stN,st0");
9062 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0, bRm, iemAImpl_fmul_r80_by_r80);
9063}
9064
9065
9066/** Opcode 0xdc 11/4. */
9067FNIEMOP_DEF_1(iemOp_fsubr_stN_st0, uint8_t, bRm)
9068{
9069 IEMOP_MNEMONIC(fsubr_stN_st0, "fsubr stN,st0");
9070 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0, bRm, iemAImpl_fsubr_r80_by_r80);
9071}
9072
9073
9074/** Opcode 0xdc 11/5. */
9075FNIEMOP_DEF_1(iemOp_fsub_stN_st0, uint8_t, bRm)
9076{
9077 IEMOP_MNEMONIC(fsub_stN_st0, "fsub stN,st0");
9078 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0, bRm, iemAImpl_fsub_r80_by_r80);
9079}
9080
9081
9082/** Opcode 0xdc 11/6. */
9083FNIEMOP_DEF_1(iemOp_fdivr_stN_st0, uint8_t, bRm)
9084{
9085 IEMOP_MNEMONIC(fdivr_stN_st0, "fdivr stN,st0");
9086 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0, bRm, iemAImpl_fdivr_r80_by_r80);
9087}
9088
9089
9090/** Opcode 0xdc 11/7. */
9091FNIEMOP_DEF_1(iemOp_fdiv_stN_st0, uint8_t, bRm)
9092{
9093 IEMOP_MNEMONIC(fdiv_stN_st0, "fdiv stN,st0");
9094 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0, bRm, iemAImpl_fdiv_r80_by_r80);
9095}
9096
9097
9098/**
9099 * Common worker for FPU instructions working on ST0 and a 64-bit floating point
9100 * memory operand, and storing the result in ST0.
9101 *
9102 * @param pfnAImpl Pointer to the instruction implementation (assembly).
9103 */
9104FNIEMOP_DEF_2(iemOpHlpFpu_ST0_m64r, uint8_t, bRm, PFNIEMAIMPLFPUR64, pfnImpl)
9105{
9106 IEM_MC_BEGIN(3, 3);
9107 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
9108 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
9109 IEM_MC_LOCAL(RTFLOAT64U, r64Factor2);
9110 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
9111 IEM_MC_ARG(PCRTFLOAT80U, pr80Factor1, 1);
9112 IEM_MC_ARG_LOCAL_REF(PRTFLOAT64U, pr64Factor2, r64Factor2, 2);
9113
9114 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
9115 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9116 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9117 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9118
9119 IEM_MC_FETCH_MEM_R64(r64Factor2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9120 IEM_MC_PREPARE_FPU_USAGE();
9121 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Factor1, 0)
9122 IEM_MC_CALL_FPU_AIMPL_3(pfnImpl, pFpuRes, pr80Factor1, pr64Factor2);
9123 IEM_MC_STORE_FPU_RESULT_MEM_OP(FpuRes, 0, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9124 IEM_MC_ELSE()
9125 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(0, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9126 IEM_MC_ENDIF();
9127 IEM_MC_ADVANCE_RIP();
9128
9129 IEM_MC_END();
9130 return VINF_SUCCESS;
9131}
9132
9133
9134/** Opcode 0xdc !11/0. */
9135FNIEMOP_DEF_1(iemOp_fadd_m64r, uint8_t, bRm)
9136{
9137 IEMOP_MNEMONIC(fadd_m64r, "fadd m64r");
9138 return FNIEMOP_CALL_2(iemOpHlpFpu_ST0_m64r, bRm, iemAImpl_fadd_r80_by_r64);
9139}
9140
9141
9142/** Opcode 0xdc !11/1. */
9143FNIEMOP_DEF_1(iemOp_fmul_m64r, uint8_t, bRm)
9144{
9145 IEMOP_MNEMONIC(fmul_m64r, "fmul m64r");
9146 return FNIEMOP_CALL_2(iemOpHlpFpu_ST0_m64r, bRm, iemAImpl_fmul_r80_by_r64);
9147}
9148
9149
9150/** Opcode 0xdc !11/2. */
9151FNIEMOP_DEF_1(iemOp_fcom_m64r, uint8_t, bRm)
9152{
9153 IEMOP_MNEMONIC(fcom_st0_m64r, "fcom st0,m64r");
9154
9155 IEM_MC_BEGIN(3, 3);
9156 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
9157 IEM_MC_LOCAL(uint16_t, u16Fsw);
9158 IEM_MC_LOCAL(RTFLOAT64U, r64Val2);
9159 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
9160 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
9161 IEM_MC_ARG_LOCAL_REF(PCRTFLOAT64U, pr64Val2, r64Val2, 2);
9162
9163 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
9164 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9165
9166 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9167 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9168 IEM_MC_FETCH_MEM_R64(r64Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9169
9170 IEM_MC_PREPARE_FPU_USAGE();
9171 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
9172 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fcom_r80_by_r64, pu16Fsw, pr80Value1, pr64Val2);
9173 IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9174 IEM_MC_ELSE()
9175 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9176 IEM_MC_ENDIF();
9177 IEM_MC_ADVANCE_RIP();
9178
9179 IEM_MC_END();
9180 return VINF_SUCCESS;
9181}
9182
9183
9184/** Opcode 0xdc !11/3. */
9185FNIEMOP_DEF_1(iemOp_fcomp_m64r, uint8_t, bRm)
9186{
9187 IEMOP_MNEMONIC(fcomp_st0_m64r, "fcomp st0,m64r");
9188
9189 IEM_MC_BEGIN(3, 3);
9190 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
9191 IEM_MC_LOCAL(uint16_t, u16Fsw);
9192 IEM_MC_LOCAL(RTFLOAT64U, r64Val2);
9193 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
9194 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
9195 IEM_MC_ARG_LOCAL_REF(PCRTFLOAT64U, pr64Val2, r64Val2, 2);
9196
9197 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
9198 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9199
9200 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9201 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9202 IEM_MC_FETCH_MEM_R64(r64Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9203
9204 IEM_MC_PREPARE_FPU_USAGE();
9205 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
9206 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fcom_r80_by_r64, pu16Fsw, pr80Value1, pr64Val2);
9207 IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9208 IEM_MC_ELSE()
9209 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9210 IEM_MC_ENDIF();
9211 IEM_MC_ADVANCE_RIP();
9212
9213 IEM_MC_END();
9214 return VINF_SUCCESS;
9215}
9216
9217
9218/** Opcode 0xdc !11/4. */
9219FNIEMOP_DEF_1(iemOp_fsub_m64r, uint8_t, bRm)
9220{
9221 IEMOP_MNEMONIC(fsub_m64r, "fsub m64r");
9222 return FNIEMOP_CALL_2(iemOpHlpFpu_ST0_m64r, bRm, iemAImpl_fsub_r80_by_r64);
9223}
9224
9225
9226/** Opcode 0xdc !11/5. */
9227FNIEMOP_DEF_1(iemOp_fsubr_m64r, uint8_t, bRm)
9228{
9229 IEMOP_MNEMONIC(fsubr_m64r, "fsubr m64r");
9230 return FNIEMOP_CALL_2(iemOpHlpFpu_ST0_m64r, bRm, iemAImpl_fsubr_r80_by_r64);
9231}
9232
9233
9234/** Opcode 0xdc !11/6. */
9235FNIEMOP_DEF_1(iemOp_fdiv_m64r, uint8_t, bRm)
9236{
9237 IEMOP_MNEMONIC(fdiv_m64r, "fdiv m64r");
9238 return FNIEMOP_CALL_2(iemOpHlpFpu_ST0_m64r, bRm, iemAImpl_fdiv_r80_by_r64);
9239}
9240
9241
9242/** Opcode 0xdc !11/7. */
9243FNIEMOP_DEF_1(iemOp_fdivr_m64r, uint8_t, bRm)
9244{
9245 IEMOP_MNEMONIC(fdivr_m64r, "fdivr m64r");
9246 return FNIEMOP_CALL_2(iemOpHlpFpu_ST0_m64r, bRm, iemAImpl_fdivr_r80_by_r64);
9247}
9248
9249
9250/**
9251 * @opcode 0xdc
9252 */
9253FNIEMOP_DEF(iemOp_EscF4)
9254{
9255 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
9256 pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xdc & 0x7);
9257 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
9258 {
9259 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
9260 {
9261 case 0: return FNIEMOP_CALL_1(iemOp_fadd_stN_st0, bRm);
9262 case 1: return FNIEMOP_CALL_1(iemOp_fmul_stN_st0, bRm);
9263 case 2: return FNIEMOP_CALL_1(iemOp_fcom_stN, bRm); /* Marked reserved, intel behavior is that of FCOM ST(i). */
9264 case 3: return FNIEMOP_CALL_1(iemOp_fcomp_stN, bRm); /* Marked reserved, intel behavior is that of FCOMP ST(i). */
9265 case 4: return FNIEMOP_CALL_1(iemOp_fsubr_stN_st0, bRm);
9266 case 5: return FNIEMOP_CALL_1(iemOp_fsub_stN_st0, bRm);
9267 case 6: return FNIEMOP_CALL_1(iemOp_fdivr_stN_st0, bRm);
9268 case 7: return FNIEMOP_CALL_1(iemOp_fdiv_stN_st0, bRm);
9269 IEM_NOT_REACHED_DEFAULT_CASE_RET();
9270 }
9271 }
9272 else
9273 {
9274 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
9275 {
9276 case 0: return FNIEMOP_CALL_1(iemOp_fadd_m64r, bRm);
9277 case 1: return FNIEMOP_CALL_1(iemOp_fmul_m64r, bRm);
9278 case 2: return FNIEMOP_CALL_1(iemOp_fcom_m64r, bRm);
9279 case 3: return FNIEMOP_CALL_1(iemOp_fcomp_m64r, bRm);
9280 case 4: return FNIEMOP_CALL_1(iemOp_fsub_m64r, bRm);
9281 case 5: return FNIEMOP_CALL_1(iemOp_fsubr_m64r, bRm);
9282 case 6: return FNIEMOP_CALL_1(iemOp_fdiv_m64r, bRm);
9283 case 7: return FNIEMOP_CALL_1(iemOp_fdivr_m64r, bRm);
9284 IEM_NOT_REACHED_DEFAULT_CASE_RET();
9285 }
9286 }
9287}
9288
9289
9290/** Opcode 0xdd !11/0.
9291 * @sa iemOp_fld_m32r */
9292FNIEMOP_DEF_1(iemOp_fld_m64r, uint8_t, bRm)
9293{
9294 IEMOP_MNEMONIC(fld_m64r, "fld m64r");
9295
9296 IEM_MC_BEGIN(2, 3);
9297 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
9298 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
9299 IEM_MC_LOCAL(RTFLOAT64U, r64Val);
9300 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
9301 IEM_MC_ARG_LOCAL_REF(PCRTFLOAT64U, pr64Val, r64Val, 1);
9302
9303 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
9304 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9305 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9306 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9307
9308 IEM_MC_FETCH_MEM_R64(r64Val, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9309 IEM_MC_PREPARE_FPU_USAGE();
9310 IEM_MC_IF_FPUREG_IS_EMPTY(7)
9311 IEM_MC_CALL_FPU_AIMPL_2(iemAImpl_fld_r64_to_r80, pFpuRes, pr64Val);
9312 IEM_MC_PUSH_FPU_RESULT_MEM_OP(FpuRes, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9313 IEM_MC_ELSE()
9314 IEM_MC_FPU_STACK_PUSH_OVERFLOW_MEM_OP(pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9315 IEM_MC_ENDIF();
9316 IEM_MC_ADVANCE_RIP();
9317
9318 IEM_MC_END();
9319 return VINF_SUCCESS;
9320}
9321
9322
9323/** Opcode 0xdd !11/0. */
9324FNIEMOP_DEF_1(iemOp_fisttp_m64i, uint8_t, bRm)
9325{
9326 IEMOP_MNEMONIC(fisttp_m64i, "fisttp m64i");
9327 IEM_MC_BEGIN(3, 2);
9328 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
9329 IEM_MC_LOCAL(uint16_t, u16Fsw);
9330 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
9331 IEM_MC_ARG(int64_t *, pi64Dst, 1);
9332 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
9333
9334 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
9335 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9336 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9337 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9338
9339 IEM_MC_MEM_MAP(pi64Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
9340 IEM_MC_PREPARE_FPU_USAGE();
9341 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
9342 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fistt_r80_to_i64, pu16Fsw, pi64Dst, pr80Value);
9343 IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi64Dst, IEM_ACCESS_DATA_W, u16Fsw);
9344 IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
9345 IEM_MC_ELSE()
9346 IEM_MC_IF_FCW_IM()
9347 IEM_MC_STORE_MEM_I64_CONST_BY_REF(pi64Dst, INT64_MIN /* (integer indefinite) */);
9348 IEM_MC_MEM_COMMIT_AND_UNMAP(pi64Dst, IEM_ACCESS_DATA_W);
9349 IEM_MC_ENDIF();
9350 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
9351 IEM_MC_ENDIF();
9352 IEM_MC_ADVANCE_RIP();
9353
9354 IEM_MC_END();
9355 return VINF_SUCCESS;
9356}
9357
9358
9359/** Opcode 0xdd !11/0. */
9360FNIEMOP_DEF_1(iemOp_fst_m64r, uint8_t, bRm)
9361{
9362 IEMOP_MNEMONIC(fst_m64r, "fst m64r");
9363 IEM_MC_BEGIN(3, 2);
9364 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
9365 IEM_MC_LOCAL(uint16_t, u16Fsw);
9366 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
9367 IEM_MC_ARG(PRTFLOAT64U, pr64Dst, 1);
9368 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
9369
9370 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
9371 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9372 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9373 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9374
9375 IEM_MC_MEM_MAP(pr64Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
9376 IEM_MC_PREPARE_FPU_USAGE();
9377 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
9378 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fst_r80_to_r64, pu16Fsw, pr64Dst, pr80Value);
9379 IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pr64Dst, IEM_ACCESS_DATA_W, u16Fsw);
9380 IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
9381 IEM_MC_ELSE()
9382 IEM_MC_IF_FCW_IM()
9383 IEM_MC_STORE_MEM_NEG_QNAN_R64_BY_REF(pr64Dst);
9384 IEM_MC_MEM_COMMIT_AND_UNMAP(pr64Dst, IEM_ACCESS_DATA_W);
9385 IEM_MC_ENDIF();
9386 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
9387 IEM_MC_ENDIF();
9388 IEM_MC_ADVANCE_RIP();
9389
9390 IEM_MC_END();
9391 return VINF_SUCCESS;
9392}
9393
9394
9395
9396
9397/** Opcode 0xdd !11/0. */
9398FNIEMOP_DEF_1(iemOp_fstp_m64r, uint8_t, bRm)
9399{
9400 IEMOP_MNEMONIC(fstp_m64r, "fstp m64r");
9401 IEM_MC_BEGIN(3, 2);
9402 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
9403 IEM_MC_LOCAL(uint16_t, u16Fsw);
9404 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
9405 IEM_MC_ARG(PRTFLOAT64U, pr64Dst, 1);
9406 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
9407
9408 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
9409 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9410 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9411 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9412
9413 IEM_MC_MEM_MAP(pr64Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
9414 IEM_MC_PREPARE_FPU_USAGE();
9415 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
9416 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fst_r80_to_r64, pu16Fsw, pr64Dst, pr80Value);
9417 IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pr64Dst, IEM_ACCESS_DATA_W, u16Fsw);
9418 IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
9419 IEM_MC_ELSE()
9420 IEM_MC_IF_FCW_IM()
9421 IEM_MC_STORE_MEM_NEG_QNAN_R64_BY_REF(pr64Dst);
9422 IEM_MC_MEM_COMMIT_AND_UNMAP(pr64Dst, IEM_ACCESS_DATA_W);
9423 IEM_MC_ENDIF();
9424 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
9425 IEM_MC_ENDIF();
9426 IEM_MC_ADVANCE_RIP();
9427
9428 IEM_MC_END();
9429 return VINF_SUCCESS;
9430}
9431
9432
9433/** Opcode 0xdd !11/0. */
9434FNIEMOP_DEF_1(iemOp_frstor, uint8_t, bRm)
9435{
9436 IEMOP_MNEMONIC(frstor, "frstor m94/108byte");
9437 IEM_MC_BEGIN(3, 0);
9438 IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, /*=*/ pVCpu->iem.s.enmEffOpSize, 0);
9439 IEM_MC_ARG(uint8_t, iEffSeg, 1);
9440 IEM_MC_ARG(RTGCPTR, GCPtrEffSrc, 2);
9441 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
9442 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9443 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9444 IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
9445 IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
9446 IEM_MC_CALL_CIMPL_3(iemCImpl_frstor, enmEffOpSize, iEffSeg, GCPtrEffSrc);
9447 IEM_MC_END();
9448 return VINF_SUCCESS;
9449}
9450
9451
9452/** Opcode 0xdd !11/0. */
9453FNIEMOP_DEF_1(iemOp_fnsave, uint8_t, bRm)
9454{
9455 IEMOP_MNEMONIC(fnsave, "fnsave m94/108byte");
9456 IEM_MC_BEGIN(3, 0);
9457 IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, /*=*/ pVCpu->iem.s.enmEffOpSize, 0);
9458 IEM_MC_ARG(uint8_t, iEffSeg, 1);
9459 IEM_MC_ARG(RTGCPTR, GCPtrEffDst, 2);
9460 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
9461 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9462 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9463 IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
9464 IEM_MC_ASSIGN(iEffSeg, pVCpu->iem.s.iEffSeg);
9465 IEM_MC_CALL_CIMPL_3(iemCImpl_fnsave, enmEffOpSize, iEffSeg, GCPtrEffDst);
9466 IEM_MC_END();
9467 return VINF_SUCCESS;
9468
9469}
9470
9471/** Opcode 0xdd !11/0. */
9472FNIEMOP_DEF_1(iemOp_fnstsw, uint8_t, bRm)
9473{
9474 IEMOP_MNEMONIC(fnstsw_m16, "fnstsw m16");
9475
9476 IEM_MC_BEGIN(0, 2);
9477 IEM_MC_LOCAL(uint16_t, u16Tmp);
9478 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
9479
9480 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
9481 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9482 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9483
9484 IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
9485 IEM_MC_FETCH_FSW(u16Tmp);
9486 IEM_MC_STORE_MEM_U16(pVCpu->iem.s.iEffSeg, GCPtrEffDst, u16Tmp);
9487 IEM_MC_ADVANCE_RIP();
9488
9489/** @todo Debug / drop a hint to the verifier that things may differ
9490 * from REM. Seen 0x4020 (iem) vs 0x4000 (rem) at 0008:801c6b88 booting
9491 * NT4SP1. (X86_FSW_PE) */
9492 IEM_MC_END();
9493 return VINF_SUCCESS;
9494}
9495
9496
9497/** Opcode 0xdd 11/0. */
9498FNIEMOP_DEF_1(iemOp_ffree_stN, uint8_t, bRm)
9499{
9500 IEMOP_MNEMONIC(ffree_stN, "ffree stN");
9501 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9502 /* Note! C0, C1, C2 and C3 are documented as undefined, we leave the
9503 unmodified. */
9504
9505 IEM_MC_BEGIN(0, 0);
9506
9507 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9508 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9509
9510 IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
9511 IEM_MC_FPU_STACK_FREE(bRm & X86_MODRM_RM_MASK);
9512 IEM_MC_UPDATE_FPU_OPCODE_IP();
9513
9514 IEM_MC_ADVANCE_RIP();
9515 IEM_MC_END();
9516 return VINF_SUCCESS;
9517}
9518
9519
9520/** Opcode 0xdd 11/1. */
9521FNIEMOP_DEF_1(iemOp_fst_stN, uint8_t, bRm)
9522{
9523 IEMOP_MNEMONIC(fst_st0_stN, "fst st0,stN");
9524 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9525
9526 IEM_MC_BEGIN(0, 2);
9527 IEM_MC_LOCAL(PCRTFLOAT80U, pr80Value);
9528 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
9529 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9530 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9531
9532 IEM_MC_PREPARE_FPU_USAGE();
9533 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
9534 IEM_MC_SET_FPU_RESULT(FpuRes, 0 /*FSW*/, pr80Value);
9535 IEM_MC_STORE_FPU_RESULT(FpuRes, bRm & X86_MODRM_RM_MASK);
9536 IEM_MC_ELSE()
9537 IEM_MC_FPU_STACK_UNDERFLOW(bRm & X86_MODRM_RM_MASK);
9538 IEM_MC_ENDIF();
9539
9540 IEM_MC_ADVANCE_RIP();
9541 IEM_MC_END();
9542 return VINF_SUCCESS;
9543}
9544
9545
9546/** Opcode 0xdd 11/3. */
9547FNIEMOP_DEF_1(iemOp_fucom_stN_st0, uint8_t, bRm)
9548{
9549 IEMOP_MNEMONIC(fucom_st0_stN, "fucom st0,stN");
9550 return FNIEMOP_CALL_2(iemOpHlpFpuNoStore_st0_stN, bRm, iemAImpl_fucom_r80_by_r80);
9551}
9552
9553
9554/** Opcode 0xdd 11/4. */
9555FNIEMOP_DEF_1(iemOp_fucomp_stN, uint8_t, bRm)
9556{
9557 IEMOP_MNEMONIC(fucomp_st0_stN, "fucomp st0,stN");
9558 return FNIEMOP_CALL_2(iemOpHlpFpuNoStore_st0_stN_pop, bRm, iemAImpl_fucom_r80_by_r80);
9559}
9560
9561
9562/**
9563 * @opcode 0xdd
9564 */
9565FNIEMOP_DEF(iemOp_EscF5)
9566{
9567 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
9568 pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xdd & 0x7);
9569 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
9570 {
9571 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
9572 {
9573 case 0: return FNIEMOP_CALL_1(iemOp_ffree_stN, bRm);
9574 case 1: return FNIEMOP_CALL_1(iemOp_fxch_stN, bRm); /* Reserved, intel behavior is that of XCHG ST(i). */
9575 case 2: return FNIEMOP_CALL_1(iemOp_fst_stN, bRm);
9576 case 3: return FNIEMOP_CALL_1(iemOp_fstp_stN, bRm);
9577 case 4: return FNIEMOP_CALL_1(iemOp_fucom_stN_st0,bRm);
9578 case 5: return FNIEMOP_CALL_1(iemOp_fucomp_stN, bRm);
9579 case 6: return IEMOP_RAISE_INVALID_OPCODE();
9580 case 7: return IEMOP_RAISE_INVALID_OPCODE();
9581 IEM_NOT_REACHED_DEFAULT_CASE_RET();
9582 }
9583 }
9584 else
9585 {
9586 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
9587 {
9588 case 0: return FNIEMOP_CALL_1(iemOp_fld_m64r, bRm);
9589 case 1: return FNIEMOP_CALL_1(iemOp_fisttp_m64i, bRm);
9590 case 2: return FNIEMOP_CALL_1(iemOp_fst_m64r, bRm);
9591 case 3: return FNIEMOP_CALL_1(iemOp_fstp_m64r, bRm);
9592 case 4: return FNIEMOP_CALL_1(iemOp_frstor, bRm);
9593 case 5: return IEMOP_RAISE_INVALID_OPCODE();
9594 case 6: return FNIEMOP_CALL_1(iemOp_fnsave, bRm);
9595 case 7: return FNIEMOP_CALL_1(iemOp_fnstsw, bRm);
9596 IEM_NOT_REACHED_DEFAULT_CASE_RET();
9597 }
9598 }
9599}
9600
9601
9602/** Opcode 0xde 11/0. */
9603FNIEMOP_DEF_1(iemOp_faddp_stN_st0, uint8_t, bRm)
9604{
9605 IEMOP_MNEMONIC(faddp_stN_st0, "faddp stN,st0");
9606 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, bRm, iemAImpl_fadd_r80_by_r80);
9607}
9608
9609
9610/** Opcode 0xde 11/0. */
9611FNIEMOP_DEF_1(iemOp_fmulp_stN_st0, uint8_t, bRm)
9612{
9613 IEMOP_MNEMONIC(fmulp_stN_st0, "fmulp stN,st0");
9614 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, bRm, iemAImpl_fmul_r80_by_r80);
9615}
9616
9617
9618/** Opcode 0xde 0xd9. */
9619FNIEMOP_DEF(iemOp_fcompp)
9620{
9621 IEMOP_MNEMONIC(fcompp_st0_stN, "fcompp st0,stN");
9622 return FNIEMOP_CALL_1(iemOpHlpFpuNoStore_st0_stN_pop_pop, iemAImpl_fcom_r80_by_r80);
9623}
9624
9625
9626/** Opcode 0xde 11/4. */
9627FNIEMOP_DEF_1(iemOp_fsubrp_stN_st0, uint8_t, bRm)
9628{
9629 IEMOP_MNEMONIC(fsubrp_stN_st0, "fsubrp stN,st0");
9630 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, bRm, iemAImpl_fsubr_r80_by_r80);
9631}
9632
9633
9634/** Opcode 0xde 11/5. */
9635FNIEMOP_DEF_1(iemOp_fsubp_stN_st0, uint8_t, bRm)
9636{
9637 IEMOP_MNEMONIC(fsubp_stN_st0, "fsubp stN,st0");
9638 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, bRm, iemAImpl_fsub_r80_by_r80);
9639}
9640
9641
9642/** Opcode 0xde 11/6. */
9643FNIEMOP_DEF_1(iemOp_fdivrp_stN_st0, uint8_t, bRm)
9644{
9645 IEMOP_MNEMONIC(fdivrp_stN_st0, "fdivrp stN,st0");
9646 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, bRm, iemAImpl_fdivr_r80_by_r80);
9647}
9648
9649
9650/** Opcode 0xde 11/7. */
9651FNIEMOP_DEF_1(iemOp_fdivp_stN_st0, uint8_t, bRm)
9652{
9653 IEMOP_MNEMONIC(fdivp_stN_st0, "fdivp stN,st0");
9654 return FNIEMOP_CALL_2(iemOpHlpFpu_stN_st0_pop, bRm, iemAImpl_fdiv_r80_by_r80);
9655}
9656
9657
9658/**
9659 * Common worker for FPU instructions working on ST0 and an m16i, and storing
9660 * the result in ST0.
9661 *
9662 * @param pfnAImpl Pointer to the instruction implementation (assembly).
9663 */
9664FNIEMOP_DEF_2(iemOpHlpFpu_st0_m16i, uint8_t, bRm, PFNIEMAIMPLFPUI16, pfnAImpl)
9665{
9666 IEM_MC_BEGIN(3, 3);
9667 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
9668 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
9669 IEM_MC_LOCAL(int16_t, i16Val2);
9670 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
9671 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
9672 IEM_MC_ARG_LOCAL_REF(int16_t const *, pi16Val2, i16Val2, 2);
9673
9674 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
9675 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9676
9677 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9678 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9679 IEM_MC_FETCH_MEM_I16(i16Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9680
9681 IEM_MC_PREPARE_FPU_USAGE();
9682 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
9683 IEM_MC_CALL_FPU_AIMPL_3(pfnAImpl, pFpuRes, pr80Value1, pi16Val2);
9684 IEM_MC_STORE_FPU_RESULT(FpuRes, 0);
9685 IEM_MC_ELSE()
9686 IEM_MC_FPU_STACK_UNDERFLOW(0);
9687 IEM_MC_ENDIF();
9688 IEM_MC_ADVANCE_RIP();
9689
9690 IEM_MC_END();
9691 return VINF_SUCCESS;
9692}
9693
9694
9695/** Opcode 0xde !11/0. */
9696FNIEMOP_DEF_1(iemOp_fiadd_m16i, uint8_t, bRm)
9697{
9698 IEMOP_MNEMONIC(fiadd_m16i, "fiadd m16i");
9699 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m16i, bRm, iemAImpl_fiadd_r80_by_i16);
9700}
9701
9702
9703/** Opcode 0xde !11/1. */
9704FNIEMOP_DEF_1(iemOp_fimul_m16i, uint8_t, bRm)
9705{
9706 IEMOP_MNEMONIC(fimul_m16i, "fimul m16i");
9707 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m16i, bRm, iemAImpl_fimul_r80_by_i16);
9708}
9709
9710
9711/** Opcode 0xde !11/2. */
9712FNIEMOP_DEF_1(iemOp_ficom_m16i, uint8_t, bRm)
9713{
9714 IEMOP_MNEMONIC(ficom_st0_m16i, "ficom st0,m16i");
9715
9716 IEM_MC_BEGIN(3, 3);
9717 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
9718 IEM_MC_LOCAL(uint16_t, u16Fsw);
9719 IEM_MC_LOCAL(int16_t, i16Val2);
9720 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
9721 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
9722 IEM_MC_ARG_LOCAL_REF(int16_t const *, pi16Val2, i16Val2, 2);
9723
9724 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
9725 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9726
9727 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9728 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9729 IEM_MC_FETCH_MEM_I16(i16Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9730
9731 IEM_MC_PREPARE_FPU_USAGE();
9732 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
9733 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_ficom_r80_by_i16, pu16Fsw, pr80Value1, pi16Val2);
9734 IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9735 IEM_MC_ELSE()
9736 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9737 IEM_MC_ENDIF();
9738 IEM_MC_ADVANCE_RIP();
9739
9740 IEM_MC_END();
9741 return VINF_SUCCESS;
9742}
9743
9744
9745/** Opcode 0xde !11/3. */
9746FNIEMOP_DEF_1(iemOp_ficomp_m16i, uint8_t, bRm)
9747{
9748 IEMOP_MNEMONIC(ficomp_st0_m16i, "ficomp st0,m16i");
9749
9750 IEM_MC_BEGIN(3, 3);
9751 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
9752 IEM_MC_LOCAL(uint16_t, u16Fsw);
9753 IEM_MC_LOCAL(int16_t, i16Val2);
9754 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
9755 IEM_MC_ARG(PCRTFLOAT80U, pr80Value1, 1);
9756 IEM_MC_ARG_LOCAL_REF(int16_t const *, pi16Val2, i16Val2, 2);
9757
9758 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
9759 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9760
9761 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9762 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9763 IEM_MC_FETCH_MEM_I16(i16Val2, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9764
9765 IEM_MC_PREPARE_FPU_USAGE();
9766 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value1, 0)
9767 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_ficom_r80_by_i16, pu16Fsw, pr80Value1, pi16Val2);
9768 IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9769 IEM_MC_ELSE()
9770 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9771 IEM_MC_ENDIF();
9772 IEM_MC_ADVANCE_RIP();
9773
9774 IEM_MC_END();
9775 return VINF_SUCCESS;
9776}
9777
9778
9779/** Opcode 0xde !11/4. */
9780FNIEMOP_DEF_1(iemOp_fisub_m16i, uint8_t, bRm)
9781{
9782 IEMOP_MNEMONIC(fisub_m16i, "fisub m16i");
9783 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m16i, bRm, iemAImpl_fisub_r80_by_i16);
9784}
9785
9786
9787/** Opcode 0xde !11/5. */
9788FNIEMOP_DEF_1(iemOp_fisubr_m16i, uint8_t, bRm)
9789{
9790 IEMOP_MNEMONIC(fisubr_m16i, "fisubr m16i");
9791 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m16i, bRm, iemAImpl_fisubr_r80_by_i16);
9792}
9793
9794
9795/** Opcode 0xde !11/6. */
9796FNIEMOP_DEF_1(iemOp_fidiv_m16i, uint8_t, bRm)
9797{
9798 IEMOP_MNEMONIC(fidiv_m16i, "fidiv m16i");
9799 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m16i, bRm, iemAImpl_fidiv_r80_by_i16);
9800}
9801
9802
9803/** Opcode 0xde !11/7. */
9804FNIEMOP_DEF_1(iemOp_fidivr_m16i, uint8_t, bRm)
9805{
9806 IEMOP_MNEMONIC(fidivr_m16i, "fidivr m16i");
9807 return FNIEMOP_CALL_2(iemOpHlpFpu_st0_m16i, bRm, iemAImpl_fidivr_r80_by_i16);
9808}
9809
9810
9811/**
9812 * @opcode 0xde
9813 */
9814FNIEMOP_DEF(iemOp_EscF6)
9815{
9816 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
9817 pVCpu->iem.s.uFpuOpcode = RT_MAKE_U16(bRm, 0xde & 0x7);
9818 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
9819 {
9820 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
9821 {
9822 case 0: return FNIEMOP_CALL_1(iemOp_faddp_stN_st0, bRm);
9823 case 1: return FNIEMOP_CALL_1(iemOp_fmulp_stN_st0, bRm);
9824 case 2: return FNIEMOP_CALL_1(iemOp_fcomp_stN, bRm);
9825 case 3: if (bRm == 0xd9)
9826 return FNIEMOP_CALL(iemOp_fcompp);
9827 return IEMOP_RAISE_INVALID_OPCODE();
9828 case 4: return FNIEMOP_CALL_1(iemOp_fsubrp_stN_st0, bRm);
9829 case 5: return FNIEMOP_CALL_1(iemOp_fsubp_stN_st0, bRm);
9830 case 6: return FNIEMOP_CALL_1(iemOp_fdivrp_stN_st0, bRm);
9831 case 7: return FNIEMOP_CALL_1(iemOp_fdivp_stN_st0, bRm);
9832 IEM_NOT_REACHED_DEFAULT_CASE_RET();
9833 }
9834 }
9835 else
9836 {
9837 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
9838 {
9839 case 0: return FNIEMOP_CALL_1(iemOp_fiadd_m16i, bRm);
9840 case 1: return FNIEMOP_CALL_1(iemOp_fimul_m16i, bRm);
9841 case 2: return FNIEMOP_CALL_1(iemOp_ficom_m16i, bRm);
9842 case 3: return FNIEMOP_CALL_1(iemOp_ficomp_m16i, bRm);
9843 case 4: return FNIEMOP_CALL_1(iemOp_fisub_m16i, bRm);
9844 case 5: return FNIEMOP_CALL_1(iemOp_fisubr_m16i, bRm);
9845 case 6: return FNIEMOP_CALL_1(iemOp_fidiv_m16i, bRm);
9846 case 7: return FNIEMOP_CALL_1(iemOp_fidivr_m16i, bRm);
9847 IEM_NOT_REACHED_DEFAULT_CASE_RET();
9848 }
9849 }
9850}
9851
9852
9853/** Opcode 0xdf 11/0.
9854 * Undocument instruction, assumed to work like ffree + fincstp. */
9855FNIEMOP_DEF_1(iemOp_ffreep_stN, uint8_t, bRm)
9856{
9857 IEMOP_MNEMONIC(ffreep_stN, "ffreep stN");
9858 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9859
9860 IEM_MC_BEGIN(0, 0);
9861
9862 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9863 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9864
9865 IEM_MC_ACTUALIZE_FPU_STATE_FOR_CHANGE();
9866 IEM_MC_FPU_STACK_FREE(bRm & X86_MODRM_RM_MASK);
9867 IEM_MC_FPU_STACK_INC_TOP();
9868 IEM_MC_UPDATE_FPU_OPCODE_IP();
9869
9870 IEM_MC_ADVANCE_RIP();
9871 IEM_MC_END();
9872 return VINF_SUCCESS;
9873}
9874
9875
9876/** Opcode 0xdf 0xe0. */
9877FNIEMOP_DEF(iemOp_fnstsw_ax)
9878{
9879 IEMOP_MNEMONIC(fnstsw_ax, "fnstsw ax");
9880 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9881
9882 IEM_MC_BEGIN(0, 1);
9883 IEM_MC_LOCAL(uint16_t, u16Tmp);
9884 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9885 IEM_MC_ACTUALIZE_FPU_STATE_FOR_READ();
9886 IEM_MC_FETCH_FSW(u16Tmp);
9887 IEM_MC_STORE_GREG_U16(X86_GREG_xAX, u16Tmp);
9888 IEM_MC_ADVANCE_RIP();
9889 IEM_MC_END();
9890 return VINF_SUCCESS;
9891}
9892
9893
9894/** Opcode 0xdf 11/5. */
9895FNIEMOP_DEF_1(iemOp_fucomip_st0_stN, uint8_t, bRm)
9896{
9897 IEMOP_MNEMONIC(fucomip_st0_stN, "fucomip st0,stN");
9898 return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_fcomi_fucomi, bRm & X86_MODRM_RM_MASK, iemAImpl_fcomi_r80_by_r80, true /*fPop*/);
9899}
9900
9901
9902/** Opcode 0xdf 11/6. */
9903FNIEMOP_DEF_1(iemOp_fcomip_st0_stN, uint8_t, bRm)
9904{
9905 IEMOP_MNEMONIC(fcomip_st0_stN, "fcomip st0,stN");
9906 return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_fcomi_fucomi, bRm & X86_MODRM_RM_MASK, iemAImpl_fcomi_r80_by_r80, true /*fPop*/);
9907}
9908
9909
9910/** Opcode 0xdf !11/0. */
9911FNIEMOP_DEF_1(iemOp_fild_m16i, uint8_t, bRm)
9912{
9913 IEMOP_MNEMONIC(fild_m16i, "fild m16i");
9914
9915 IEM_MC_BEGIN(2, 3);
9916 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
9917 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
9918 IEM_MC_LOCAL(int16_t, i16Val);
9919 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
9920 IEM_MC_ARG_LOCAL_REF(int16_t const *, pi16Val, i16Val, 1);
9921
9922 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
9923 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9924
9925 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9926 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9927 IEM_MC_FETCH_MEM_I16(i16Val, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9928
9929 IEM_MC_PREPARE_FPU_USAGE();
9930 IEM_MC_IF_FPUREG_IS_EMPTY(7)
9931 IEM_MC_CALL_FPU_AIMPL_2(iemAImpl_fild_i16_to_r80, pFpuRes, pi16Val);
9932 IEM_MC_PUSH_FPU_RESULT_MEM_OP(FpuRes, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9933 IEM_MC_ELSE()
9934 IEM_MC_FPU_STACK_PUSH_OVERFLOW_MEM_OP(pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
9935 IEM_MC_ENDIF();
9936 IEM_MC_ADVANCE_RIP();
9937
9938 IEM_MC_END();
9939 return VINF_SUCCESS;
9940}
9941
9942
9943/** Opcode 0xdf !11/1. */
9944FNIEMOP_DEF_1(iemOp_fisttp_m16i, uint8_t, bRm)
9945{
9946 IEMOP_MNEMONIC(fisttp_m16i, "fisttp m16i");
9947 IEM_MC_BEGIN(3, 2);
9948 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
9949 IEM_MC_LOCAL(uint16_t, u16Fsw);
9950 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
9951 IEM_MC_ARG(int16_t *, pi16Dst, 1);
9952 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
9953
9954 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
9955 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9956 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9957 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9958
9959 IEM_MC_MEM_MAP(pi16Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
9960 IEM_MC_PREPARE_FPU_USAGE();
9961 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
9962 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fistt_r80_to_i16, pu16Fsw, pi16Dst, pr80Value);
9963 IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi16Dst, IEM_ACCESS_DATA_W, u16Fsw);
9964 IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
9965 IEM_MC_ELSE()
9966 IEM_MC_IF_FCW_IM()
9967 IEM_MC_STORE_MEM_I16_CONST_BY_REF(pi16Dst, INT16_MIN /* (integer indefinite) */);
9968 IEM_MC_MEM_COMMIT_AND_UNMAP(pi16Dst, IEM_ACCESS_DATA_W);
9969 IEM_MC_ENDIF();
9970 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
9971 IEM_MC_ENDIF();
9972 IEM_MC_ADVANCE_RIP();
9973
9974 IEM_MC_END();
9975 return VINF_SUCCESS;
9976}
9977
9978
9979/** Opcode 0xdf !11/2. */
9980FNIEMOP_DEF_1(iemOp_fist_m16i, uint8_t, bRm)
9981{
9982 IEMOP_MNEMONIC(fist_m16i, "fist m16i");
9983 IEM_MC_BEGIN(3, 2);
9984 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
9985 IEM_MC_LOCAL(uint16_t, u16Fsw);
9986 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
9987 IEM_MC_ARG(int16_t *, pi16Dst, 1);
9988 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
9989
9990 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
9991 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
9992 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
9993 IEM_MC_MAYBE_RAISE_FPU_XCPT();
9994
9995 IEM_MC_MEM_MAP(pi16Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
9996 IEM_MC_PREPARE_FPU_USAGE();
9997 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
9998 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fist_r80_to_i16, pu16Fsw, pi16Dst, pr80Value);
9999 IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi16Dst, IEM_ACCESS_DATA_W, u16Fsw);
10000 IEM_MC_UPDATE_FSW_WITH_MEM_OP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
10001 IEM_MC_ELSE()
10002 IEM_MC_IF_FCW_IM()
10003 IEM_MC_STORE_MEM_I16_CONST_BY_REF(pi16Dst, INT16_MIN /* (integer indefinite) */);
10004 IEM_MC_MEM_COMMIT_AND_UNMAP(pi16Dst, IEM_ACCESS_DATA_W);
10005 IEM_MC_ENDIF();
10006 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
10007 IEM_MC_ENDIF();
10008 IEM_MC_ADVANCE_RIP();
10009
10010 IEM_MC_END();
10011 return VINF_SUCCESS;
10012}
10013
10014
10015/** Opcode 0xdf !11/3. */
10016FNIEMOP_DEF_1(iemOp_fistp_m16i, uint8_t, bRm)
10017{
10018 IEMOP_MNEMONIC(fistp_m16i, "fistp m16i");
10019 IEM_MC_BEGIN(3, 2);
10020 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
10021 IEM_MC_LOCAL(uint16_t, u16Fsw);
10022 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
10023 IEM_MC_ARG(int16_t *, pi16Dst, 1);
10024 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
10025
10026 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
10027 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10028 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
10029 IEM_MC_MAYBE_RAISE_FPU_XCPT();
10030
10031 IEM_MC_MEM_MAP(pi16Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
10032 IEM_MC_PREPARE_FPU_USAGE();
10033 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
10034 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fist_r80_to_i16, pu16Fsw, pi16Dst, pr80Value);
10035 IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi16Dst, IEM_ACCESS_DATA_W, u16Fsw);
10036 IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
10037 IEM_MC_ELSE()
10038 IEM_MC_IF_FCW_IM()
10039 IEM_MC_STORE_MEM_I16_CONST_BY_REF(pi16Dst, INT16_MIN /* (integer indefinite) */);
10040 IEM_MC_MEM_COMMIT_AND_UNMAP(pi16Dst, IEM_ACCESS_DATA_W);
10041 IEM_MC_ENDIF();
10042 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
10043 IEM_MC_ENDIF();
10044 IEM_MC_ADVANCE_RIP();
10045
10046 IEM_MC_END();
10047 return VINF_SUCCESS;
10048}
10049
10050
10051/** Opcode 0xdf !11/4. */
10052FNIEMOP_STUB_1(iemOp_fbld_m80d, uint8_t, bRm);
10053
10054
10055/** Opcode 0xdf !11/5. */
10056FNIEMOP_DEF_1(iemOp_fild_m64i, uint8_t, bRm)
10057{
10058 IEMOP_MNEMONIC(fild_m64i, "fild m64i");
10059
10060 IEM_MC_BEGIN(2, 3);
10061 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
10062 IEM_MC_LOCAL(IEMFPURESULT, FpuRes);
10063 IEM_MC_LOCAL(int64_t, i64Val);
10064 IEM_MC_ARG_LOCAL_REF(PIEMFPURESULT, pFpuRes, FpuRes, 0);
10065 IEM_MC_ARG_LOCAL_REF(int64_t const *, pi64Val, i64Val, 1);
10066
10067 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
10068 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10069
10070 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
10071 IEM_MC_MAYBE_RAISE_FPU_XCPT();
10072 IEM_MC_FETCH_MEM_I64(i64Val, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
10073
10074 IEM_MC_PREPARE_FPU_USAGE();
10075 IEM_MC_IF_FPUREG_IS_EMPTY(7)
10076 IEM_MC_CALL_FPU_AIMPL_2(iemAImpl_fild_i64_to_r80, pFpuRes, pi64Val);
10077 IEM_MC_PUSH_FPU_RESULT_MEM_OP(FpuRes, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
10078 IEM_MC_ELSE()
10079 IEM_MC_FPU_STACK_PUSH_OVERFLOW_MEM_OP(pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
10080 IEM_MC_ENDIF();
10081 IEM_MC_ADVANCE_RIP();
10082
10083 IEM_MC_END();
10084 return VINF_SUCCESS;
10085}
10086
10087
10088/** Opcode 0xdf !11/6. */
10089FNIEMOP_STUB_1(iemOp_fbstp_m80d, uint8_t, bRm);
10090
10091
10092/** Opcode 0xdf !11/7. */
10093FNIEMOP_DEF_1(iemOp_fistp_m64i, uint8_t, bRm)
10094{
10095 IEMOP_MNEMONIC(fistp_m64i, "fistp m64i");
10096 IEM_MC_BEGIN(3, 2);
10097 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
10098 IEM_MC_LOCAL(uint16_t, u16Fsw);
10099 IEM_MC_ARG_LOCAL_REF(uint16_t *, pu16Fsw, u16Fsw, 0);
10100 IEM_MC_ARG(int64_t *, pi64Dst, 1);
10101 IEM_MC_ARG(PCRTFLOAT80U, pr80Value, 2);
10102
10103 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
10104 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10105 IEM_MC_MAYBE_RAISE_DEVICE_NOT_AVAILABLE();
10106 IEM_MC_MAYBE_RAISE_FPU_XCPT();
10107
10108 IEM_MC_MEM_MAP(pi64Dst, IEM_ACCESS_DATA_W, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 1 /*arg*/);
10109 IEM_MC_PREPARE_FPU_USAGE();
10110 IEM_MC_IF_FPUREG_NOT_EMPTY_REF_R80(pr80Value, 0)
10111 IEM_MC_CALL_FPU_AIMPL_3(iemAImpl_fist_r80_to_i64, pu16Fsw, pi64Dst, pr80Value);
10112 IEM_MC_MEM_COMMIT_AND_UNMAP_FOR_FPU_STORE(pi64Dst, IEM_ACCESS_DATA_W, u16Fsw);
10113 IEM_MC_UPDATE_FSW_WITH_MEM_OP_THEN_POP(u16Fsw, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
10114 IEM_MC_ELSE()
10115 IEM_MC_IF_FCW_IM()
10116 IEM_MC_STORE_MEM_I64_CONST_BY_REF(pi64Dst, INT64_MIN /* (integer indefinite) */);
10117 IEM_MC_MEM_COMMIT_AND_UNMAP(pi64Dst, IEM_ACCESS_DATA_W);
10118 IEM_MC_ENDIF();
10119 IEM_MC_FPU_STACK_UNDERFLOW_MEM_OP_THEN_POP(UINT8_MAX, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
10120 IEM_MC_ENDIF();
10121 IEM_MC_ADVANCE_RIP();
10122
10123 IEM_MC_END();
10124 return VINF_SUCCESS;
10125}
10126
10127
10128/**
10129 * @opcode 0xdf
10130 */
10131FNIEMOP_DEF(iemOp_EscF7)
10132{
10133 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
10134 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
10135 {
10136 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
10137 {
10138 case 0: return FNIEMOP_CALL_1(iemOp_ffreep_stN, bRm); /* ffree + pop afterwards, since forever according to AMD. */
10139 case 1: return FNIEMOP_CALL_1(iemOp_fxch_stN, bRm); /* Reserved, behaves like FXCH ST(i) on intel. */
10140 case 2: return FNIEMOP_CALL_1(iemOp_fstp_stN, bRm); /* Reserved, behaves like FSTP ST(i) on intel. */
10141 case 3: return FNIEMOP_CALL_1(iemOp_fstp_stN, bRm); /* Reserved, behaves like FSTP ST(i) on intel. */
10142 case 4: if (bRm == 0xe0)
10143 return FNIEMOP_CALL(iemOp_fnstsw_ax);
10144 return IEMOP_RAISE_INVALID_OPCODE();
10145 case 5: return FNIEMOP_CALL_1(iemOp_fucomip_st0_stN, bRm);
10146 case 6: return FNIEMOP_CALL_1(iemOp_fcomip_st0_stN, bRm);
10147 case 7: return IEMOP_RAISE_INVALID_OPCODE();
10148 IEM_NOT_REACHED_DEFAULT_CASE_RET();
10149 }
10150 }
10151 else
10152 {
10153 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
10154 {
10155 case 0: return FNIEMOP_CALL_1(iemOp_fild_m16i, bRm);
10156 case 1: return FNIEMOP_CALL_1(iemOp_fisttp_m16i, bRm);
10157 case 2: return FNIEMOP_CALL_1(iemOp_fist_m16i, bRm);
10158 case 3: return FNIEMOP_CALL_1(iemOp_fistp_m16i, bRm);
10159 case 4: return FNIEMOP_CALL_1(iemOp_fbld_m80d, bRm);
10160 case 5: return FNIEMOP_CALL_1(iemOp_fild_m64i, bRm);
10161 case 6: return FNIEMOP_CALL_1(iemOp_fbstp_m80d, bRm);
10162 case 7: return FNIEMOP_CALL_1(iemOp_fistp_m64i, bRm);
10163 IEM_NOT_REACHED_DEFAULT_CASE_RET();
10164 }
10165 }
10166}
10167
10168
10169/**
10170 * @opcode 0xe0
10171 */
10172FNIEMOP_DEF(iemOp_loopne_Jb)
10173{
10174 IEMOP_MNEMONIC(loopne_Jb, "loopne Jb");
10175 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
10176 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10177 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
10178
10179 switch (pVCpu->iem.s.enmEffAddrMode)
10180 {
10181 case IEMMODE_16BIT:
10182 IEM_MC_BEGIN(0,0);
10183 IEM_MC_SUB_GREG_U16(X86_GREG_xCX, 1);
10184 IEM_MC_IF_CX_IS_NZ_AND_EFL_BIT_NOT_SET(X86_EFL_ZF) {
10185 IEM_MC_REL_JMP_S8(i8Imm);
10186 } IEM_MC_ELSE() {
10187 IEM_MC_ADVANCE_RIP();
10188 } IEM_MC_ENDIF();
10189 IEM_MC_END();
10190 return VINF_SUCCESS;
10191
10192 case IEMMODE_32BIT:
10193 IEM_MC_BEGIN(0,0);
10194 IEM_MC_SUB_GREG_U32(X86_GREG_xCX, 1);
10195 IEM_MC_IF_ECX_IS_NZ_AND_EFL_BIT_NOT_SET(X86_EFL_ZF) {
10196 IEM_MC_REL_JMP_S8(i8Imm);
10197 } IEM_MC_ELSE() {
10198 IEM_MC_ADVANCE_RIP();
10199 } IEM_MC_ENDIF();
10200 IEM_MC_END();
10201 return VINF_SUCCESS;
10202
10203 case IEMMODE_64BIT:
10204 IEM_MC_BEGIN(0,0);
10205 IEM_MC_SUB_GREG_U64(X86_GREG_xCX, 1);
10206 IEM_MC_IF_RCX_IS_NZ_AND_EFL_BIT_NOT_SET(X86_EFL_ZF) {
10207 IEM_MC_REL_JMP_S8(i8Imm);
10208 } IEM_MC_ELSE() {
10209 IEM_MC_ADVANCE_RIP();
10210 } IEM_MC_ENDIF();
10211 IEM_MC_END();
10212 return VINF_SUCCESS;
10213
10214 IEM_NOT_REACHED_DEFAULT_CASE_RET();
10215 }
10216}
10217
10218
10219/**
10220 * @opcode 0xe1
10221 */
10222FNIEMOP_DEF(iemOp_loope_Jb)
10223{
10224 IEMOP_MNEMONIC(loope_Jb, "loope Jb");
10225 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
10226 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10227 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
10228
10229 switch (pVCpu->iem.s.enmEffAddrMode)
10230 {
10231 case IEMMODE_16BIT:
10232 IEM_MC_BEGIN(0,0);
10233 IEM_MC_SUB_GREG_U16(X86_GREG_xCX, 1);
10234 IEM_MC_IF_CX_IS_NZ_AND_EFL_BIT_SET(X86_EFL_ZF) {
10235 IEM_MC_REL_JMP_S8(i8Imm);
10236 } IEM_MC_ELSE() {
10237 IEM_MC_ADVANCE_RIP();
10238 } IEM_MC_ENDIF();
10239 IEM_MC_END();
10240 return VINF_SUCCESS;
10241
10242 case IEMMODE_32BIT:
10243 IEM_MC_BEGIN(0,0);
10244 IEM_MC_SUB_GREG_U32(X86_GREG_xCX, 1);
10245 IEM_MC_IF_ECX_IS_NZ_AND_EFL_BIT_SET(X86_EFL_ZF) {
10246 IEM_MC_REL_JMP_S8(i8Imm);
10247 } IEM_MC_ELSE() {
10248 IEM_MC_ADVANCE_RIP();
10249 } IEM_MC_ENDIF();
10250 IEM_MC_END();
10251 return VINF_SUCCESS;
10252
10253 case IEMMODE_64BIT:
10254 IEM_MC_BEGIN(0,0);
10255 IEM_MC_SUB_GREG_U64(X86_GREG_xCX, 1);
10256 IEM_MC_IF_RCX_IS_NZ_AND_EFL_BIT_SET(X86_EFL_ZF) {
10257 IEM_MC_REL_JMP_S8(i8Imm);
10258 } IEM_MC_ELSE() {
10259 IEM_MC_ADVANCE_RIP();
10260 } IEM_MC_ENDIF();
10261 IEM_MC_END();
10262 return VINF_SUCCESS;
10263
10264 IEM_NOT_REACHED_DEFAULT_CASE_RET();
10265 }
10266}
10267
10268
10269/**
10270 * @opcode 0xe2
10271 */
10272FNIEMOP_DEF(iemOp_loop_Jb)
10273{
10274 IEMOP_MNEMONIC(loop_Jb, "loop Jb");
10275 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
10276 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10277 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
10278
10279 /** @todo Check out the #GP case if EIP < CS.Base or EIP > CS.Limit when
10280 * using the 32-bit operand size override. How can that be restarted? See
10281 * weird pseudo code in intel manual. */
10282 switch (pVCpu->iem.s.enmEffAddrMode)
10283 {
10284 case IEMMODE_16BIT:
10285 IEM_MC_BEGIN(0,0);
10286 if (-(int8_t)IEM_GET_INSTR_LEN(pVCpu) != i8Imm)
10287 {
10288 IEM_MC_SUB_GREG_U16(X86_GREG_xCX, 1);
10289 IEM_MC_IF_CX_IS_NZ() {
10290 IEM_MC_REL_JMP_S8(i8Imm);
10291 } IEM_MC_ELSE() {
10292 IEM_MC_ADVANCE_RIP();
10293 } IEM_MC_ENDIF();
10294 }
10295 else
10296 {
10297 IEM_MC_STORE_GREG_U16_CONST(X86_GREG_xCX, 0);
10298 IEM_MC_ADVANCE_RIP();
10299 }
10300 IEM_MC_END();
10301 return VINF_SUCCESS;
10302
10303 case IEMMODE_32BIT:
10304 IEM_MC_BEGIN(0,0);
10305 if (-(int8_t)IEM_GET_INSTR_LEN(pVCpu) != i8Imm)
10306 {
10307 IEM_MC_SUB_GREG_U32(X86_GREG_xCX, 1);
10308 IEM_MC_IF_ECX_IS_NZ() {
10309 IEM_MC_REL_JMP_S8(i8Imm);
10310 } IEM_MC_ELSE() {
10311 IEM_MC_ADVANCE_RIP();
10312 } IEM_MC_ENDIF();
10313 }
10314 else
10315 {
10316 IEM_MC_STORE_GREG_U32_CONST(X86_GREG_xCX, 0);
10317 IEM_MC_ADVANCE_RIP();
10318 }
10319 IEM_MC_END();
10320 return VINF_SUCCESS;
10321
10322 case IEMMODE_64BIT:
10323 IEM_MC_BEGIN(0,0);
10324 if (-(int8_t)IEM_GET_INSTR_LEN(pVCpu) != i8Imm)
10325 {
10326 IEM_MC_SUB_GREG_U64(X86_GREG_xCX, 1);
10327 IEM_MC_IF_RCX_IS_NZ() {
10328 IEM_MC_REL_JMP_S8(i8Imm);
10329 } IEM_MC_ELSE() {
10330 IEM_MC_ADVANCE_RIP();
10331 } IEM_MC_ENDIF();
10332 }
10333 else
10334 {
10335 IEM_MC_STORE_GREG_U64_CONST(X86_GREG_xCX, 0);
10336 IEM_MC_ADVANCE_RIP();
10337 }
10338 IEM_MC_END();
10339 return VINF_SUCCESS;
10340
10341 IEM_NOT_REACHED_DEFAULT_CASE_RET();
10342 }
10343}
10344
10345
10346/**
10347 * @opcode 0xe3
10348 */
10349FNIEMOP_DEF(iemOp_jecxz_Jb)
10350{
10351 IEMOP_MNEMONIC(jecxz_Jb, "jecxz Jb");
10352 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
10353 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10354 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
10355
10356 switch (pVCpu->iem.s.enmEffAddrMode)
10357 {
10358 case IEMMODE_16BIT:
10359 IEM_MC_BEGIN(0,0);
10360 IEM_MC_IF_CX_IS_NZ() {
10361 IEM_MC_ADVANCE_RIP();
10362 } IEM_MC_ELSE() {
10363 IEM_MC_REL_JMP_S8(i8Imm);
10364 } IEM_MC_ENDIF();
10365 IEM_MC_END();
10366 return VINF_SUCCESS;
10367
10368 case IEMMODE_32BIT:
10369 IEM_MC_BEGIN(0,0);
10370 IEM_MC_IF_ECX_IS_NZ() {
10371 IEM_MC_ADVANCE_RIP();
10372 } IEM_MC_ELSE() {
10373 IEM_MC_REL_JMP_S8(i8Imm);
10374 } IEM_MC_ENDIF();
10375 IEM_MC_END();
10376 return VINF_SUCCESS;
10377
10378 case IEMMODE_64BIT:
10379 IEM_MC_BEGIN(0,0);
10380 IEM_MC_IF_RCX_IS_NZ() {
10381 IEM_MC_ADVANCE_RIP();
10382 } IEM_MC_ELSE() {
10383 IEM_MC_REL_JMP_S8(i8Imm);
10384 } IEM_MC_ENDIF();
10385 IEM_MC_END();
10386 return VINF_SUCCESS;
10387
10388 IEM_NOT_REACHED_DEFAULT_CASE_RET();
10389 }
10390}
10391
10392
10393/** Opcode 0xe4 */
10394FNIEMOP_DEF(iemOp_in_AL_Ib)
10395{
10396 IEMOP_MNEMONIC(in_AL_Ib, "in AL,Ib");
10397 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
10398 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10399 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_in, u8Imm, 1);
10400}
10401
10402
10403/** Opcode 0xe5 */
10404FNIEMOP_DEF(iemOp_in_eAX_Ib)
10405{
10406 IEMOP_MNEMONIC(in_eAX_Ib, "in eAX,Ib");
10407 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
10408 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10409 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_in, u8Imm, pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT ? 2 : 4);
10410}
10411
10412
10413/** Opcode 0xe6 */
10414FNIEMOP_DEF(iemOp_out_Ib_AL)
10415{
10416 IEMOP_MNEMONIC(out_Ib_AL, "out Ib,AL");
10417 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
10418 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10419 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_out, u8Imm, 1);
10420}
10421
10422
10423/** Opcode 0xe7 */
10424FNIEMOP_DEF(iemOp_out_Ib_eAX)
10425{
10426 IEMOP_MNEMONIC(out_Ib_eAX, "out Ib,eAX");
10427 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
10428 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10429 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_out, u8Imm, pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT ? 2 : 4);
10430}
10431
10432
10433/**
10434 * @opcode 0xe8
10435 */
10436FNIEMOP_DEF(iemOp_call_Jv)
10437{
10438 IEMOP_MNEMONIC(call_Jv, "call Jv");
10439 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
10440 switch (pVCpu->iem.s.enmEffOpSize)
10441 {
10442 case IEMMODE_16BIT:
10443 {
10444 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
10445 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_call_rel_16, (int16_t)u16Imm);
10446 }
10447
10448 case IEMMODE_32BIT:
10449 {
10450 uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
10451 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_call_rel_32, (int32_t)u32Imm);
10452 }
10453
10454 case IEMMODE_64BIT:
10455 {
10456 uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
10457 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_call_rel_64, u64Imm);
10458 }
10459
10460 IEM_NOT_REACHED_DEFAULT_CASE_RET();
10461 }
10462}
10463
10464
10465/**
10466 * @opcode 0xe9
10467 */
10468FNIEMOP_DEF(iemOp_jmp_Jv)
10469{
10470 IEMOP_MNEMONIC(jmp_Jv, "jmp Jv");
10471 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
10472 switch (pVCpu->iem.s.enmEffOpSize)
10473 {
10474 case IEMMODE_16BIT:
10475 {
10476 int16_t i16Imm; IEM_OPCODE_GET_NEXT_S16(&i16Imm);
10477 IEM_MC_BEGIN(0, 0);
10478 IEM_MC_REL_JMP_S16(i16Imm);
10479 IEM_MC_END();
10480 return VINF_SUCCESS;
10481 }
10482
10483 case IEMMODE_64BIT:
10484 case IEMMODE_32BIT:
10485 {
10486 int32_t i32Imm; IEM_OPCODE_GET_NEXT_S32(&i32Imm);
10487 IEM_MC_BEGIN(0, 0);
10488 IEM_MC_REL_JMP_S32(i32Imm);
10489 IEM_MC_END();
10490 return VINF_SUCCESS;
10491 }
10492
10493 IEM_NOT_REACHED_DEFAULT_CASE_RET();
10494 }
10495}
10496
10497
10498/**
10499 * @opcode 0xea
10500 */
10501FNIEMOP_DEF(iemOp_jmp_Ap)
10502{
10503 IEMOP_MNEMONIC(jmp_Ap, "jmp Ap");
10504 IEMOP_HLP_NO_64BIT();
10505
10506 /* Decode the far pointer address and pass it on to the far call C implementation. */
10507 uint32_t offSeg;
10508 if (pVCpu->iem.s.enmEffOpSize != IEMMODE_16BIT)
10509 IEM_OPCODE_GET_NEXT_U32(&offSeg);
10510 else
10511 IEM_OPCODE_GET_NEXT_U16_ZX_U32(&offSeg);
10512 uint16_t uSel; IEM_OPCODE_GET_NEXT_U16(&uSel);
10513 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10514 return IEM_MC_DEFER_TO_CIMPL_3(iemCImpl_FarJmp, uSel, offSeg, pVCpu->iem.s.enmEffOpSize);
10515}
10516
10517
10518/**
10519 * @opcode 0xeb
10520 */
10521FNIEMOP_DEF(iemOp_jmp_Jb)
10522{
10523 IEMOP_MNEMONIC(jmp_Jb, "jmp Jb");
10524 int8_t i8Imm; IEM_OPCODE_GET_NEXT_S8(&i8Imm);
10525 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10526 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
10527
10528 IEM_MC_BEGIN(0, 0);
10529 IEM_MC_REL_JMP_S8(i8Imm);
10530 IEM_MC_END();
10531 return VINF_SUCCESS;
10532}
10533
10534
10535/** Opcode 0xec */
10536FNIEMOP_DEF(iemOp_in_AL_DX)
10537{
10538 IEMOP_MNEMONIC(in_AL_DX, "in AL,DX");
10539 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10540 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_in_eAX_DX, 1);
10541}
10542
10543
10544/** Opcode 0xed */
10545FNIEMOP_DEF(iemOp_eAX_DX)
10546{
10547 IEMOP_MNEMONIC(in_eAX_DX, "in eAX,DX");
10548 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10549 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_in_eAX_DX, pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT ? 2 : 4);
10550}
10551
10552
10553/** Opcode 0xee */
10554FNIEMOP_DEF(iemOp_out_DX_AL)
10555{
10556 IEMOP_MNEMONIC(out_DX_AL, "out DX,AL");
10557 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10558 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_out_DX_eAX, 1);
10559}
10560
10561
10562/** Opcode 0xef */
10563FNIEMOP_DEF(iemOp_out_DX_eAX)
10564{
10565 IEMOP_MNEMONIC(out_DX_eAX, "out DX,eAX");
10566 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10567 return IEM_MC_DEFER_TO_CIMPL_1(iemCImpl_out_DX_eAX, pVCpu->iem.s.enmEffOpSize == IEMMODE_16BIT ? 2 : 4);
10568}
10569
10570
10571/**
10572 * @opcode 0xf0
10573 */
10574FNIEMOP_DEF(iemOp_lock)
10575{
10576 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("lock");
10577 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_LOCK;
10578
10579 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
10580 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
10581}
10582
10583
10584/**
10585 * @opcode 0xf1
10586 */
10587FNIEMOP_DEF(iemOp_int1)
10588{
10589 IEMOP_MNEMONIC(int1, "int1"); /* icebp */
10590 IEMOP_HLP_MIN_386(); /** @todo does not generate #UD on 286, or so they say... */
10591 /** @todo testcase! */
10592 return IEM_MC_DEFER_TO_CIMPL_2(iemCImpl_int, X86_XCPT_DB, IEMINT_INT1);
10593}
10594
10595
10596/**
10597 * @opcode 0xf2
10598 */
10599FNIEMOP_DEF(iemOp_repne)
10600{
10601 /* This overrides any previous REPE prefix. */
10602 pVCpu->iem.s.fPrefixes &= ~IEM_OP_PRF_REPZ;
10603 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("repne");
10604 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REPNZ;
10605
10606 /* For the 4 entry opcode tables, REPNZ overrides any previous
10607 REPZ and operand size prefixes. */
10608 pVCpu->iem.s.idxPrefix = 3;
10609
10610 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
10611 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
10612}
10613
10614
10615/**
10616 * @opcode 0xf3
10617 */
10618FNIEMOP_DEF(iemOp_repe)
10619{
10620 /* This overrides any previous REPNE prefix. */
10621 pVCpu->iem.s.fPrefixes &= ~IEM_OP_PRF_REPNZ;
10622 IEMOP_HLP_CLEAR_REX_NOT_BEFORE_OPCODE("repe");
10623 pVCpu->iem.s.fPrefixes |= IEM_OP_PRF_REPZ;
10624
10625 /* For the 4 entry opcode tables, REPNZ overrides any previous
10626 REPNZ and operand size prefixes. */
10627 pVCpu->iem.s.idxPrefix = 2;
10628
10629 uint8_t b; IEM_OPCODE_GET_NEXT_U8(&b);
10630 return FNIEMOP_CALL(g_apfnOneByteMap[b]);
10631}
10632
10633
10634/**
10635 * @opcode 0xf4
10636 */
10637FNIEMOP_DEF(iemOp_hlt)
10638{
10639 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10640 return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_hlt);
10641}
10642
10643
10644/**
10645 * @opcode 0xf5
10646 */
10647FNIEMOP_DEF(iemOp_cmc)
10648{
10649 IEMOP_MNEMONIC(cmc, "cmc");
10650 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10651 IEM_MC_BEGIN(0, 0);
10652 IEM_MC_FLIP_EFL_BIT(X86_EFL_CF);
10653 IEM_MC_ADVANCE_RIP();
10654 IEM_MC_END();
10655 return VINF_SUCCESS;
10656}
10657
10658
10659/**
10660 * Common implementation of 'inc/dec/not/neg Eb'.
10661 *
10662 * @param bRm The RM byte.
10663 * @param pImpl The instruction implementation.
10664 */
10665FNIEMOP_DEF_2(iemOpCommonUnaryEb, uint8_t, bRm, PCIEMOPUNARYSIZES, pImpl)
10666{
10667 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
10668 {
10669 /* register access */
10670 IEM_MC_BEGIN(2, 0);
10671 IEM_MC_ARG(uint8_t *, pu8Dst, 0);
10672 IEM_MC_ARG(uint32_t *, pEFlags, 1);
10673 IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
10674 IEM_MC_REF_EFLAGS(pEFlags);
10675 IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU8, pu8Dst, pEFlags);
10676 IEM_MC_ADVANCE_RIP();
10677 IEM_MC_END();
10678 }
10679 else
10680 {
10681 /* memory access. */
10682 IEM_MC_BEGIN(2, 2);
10683 IEM_MC_ARG(uint8_t *, pu8Dst, 0);
10684 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 1);
10685 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
10686
10687 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
10688 IEM_MC_MEM_MAP(pu8Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
10689 IEM_MC_FETCH_EFLAGS(EFlags);
10690 if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
10691 IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU8, pu8Dst, pEFlags);
10692 else
10693 IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnLockedU8, pu8Dst, pEFlags);
10694
10695 IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, IEM_ACCESS_DATA_RW);
10696 IEM_MC_COMMIT_EFLAGS(EFlags);
10697 IEM_MC_ADVANCE_RIP();
10698 IEM_MC_END();
10699 }
10700 return VINF_SUCCESS;
10701}
10702
10703
10704/**
10705 * Common implementation of 'inc/dec/not/neg Ev'.
10706 *
10707 * @param bRm The RM byte.
10708 * @param pImpl The instruction implementation.
10709 */
10710FNIEMOP_DEF_2(iemOpCommonUnaryEv, uint8_t, bRm, PCIEMOPUNARYSIZES, pImpl)
10711{
10712 /* Registers are handled by a common worker. */
10713 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
10714 return FNIEMOP_CALL_2(iemOpCommonUnaryGReg, pImpl, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
10715
10716 /* Memory we do here. */
10717 switch (pVCpu->iem.s.enmEffOpSize)
10718 {
10719 case IEMMODE_16BIT:
10720 IEM_MC_BEGIN(2, 2);
10721 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
10722 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 1);
10723 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
10724
10725 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
10726 IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
10727 IEM_MC_FETCH_EFLAGS(EFlags);
10728 if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
10729 IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU16, pu16Dst, pEFlags);
10730 else
10731 IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnLockedU16, pu16Dst, pEFlags);
10732
10733 IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_RW);
10734 IEM_MC_COMMIT_EFLAGS(EFlags);
10735 IEM_MC_ADVANCE_RIP();
10736 IEM_MC_END();
10737 return VINF_SUCCESS;
10738
10739 case IEMMODE_32BIT:
10740 IEM_MC_BEGIN(2, 2);
10741 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
10742 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 1);
10743 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
10744
10745 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
10746 IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
10747 IEM_MC_FETCH_EFLAGS(EFlags);
10748 if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
10749 IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU32, pu32Dst, pEFlags);
10750 else
10751 IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnLockedU32, pu32Dst, pEFlags);
10752
10753 IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_RW);
10754 IEM_MC_COMMIT_EFLAGS(EFlags);
10755 IEM_MC_ADVANCE_RIP();
10756 IEM_MC_END();
10757 return VINF_SUCCESS;
10758
10759 case IEMMODE_64BIT:
10760 IEM_MC_BEGIN(2, 2);
10761 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
10762 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 1);
10763 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
10764
10765 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
10766 IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_RW, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
10767 IEM_MC_FETCH_EFLAGS(EFlags);
10768 if (!(pVCpu->iem.s.fPrefixes & IEM_OP_PRF_LOCK))
10769 IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnNormalU64, pu64Dst, pEFlags);
10770 else
10771 IEM_MC_CALL_VOID_AIMPL_2(pImpl->pfnLockedU64, pu64Dst, pEFlags);
10772
10773 IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_RW);
10774 IEM_MC_COMMIT_EFLAGS(EFlags);
10775 IEM_MC_ADVANCE_RIP();
10776 IEM_MC_END();
10777 return VINF_SUCCESS;
10778
10779 IEM_NOT_REACHED_DEFAULT_CASE_RET();
10780 }
10781}
10782
10783
10784/** Opcode 0xf6 /0. */
10785FNIEMOP_DEF_1(iemOp_grp3_test_Eb, uint8_t, bRm)
10786{
10787 IEMOP_MNEMONIC(test_Eb_Ib, "test Eb,Ib");
10788 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
10789
10790 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
10791 {
10792 /* register access */
10793 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
10794 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10795
10796 IEM_MC_BEGIN(3, 0);
10797 IEM_MC_ARG(uint8_t *, pu8Dst, 0);
10798 IEM_MC_ARG_CONST(uint8_t, u8Src,/*=*/u8Imm, 1);
10799 IEM_MC_ARG(uint32_t *, pEFlags, 2);
10800 IEM_MC_REF_GREG_U8(pu8Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
10801 IEM_MC_REF_EFLAGS(pEFlags);
10802 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u8, pu8Dst, u8Src, pEFlags);
10803 IEM_MC_ADVANCE_RIP();
10804 IEM_MC_END();
10805 }
10806 else
10807 {
10808 /* memory access. */
10809 IEM_MC_BEGIN(3, 2);
10810 IEM_MC_ARG(uint8_t *, pu8Dst, 0);
10811 IEM_MC_ARG(uint8_t, u8Src, 1);
10812 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
10813 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
10814
10815 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 1);
10816 uint8_t u8Imm; IEM_OPCODE_GET_NEXT_U8(&u8Imm);
10817 IEM_MC_ASSIGN(u8Src, u8Imm);
10818 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10819 IEM_MC_MEM_MAP(pu8Dst, IEM_ACCESS_DATA_R, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
10820 IEM_MC_FETCH_EFLAGS(EFlags);
10821 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u8, pu8Dst, u8Src, pEFlags);
10822
10823 IEM_MC_MEM_COMMIT_AND_UNMAP(pu8Dst, IEM_ACCESS_DATA_R);
10824 IEM_MC_COMMIT_EFLAGS(EFlags);
10825 IEM_MC_ADVANCE_RIP();
10826 IEM_MC_END();
10827 }
10828 return VINF_SUCCESS;
10829}
10830
10831
10832/** Opcode 0xf7 /0. */
10833FNIEMOP_DEF_1(iemOp_grp3_test_Ev, uint8_t, bRm)
10834{
10835 IEMOP_MNEMONIC(test_Ev_Iv, "test Ev,Iv");
10836 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_AF);
10837
10838 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
10839 {
10840 /* register access */
10841 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10842 switch (pVCpu->iem.s.enmEffOpSize)
10843 {
10844 case IEMMODE_16BIT:
10845 {
10846 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
10847 IEM_MC_BEGIN(3, 0);
10848 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
10849 IEM_MC_ARG_CONST(uint16_t, u16Src,/*=*/u16Imm, 1);
10850 IEM_MC_ARG(uint32_t *, pEFlags, 2);
10851 IEM_MC_REF_GREG_U16(pu16Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
10852 IEM_MC_REF_EFLAGS(pEFlags);
10853 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u16, pu16Dst, u16Src, pEFlags);
10854 IEM_MC_ADVANCE_RIP();
10855 IEM_MC_END();
10856 return VINF_SUCCESS;
10857 }
10858
10859 case IEMMODE_32BIT:
10860 {
10861 uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
10862 IEM_MC_BEGIN(3, 0);
10863 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
10864 IEM_MC_ARG_CONST(uint32_t, u32Src,/*=*/u32Imm, 1);
10865 IEM_MC_ARG(uint32_t *, pEFlags, 2);
10866 IEM_MC_REF_GREG_U32(pu32Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
10867 IEM_MC_REF_EFLAGS(pEFlags);
10868 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u32, pu32Dst, u32Src, pEFlags);
10869 /* No clearing the high dword here - test doesn't write back the result. */
10870 IEM_MC_ADVANCE_RIP();
10871 IEM_MC_END();
10872 return VINF_SUCCESS;
10873 }
10874
10875 case IEMMODE_64BIT:
10876 {
10877 uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
10878 IEM_MC_BEGIN(3, 0);
10879 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
10880 IEM_MC_ARG_CONST(uint64_t, u64Src,/*=*/u64Imm, 1);
10881 IEM_MC_ARG(uint32_t *, pEFlags, 2);
10882 IEM_MC_REF_GREG_U64(pu64Dst, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
10883 IEM_MC_REF_EFLAGS(pEFlags);
10884 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u64, pu64Dst, u64Src, pEFlags);
10885 IEM_MC_ADVANCE_RIP();
10886 IEM_MC_END();
10887 return VINF_SUCCESS;
10888 }
10889
10890 IEM_NOT_REACHED_DEFAULT_CASE_RET();
10891 }
10892 }
10893 else
10894 {
10895 /* memory access. */
10896 switch (pVCpu->iem.s.enmEffOpSize)
10897 {
10898 case IEMMODE_16BIT:
10899 {
10900 IEM_MC_BEGIN(3, 2);
10901 IEM_MC_ARG(uint16_t *, pu16Dst, 0);
10902 IEM_MC_ARG(uint16_t, u16Src, 1);
10903 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
10904 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
10905
10906 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 2);
10907 uint16_t u16Imm; IEM_OPCODE_GET_NEXT_U16(&u16Imm);
10908 IEM_MC_ASSIGN(u16Src, u16Imm);
10909 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10910 IEM_MC_MEM_MAP(pu16Dst, IEM_ACCESS_DATA_R, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
10911 IEM_MC_FETCH_EFLAGS(EFlags);
10912 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u16, pu16Dst, u16Src, pEFlags);
10913
10914 IEM_MC_MEM_COMMIT_AND_UNMAP(pu16Dst, IEM_ACCESS_DATA_R);
10915 IEM_MC_COMMIT_EFLAGS(EFlags);
10916 IEM_MC_ADVANCE_RIP();
10917 IEM_MC_END();
10918 return VINF_SUCCESS;
10919 }
10920
10921 case IEMMODE_32BIT:
10922 {
10923 IEM_MC_BEGIN(3, 2);
10924 IEM_MC_ARG(uint32_t *, pu32Dst, 0);
10925 IEM_MC_ARG(uint32_t, u32Src, 1);
10926 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
10927 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
10928
10929 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
10930 uint32_t u32Imm; IEM_OPCODE_GET_NEXT_U32(&u32Imm);
10931 IEM_MC_ASSIGN(u32Src, u32Imm);
10932 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10933 IEM_MC_MEM_MAP(pu32Dst, IEM_ACCESS_DATA_R, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
10934 IEM_MC_FETCH_EFLAGS(EFlags);
10935 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u32, pu32Dst, u32Src, pEFlags);
10936
10937 IEM_MC_MEM_COMMIT_AND_UNMAP(pu32Dst, IEM_ACCESS_DATA_R);
10938 IEM_MC_COMMIT_EFLAGS(EFlags);
10939 IEM_MC_ADVANCE_RIP();
10940 IEM_MC_END();
10941 return VINF_SUCCESS;
10942 }
10943
10944 case IEMMODE_64BIT:
10945 {
10946 IEM_MC_BEGIN(3, 2);
10947 IEM_MC_ARG(uint64_t *, pu64Dst, 0);
10948 IEM_MC_ARG(uint64_t, u64Src, 1);
10949 IEM_MC_ARG_LOCAL_EFLAGS( pEFlags, EFlags, 2);
10950 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
10951
10952 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 4);
10953 uint64_t u64Imm; IEM_OPCODE_GET_NEXT_S32_SX_U64(&u64Imm);
10954 IEM_MC_ASSIGN(u64Src, u64Imm);
10955 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10956 IEM_MC_MEM_MAP(pu64Dst, IEM_ACCESS_DATA_R, pVCpu->iem.s.iEffSeg, GCPtrEffDst, 0 /*arg*/);
10957 IEM_MC_FETCH_EFLAGS(EFlags);
10958 IEM_MC_CALL_VOID_AIMPL_3(iemAImpl_test_u64, pu64Dst, u64Src, pEFlags);
10959
10960 IEM_MC_MEM_COMMIT_AND_UNMAP(pu64Dst, IEM_ACCESS_DATA_R);
10961 IEM_MC_COMMIT_EFLAGS(EFlags);
10962 IEM_MC_ADVANCE_RIP();
10963 IEM_MC_END();
10964 return VINF_SUCCESS;
10965 }
10966
10967 IEM_NOT_REACHED_DEFAULT_CASE_RET();
10968 }
10969 }
10970}
10971
10972
10973/** Opcode 0xf6 /4, /5, /6 and /7. */
10974FNIEMOP_DEF_2(iemOpCommonGrp3MulDivEb, uint8_t, bRm, PFNIEMAIMPLMULDIVU8, pfnU8)
10975{
10976 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
10977 {
10978 /* register access */
10979 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
10980 IEM_MC_BEGIN(3, 1);
10981 IEM_MC_ARG(uint16_t *, pu16AX, 0);
10982 IEM_MC_ARG(uint8_t, u8Value, 1);
10983 IEM_MC_ARG(uint32_t *, pEFlags, 2);
10984 IEM_MC_LOCAL(int32_t, rc);
10985
10986 IEM_MC_FETCH_GREG_U8(u8Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
10987 IEM_MC_REF_GREG_U16(pu16AX, X86_GREG_xAX);
10988 IEM_MC_REF_EFLAGS(pEFlags);
10989 IEM_MC_CALL_AIMPL_3(rc, pfnU8, pu16AX, u8Value, pEFlags);
10990 IEM_MC_IF_LOCAL_IS_Z(rc) {
10991 IEM_MC_ADVANCE_RIP();
10992 } IEM_MC_ELSE() {
10993 IEM_MC_RAISE_DIVIDE_ERROR();
10994 } IEM_MC_ENDIF();
10995
10996 IEM_MC_END();
10997 }
10998 else
10999 {
11000 /* memory access. */
11001 IEM_MC_BEGIN(3, 2);
11002 IEM_MC_ARG(uint16_t *, pu16AX, 0);
11003 IEM_MC_ARG(uint8_t, u8Value, 1);
11004 IEM_MC_ARG(uint32_t *, pEFlags, 2);
11005 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
11006 IEM_MC_LOCAL(int32_t, rc);
11007
11008 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
11009 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11010 IEM_MC_FETCH_MEM_U8(u8Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
11011 IEM_MC_REF_GREG_U16(pu16AX, X86_GREG_xAX);
11012 IEM_MC_REF_EFLAGS(pEFlags);
11013 IEM_MC_CALL_AIMPL_3(rc, pfnU8, pu16AX, u8Value, pEFlags);
11014 IEM_MC_IF_LOCAL_IS_Z(rc) {
11015 IEM_MC_ADVANCE_RIP();
11016 } IEM_MC_ELSE() {
11017 IEM_MC_RAISE_DIVIDE_ERROR();
11018 } IEM_MC_ENDIF();
11019
11020 IEM_MC_END();
11021 }
11022 return VINF_SUCCESS;
11023}
11024
11025
11026/** Opcode 0xf7 /4, /5, /6 and /7. */
11027FNIEMOP_DEF_2(iemOpCommonGrp3MulDivEv, uint8_t, bRm, PCIEMOPMULDIVSIZES, pImpl)
11028{
11029 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
11030
11031 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
11032 {
11033 /* register access */
11034 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11035 switch (pVCpu->iem.s.enmEffOpSize)
11036 {
11037 case IEMMODE_16BIT:
11038 {
11039 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11040 IEM_MC_BEGIN(4, 1);
11041 IEM_MC_ARG(uint16_t *, pu16AX, 0);
11042 IEM_MC_ARG(uint16_t *, pu16DX, 1);
11043 IEM_MC_ARG(uint16_t, u16Value, 2);
11044 IEM_MC_ARG(uint32_t *, pEFlags, 3);
11045 IEM_MC_LOCAL(int32_t, rc);
11046
11047 IEM_MC_FETCH_GREG_U16(u16Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
11048 IEM_MC_REF_GREG_U16(pu16AX, X86_GREG_xAX);
11049 IEM_MC_REF_GREG_U16(pu16DX, X86_GREG_xDX);
11050 IEM_MC_REF_EFLAGS(pEFlags);
11051 IEM_MC_CALL_AIMPL_4(rc, pImpl->pfnU16, pu16AX, pu16DX, u16Value, pEFlags);
11052 IEM_MC_IF_LOCAL_IS_Z(rc) {
11053 IEM_MC_ADVANCE_RIP();
11054 } IEM_MC_ELSE() {
11055 IEM_MC_RAISE_DIVIDE_ERROR();
11056 } IEM_MC_ENDIF();
11057
11058 IEM_MC_END();
11059 return VINF_SUCCESS;
11060 }
11061
11062 case IEMMODE_32BIT:
11063 {
11064 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11065 IEM_MC_BEGIN(4, 1);
11066 IEM_MC_ARG(uint32_t *, pu32AX, 0);
11067 IEM_MC_ARG(uint32_t *, pu32DX, 1);
11068 IEM_MC_ARG(uint32_t, u32Value, 2);
11069 IEM_MC_ARG(uint32_t *, pEFlags, 3);
11070 IEM_MC_LOCAL(int32_t, rc);
11071
11072 IEM_MC_FETCH_GREG_U32(u32Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
11073 IEM_MC_REF_GREG_U32(pu32AX, X86_GREG_xAX);
11074 IEM_MC_REF_GREG_U32(pu32DX, X86_GREG_xDX);
11075 IEM_MC_REF_EFLAGS(pEFlags);
11076 IEM_MC_CALL_AIMPL_4(rc, pImpl->pfnU32, pu32AX, pu32DX, u32Value, pEFlags);
11077 IEM_MC_IF_LOCAL_IS_Z(rc) {
11078 IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32AX);
11079 IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32DX);
11080 IEM_MC_ADVANCE_RIP();
11081 } IEM_MC_ELSE() {
11082 IEM_MC_RAISE_DIVIDE_ERROR();
11083 } IEM_MC_ENDIF();
11084
11085 IEM_MC_END();
11086 return VINF_SUCCESS;
11087 }
11088
11089 case IEMMODE_64BIT:
11090 {
11091 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11092 IEM_MC_BEGIN(4, 1);
11093 IEM_MC_ARG(uint64_t *, pu64AX, 0);
11094 IEM_MC_ARG(uint64_t *, pu64DX, 1);
11095 IEM_MC_ARG(uint64_t, u64Value, 2);
11096 IEM_MC_ARG(uint32_t *, pEFlags, 3);
11097 IEM_MC_LOCAL(int32_t, rc);
11098
11099 IEM_MC_FETCH_GREG_U64(u64Value, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
11100 IEM_MC_REF_GREG_U64(pu64AX, X86_GREG_xAX);
11101 IEM_MC_REF_GREG_U64(pu64DX, X86_GREG_xDX);
11102 IEM_MC_REF_EFLAGS(pEFlags);
11103 IEM_MC_CALL_AIMPL_4(rc, pImpl->pfnU64, pu64AX, pu64DX, u64Value, pEFlags);
11104 IEM_MC_IF_LOCAL_IS_Z(rc) {
11105 IEM_MC_ADVANCE_RIP();
11106 } IEM_MC_ELSE() {
11107 IEM_MC_RAISE_DIVIDE_ERROR();
11108 } IEM_MC_ENDIF();
11109
11110 IEM_MC_END();
11111 return VINF_SUCCESS;
11112 }
11113
11114 IEM_NOT_REACHED_DEFAULT_CASE_RET();
11115 }
11116 }
11117 else
11118 {
11119 /* memory access. */
11120 switch (pVCpu->iem.s.enmEffOpSize)
11121 {
11122 case IEMMODE_16BIT:
11123 {
11124 IEM_MC_BEGIN(4, 2);
11125 IEM_MC_ARG(uint16_t *, pu16AX, 0);
11126 IEM_MC_ARG(uint16_t *, pu16DX, 1);
11127 IEM_MC_ARG(uint16_t, u16Value, 2);
11128 IEM_MC_ARG(uint32_t *, pEFlags, 3);
11129 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
11130 IEM_MC_LOCAL(int32_t, rc);
11131
11132 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
11133 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11134 IEM_MC_FETCH_MEM_U16(u16Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
11135 IEM_MC_REF_GREG_U16(pu16AX, X86_GREG_xAX);
11136 IEM_MC_REF_GREG_U16(pu16DX, X86_GREG_xDX);
11137 IEM_MC_REF_EFLAGS(pEFlags);
11138 IEM_MC_CALL_AIMPL_4(rc, pImpl->pfnU16, pu16AX, pu16DX, u16Value, pEFlags);
11139 IEM_MC_IF_LOCAL_IS_Z(rc) {
11140 IEM_MC_ADVANCE_RIP();
11141 } IEM_MC_ELSE() {
11142 IEM_MC_RAISE_DIVIDE_ERROR();
11143 } IEM_MC_ENDIF();
11144
11145 IEM_MC_END();
11146 return VINF_SUCCESS;
11147 }
11148
11149 case IEMMODE_32BIT:
11150 {
11151 IEM_MC_BEGIN(4, 2);
11152 IEM_MC_ARG(uint32_t *, pu32AX, 0);
11153 IEM_MC_ARG(uint32_t *, pu32DX, 1);
11154 IEM_MC_ARG(uint32_t, u32Value, 2);
11155 IEM_MC_ARG(uint32_t *, pEFlags, 3);
11156 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
11157 IEM_MC_LOCAL(int32_t, rc);
11158
11159 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
11160 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11161 IEM_MC_FETCH_MEM_U32(u32Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
11162 IEM_MC_REF_GREG_U32(pu32AX, X86_GREG_xAX);
11163 IEM_MC_REF_GREG_U32(pu32DX, X86_GREG_xDX);
11164 IEM_MC_REF_EFLAGS(pEFlags);
11165 IEM_MC_CALL_AIMPL_4(rc, pImpl->pfnU32, pu32AX, pu32DX, u32Value, pEFlags);
11166 IEM_MC_IF_LOCAL_IS_Z(rc) {
11167 IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32AX);
11168 IEM_MC_CLEAR_HIGH_GREG_U64_BY_REF(pu32DX);
11169 IEM_MC_ADVANCE_RIP();
11170 } IEM_MC_ELSE() {
11171 IEM_MC_RAISE_DIVIDE_ERROR();
11172 } IEM_MC_ENDIF();
11173
11174 IEM_MC_END();
11175 return VINF_SUCCESS;
11176 }
11177
11178 case IEMMODE_64BIT:
11179 {
11180 IEM_MC_BEGIN(4, 2);
11181 IEM_MC_ARG(uint64_t *, pu64AX, 0);
11182 IEM_MC_ARG(uint64_t *, pu64DX, 1);
11183 IEM_MC_ARG(uint64_t, u64Value, 2);
11184 IEM_MC_ARG(uint32_t *, pEFlags, 3);
11185 IEM_MC_LOCAL(RTGCPTR, GCPtrEffDst);
11186 IEM_MC_LOCAL(int32_t, rc);
11187
11188 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffDst, bRm, 0);
11189 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11190 IEM_MC_FETCH_MEM_U64(u64Value, pVCpu->iem.s.iEffSeg, GCPtrEffDst);
11191 IEM_MC_REF_GREG_U64(pu64AX, X86_GREG_xAX);
11192 IEM_MC_REF_GREG_U64(pu64DX, X86_GREG_xDX);
11193 IEM_MC_REF_EFLAGS(pEFlags);
11194 IEM_MC_CALL_AIMPL_4(rc, pImpl->pfnU64, pu64AX, pu64DX, u64Value, pEFlags);
11195 IEM_MC_IF_LOCAL_IS_Z(rc) {
11196 IEM_MC_ADVANCE_RIP();
11197 } IEM_MC_ELSE() {
11198 IEM_MC_RAISE_DIVIDE_ERROR();
11199 } IEM_MC_ENDIF();
11200
11201 IEM_MC_END();
11202 return VINF_SUCCESS;
11203 }
11204
11205 IEM_NOT_REACHED_DEFAULT_CASE_RET();
11206 }
11207 }
11208}
11209
11210/**
11211 * @opcode 0xf6
11212 */
11213FNIEMOP_DEF(iemOp_Grp3_Eb)
11214{
11215 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
11216 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
11217 {
11218 case 0:
11219 return FNIEMOP_CALL_1(iemOp_grp3_test_Eb, bRm);
11220 case 1:
11221/** @todo testcase: Present on <=386, most 486 (not early), Pentiums, and current CPUs too. CPUUNDOC.EXE */
11222 return IEMOP_RAISE_INVALID_OPCODE();
11223 case 2:
11224 IEMOP_MNEMONIC(not_Eb, "not Eb");
11225 return FNIEMOP_CALL_2(iemOpCommonUnaryEb, bRm, &g_iemAImpl_not);
11226 case 3:
11227 IEMOP_MNEMONIC(neg_Eb, "neg Eb");
11228 return FNIEMOP_CALL_2(iemOpCommonUnaryEb, bRm, &g_iemAImpl_neg);
11229 case 4:
11230 IEMOP_MNEMONIC(mul_Eb, "mul Eb");
11231 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
11232 return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEb, bRm, iemAImpl_mul_u8);
11233 case 5:
11234 IEMOP_MNEMONIC(imul_Eb, "imul Eb");
11235 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
11236 return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEb, bRm, iemAImpl_imul_u8);
11237 case 6:
11238 IEMOP_MNEMONIC(div_Eb, "div Eb");
11239 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF | X86_EFL_OF | X86_EFL_CF);
11240 return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEb, bRm, iemAImpl_div_u8);
11241 case 7:
11242 IEMOP_MNEMONIC(idiv_Eb, "idiv Eb");
11243 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF | X86_EFL_OF | X86_EFL_CF);
11244 return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEb, bRm, iemAImpl_idiv_u8);
11245 IEM_NOT_REACHED_DEFAULT_CASE_RET();
11246 }
11247}
11248
11249
11250/**
11251 * @opcode 0xf7
11252 */
11253FNIEMOP_DEF(iemOp_Grp3_Ev)
11254{
11255 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
11256 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
11257 {
11258 case 0:
11259 return FNIEMOP_CALL_1(iemOp_grp3_test_Ev, bRm);
11260 case 1:
11261/** @todo testcase: Present on <=386, most 486 (not early), Pentiums, and current CPUs too. CPUUNDOC.EXE */
11262 return IEMOP_RAISE_INVALID_OPCODE();
11263 case 2:
11264 IEMOP_MNEMONIC(not_Ev, "not Ev");
11265 return FNIEMOP_CALL_2(iemOpCommonUnaryEv, bRm, &g_iemAImpl_not);
11266 case 3:
11267 IEMOP_MNEMONIC(neg_Ev, "neg Ev");
11268 return FNIEMOP_CALL_2(iemOpCommonUnaryEv, bRm, &g_iemAImpl_neg);
11269 case 4:
11270 IEMOP_MNEMONIC(mul_Ev, "mul Ev");
11271 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
11272 return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEv, bRm, &g_iemAImpl_mul);
11273 case 5:
11274 IEMOP_MNEMONIC(imul_Ev, "imul Ev");
11275 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF);
11276 return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEv, bRm, &g_iemAImpl_imul);
11277 case 6:
11278 IEMOP_MNEMONIC(div_Ev, "div Ev");
11279 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF | X86_EFL_OF | X86_EFL_CF);
11280 return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEv, bRm, &g_iemAImpl_div);
11281 case 7:
11282 IEMOP_MNEMONIC(idiv_Ev, "idiv Ev");
11283 IEMOP_VERIFICATION_UNDEFINED_EFLAGS(X86_EFL_SF | X86_EFL_ZF | X86_EFL_AF | X86_EFL_PF | X86_EFL_OF | X86_EFL_CF);
11284 return FNIEMOP_CALL_2(iemOpCommonGrp3MulDivEv, bRm, &g_iemAImpl_idiv);
11285 IEM_NOT_REACHED_DEFAULT_CASE_RET();
11286 }
11287}
11288
11289
11290/**
11291 * @opcode 0xf8
11292 */
11293FNIEMOP_DEF(iemOp_clc)
11294{
11295 IEMOP_MNEMONIC(clc, "clc");
11296 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11297 IEM_MC_BEGIN(0, 0);
11298 IEM_MC_CLEAR_EFL_BIT(X86_EFL_CF);
11299 IEM_MC_ADVANCE_RIP();
11300 IEM_MC_END();
11301 return VINF_SUCCESS;
11302}
11303
11304
11305/**
11306 * @opcode 0xf9
11307 */
11308FNIEMOP_DEF(iemOp_stc)
11309{
11310 IEMOP_MNEMONIC(stc, "stc");
11311 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11312 IEM_MC_BEGIN(0, 0);
11313 IEM_MC_SET_EFL_BIT(X86_EFL_CF);
11314 IEM_MC_ADVANCE_RIP();
11315 IEM_MC_END();
11316 return VINF_SUCCESS;
11317}
11318
11319
11320/**
11321 * @opcode 0xfa
11322 */
11323FNIEMOP_DEF(iemOp_cli)
11324{
11325 IEMOP_MNEMONIC(cli, "cli");
11326 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11327 return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_cli);
11328}
11329
11330
11331FNIEMOP_DEF(iemOp_sti)
11332{
11333 IEMOP_MNEMONIC(sti, "sti");
11334 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11335 return IEM_MC_DEFER_TO_CIMPL_0(iemCImpl_sti);
11336}
11337
11338
11339/**
11340 * @opcode 0xfc
11341 */
11342FNIEMOP_DEF(iemOp_cld)
11343{
11344 IEMOP_MNEMONIC(cld, "cld");
11345 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11346 IEM_MC_BEGIN(0, 0);
11347 IEM_MC_CLEAR_EFL_BIT(X86_EFL_DF);
11348 IEM_MC_ADVANCE_RIP();
11349 IEM_MC_END();
11350 return VINF_SUCCESS;
11351}
11352
11353
11354/**
11355 * @opcode 0xfd
11356 */
11357FNIEMOP_DEF(iemOp_std)
11358{
11359 IEMOP_MNEMONIC(std, "std");
11360 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11361 IEM_MC_BEGIN(0, 0);
11362 IEM_MC_SET_EFL_BIT(X86_EFL_DF);
11363 IEM_MC_ADVANCE_RIP();
11364 IEM_MC_END();
11365 return VINF_SUCCESS;
11366}
11367
11368
11369/**
11370 * @opcode 0xfe
11371 */
11372FNIEMOP_DEF(iemOp_Grp4)
11373{
11374 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
11375 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
11376 {
11377 case 0:
11378 IEMOP_MNEMONIC(inc_Eb, "inc Eb");
11379 return FNIEMOP_CALL_2(iemOpCommonUnaryEb, bRm, &g_iemAImpl_inc);
11380 case 1:
11381 IEMOP_MNEMONIC(dec_Eb, "dec Eb");
11382 return FNIEMOP_CALL_2(iemOpCommonUnaryEb, bRm, &g_iemAImpl_dec);
11383 default:
11384 IEMOP_MNEMONIC(grp4_ud, "grp4-ud");
11385 return IEMOP_RAISE_INVALID_OPCODE();
11386 }
11387}
11388
11389
11390/**
11391 * Opcode 0xff /2.
11392 * @param bRm The RM byte.
11393 */
11394FNIEMOP_DEF_1(iemOp_Grp5_calln_Ev, uint8_t, bRm)
11395{
11396 IEMOP_MNEMONIC(calln_Ev, "calln Ev");
11397 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
11398
11399 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
11400 {
11401 /* The new RIP is taken from a register. */
11402 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11403 switch (pVCpu->iem.s.enmEffOpSize)
11404 {
11405 case IEMMODE_16BIT:
11406 IEM_MC_BEGIN(1, 0);
11407 IEM_MC_ARG(uint16_t, u16Target, 0);
11408 IEM_MC_FETCH_GREG_U16(u16Target, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
11409 IEM_MC_CALL_CIMPL_1(iemCImpl_call_16, u16Target);
11410 IEM_MC_END()
11411 return VINF_SUCCESS;
11412
11413 case IEMMODE_32BIT:
11414 IEM_MC_BEGIN(1, 0);
11415 IEM_MC_ARG(uint32_t, u32Target, 0);
11416 IEM_MC_FETCH_GREG_U32(u32Target, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
11417 IEM_MC_CALL_CIMPL_1(iemCImpl_call_32, u32Target);
11418 IEM_MC_END()
11419 return VINF_SUCCESS;
11420
11421 case IEMMODE_64BIT:
11422 IEM_MC_BEGIN(1, 0);
11423 IEM_MC_ARG(uint64_t, u64Target, 0);
11424 IEM_MC_FETCH_GREG_U64(u64Target, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
11425 IEM_MC_CALL_CIMPL_1(iemCImpl_call_64, u64Target);
11426 IEM_MC_END()
11427 return VINF_SUCCESS;
11428
11429 IEM_NOT_REACHED_DEFAULT_CASE_RET();
11430 }
11431 }
11432 else
11433 {
11434 /* The new RIP is taken from a register. */
11435 switch (pVCpu->iem.s.enmEffOpSize)
11436 {
11437 case IEMMODE_16BIT:
11438 IEM_MC_BEGIN(1, 1);
11439 IEM_MC_ARG(uint16_t, u16Target, 0);
11440 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
11441 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
11442 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11443 IEM_MC_FETCH_MEM_U16(u16Target, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
11444 IEM_MC_CALL_CIMPL_1(iemCImpl_call_16, u16Target);
11445 IEM_MC_END()
11446 return VINF_SUCCESS;
11447
11448 case IEMMODE_32BIT:
11449 IEM_MC_BEGIN(1, 1);
11450 IEM_MC_ARG(uint32_t, u32Target, 0);
11451 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
11452 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
11453 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11454 IEM_MC_FETCH_MEM_U32(u32Target, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
11455 IEM_MC_CALL_CIMPL_1(iemCImpl_call_32, u32Target);
11456 IEM_MC_END()
11457 return VINF_SUCCESS;
11458
11459 case IEMMODE_64BIT:
11460 IEM_MC_BEGIN(1, 1);
11461 IEM_MC_ARG(uint64_t, u64Target, 0);
11462 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
11463 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
11464 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11465 IEM_MC_FETCH_MEM_U64(u64Target, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
11466 IEM_MC_CALL_CIMPL_1(iemCImpl_call_64, u64Target);
11467 IEM_MC_END()
11468 return VINF_SUCCESS;
11469
11470 IEM_NOT_REACHED_DEFAULT_CASE_RET();
11471 }
11472 }
11473}
11474
11475typedef IEM_CIMPL_DECL_TYPE_3(FNIEMCIMPLFARBRANCH, uint16_t, uSel, uint64_t, offSeg, IEMMODE, enmOpSize);
11476
11477FNIEMOP_DEF_2(iemOpHlp_Grp5_far_Ep, uint8_t, bRm, FNIEMCIMPLFARBRANCH *, pfnCImpl)
11478{
11479 /* Registers? How?? */
11480 if (RT_LIKELY((bRm & X86_MODRM_MOD_MASK) != (3 << X86_MODRM_MOD_SHIFT)))
11481 { /* likely */ }
11482 else
11483 return IEMOP_RAISE_INVALID_OPCODE(); /* callf eax is not legal */
11484
11485 /* Far pointer loaded from memory. */
11486 switch (pVCpu->iem.s.enmEffOpSize)
11487 {
11488 case IEMMODE_16BIT:
11489 IEM_MC_BEGIN(3, 1);
11490 IEM_MC_ARG(uint16_t, u16Sel, 0);
11491 IEM_MC_ARG(uint16_t, offSeg, 1);
11492 IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, IEMMODE_16BIT, 2);
11493 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
11494 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
11495 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11496 IEM_MC_FETCH_MEM_U16(offSeg, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
11497 IEM_MC_FETCH_MEM_U16_DISP(u16Sel, pVCpu->iem.s.iEffSeg, GCPtrEffSrc, 2);
11498 IEM_MC_CALL_CIMPL_3(pfnCImpl, u16Sel, offSeg, enmEffOpSize);
11499 IEM_MC_END();
11500 return VINF_SUCCESS;
11501
11502 case IEMMODE_64BIT:
11503 /** @todo testcase: AMD does not seem to believe in the case (see bs-cpu-xcpt-1)
11504 * and will apparently ignore REX.W, at least for the jmp far qword [rsp]
11505 * and call far qword [rsp] encodings. */
11506 if (!IEM_IS_GUEST_CPU_AMD(pVCpu))
11507 {
11508 IEM_MC_BEGIN(3, 1);
11509 IEM_MC_ARG(uint16_t, u16Sel, 0);
11510 IEM_MC_ARG(uint64_t, offSeg, 1);
11511 IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, IEMMODE_16BIT, 2);
11512 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
11513 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
11514 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11515 IEM_MC_FETCH_MEM_U64(offSeg, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
11516 IEM_MC_FETCH_MEM_U16_DISP(u16Sel, pVCpu->iem.s.iEffSeg, GCPtrEffSrc, 8);
11517 IEM_MC_CALL_CIMPL_3(pfnCImpl, u16Sel, offSeg, enmEffOpSize);
11518 IEM_MC_END();
11519 return VINF_SUCCESS;
11520 }
11521 /* AMD falls thru. */
11522 RT_FALL_THRU();
11523
11524 case IEMMODE_32BIT:
11525 IEM_MC_BEGIN(3, 1);
11526 IEM_MC_ARG(uint16_t, u16Sel, 0);
11527 IEM_MC_ARG(uint32_t, offSeg, 1);
11528 IEM_MC_ARG_CONST(IEMMODE, enmEffOpSize, IEMMODE_32BIT, 2);
11529 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
11530 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
11531 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11532 IEM_MC_FETCH_MEM_U32(offSeg, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
11533 IEM_MC_FETCH_MEM_U16_DISP(u16Sel, pVCpu->iem.s.iEffSeg, GCPtrEffSrc, 4);
11534 IEM_MC_CALL_CIMPL_3(pfnCImpl, u16Sel, offSeg, enmEffOpSize);
11535 IEM_MC_END();
11536 return VINF_SUCCESS;
11537
11538 IEM_NOT_REACHED_DEFAULT_CASE_RET();
11539 }
11540}
11541
11542
11543/**
11544 * Opcode 0xff /3.
11545 * @param bRm The RM byte.
11546 */
11547FNIEMOP_DEF_1(iemOp_Grp5_callf_Ep, uint8_t, bRm)
11548{
11549 IEMOP_MNEMONIC(callf_Ep, "callf Ep");
11550 return FNIEMOP_CALL_2(iemOpHlp_Grp5_far_Ep, bRm, iemCImpl_callf);
11551}
11552
11553
11554/**
11555 * Opcode 0xff /4.
11556 * @param bRm The RM byte.
11557 */
11558FNIEMOP_DEF_1(iemOp_Grp5_jmpn_Ev, uint8_t, bRm)
11559{
11560 IEMOP_MNEMONIC(jmpn_Ev, "jmpn Ev");
11561 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
11562
11563 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
11564 {
11565 /* The new RIP is taken from a register. */
11566 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11567 switch (pVCpu->iem.s.enmEffOpSize)
11568 {
11569 case IEMMODE_16BIT:
11570 IEM_MC_BEGIN(0, 1);
11571 IEM_MC_LOCAL(uint16_t, u16Target);
11572 IEM_MC_FETCH_GREG_U16(u16Target, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
11573 IEM_MC_SET_RIP_U16(u16Target);
11574 IEM_MC_END()
11575 return VINF_SUCCESS;
11576
11577 case IEMMODE_32BIT:
11578 IEM_MC_BEGIN(0, 1);
11579 IEM_MC_LOCAL(uint32_t, u32Target);
11580 IEM_MC_FETCH_GREG_U32(u32Target, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
11581 IEM_MC_SET_RIP_U32(u32Target);
11582 IEM_MC_END()
11583 return VINF_SUCCESS;
11584
11585 case IEMMODE_64BIT:
11586 IEM_MC_BEGIN(0, 1);
11587 IEM_MC_LOCAL(uint64_t, u64Target);
11588 IEM_MC_FETCH_GREG_U64(u64Target, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
11589 IEM_MC_SET_RIP_U64(u64Target);
11590 IEM_MC_END()
11591 return VINF_SUCCESS;
11592
11593 IEM_NOT_REACHED_DEFAULT_CASE_RET();
11594 }
11595 }
11596 else
11597 {
11598 /* The new RIP is taken from a memory location. */
11599 switch (pVCpu->iem.s.enmEffOpSize)
11600 {
11601 case IEMMODE_16BIT:
11602 IEM_MC_BEGIN(0, 2);
11603 IEM_MC_LOCAL(uint16_t, u16Target);
11604 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
11605 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
11606 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11607 IEM_MC_FETCH_MEM_U16(u16Target, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
11608 IEM_MC_SET_RIP_U16(u16Target);
11609 IEM_MC_END()
11610 return VINF_SUCCESS;
11611
11612 case IEMMODE_32BIT:
11613 IEM_MC_BEGIN(0, 2);
11614 IEM_MC_LOCAL(uint32_t, u32Target);
11615 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
11616 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
11617 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11618 IEM_MC_FETCH_MEM_U32(u32Target, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
11619 IEM_MC_SET_RIP_U32(u32Target);
11620 IEM_MC_END()
11621 return VINF_SUCCESS;
11622
11623 case IEMMODE_64BIT:
11624 IEM_MC_BEGIN(0, 2);
11625 IEM_MC_LOCAL(uint64_t, u64Target);
11626 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
11627 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
11628 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11629 IEM_MC_FETCH_MEM_U64(u64Target, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
11630 IEM_MC_SET_RIP_U64(u64Target);
11631 IEM_MC_END()
11632 return VINF_SUCCESS;
11633
11634 IEM_NOT_REACHED_DEFAULT_CASE_RET();
11635 }
11636 }
11637}
11638
11639
11640/**
11641 * Opcode 0xff /5.
11642 * @param bRm The RM byte.
11643 */
11644FNIEMOP_DEF_1(iemOp_Grp5_jmpf_Ep, uint8_t, bRm)
11645{
11646 IEMOP_MNEMONIC(jmpf_Ep, "jmpf Ep");
11647 return FNIEMOP_CALL_2(iemOpHlp_Grp5_far_Ep, bRm, iemCImpl_FarJmp);
11648}
11649
11650
11651/**
11652 * Opcode 0xff /6.
11653 * @param bRm The RM byte.
11654 */
11655FNIEMOP_DEF_1(iemOp_Grp5_push_Ev, uint8_t, bRm)
11656{
11657 IEMOP_MNEMONIC(push_Ev, "push Ev");
11658
11659 /* Registers are handled by a common worker. */
11660 if ((bRm & X86_MODRM_MOD_MASK) == (3 << X86_MODRM_MOD_SHIFT))
11661 return FNIEMOP_CALL_1(iemOpCommonPushGReg, (bRm & X86_MODRM_RM_MASK) | pVCpu->iem.s.uRexB);
11662
11663 /* Memory we do here. */
11664 IEMOP_HLP_DEFAULT_64BIT_OP_SIZE();
11665 switch (pVCpu->iem.s.enmEffOpSize)
11666 {
11667 case IEMMODE_16BIT:
11668 IEM_MC_BEGIN(0, 2);
11669 IEM_MC_LOCAL(uint16_t, u16Src);
11670 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
11671 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
11672 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11673 IEM_MC_FETCH_MEM_U16(u16Src, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
11674 IEM_MC_PUSH_U16(u16Src);
11675 IEM_MC_ADVANCE_RIP();
11676 IEM_MC_END();
11677 return VINF_SUCCESS;
11678
11679 case IEMMODE_32BIT:
11680 IEM_MC_BEGIN(0, 2);
11681 IEM_MC_LOCAL(uint32_t, u32Src);
11682 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
11683 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
11684 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11685 IEM_MC_FETCH_MEM_U32(u32Src, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
11686 IEM_MC_PUSH_U32(u32Src);
11687 IEM_MC_ADVANCE_RIP();
11688 IEM_MC_END();
11689 return VINF_SUCCESS;
11690
11691 case IEMMODE_64BIT:
11692 IEM_MC_BEGIN(0, 2);
11693 IEM_MC_LOCAL(uint64_t, u64Src);
11694 IEM_MC_LOCAL(RTGCPTR, GCPtrEffSrc);
11695 IEM_MC_CALC_RM_EFF_ADDR(GCPtrEffSrc, bRm, 0);
11696 IEMOP_HLP_DONE_DECODING_NO_LOCK_PREFIX();
11697 IEM_MC_FETCH_MEM_U64(u64Src, pVCpu->iem.s.iEffSeg, GCPtrEffSrc);
11698 IEM_MC_PUSH_U64(u64Src);
11699 IEM_MC_ADVANCE_RIP();
11700 IEM_MC_END();
11701 return VINF_SUCCESS;
11702
11703 IEM_NOT_REACHED_DEFAULT_CASE_RET();
11704 }
11705}
11706
11707
11708/**
11709 * @opcode 0xff
11710 */
11711FNIEMOP_DEF(iemOp_Grp5)
11712{
11713 uint8_t bRm; IEM_OPCODE_GET_NEXT_U8(&bRm);
11714 switch ((bRm >> X86_MODRM_REG_SHIFT) & X86_MODRM_REG_SMASK)
11715 {
11716 case 0:
11717 IEMOP_MNEMONIC(inc_Ev, "inc Ev");
11718 return FNIEMOP_CALL_2(iemOpCommonUnaryEv, bRm, &g_iemAImpl_inc);
11719 case 1:
11720 IEMOP_MNEMONIC(dec_Ev, "dec Ev");
11721 return FNIEMOP_CALL_2(iemOpCommonUnaryEv, bRm, &g_iemAImpl_dec);
11722 case 2:
11723 return FNIEMOP_CALL_1(iemOp_Grp5_calln_Ev, bRm);
11724 case 3:
11725 return FNIEMOP_CALL_1(iemOp_Grp5_callf_Ep, bRm);
11726 case 4:
11727 return FNIEMOP_CALL_1(iemOp_Grp5_jmpn_Ev, bRm);
11728 case 5:
11729 return FNIEMOP_CALL_1(iemOp_Grp5_jmpf_Ep, bRm);
11730 case 6:
11731 return FNIEMOP_CALL_1(iemOp_Grp5_push_Ev, bRm);
11732 case 7:
11733 IEMOP_MNEMONIC(grp5_ud, "grp5-ud");
11734 return IEMOP_RAISE_INVALID_OPCODE();
11735 }
11736 AssertFailedReturn(VERR_IEM_IPE_3);
11737}
11738
11739
11740
11741const PFNIEMOP g_apfnOneByteMap[256] =
11742{
11743 /* 0x00 */ iemOp_add_Eb_Gb, iemOp_add_Ev_Gv, iemOp_add_Gb_Eb, iemOp_add_Gv_Ev,
11744 /* 0x04 */ iemOp_add_Al_Ib, iemOp_add_eAX_Iz, iemOp_push_ES, iemOp_pop_ES,
11745 /* 0x08 */ iemOp_or_Eb_Gb, iemOp_or_Ev_Gv, iemOp_or_Gb_Eb, iemOp_or_Gv_Ev,
11746 /* 0x0c */ iemOp_or_Al_Ib, iemOp_or_eAX_Iz, iemOp_push_CS, iemOp_2byteEscape,
11747 /* 0x10 */ iemOp_adc_Eb_Gb, iemOp_adc_Ev_Gv, iemOp_adc_Gb_Eb, iemOp_adc_Gv_Ev,
11748 /* 0x14 */ iemOp_adc_Al_Ib, iemOp_adc_eAX_Iz, iemOp_push_SS, iemOp_pop_SS,
11749 /* 0x18 */ iemOp_sbb_Eb_Gb, iemOp_sbb_Ev_Gv, iemOp_sbb_Gb_Eb, iemOp_sbb_Gv_Ev,
11750 /* 0x1c */ iemOp_sbb_Al_Ib, iemOp_sbb_eAX_Iz, iemOp_push_DS, iemOp_pop_DS,
11751 /* 0x20 */ iemOp_and_Eb_Gb, iemOp_and_Ev_Gv, iemOp_and_Gb_Eb, iemOp_and_Gv_Ev,
11752 /* 0x24 */ iemOp_and_Al_Ib, iemOp_and_eAX_Iz, iemOp_seg_ES, iemOp_daa,
11753 /* 0x28 */ iemOp_sub_Eb_Gb, iemOp_sub_Ev_Gv, iemOp_sub_Gb_Eb, iemOp_sub_Gv_Ev,
11754 /* 0x2c */ iemOp_sub_Al_Ib, iemOp_sub_eAX_Iz, iemOp_seg_CS, iemOp_das,
11755 /* 0x30 */ iemOp_xor_Eb_Gb, iemOp_xor_Ev_Gv, iemOp_xor_Gb_Eb, iemOp_xor_Gv_Ev,
11756 /* 0x34 */ iemOp_xor_Al_Ib, iemOp_xor_eAX_Iz, iemOp_seg_SS, iemOp_aaa,
11757 /* 0x38 */ iemOp_cmp_Eb_Gb, iemOp_cmp_Ev_Gv, iemOp_cmp_Gb_Eb, iemOp_cmp_Gv_Ev,
11758 /* 0x3c */ iemOp_cmp_Al_Ib, iemOp_cmp_eAX_Iz, iemOp_seg_DS, iemOp_aas,
11759 /* 0x40 */ iemOp_inc_eAX, iemOp_inc_eCX, iemOp_inc_eDX, iemOp_inc_eBX,
11760 /* 0x44 */ iemOp_inc_eSP, iemOp_inc_eBP, iemOp_inc_eSI, iemOp_inc_eDI,
11761 /* 0x48 */ iemOp_dec_eAX, iemOp_dec_eCX, iemOp_dec_eDX, iemOp_dec_eBX,
11762 /* 0x4c */ iemOp_dec_eSP, iemOp_dec_eBP, iemOp_dec_eSI, iemOp_dec_eDI,
11763 /* 0x50 */ iemOp_push_eAX, iemOp_push_eCX, iemOp_push_eDX, iemOp_push_eBX,
11764 /* 0x54 */ iemOp_push_eSP, iemOp_push_eBP, iemOp_push_eSI, iemOp_push_eDI,
11765 /* 0x58 */ iemOp_pop_eAX, iemOp_pop_eCX, iemOp_pop_eDX, iemOp_pop_eBX,
11766 /* 0x5c */ iemOp_pop_eSP, iemOp_pop_eBP, iemOp_pop_eSI, iemOp_pop_eDI,
11767 /* 0x60 */ iemOp_pusha, iemOp_popa__mvex, iemOp_bound_Gv_Ma__evex, iemOp_arpl_Ew_Gw_movsx_Gv_Ev,
11768 /* 0x64 */ iemOp_seg_FS, iemOp_seg_GS, iemOp_op_size, iemOp_addr_size,
11769 /* 0x68 */ iemOp_push_Iz, iemOp_imul_Gv_Ev_Iz, iemOp_push_Ib, iemOp_imul_Gv_Ev_Ib,
11770 /* 0x6c */ iemOp_insb_Yb_DX, iemOp_inswd_Yv_DX, iemOp_outsb_Yb_DX, iemOp_outswd_Yv_DX,
11771 /* 0x70 */ iemOp_jo_Jb, iemOp_jno_Jb, iemOp_jc_Jb, iemOp_jnc_Jb,
11772 /* 0x74 */ iemOp_je_Jb, iemOp_jne_Jb, iemOp_jbe_Jb, iemOp_jnbe_Jb,
11773 /* 0x78 */ iemOp_js_Jb, iemOp_jns_Jb, iemOp_jp_Jb, iemOp_jnp_Jb,
11774 /* 0x7c */ iemOp_jl_Jb, iemOp_jnl_Jb, iemOp_jle_Jb, iemOp_jnle_Jb,
11775 /* 0x80 */ iemOp_Grp1_Eb_Ib_80, iemOp_Grp1_Ev_Iz, iemOp_Grp1_Eb_Ib_82, iemOp_Grp1_Ev_Ib,
11776 /* 0x84 */ iemOp_test_Eb_Gb, iemOp_test_Ev_Gv, iemOp_xchg_Eb_Gb, iemOp_xchg_Ev_Gv,
11777 /* 0x88 */ iemOp_mov_Eb_Gb, iemOp_mov_Ev_Gv, iemOp_mov_Gb_Eb, iemOp_mov_Gv_Ev,
11778 /* 0x8c */ iemOp_mov_Ev_Sw, iemOp_lea_Gv_M, iemOp_mov_Sw_Ev, iemOp_Grp1A__xop,
11779 /* 0x90 */ iemOp_nop, iemOp_xchg_eCX_eAX, iemOp_xchg_eDX_eAX, iemOp_xchg_eBX_eAX,
11780 /* 0x94 */ iemOp_xchg_eSP_eAX, iemOp_xchg_eBP_eAX, iemOp_xchg_eSI_eAX, iemOp_xchg_eDI_eAX,
11781 /* 0x98 */ iemOp_cbw, iemOp_cwd, iemOp_call_Ap, iemOp_wait,
11782 /* 0x9c */ iemOp_pushf_Fv, iemOp_popf_Fv, iemOp_sahf, iemOp_lahf,
11783 /* 0xa0 */ iemOp_mov_AL_Ob, iemOp_mov_rAX_Ov, iemOp_mov_Ob_AL, iemOp_mov_Ov_rAX,
11784 /* 0xa4 */ iemOp_movsb_Xb_Yb, iemOp_movswd_Xv_Yv, iemOp_cmpsb_Xb_Yb, iemOp_cmpswd_Xv_Yv,
11785 /* 0xa8 */ iemOp_test_AL_Ib, iemOp_test_eAX_Iz, iemOp_stosb_Yb_AL, iemOp_stoswd_Yv_eAX,
11786 /* 0xac */ iemOp_lodsb_AL_Xb, iemOp_lodswd_eAX_Xv, iemOp_scasb_AL_Xb, iemOp_scaswd_eAX_Xv,
11787 /* 0xb0 */ iemOp_mov_AL_Ib, iemOp_CL_Ib, iemOp_DL_Ib, iemOp_BL_Ib,
11788 /* 0xb4 */ iemOp_mov_AH_Ib, iemOp_CH_Ib, iemOp_DH_Ib, iemOp_BH_Ib,
11789 /* 0xb8 */ iemOp_eAX_Iv, iemOp_eCX_Iv, iemOp_eDX_Iv, iemOp_eBX_Iv,
11790 /* 0xbc */ iemOp_eSP_Iv, iemOp_eBP_Iv, iemOp_eSI_Iv, iemOp_eDI_Iv,
11791 /* 0xc0 */ iemOp_Grp2_Eb_Ib, iemOp_Grp2_Ev_Ib, iemOp_retn_Iw, iemOp_retn,
11792 /* 0xc4 */ iemOp_les_Gv_Mp__vex3, iemOp_lds_Gv_Mp__vex2, iemOp_Grp11_Eb_Ib, iemOp_Grp11_Ev_Iz,
11793 /* 0xc8 */ iemOp_enter_Iw_Ib, iemOp_leave, iemOp_retf_Iw, iemOp_retf,
11794 /* 0xcc */ iemOp_int3, iemOp_int_Ib, iemOp_into, iemOp_iret,
11795 /* 0xd0 */ iemOp_Grp2_Eb_1, iemOp_Grp2_Ev_1, iemOp_Grp2_Eb_CL, iemOp_Grp2_Ev_CL,
11796 /* 0xd4 */ iemOp_aam_Ib, iemOp_aad_Ib, iemOp_salc, iemOp_xlat,
11797 /* 0xd8 */ iemOp_EscF0, iemOp_EscF1, iemOp_EscF2, iemOp_EscF3,
11798 /* 0xdc */ iemOp_EscF4, iemOp_EscF5, iemOp_EscF6, iemOp_EscF7,
11799 /* 0xe0 */ iemOp_loopne_Jb, iemOp_loope_Jb, iemOp_loop_Jb, iemOp_jecxz_Jb,
11800 /* 0xe4 */ iemOp_in_AL_Ib, iemOp_in_eAX_Ib, iemOp_out_Ib_AL, iemOp_out_Ib_eAX,
11801 /* 0xe8 */ iemOp_call_Jv, iemOp_jmp_Jv, iemOp_jmp_Ap, iemOp_jmp_Jb,
11802 /* 0xec */ iemOp_in_AL_DX, iemOp_eAX_DX, iemOp_out_DX_AL, iemOp_out_DX_eAX,
11803 /* 0xf0 */ iemOp_lock, iemOp_int1, iemOp_repne, iemOp_repe,
11804 /* 0xf4 */ iemOp_hlt, iemOp_cmc, iemOp_Grp3_Eb, iemOp_Grp3_Ev,
11805 /* 0xf8 */ iemOp_clc, iemOp_stc, iemOp_cli, iemOp_sti,
11806 /* 0xfc */ iemOp_cld, iemOp_std, iemOp_Grp4, iemOp_Grp5,
11807};
11808
11809
11810/** @} */
11811
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette