1 | /* $Id: PGMAllGst.h 14364 2008-11-19 17:07:11Z vboxsync $ */
|
---|
2 | /** @file
|
---|
3 | * VBox - Page Manager, Guest Paging Template - All context code.
|
---|
4 | */
|
---|
5 |
|
---|
6 | /*
|
---|
7 | * Copyright (C) 2006-2007 Sun Microsystems, Inc.
|
---|
8 | *
|
---|
9 | * This file is part of VirtualBox Open Source Edition (OSE), as
|
---|
10 | * available from http://www.virtualbox.org. This file is free software;
|
---|
11 | * you can redistribute it and/or modify it under the terms of the GNU
|
---|
12 | * General Public License (GPL) as published by the Free Software
|
---|
13 | * Foundation, in version 2 as it comes in the "COPYING" file of the
|
---|
14 | * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
|
---|
15 | * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
|
---|
16 | *
|
---|
17 | * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa
|
---|
18 | * Clara, CA 95054 USA or visit http://www.sun.com if you need
|
---|
19 | * additional information or have any questions.
|
---|
20 | */
|
---|
21 |
|
---|
22 |
|
---|
23 | /*******************************************************************************
|
---|
24 | * Defined Constants And Macros *
|
---|
25 | *******************************************************************************/
|
---|
26 | #undef GSTPT
|
---|
27 | #undef PGSTPT
|
---|
28 | #undef GSTPTE
|
---|
29 | #undef PGSTPTE
|
---|
30 | #undef GSTPD
|
---|
31 | #undef PGSTPD
|
---|
32 | #undef GSTPDE
|
---|
33 | #undef PGSTPDE
|
---|
34 | #undef GST_BIG_PAGE_SIZE
|
---|
35 | #undef GST_BIG_PAGE_OFFSET_MASK
|
---|
36 | #undef GST_PDE_PG_MASK
|
---|
37 | #undef GST_PDE_BIG_PG_MASK
|
---|
38 | #undef GST_PD_SHIFT
|
---|
39 | #undef GST_PD_MASK
|
---|
40 | #undef GST_PTE_PG_MASK
|
---|
41 | #undef GST_PT_SHIFT
|
---|
42 | #undef GST_PT_MASK
|
---|
43 | #undef GST_TOTAL_PD_ENTRIES
|
---|
44 | #undef GST_CR3_PAGE_MASK
|
---|
45 | #undef GST_PDPE_ENTRIES
|
---|
46 | #undef GST_PDPT_SHIFT
|
---|
47 | #undef GST_PDPT_MASK
|
---|
48 | #undef GST_PDPE_PG_MASK
|
---|
49 | #undef GST_GET_PDE_BIG_PG_GCPHYS
|
---|
50 |
|
---|
51 | #if PGM_GST_TYPE == PGM_TYPE_REAL \
|
---|
52 | || PGM_GST_TYPE == PGM_TYPE_PROT
|
---|
53 | # define GSTPT SHWPT
|
---|
54 | # define PGSTPT PSHWPT
|
---|
55 | # define GSTPTE SHWPTE
|
---|
56 | # define PGSTPTE PSHWPTE
|
---|
57 | # define GSTPD SHWPD
|
---|
58 | # define PGSTPD PSHWPD
|
---|
59 | # define GSTPDE SHWPDE
|
---|
60 | # define PGSTPDE PSHWPDE
|
---|
61 | # define GST_PTE_PG_MASK SHW_PTE_PG_MASK
|
---|
62 |
|
---|
63 | #elif PGM_GST_TYPE == PGM_TYPE_32BIT
|
---|
64 | # define GSTPT X86PT
|
---|
65 | # define PGSTPT PX86PT
|
---|
66 | # define GSTPTE X86PTE
|
---|
67 | # define PGSTPTE PX86PTE
|
---|
68 | # define GSTPD X86PD
|
---|
69 | # define PGSTPD PX86PD
|
---|
70 | # define GSTPDE X86PDE
|
---|
71 | # define PGSTPDE PX86PDE
|
---|
72 | # define GST_BIG_PAGE_SIZE X86_PAGE_4M_SIZE
|
---|
73 | # define GST_BIG_PAGE_OFFSET_MASK X86_PAGE_4M_OFFSET_MASK
|
---|
74 | # define GST_PDE_PG_MASK X86_PDE_PG_MASK
|
---|
75 | # define GST_PDE_BIG_PG_MASK X86_PDE4M_PG_MASK
|
---|
76 | # define GST_GET_PDE_BIG_PG_GCPHYS(PdeGst) pgmGstGet4MBPhysPage(&pVM->pgm.s, PdeGst)
|
---|
77 | # define GST_PD_SHIFT X86_PD_SHIFT
|
---|
78 | # define GST_PD_MASK X86_PD_MASK
|
---|
79 | # define GST_TOTAL_PD_ENTRIES X86_PG_ENTRIES
|
---|
80 | # define GST_PTE_PG_MASK X86_PTE_PG_MASK
|
---|
81 | # define GST_PT_SHIFT X86_PT_SHIFT
|
---|
82 | # define GST_PT_MASK X86_PT_MASK
|
---|
83 | # define GST_CR3_PAGE_MASK X86_CR3_PAGE_MASK
|
---|
84 |
|
---|
85 | #elif PGM_GST_TYPE == PGM_TYPE_PAE \
|
---|
86 | || PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
87 | # define GSTPT X86PTPAE
|
---|
88 | # define PGSTPT PX86PTPAE
|
---|
89 | # define GSTPTE X86PTEPAE
|
---|
90 | # define PGSTPTE PX86PTEPAE
|
---|
91 | # define GSTPD X86PDPAE
|
---|
92 | # define PGSTPD PX86PDPAE
|
---|
93 | # define GSTPDE X86PDEPAE
|
---|
94 | # define PGSTPDE PX86PDEPAE
|
---|
95 | # define GST_BIG_PAGE_SIZE X86_PAGE_2M_SIZE
|
---|
96 | # define GST_BIG_PAGE_OFFSET_MASK X86_PAGE_2M_OFFSET_MASK
|
---|
97 | # define GST_PDE_PG_MASK X86_PDE_PAE_PG_MASK_FULL
|
---|
98 | # define GST_PDE_BIG_PG_MASK X86_PDE2M_PAE_PG_MASK
|
---|
99 | # define GST_GET_PDE_BIG_PG_GCPHYS(PdeGst) (PdeGst.u & GST_PDE_BIG_PG_MASK)
|
---|
100 | # define GST_PD_SHIFT X86_PD_PAE_SHIFT
|
---|
101 | # define GST_PD_MASK X86_PD_PAE_MASK
|
---|
102 | # if PGM_GST_TYPE == PGM_TYPE_PAE
|
---|
103 | # define GST_TOTAL_PD_ENTRIES (X86_PG_PAE_ENTRIES * X86_PG_PAE_PDPE_ENTRIES)
|
---|
104 | # define GST_PDPE_ENTRIES X86_PG_PAE_PDPE_ENTRIES
|
---|
105 | # define GST_PDPE_PG_MASK X86_PDPE_PG_MASK_FULL
|
---|
106 | # define GST_PDPT_SHIFT X86_PDPT_SHIFT
|
---|
107 | # define GST_PDPT_MASK X86_PDPT_MASK_PAE
|
---|
108 | # define GST_PTE_PG_MASK X86_PTE_PAE_PG_MASK
|
---|
109 | # define GST_CR3_PAGE_MASK X86_CR3_PAE_PAGE_MASK
|
---|
110 | # else
|
---|
111 | # define GST_TOTAL_PD_ENTRIES (X86_PG_AMD64_ENTRIES * X86_PG_AMD64_PDPE_ENTRIES)
|
---|
112 | # define GST_PDPE_ENTRIES X86_PG_AMD64_PDPE_ENTRIES
|
---|
113 | # define GST_PDPT_SHIFT X86_PDPT_SHIFT
|
---|
114 | # define GST_PDPE_PG_MASK X86_PDPE_PG_MASK_FULL
|
---|
115 | # define GST_PDPT_MASK X86_PDPT_MASK_AMD64
|
---|
116 | # define GST_PTE_PG_MASK X86_PTE_PAE_PG_MASK_FULL
|
---|
117 | # define GST_CR3_PAGE_MASK X86_CR3_AMD64_PAGE_MASK
|
---|
118 | # endif
|
---|
119 | # define GST_PT_SHIFT X86_PT_PAE_SHIFT
|
---|
120 | # define GST_PT_MASK X86_PT_PAE_MASK
|
---|
121 | #endif
|
---|
122 |
|
---|
123 |
|
---|
124 | /*******************************************************************************
|
---|
125 | * Internal Functions *
|
---|
126 | *******************************************************************************/
|
---|
127 | __BEGIN_DECLS
|
---|
128 | PGM_GST_DECL(int, GetPage)(PVM pVM, RTGCPTR GCPtr, uint64_t *pfFlags, PRTGCPHYS pGCPhys);
|
---|
129 | PGM_GST_DECL(int, ModifyPage)(PVM pVM, RTGCPTR GCPtr, size_t cb, uint64_t fFlags, uint64_t fMask);
|
---|
130 | PGM_GST_DECL(int, GetPDE)(PVM pVM, RTGCPTR GCPtr, PX86PDEPAE pPDE);
|
---|
131 | PGM_GST_DECL(int, MapCR3)(PVM pVM, RTGCPHYS GCPhysCR3);
|
---|
132 | PGM_GST_DECL(int, UnmapCR3)(PVM pVM);
|
---|
133 | #ifndef VBOX_WITH_PGMPOOL_PAGING_ONLY
|
---|
134 | PGM_GST_DECL(int, MonitorCR3)(PVM pVM, RTGCPHYS GCPhysCR3);
|
---|
135 | PGM_GST_DECL(int, UnmonitorCR3)(PVM pVM);
|
---|
136 | #endif
|
---|
137 | PGM_GST_DECL(bool, HandlerVirtualUpdate)(PVM pVM, uint32_t cr4);
|
---|
138 | #ifndef VBOX_WITH_PGMPOOL_PAGING_ONLY
|
---|
139 | # ifndef IN_RING3
|
---|
140 | PGM_GST_DECL(int, WriteHandlerCR3)(PVM pVM, RTGCUINT uErrorCode, PCPUMCTXCORE pRegFrame, RTGCPTR pvFault, RTGCPHYS GCPhysFault, void *pvUser);
|
---|
141 | # if PGM_GST_TYPE == PGM_TYPE_PAE \
|
---|
142 | || PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
143 | PGM_GST_DECL(int, PAEWriteHandlerPD)(PVM pVM, RTGCUINT uErrorCode, PCPUMCTXCORE pRegFrame, RTGCPTR pvFault, RTGCPHYS GCPhysFault, void *pvUser);
|
---|
144 | # endif
|
---|
145 | # endif
|
---|
146 | #endif
|
---|
147 | __END_DECLS
|
---|
148 |
|
---|
149 |
|
---|
150 |
|
---|
151 | /**
|
---|
152 | * Gets effective Guest OS page information.
|
---|
153 | *
|
---|
154 | * When GCPtr is in a big page, the function will return as if it was a normal
|
---|
155 | * 4KB page. If the need for distinguishing between big and normal page becomes
|
---|
156 | * necessary at a later point, a PGMGstGetPage Ex() will be created for that
|
---|
157 | * purpose.
|
---|
158 | *
|
---|
159 | * @returns VBox status.
|
---|
160 | * @param pVM VM Handle.
|
---|
161 | * @param GCPtr Guest Context virtual address of the page. Page aligned!
|
---|
162 | * @param pfFlags Where to store the flags. These are X86_PTE_*, even for big pages.
|
---|
163 | * @param pGCPhys Where to store the GC physical address of the page.
|
---|
164 | * This is page aligned. The fact that the
|
---|
165 | */
|
---|
166 | PGM_GST_DECL(int, GetPage)(PVM pVM, RTGCPTR GCPtr, uint64_t *pfFlags, PRTGCPHYS pGCPhys)
|
---|
167 | {
|
---|
168 | #if PGM_GST_TYPE == PGM_TYPE_REAL \
|
---|
169 | || PGM_GST_TYPE == PGM_TYPE_PROT
|
---|
170 | /*
|
---|
171 | * Fake it.
|
---|
172 | */
|
---|
173 | if (pfFlags)
|
---|
174 | *pfFlags = X86_PTE_P | X86_PTE_RW | X86_PTE_US;
|
---|
175 | if (pGCPhys)
|
---|
176 | *pGCPhys = GCPtr & PAGE_BASE_GC_MASK;
|
---|
177 | return VINF_SUCCESS;
|
---|
178 |
|
---|
179 | #elif PGM_GST_TYPE == PGM_TYPE_32BIT || PGM_GST_TYPE == PGM_TYPE_PAE || PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
180 |
|
---|
181 | /*
|
---|
182 | * Get the PDE.
|
---|
183 | */
|
---|
184 | # if PGM_GST_TYPE == PGM_TYPE_32BIT
|
---|
185 | X86PDE Pde = pgmGstGet32bitPDE(&pVM->pgm.s, GCPtr);
|
---|
186 |
|
---|
187 | #elif PGM_GST_TYPE == PGM_TYPE_PAE
|
---|
188 | /* pgmGstGetPaePDE will return 0 if the PDPTE is marked as not present.
|
---|
189 | * All the other bits in the PDPTE are only valid in long mode (r/w, u/s, nx). */
|
---|
190 | X86PDEPAE Pde = pgmGstGetPaePDE(&pVM->pgm.s, GCPtr);
|
---|
191 | bool fNoExecuteBitValid = !!(CPUMGetGuestEFER(pVM) & MSR_K6_EFER_NXE);
|
---|
192 |
|
---|
193 | #elif PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
194 | PX86PML4E pPml4e;
|
---|
195 | X86PDPE Pdpe;
|
---|
196 | X86PDEPAE Pde = pgmGstGetLongModePDEEx(&pVM->pgm.s, GCPtr, &pPml4e, &Pdpe);
|
---|
197 | bool fNoExecuteBitValid = !!(CPUMGetGuestEFER(pVM) & MSR_K6_EFER_NXE);
|
---|
198 |
|
---|
199 | Assert(pPml4e);
|
---|
200 | if (!(pPml4e->n.u1Present & Pdpe.n.u1Present))
|
---|
201 | return VERR_PAGE_TABLE_NOT_PRESENT;
|
---|
202 |
|
---|
203 | /* Merge accessed, write, user and no-execute bits into the PDE. */
|
---|
204 | Pde.n.u1Accessed &= pPml4e->n.u1Accessed & Pdpe.lm.u1Accessed;
|
---|
205 | Pde.n.u1Write &= pPml4e->n.u1Write & Pdpe.lm.u1Write;
|
---|
206 | Pde.n.u1User &= pPml4e->n.u1User & Pdpe.lm.u1User;
|
---|
207 | Pde.n.u1NoExecute &= pPml4e->n.u1NoExecute & Pdpe.lm.u1NoExecute;
|
---|
208 | # endif
|
---|
209 |
|
---|
210 | /*
|
---|
211 | * Lookup the page.
|
---|
212 | */
|
---|
213 | if (!Pde.n.u1Present)
|
---|
214 | return VERR_PAGE_TABLE_NOT_PRESENT;
|
---|
215 |
|
---|
216 | if ( !Pde.b.u1Size
|
---|
217 | # if PGM_GST_TYPE != PGM_TYPE_AMD64
|
---|
218 | || !(CPUMGetGuestCR4(pVM) & X86_CR4_PSE)
|
---|
219 | # endif
|
---|
220 | )
|
---|
221 | {
|
---|
222 | PGSTPT pPT;
|
---|
223 | int rc = PGM_GCPHYS_2_PTR(pVM, Pde.u & GST_PDE_PG_MASK, &pPT);
|
---|
224 | if (RT_FAILURE(rc))
|
---|
225 | return rc;
|
---|
226 |
|
---|
227 | /*
|
---|
228 | * Get PT entry and check presence.
|
---|
229 | */
|
---|
230 | const GSTPTE Pte = pPT->a[(GCPtr >> GST_PT_SHIFT) & GST_PT_MASK];
|
---|
231 | if (!Pte.n.u1Present)
|
---|
232 | return VERR_PAGE_NOT_PRESENT;
|
---|
233 |
|
---|
234 | /*
|
---|
235 | * Store the result.
|
---|
236 | * RW and US flags depend on all levels (bitwise AND) - except for legacy PAE
|
---|
237 | * where the PDPE is simplified.
|
---|
238 | */
|
---|
239 | if (pfFlags)
|
---|
240 | {
|
---|
241 | *pfFlags = (Pte.u & ~GST_PTE_PG_MASK)
|
---|
242 | & ((Pde.u & (X86_PTE_RW | X86_PTE_US)) | ~(uint64_t)(X86_PTE_RW | X86_PTE_US));
|
---|
243 | # if PGM_WITH_NX(PGM_GST_TYPE, PGM_GST_TYPE)
|
---|
244 | /* The NX bit is determined by a bitwise OR between the PT and PD */
|
---|
245 | if (fNoExecuteBitValid)
|
---|
246 | *pfFlags |= (Pte.u & Pde.u & X86_PTE_PAE_NX);
|
---|
247 | # endif
|
---|
248 | }
|
---|
249 | if (pGCPhys)
|
---|
250 | *pGCPhys = Pte.u & GST_PTE_PG_MASK;
|
---|
251 | }
|
---|
252 | else
|
---|
253 | {
|
---|
254 | /*
|
---|
255 | * Map big to 4k PTE and store the result
|
---|
256 | */
|
---|
257 | if (pfFlags)
|
---|
258 | {
|
---|
259 | *pfFlags = (Pde.u & ~(GST_PTE_PG_MASK | X86_PTE_PAT))
|
---|
260 | | ((Pde.u & X86_PDE4M_PAT) >> X86_PDE4M_PAT_SHIFT);
|
---|
261 | # if PGM_WITH_NX(PGM_GST_TYPE, PGM_GST_TYPE)
|
---|
262 | /* The NX bit is determined by a bitwise OR between the PT and PD */
|
---|
263 | if (fNoExecuteBitValid)
|
---|
264 | *pfFlags |= (Pde.u & X86_PTE_PAE_NX);
|
---|
265 | # endif
|
---|
266 | }
|
---|
267 | if (pGCPhys)
|
---|
268 | *pGCPhys = GST_GET_PDE_BIG_PG_GCPHYS(Pde) | (GCPtr & (~GST_PDE_BIG_PG_MASK ^ ~GST_PTE_PG_MASK));
|
---|
269 | }
|
---|
270 | return VINF_SUCCESS;
|
---|
271 | #else
|
---|
272 | # error "shouldn't be here!"
|
---|
273 | /* something else... */
|
---|
274 | return VERR_NOT_SUPPORTED;
|
---|
275 | #endif
|
---|
276 | }
|
---|
277 |
|
---|
278 |
|
---|
279 | /**
|
---|
280 | * Modify page flags for a range of pages in the guest's tables
|
---|
281 | *
|
---|
282 | * The existing flags are ANDed with the fMask and ORed with the fFlags.
|
---|
283 | *
|
---|
284 | * @returns VBox status code.
|
---|
285 | * @param pVM VM handle.
|
---|
286 | * @param GCPtr Virtual address of the first page in the range. Page aligned!
|
---|
287 | * @param cb Size (in bytes) of the page range to apply the modification to. Page aligned!
|
---|
288 | * @param fFlags The OR mask - page flags X86_PTE_*, excluding the page mask of course.
|
---|
289 | * @param fMask The AND mask - page flags X86_PTE_*.
|
---|
290 | */
|
---|
291 | PGM_GST_DECL(int, ModifyPage)(PVM pVM, RTGCPTR GCPtr, size_t cb, uint64_t fFlags, uint64_t fMask)
|
---|
292 | {
|
---|
293 | #if PGM_GST_TYPE == PGM_TYPE_32BIT \
|
---|
294 | || PGM_GST_TYPE == PGM_TYPE_PAE \
|
---|
295 | || PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
296 |
|
---|
297 | for (;;)
|
---|
298 | {
|
---|
299 | /*
|
---|
300 | * Get the PD entry.
|
---|
301 | */
|
---|
302 | # if PGM_GST_TYPE == PGM_TYPE_32BIT
|
---|
303 | PX86PDE pPde = pgmGstGet32bitPDEPtr(&pVM->pgm.s, GCPtr);
|
---|
304 |
|
---|
305 | # elif PGM_GST_TYPE == PGM_TYPE_PAE
|
---|
306 | /* pgmGstGetPaePDEPtr will return 0 if the PDPTE is marked as not present
|
---|
307 | * All the other bits in the PDPTE are only valid in long mode (r/w, u/s, nx)
|
---|
308 | */
|
---|
309 | PX86PDEPAE pPde = pgmGstGetPaePDEPtr(&pVM->pgm.s, GCPtr);
|
---|
310 | Assert(pPde);
|
---|
311 | if (!pPde)
|
---|
312 | return VERR_PAGE_TABLE_NOT_PRESENT;
|
---|
313 | # elif PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
314 | /** @todo Setting the r/w, u/s & nx bits might have no effect depending on the pdpte & pml4 values */
|
---|
315 | PX86PDEPAE pPde = pgmGstGetLongModePDEPtr(&pVM->pgm.s, GCPtr);
|
---|
316 | Assert(pPde);
|
---|
317 | if (!pPde)
|
---|
318 | return VERR_PAGE_TABLE_NOT_PRESENT;
|
---|
319 | # endif
|
---|
320 | GSTPDE Pde = *pPde;
|
---|
321 | Assert(Pde.n.u1Present);
|
---|
322 | if (!Pde.n.u1Present)
|
---|
323 | return VERR_PAGE_TABLE_NOT_PRESENT;
|
---|
324 |
|
---|
325 | if ( !Pde.b.u1Size
|
---|
326 | # if PGM_GST_TYPE != PGM_TYPE_AMD64
|
---|
327 | || !(CPUMGetGuestCR4(pVM) & X86_CR4_PSE)
|
---|
328 | # endif
|
---|
329 | )
|
---|
330 | {
|
---|
331 | /*
|
---|
332 | * 4KB Page table
|
---|
333 | *
|
---|
334 | * Walk page tables and pages till we're done.
|
---|
335 | */
|
---|
336 | PGSTPT pPT;
|
---|
337 | int rc = PGM_GCPHYS_2_PTR(pVM, Pde.u & GST_PDE_PG_MASK, &pPT);
|
---|
338 | if (RT_FAILURE(rc))
|
---|
339 | return rc;
|
---|
340 |
|
---|
341 | unsigned iPTE = (GCPtr >> GST_PT_SHIFT) & GST_PT_MASK;
|
---|
342 | while (iPTE < RT_ELEMENTS(pPT->a))
|
---|
343 | {
|
---|
344 | GSTPTE Pte = pPT->a[iPTE];
|
---|
345 | Pte.u = (Pte.u & (fMask | X86_PTE_PAE_PG_MASK))
|
---|
346 | | (fFlags & ~GST_PTE_PG_MASK);
|
---|
347 | pPT->a[iPTE] = Pte;
|
---|
348 |
|
---|
349 | /* next page */
|
---|
350 | cb -= PAGE_SIZE;
|
---|
351 | if (!cb)
|
---|
352 | return VINF_SUCCESS;
|
---|
353 | GCPtr += PAGE_SIZE;
|
---|
354 | iPTE++;
|
---|
355 | }
|
---|
356 | }
|
---|
357 | else
|
---|
358 | {
|
---|
359 | /*
|
---|
360 | * 4MB Page table
|
---|
361 | */
|
---|
362 | # if PGM_GST_TYPE == PGM_TYPE_32BIT
|
---|
363 | Pde.u = (Pde.u & (fMask | ((fMask & X86_PTE_PAT) << X86_PDE4M_PAT_SHIFT) | GST_PDE_BIG_PG_MASK | X86_PDE4M_PG_HIGH_MASK | X86_PDE4M_PS))
|
---|
364 | # else
|
---|
365 | Pde.u = (Pde.u & (fMask | ((fMask & X86_PTE_PAT) << X86_PDE4M_PAT_SHIFT) | GST_PDE_BIG_PG_MASK | X86_PDE4M_PS))
|
---|
366 | # endif
|
---|
367 | | (fFlags & ~GST_PTE_PG_MASK)
|
---|
368 | | ((fFlags & X86_PTE_PAT) << X86_PDE4M_PAT_SHIFT);
|
---|
369 | *pPde = Pde;
|
---|
370 |
|
---|
371 | /* advance */
|
---|
372 | const unsigned cbDone = GST_BIG_PAGE_SIZE - (GCPtr & GST_BIG_PAGE_OFFSET_MASK);
|
---|
373 | if (cbDone >= cb)
|
---|
374 | return VINF_SUCCESS;
|
---|
375 | cb -= cbDone;
|
---|
376 | GCPtr += cbDone;
|
---|
377 | }
|
---|
378 | }
|
---|
379 |
|
---|
380 | #else
|
---|
381 | /* real / protected mode: ignore. */
|
---|
382 | return VINF_SUCCESS;
|
---|
383 | #endif
|
---|
384 | }
|
---|
385 |
|
---|
386 |
|
---|
387 | /**
|
---|
388 | * Retrieve guest PDE information
|
---|
389 | *
|
---|
390 | * @returns VBox status code.
|
---|
391 | * @param pVM The virtual machine.
|
---|
392 | * @param GCPtr Guest context pointer
|
---|
393 | * @param pPDE Pointer to guest PDE structure
|
---|
394 | */
|
---|
395 | PGM_GST_DECL(int, GetPDE)(PVM pVM, RTGCPTR GCPtr, PX86PDEPAE pPDE)
|
---|
396 | {
|
---|
397 | #if PGM_GST_TYPE == PGM_TYPE_32BIT \
|
---|
398 | || PGM_GST_TYPE == PGM_TYPE_PAE \
|
---|
399 | || PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
400 |
|
---|
401 | # if PGM_GST_TYPE == PGM_TYPE_32BIT
|
---|
402 | X86PDE Pde = pgmGstGet32bitPDE(&pVM->pgm.s, GCPtr);
|
---|
403 | # elif PGM_GST_TYPE == PGM_TYPE_PAE
|
---|
404 | X86PDEPAE Pde = pgmGstGetPaePDE(&pVM->pgm.s, GCPtr);
|
---|
405 | # elif PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
406 | X86PDEPAE Pde = pgmGstGetLongModePDE(&pVM->pgm.s, GCPtr);
|
---|
407 | # endif
|
---|
408 |
|
---|
409 | pPDE->u = (X86PGPAEUINT)Pde.u;
|
---|
410 | return VINF_SUCCESS;
|
---|
411 | #else
|
---|
412 | AssertFailed();
|
---|
413 | return VERR_NOT_IMPLEMENTED;
|
---|
414 | #endif
|
---|
415 | }
|
---|
416 |
|
---|
417 |
|
---|
418 |
|
---|
419 | /**
|
---|
420 | * Maps the CR3 into HMA in GC and locate it in HC.
|
---|
421 | *
|
---|
422 | * Note that a MapCR3 call is usually not followed by an UnmapCR3 call; whenever
|
---|
423 | * CR3 is updated we simply call MapCR3 again.
|
---|
424 | *
|
---|
425 | * @returns VBox status, no specials.
|
---|
426 | * @param pVM VM handle.
|
---|
427 | * @param GCPhysCR3 The physical address in the CR3 register.
|
---|
428 | */
|
---|
429 | PGM_GST_DECL(int, MapCR3)(PVM pVM, RTGCPHYS GCPhysCR3)
|
---|
430 | {
|
---|
431 | #if PGM_GST_TYPE == PGM_TYPE_32BIT \
|
---|
432 | || PGM_GST_TYPE == PGM_TYPE_PAE \
|
---|
433 | || PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
434 |
|
---|
435 | LogFlow(("MapCR3: %RGp\n", GCPhysCR3));
|
---|
436 |
|
---|
437 | /*
|
---|
438 | * Map the page CR3 points at.
|
---|
439 | */
|
---|
440 | RTHCPHYS HCPhysGuestCR3;
|
---|
441 | RTHCPTR HCPtrGuestCR3;
|
---|
442 | int rc = pgmRamGCPhys2HCPtrAndHCPhysWithFlags(&pVM->pgm.s, GCPhysCR3 & GST_CR3_PAGE_MASK, &HCPtrGuestCR3, &HCPhysGuestCR3);
|
---|
443 | if (RT_SUCCESS(rc))
|
---|
444 | {
|
---|
445 | rc = PGMMap(pVM, (RTGCPTR)pVM->pgm.s.GCPtrCR3Mapping, HCPhysGuestCR3, PAGE_SIZE, 0);
|
---|
446 | if (RT_SUCCESS(rc))
|
---|
447 | {
|
---|
448 | PGM_INVL_PG(pVM->pgm.s.GCPtrCR3Mapping);
|
---|
449 | # if PGM_GST_TYPE == PGM_TYPE_32BIT
|
---|
450 | pVM->pgm.s.pGst32BitPdR3 = (R3PTRTYPE(PX86PD))HCPtrGuestCR3;
|
---|
451 | # ifndef VBOX_WITH_2X_4GB_ADDR_SPACE
|
---|
452 | pVM->pgm.s.pGst32BitPdR0 = (R0PTRTYPE(PX86PD))HCPtrGuestCR3;
|
---|
453 | # endif
|
---|
454 | pVM->pgm.s.pGst32BitPdRC = (RCPTRTYPE(PX86PD))pVM->pgm.s.GCPtrCR3Mapping;
|
---|
455 |
|
---|
456 | # elif PGM_GST_TYPE == PGM_TYPE_PAE
|
---|
457 | unsigned off = GCPhysCR3 & GST_CR3_PAGE_MASK & PAGE_OFFSET_MASK;
|
---|
458 | pVM->pgm.s.pGstPaePdptR3 = (R3PTRTYPE(PX86PDPT))HCPtrGuestCR3;
|
---|
459 | # ifndef VBOX_WITH_2X_4GB_ADDR_SPACE
|
---|
460 | pVM->pgm.s.pGstPaePdptR0 = (R0PTRTYPE(PX86PDPT))HCPtrGuestCR3;
|
---|
461 | # endif
|
---|
462 | pVM->pgm.s.pGstPaePdptRC = (RCPTRTYPE(PX86PDPT))((RCPTRTYPE(uint8_t *))pVM->pgm.s.GCPtrCR3Mapping + off);
|
---|
463 | Log(("Cached mapping %RGv\n", pVM->pgm.s.pGstPaePdptRC));
|
---|
464 |
|
---|
465 | /*
|
---|
466 | * Map the 4 PDs too.
|
---|
467 | */
|
---|
468 | PX86PDPT pGuestPDPT = pgmGstGetPaePDPTPtr(&pVM->pgm.s);
|
---|
469 | RTGCPTR GCPtr = pVM->pgm.s.GCPtrCR3Mapping + PAGE_SIZE;
|
---|
470 | for (unsigned i = 0; i < X86_PG_PAE_PDPE_ENTRIES; i++, GCPtr += PAGE_SIZE)
|
---|
471 | {
|
---|
472 | if (pGuestPDPT->a[i].n.u1Present)
|
---|
473 | {
|
---|
474 | RTHCPTR HCPtr;
|
---|
475 | RTHCPHYS HCPhys;
|
---|
476 | RTGCPHYS GCPhys = pGuestPDPT->a[i].u & X86_PDPE_PG_MASK;
|
---|
477 | int rc2 = pgmRamGCPhys2HCPtrAndHCPhysWithFlags(&pVM->pgm.s, GCPhys, &HCPtr, &HCPhys);
|
---|
478 | if (RT_SUCCESS(rc2))
|
---|
479 | {
|
---|
480 | rc = PGMMap(pVM, GCPtr, HCPhys & X86_PTE_PAE_PG_MASK, PAGE_SIZE, 0);
|
---|
481 | AssertRCReturn(rc, rc);
|
---|
482 |
|
---|
483 | pVM->pgm.s.apGstPaePDsR3[i] = (R3PTRTYPE(PX86PDPAE))HCPtr;
|
---|
484 | # ifndef VBOX_WITH_2X_4GB_ADDR_SPACE
|
---|
485 | pVM->pgm.s.apGstPaePDsR0[i] = (R0PTRTYPE(PX86PDPAE))HCPtr;
|
---|
486 | # endif
|
---|
487 | pVM->pgm.s.apGstPaePDsRC[i] = (RCPTRTYPE(PX86PDPAE))GCPtr;
|
---|
488 | pVM->pgm.s.aGCPhysGstPaePDs[i] = GCPhys;
|
---|
489 | PGM_INVL_PG(GCPtr); /** @todo This ends up calling HWACCMInvalidatePage, is that correct? */
|
---|
490 | continue;
|
---|
491 | }
|
---|
492 | AssertMsgFailed(("pgmR3Gst32BitMapCR3: rc2=%d GCPhys=%RGp i=%d\n", rc2, GCPhys, i));
|
---|
493 | }
|
---|
494 |
|
---|
495 | pVM->pgm.s.apGstPaePDsR3[i] = 0;
|
---|
496 | # ifndef VBOX_WITH_2X_4GB_ADDR_SPACE
|
---|
497 | pVM->pgm.s.apGstPaePDsR0[i] = 0;
|
---|
498 | # endif
|
---|
499 | pVM->pgm.s.apGstPaePDsRC[i] = 0;
|
---|
500 | pVM->pgm.s.aGCPhysGstPaePDs[i] = NIL_RTGCPHYS;
|
---|
501 | PGM_INVL_PG(GCPtr); /** @todo this shouldn't be necessary? */
|
---|
502 | }
|
---|
503 |
|
---|
504 | # elif PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
505 | pVM->pgm.s.pGstAmd64Pml4R3 = (R3PTRTYPE(PX86PML4))HCPtrGuestCR3;
|
---|
506 | # ifndef VBOX_WITH_2X_4GB_ADDR_SPACE
|
---|
507 | pVM->pgm.s.pGstAmd64Pml4R0 = (R0PTRTYPE(PX86PML4))HCPtrGuestCR3;
|
---|
508 | # endif
|
---|
509 | if (!HWACCMIsNestedPagingActive(pVM))
|
---|
510 | {
|
---|
511 | PPGMPOOL pPool = pVM->pgm.s.CTX_SUFF(pPool);
|
---|
512 | if (pVM->pgm.s.CTX_SUFF(pShwAmd64CR3))
|
---|
513 | {
|
---|
514 | /* It might have been freed already by a pool flush (see e.g. PGMR3MappingsUnfix). */
|
---|
515 | if (pVM->pgm.s.CTX_SUFF(pShwAmd64CR3)->enmKind != PGMPOOLKIND_FREE)
|
---|
516 | pgmPoolFreeByPage(pPool, pVM->pgm.s.CTX_SUFF(pShwAmd64CR3), PGMPOOL_IDX_AMD64_CR3, pVM->pgm.s.CTX_SUFF(pShwAmd64CR3)->GCPhys >> PAGE_SHIFT);
|
---|
517 | pVM->pgm.s.CTX_SUFF(pShwAmd64CR3) = 0;
|
---|
518 | pVM->pgm.s.pShwPaePml4R3 = 0;
|
---|
519 | # ifndef VBOX_WITH_2X_4GB_ADDR_SPACE
|
---|
520 | pVM->pgm.s.pShwPaePml4R0 = 0;
|
---|
521 | # endif
|
---|
522 | pVM->pgm.s.HCPhysShwPaePml4 = 0;
|
---|
523 | }
|
---|
524 |
|
---|
525 | Assert(!(GCPhysCR3 >> (PAGE_SHIFT + 32)));
|
---|
526 | l_try_again:
|
---|
527 | rc = pgmPoolAlloc(pVM, GCPhysCR3, PGMPOOLKIND_64BIT_PML4_FOR_64BIT_PML4, PGMPOOL_IDX_AMD64_CR3, GCPhysCR3 >> PAGE_SHIFT, &pVM->pgm.s.CTX_SUFF(pShwAmd64CR3));
|
---|
528 | if (rc == VERR_PGM_POOL_FLUSHED)
|
---|
529 | {
|
---|
530 | Log(("MapCR3: Flush pool and try again\n"));
|
---|
531 | Assert(pVM->pgm.s.fSyncFlags & PGM_SYNC_CLEAR_PGM_POOL);
|
---|
532 | rc = pgmPoolSyncCR3(pVM);
|
---|
533 | AssertRC(rc);
|
---|
534 | goto l_try_again;
|
---|
535 | }
|
---|
536 | # ifdef IN_RING0
|
---|
537 | pVM->pgm.s.pShwAmd64CR3R3 = MMHyperCCToR3(pVM, pVM->pgm.s.CTX_SUFF(pShwAmd64CR3));
|
---|
538 | # else
|
---|
539 | pVM->pgm.s.pShwAmd64CR3R0 = MMHyperCCToR0(pVM, pVM->pgm.s.CTX_SUFF(pShwAmd64CR3));
|
---|
540 | # endif
|
---|
541 | pVM->pgm.s.pShwPaePml4R3 = (R3PTRTYPE(PX86PML4))PGMPOOL_PAGE_2_PTR(pPool->CTX_SUFF(pVM), pVM->pgm.s.CTX_SUFF(pShwAmd64CR3));
|
---|
542 | # ifndef VBOX_WITH_2X_4GB_ADDR_SPACE
|
---|
543 | pVM->pgm.s.pShwPaePml4R0 = (R0PTRTYPE(PX86PML4))PGMPOOL_PAGE_2_PTR(pPool->CTX_SUFF(pVM), pVM->pgm.s.CTX_SUFF(pShwAmd64CR3));
|
---|
544 | # endif
|
---|
545 | pVM->pgm.s.HCPhysShwPaePml4 = pVM->pgm.s.CTX_SUFF(pShwAmd64CR3)->Core.Key;
|
---|
546 | }
|
---|
547 | # endif
|
---|
548 | }
|
---|
549 | else
|
---|
550 | AssertMsgFailed(("rc=%Rrc GCPhysGuestPD=%RGp\n", rc, GCPhysCR3));
|
---|
551 | }
|
---|
552 | else
|
---|
553 | AssertMsgFailed(("rc=%Rrc GCPhysGuestPD=%RGp\n", rc, GCPhysCR3));
|
---|
554 |
|
---|
555 | #else /* prot/real stub */
|
---|
556 | int rc = VINF_SUCCESS;
|
---|
557 | #endif
|
---|
558 | return rc;
|
---|
559 | }
|
---|
560 |
|
---|
561 |
|
---|
562 | /**
|
---|
563 | * Unmaps the CR3.
|
---|
564 | *
|
---|
565 | * @returns VBox status, no specials.
|
---|
566 | * @param pVM VM handle.
|
---|
567 | */
|
---|
568 | PGM_GST_DECL(int, UnmapCR3)(PVM pVM)
|
---|
569 | {
|
---|
570 | LogFlow(("UnmapCR3\n"));
|
---|
571 |
|
---|
572 | int rc = VINF_SUCCESS;
|
---|
573 |
|
---|
574 | #if PGM_GST_TYPE == PGM_TYPE_32BIT
|
---|
575 | pVM->pgm.s.pGst32BitPdR3 = 0;
|
---|
576 | #ifndef VBOX_WITH_2X_4GB_ADDR_SPACE
|
---|
577 | pVM->pgm.s.pGst32BitPdR0 = 0;
|
---|
578 | #endif
|
---|
579 | pVM->pgm.s.pGst32BitPdRC = 0;
|
---|
580 |
|
---|
581 | #elif PGM_GST_TYPE == PGM_TYPE_PAE
|
---|
582 | pVM->pgm.s.pGstPaePdptR3 = 0;
|
---|
583 | # ifndef VBOX_WITH_2X_4GB_ADDR_SPACE
|
---|
584 | pVM->pgm.s.pGstPaePdptR0 = 0;
|
---|
585 | # endif
|
---|
586 | pVM->pgm.s.pGstPaePdptRC = 0;
|
---|
587 | for (unsigned i = 0; i < X86_PG_PAE_PDPE_ENTRIES; i++)
|
---|
588 | {
|
---|
589 | pVM->pgm.s.apGstPaePDsR3[i] = 0;
|
---|
590 | # ifndef VBOX_WITH_2X_4GB_ADDR_SPACE
|
---|
591 | pVM->pgm.s.apGstPaePDsR0[i] = 0;
|
---|
592 | # endif
|
---|
593 | pVM->pgm.s.apGstPaePDsRC[i] = 0;
|
---|
594 | pVM->pgm.s.aGCPhysGstPaePDs[i] = NIL_RTGCPHYS;
|
---|
595 | }
|
---|
596 |
|
---|
597 | #elif PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
598 | pVM->pgm.s.pGstAmd64Pml4R3 = 0;
|
---|
599 | # ifndef VBOX_WITH_2X_4GB_ADDR_SPACE
|
---|
600 | pVM->pgm.s.pGstAmd64Pml4R0 = 0;
|
---|
601 | # endif
|
---|
602 | if (!HWACCMIsNestedPagingActive(pVM))
|
---|
603 | {
|
---|
604 | pVM->pgm.s.pShwPaePml4R3 = 0;
|
---|
605 | # ifndef VBOX_WITH_2X_4GB_ADDR_SPACE
|
---|
606 | pVM->pgm.s.pShwPaePml4R0 = 0;
|
---|
607 | # endif
|
---|
608 | pVM->pgm.s.HCPhysShwPaePml4 = 0;
|
---|
609 | if (pVM->pgm.s.CTX_SUFF(pShwAmd64CR3))
|
---|
610 | {
|
---|
611 | PPGMPOOL pPool = pVM->pgm.s.CTX_SUFF(pPool);
|
---|
612 | pgmPoolFreeByPage(pPool, pVM->pgm.s.CTX_SUFF(pShwAmd64CR3), PGMPOOL_IDX_AMD64_CR3, pVM->pgm.s.CTX_SUFF(pShwAmd64CR3)->GCPhys >> PAGE_SHIFT);
|
---|
613 | pVM->pgm.s.pShwAmd64CR3R3 = 0;
|
---|
614 | pVM->pgm.s.pShwAmd64CR3R0 = 0;
|
---|
615 | }
|
---|
616 | }
|
---|
617 |
|
---|
618 | #else /* prot/real mode stub */
|
---|
619 | /* nothing to do */
|
---|
620 | #endif
|
---|
621 | return rc;
|
---|
622 | }
|
---|
623 |
|
---|
624 |
|
---|
625 | #ifndef VBOX_WITH_PGMPOOL_PAGING_ONLY
|
---|
626 |
|
---|
627 | #undef LOG_GROUP
|
---|
628 | #define LOG_GROUP LOG_GROUP_PGM_POOL
|
---|
629 |
|
---|
630 | /**
|
---|
631 | * Registers physical page monitors for the necessary paging
|
---|
632 | * structures to detect conflicts with our guest mappings.
|
---|
633 | *
|
---|
634 | * This is always called after mapping CR3.
|
---|
635 | * This is never called with fixed mappings.
|
---|
636 | *
|
---|
637 | * @returns VBox status, no specials.
|
---|
638 | * @param pVM VM handle.
|
---|
639 | * @param GCPhysCR3 The physical address in the CR3 register.
|
---|
640 | */
|
---|
641 | PGM_GST_DECL(int, MonitorCR3)(PVM pVM, RTGCPHYS GCPhysCR3)
|
---|
642 | {
|
---|
643 | Assert(!pVM->pgm.s.fMappingsFixed);
|
---|
644 | int rc = VINF_SUCCESS;
|
---|
645 |
|
---|
646 | /*
|
---|
647 | * Register/Modify write phys handler for guest's CR3 if it changed.
|
---|
648 | */
|
---|
649 | #if PGM_GST_TYPE == PGM_TYPE_32BIT
|
---|
650 |
|
---|
651 | if (pVM->pgm.s.GCPhysGstCR3Monitored != GCPhysCR3)
|
---|
652 | {
|
---|
653 | # ifndef PGMPOOL_WITH_MIXED_PT_CR3
|
---|
654 | const unsigned cbCR3Stuff = PGM_GST_TYPE == PGM_TYPE_PAE ? 32 : PAGE_SIZE;
|
---|
655 | if (pVM->pgm.s.GCPhysGstCR3Monitored != NIL_RTGCPHYS)
|
---|
656 | rc = PGMHandlerPhysicalModify(pVM, pVM->pgm.s.GCPhysGstCR3Monitored, GCPhysCR3, GCPhysCR3 + cbCR3Stuff - 1);
|
---|
657 | else
|
---|
658 | rc = PGMHandlerPhysicalRegisterEx(pVM, PGMPHYSHANDLERTYPE_PHYSICAL_WRITE, GCPhysCR3, GCPhysCR3 + cbCR3Stuff - 1,
|
---|
659 | pVM->pgm.s.pfnR3GstWriteHandlerCR3, 0,
|
---|
660 | pVM->pgm.s.pfnR0GstWriteHandlerCR3, 0,
|
---|
661 | pVM->pgm.s.pfnRCGstWriteHandlerCR3, 0,
|
---|
662 | pVM->pgm.s.pszR3GstWriteHandlerCR3);
|
---|
663 | # else /* PGMPOOL_WITH_MIXED_PT_CR3 */
|
---|
664 | rc = pgmPoolMonitorMonitorCR3(pVM->pgm.s.CTX_SUFF(pPool),
|
---|
665 | pVM->pgm.s.enmShadowMode == PGMMODE_PAE
|
---|
666 | || pVM->pgm.s.enmShadowMode == PGMMODE_PAE_NX
|
---|
667 | ? PGMPOOL_IDX_PAE_PD
|
---|
668 | : PGMPOOL_IDX_PD,
|
---|
669 | GCPhysCR3);
|
---|
670 | # endif /* PGMPOOL_WITH_MIXED_PT_CR3 */
|
---|
671 | if (RT_FAILURE(rc))
|
---|
672 | {
|
---|
673 | AssertMsgFailed(("PGMHandlerPhysicalModify/PGMR3HandlerPhysicalRegister failed, rc=%Rrc GCPhysGstCR3Monitored=%RGp GCPhysCR3=%RGp\n",
|
---|
674 | rc, pVM->pgm.s.GCPhysGstCR3Monitored, GCPhysCR3));
|
---|
675 | return rc;
|
---|
676 | }
|
---|
677 | pVM->pgm.s.GCPhysGstCR3Monitored = GCPhysCR3;
|
---|
678 | }
|
---|
679 |
|
---|
680 | #elif PGM_GST_TYPE == PGM_TYPE_PAE
|
---|
681 | /* Monitor the PDPT page */
|
---|
682 | /*
|
---|
683 | * Register/Modify write phys handler for guest's CR3 if it changed.
|
---|
684 | */
|
---|
685 | # ifndef PGMPOOL_WITH_MIXED_PT_CR3
|
---|
686 | AssertFailed();
|
---|
687 | # endif
|
---|
688 | if (pVM->pgm.s.GCPhysGstCR3Monitored != GCPhysCR3)
|
---|
689 | {
|
---|
690 | rc = pgmPoolMonitorMonitorCR3(pVM->pgm.s.CTX_SUFF(pPool), PGMPOOL_IDX_PDPT, GCPhysCR3);
|
---|
691 | if (RT_FAILURE(rc))
|
---|
692 | {
|
---|
693 | AssertMsgFailed(("PGMHandlerPhysicalModify/PGMR3HandlerPhysicalRegister failed, rc=%Rrc GCPhysGstCR3Monitored=%RGp GCPhysCR3=%RGp\n",
|
---|
694 | rc, pVM->pgm.s.GCPhysGstCR3Monitored, GCPhysCR3));
|
---|
695 | return rc;
|
---|
696 | }
|
---|
697 | pVM->pgm.s.GCPhysGstCR3Monitored = GCPhysCR3;
|
---|
698 | }
|
---|
699 |
|
---|
700 | /*
|
---|
701 | * Do the 4 PDs.
|
---|
702 | */
|
---|
703 | PX86PDPT pGuestPDPT = pgmGstGetPaePDPTPtr(&pVM->pgm.s);
|
---|
704 | for (unsigned i = 0; i < X86_PG_PAE_PDPE_ENTRIES; i++)
|
---|
705 | {
|
---|
706 | if (pGuestPDPT->a[i].n.u1Present)
|
---|
707 | {
|
---|
708 | RTGCPHYS GCPhys = pGuestPDPT->a[i].u & X86_PDPE_PG_MASK;
|
---|
709 | if (pVM->pgm.s.aGCPhysGstPaePDsMonitored[i] != GCPhys)
|
---|
710 | {
|
---|
711 | Assert(pVM->pgm.s.enmShadowMode == PGMMODE_PAE || pVM->pgm.s.enmShadowMode == PGMMODE_PAE_NX);
|
---|
712 |
|
---|
713 | rc = pgmPoolMonitorMonitorCR3(pVM->pgm.s.CTX_SUFF(pPool), PGMPOOL_IDX_PAE_PD_0 + i, GCPhys);
|
---|
714 | }
|
---|
715 |
|
---|
716 | if (RT_FAILURE(rc))
|
---|
717 | {
|
---|
718 | AssertMsgFailed(("PGMHandlerPhysicalModify/PGMR3HandlerPhysicalRegister failed, rc=%Rrc GCPhysGstCR3Monitored=%RGp GCPhysCR3=%RGp\n",
|
---|
719 | rc, pVM->pgm.s.aGCPhysGstPaePDsMonitored[i], GCPhys));
|
---|
720 | return rc;
|
---|
721 | }
|
---|
722 | pVM->pgm.s.aGCPhysGstPaePDsMonitored[i] = GCPhys;
|
---|
723 | }
|
---|
724 | else if (pVM->pgm.s.aGCPhysGstPaePDsMonitored[i] != NIL_RTGCPHYS)
|
---|
725 | {
|
---|
726 | rc = pgmPoolMonitorUnmonitorCR3(pVM->pgm.s.CTX_SUFF(pPool), PGMPOOL_IDX_PAE_PD_0 + i);
|
---|
727 | AssertRC(rc);
|
---|
728 | pVM->pgm.s.aGCPhysGstPaePDsMonitored[i] = NIL_RTGCPHYS;
|
---|
729 | }
|
---|
730 | }
|
---|
731 |
|
---|
732 | #else
|
---|
733 | /* prot/real/amd64 mode stub */
|
---|
734 |
|
---|
735 | #endif
|
---|
736 | return rc;
|
---|
737 | }
|
---|
738 |
|
---|
739 | /**
|
---|
740 | * Deregisters any physical page monitors installed by MonitorCR3.
|
---|
741 | *
|
---|
742 | * @returns VBox status code, no specials.
|
---|
743 | * @param pVM The VM handle.
|
---|
744 | */
|
---|
745 | PGM_GST_DECL(int, UnmonitorCR3)(PVM pVM)
|
---|
746 | {
|
---|
747 | int rc = VINF_SUCCESS;
|
---|
748 |
|
---|
749 | /*
|
---|
750 | * Deregister the access handlers.
|
---|
751 | *
|
---|
752 | * PGMSyncCR3 will reinstall it if required and PGMSyncCR3 will be executed
|
---|
753 | * before we enter GC again.
|
---|
754 | */
|
---|
755 | #if PGM_GST_TYPE == PGM_TYPE_32BIT
|
---|
756 | if (pVM->pgm.s.GCPhysGstCR3Monitored != NIL_RTGCPHYS)
|
---|
757 | {
|
---|
758 | # ifndef PGMPOOL_WITH_MIXED_PT_CR3
|
---|
759 | rc = PGMHandlerPhysicalDeregister(pVM, pVM->pgm.s.GCPhysGstCR3Monitored);
|
---|
760 | AssertRCReturn(rc, rc);
|
---|
761 | # else /* PGMPOOL_WITH_MIXED_PT_CR3 */
|
---|
762 | rc = pgmPoolMonitorUnmonitorCR3(pVM->pgm.s.CTX_SUFF(pPool),
|
---|
763 | pVM->pgm.s.enmShadowMode == PGMMODE_PAE
|
---|
764 | || pVM->pgm.s.enmShadowMode == PGMMODE_PAE_NX
|
---|
765 | ? PGMPOOL_IDX_PAE_PD
|
---|
766 | : PGMPOOL_IDX_PD);
|
---|
767 | AssertRCReturn(rc, rc);
|
---|
768 | # endif /* PGMPOOL_WITH_MIXED_PT_CR3 */
|
---|
769 | pVM->pgm.s.GCPhysGstCR3Monitored = NIL_RTGCPHYS;
|
---|
770 | }
|
---|
771 |
|
---|
772 | #elif PGM_GST_TYPE == PGM_TYPE_PAE
|
---|
773 | /* The PDPT page */
|
---|
774 | # ifndef PGMPOOL_WITH_MIXED_PT_CR3
|
---|
775 | AssertFailed();
|
---|
776 | # endif
|
---|
777 |
|
---|
778 | if (pVM->pgm.s.GCPhysGstCR3Monitored != NIL_RTGCPHYS)
|
---|
779 | {
|
---|
780 | rc = pgmPoolMonitorUnmonitorCR3(pVM->pgm.s.CTX_SUFF(pPool), PGMPOOL_IDX_PDPT);
|
---|
781 | AssertRC(rc);
|
---|
782 | }
|
---|
783 |
|
---|
784 | /* The 4 PDs. */
|
---|
785 | for (unsigned i = 0; i < X86_PG_PAE_PDPE_ENTRIES; i++)
|
---|
786 | {
|
---|
787 | if (pVM->pgm.s.aGCPhysGstPaePDsMonitored[i] != NIL_RTGCPHYS)
|
---|
788 | {
|
---|
789 | Assert(pVM->pgm.s.enmShadowMode == PGMMODE_PAE || pVM->pgm.s.enmShadowMode == PGMMODE_PAE_NX);
|
---|
790 | int rc2 = pgmPoolMonitorUnmonitorCR3(pVM->pgm.s.CTX_SUFF(pPool), PGMPOOL_IDX_PAE_PD_0 + i);
|
---|
791 | AssertRC(rc2);
|
---|
792 | if (RT_FAILURE(rc2))
|
---|
793 | rc = rc2;
|
---|
794 | pVM->pgm.s.aGCPhysGstPaePDsMonitored[i] = NIL_RTGCPHYS;
|
---|
795 | }
|
---|
796 | }
|
---|
797 | #else
|
---|
798 | /* prot/real/amd64 mode stub */
|
---|
799 | #endif
|
---|
800 | return rc;
|
---|
801 |
|
---|
802 | }
|
---|
803 |
|
---|
804 | #undef LOG_GROUP
|
---|
805 | #define LOG_GROUP LOG_GROUP_PGM
|
---|
806 |
|
---|
807 | #endif /* VBOX_WITH_PGMPOOL_PAGING_ONLY */
|
---|
808 |
|
---|
809 |
|
---|
810 | #if PGM_GST_TYPE == PGM_TYPE_32BIT \
|
---|
811 | || PGM_GST_TYPE == PGM_TYPE_PAE \
|
---|
812 | || PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
813 | /**
|
---|
814 | * Updates one virtual handler range.
|
---|
815 | *
|
---|
816 | * @returns 0
|
---|
817 | * @param pNode Pointer to a PGMVIRTHANDLER.
|
---|
818 | * @param pvUser Pointer to a PGMVHUARGS structure (see PGM.cpp).
|
---|
819 | */
|
---|
820 | static DECLCALLBACK(int) PGM_GST_NAME(VirtHandlerUpdateOne)(PAVLROGCPTRNODECORE pNode, void *pvUser)
|
---|
821 | {
|
---|
822 | PPGMVIRTHANDLER pCur = (PPGMVIRTHANDLER)pNode;
|
---|
823 | PPGMHVUSTATE pState = (PPGMHVUSTATE)pvUser;
|
---|
824 | Assert(pCur->enmType != PGMVIRTHANDLERTYPE_HYPERVISOR);
|
---|
825 |
|
---|
826 | #if PGM_GST_TYPE == PGM_TYPE_32BIT
|
---|
827 | PX86PD pPDSrc = pgmGstGet32bitPDPtr(&pState->pVM->pgm.s);
|
---|
828 | #endif
|
---|
829 |
|
---|
830 | RTGCPTR GCPtr = pCur->Core.Key;
|
---|
831 | #if PGM_GST_MODE != PGM_MODE_AMD64
|
---|
832 | /* skip all stuff above 4GB if not AMD64 mode. */
|
---|
833 | if (GCPtr >= _4GB)
|
---|
834 | return 0;
|
---|
835 | #endif
|
---|
836 |
|
---|
837 | unsigned offPage = GCPtr & PAGE_OFFSET_MASK;
|
---|
838 | unsigned iPage = 0;
|
---|
839 | while (iPage < pCur->cPages)
|
---|
840 | {
|
---|
841 | #if PGM_GST_TYPE == PGM_TYPE_32BIT
|
---|
842 | X86PDE Pde = pPDSrc->a[GCPtr >> X86_PD_SHIFT];
|
---|
843 | #elif PGM_GST_TYPE == PGM_TYPE_PAE
|
---|
844 | X86PDEPAE Pde = pgmGstGetPaePDE(&pState->pVM->pgm.s, GCPtr);
|
---|
845 | #elif PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
846 | X86PDEPAE Pde = pgmGstGetLongModePDE(&pState->pVM->pgm.s, GCPtr);
|
---|
847 | #endif
|
---|
848 | if (Pde.n.u1Present)
|
---|
849 | {
|
---|
850 | if ( !Pde.b.u1Size
|
---|
851 | # if PGM_GST_TYPE != PGM_TYPE_AMD64
|
---|
852 | || !(pState->cr4 & X86_CR4_PSE)
|
---|
853 | # endif
|
---|
854 | )
|
---|
855 | {
|
---|
856 | /*
|
---|
857 | * Normal page table.
|
---|
858 | */
|
---|
859 | PGSTPT pPT;
|
---|
860 | int rc = PGM_GCPHYS_2_PTR(pState->pVM, Pde.u & GST_PDE_PG_MASK, &pPT);
|
---|
861 | if (RT_SUCCESS(rc))
|
---|
862 | {
|
---|
863 | for (unsigned iPTE = (GCPtr >> GST_PT_SHIFT) & GST_PT_MASK;
|
---|
864 | iPTE < RT_ELEMENTS(pPT->a) && iPage < pCur->cPages;
|
---|
865 | iPTE++, iPage++, GCPtr += PAGE_SIZE, offPage = 0)
|
---|
866 | {
|
---|
867 | GSTPTE Pte = pPT->a[iPTE];
|
---|
868 | RTGCPHYS GCPhysNew;
|
---|
869 | if (Pte.n.u1Present)
|
---|
870 | GCPhysNew = (RTGCPHYS)(pPT->a[iPTE].u & GST_PTE_PG_MASK) + offPage;
|
---|
871 | else
|
---|
872 | GCPhysNew = NIL_RTGCPHYS;
|
---|
873 | if (pCur->aPhysToVirt[iPage].Core.Key != GCPhysNew)
|
---|
874 | {
|
---|
875 | if (pCur->aPhysToVirt[iPage].Core.Key != NIL_RTGCPHYS)
|
---|
876 | pgmHandlerVirtualClearPage(&pState->pVM->pgm.s, pCur, iPage);
|
---|
877 | #ifdef VBOX_STRICT_PGM_HANDLER_VIRTUAL
|
---|
878 | AssertReleaseMsg(!pCur->aPhysToVirt[iPage].offNextAlias,
|
---|
879 | ("{.Core.Key=%RGp, .Core.KeyLast=%RGp, .offVirtHandler=%#RX32, .offNextAlias=%#RX32} GCPhysNew=%RGp\n",
|
---|
880 | pCur->aPhysToVirt[iPage].Core.Key, pCur->aPhysToVirt[iPage].Core.KeyLast,
|
---|
881 | pCur->aPhysToVirt[iPage].offVirtHandler, pCur->aPhysToVirt[iPage].offNextAlias, GCPhysNew));
|
---|
882 | #endif
|
---|
883 | pCur->aPhysToVirt[iPage].Core.Key = GCPhysNew;
|
---|
884 | pState->fTodo |= PGM_SYNC_UPDATE_PAGE_BIT_VIRTUAL;
|
---|
885 | }
|
---|
886 | }
|
---|
887 | }
|
---|
888 | else
|
---|
889 | {
|
---|
890 | /* not-present. */
|
---|
891 | offPage = 0;
|
---|
892 | AssertRC(rc);
|
---|
893 | for (unsigned iPTE = (GCPtr >> GST_PT_SHIFT) & GST_PT_MASK;
|
---|
894 | iPTE < RT_ELEMENTS(pPT->a) && iPage < pCur->cPages;
|
---|
895 | iPTE++, iPage++, GCPtr += PAGE_SIZE)
|
---|
896 | {
|
---|
897 | if (pCur->aPhysToVirt[iPage].Core.Key != NIL_RTGCPHYS)
|
---|
898 | {
|
---|
899 | pgmHandlerVirtualClearPage(&pState->pVM->pgm.s, pCur, iPage);
|
---|
900 | #ifdef VBOX_STRICT_PGM_HANDLER_VIRTUAL
|
---|
901 | AssertReleaseMsg(!pCur->aPhysToVirt[iPage].offNextAlias,
|
---|
902 | ("{.Core.Key=%RGp, .Core.KeyLast=%RGp, .offVirtHandler=%#RX32, .offNextAlias=%#RX32}\n",
|
---|
903 | pCur->aPhysToVirt[iPage].Core.Key, pCur->aPhysToVirt[iPage].Core.KeyLast,
|
---|
904 | pCur->aPhysToVirt[iPage].offVirtHandler, pCur->aPhysToVirt[iPage].offNextAlias));
|
---|
905 | #endif
|
---|
906 | pCur->aPhysToVirt[iPage].Core.Key = NIL_RTGCPHYS;
|
---|
907 | pState->fTodo |= PGM_SYNC_UPDATE_PAGE_BIT_VIRTUAL;
|
---|
908 | }
|
---|
909 | }
|
---|
910 | }
|
---|
911 | }
|
---|
912 | else
|
---|
913 | {
|
---|
914 | /*
|
---|
915 | * 2/4MB page.
|
---|
916 | */
|
---|
917 | RTGCPHYS GCPhys = (RTGCPHYS)(Pde.u & GST_PDE_PG_MASK);
|
---|
918 | for (unsigned i4KB = (GCPtr >> GST_PT_SHIFT) & GST_PT_MASK;
|
---|
919 | i4KB < PAGE_SIZE / sizeof(GSTPDE) && iPage < pCur->cPages;
|
---|
920 | i4KB++, iPage++, GCPtr += PAGE_SIZE, offPage = 0)
|
---|
921 | {
|
---|
922 | RTGCPHYS GCPhysNew = GCPhys + (i4KB << PAGE_SHIFT) + offPage;
|
---|
923 | if (pCur->aPhysToVirt[iPage].Core.Key != GCPhysNew)
|
---|
924 | {
|
---|
925 | if (pCur->aPhysToVirt[iPage].Core.Key != NIL_RTGCPHYS)
|
---|
926 | pgmHandlerVirtualClearPage(&pState->pVM->pgm.s, pCur, iPage);
|
---|
927 | #ifdef VBOX_STRICT_PGM_HANDLER_VIRTUAL
|
---|
928 | AssertReleaseMsg(!pCur->aPhysToVirt[iPage].offNextAlias,
|
---|
929 | ("{.Core.Key=%RGp, .Core.KeyLast=%RGp, .offVirtHandler=%#RX32, .offNextAlias=%#RX32} GCPhysNew=%RGp\n",
|
---|
930 | pCur->aPhysToVirt[iPage].Core.Key, pCur->aPhysToVirt[iPage].Core.KeyLast,
|
---|
931 | pCur->aPhysToVirt[iPage].offVirtHandler, pCur->aPhysToVirt[iPage].offNextAlias, GCPhysNew));
|
---|
932 | #endif
|
---|
933 | pCur->aPhysToVirt[iPage].Core.Key = GCPhysNew;
|
---|
934 | pState->fTodo |= PGM_SYNC_UPDATE_PAGE_BIT_VIRTUAL;
|
---|
935 | }
|
---|
936 | }
|
---|
937 | } /* pde type */
|
---|
938 | }
|
---|
939 | else
|
---|
940 | {
|
---|
941 | /* not-present. */
|
---|
942 | for (unsigned cPages = (GST_PT_MASK + 1) - ((GCPtr >> GST_PT_SHIFT) & GST_PT_MASK);
|
---|
943 | cPages && iPage < pCur->cPages;
|
---|
944 | iPage++, GCPtr += PAGE_SIZE)
|
---|
945 | {
|
---|
946 | if (pCur->aPhysToVirt[iPage].Core.Key != NIL_RTGCPHYS)
|
---|
947 | {
|
---|
948 | pgmHandlerVirtualClearPage(&pState->pVM->pgm.s, pCur, iPage);
|
---|
949 | pCur->aPhysToVirt[iPage].Core.Key = NIL_RTGCPHYS;
|
---|
950 | pState->fTodo |= PGM_SYNC_UPDATE_PAGE_BIT_VIRTUAL;
|
---|
951 | }
|
---|
952 | }
|
---|
953 | offPage = 0;
|
---|
954 | }
|
---|
955 | } /* for pages in virtual mapping. */
|
---|
956 |
|
---|
957 | return 0;
|
---|
958 | }
|
---|
959 | #endif /* 32BIT, PAE and AMD64 */
|
---|
960 |
|
---|
961 |
|
---|
962 | /**
|
---|
963 | * Updates the virtual page access handlers.
|
---|
964 | *
|
---|
965 | * @returns true if bits were flushed.
|
---|
966 | * @returns false if bits weren't flushed.
|
---|
967 | * @param pVM VM handle.
|
---|
968 | * @param pPDSrc The page directory.
|
---|
969 | * @param cr4 The cr4 register value.
|
---|
970 | */
|
---|
971 | PGM_GST_DECL(bool, HandlerVirtualUpdate)(PVM pVM, uint32_t cr4)
|
---|
972 | {
|
---|
973 | #if PGM_GST_TYPE == PGM_TYPE_32BIT \
|
---|
974 | || PGM_GST_TYPE == PGM_TYPE_PAE \
|
---|
975 | || PGM_GST_TYPE == PGM_TYPE_AMD64
|
---|
976 |
|
---|
977 | /** @todo
|
---|
978 | * In theory this is not sufficient: the guest can change a single page in a range with invlpg
|
---|
979 | */
|
---|
980 |
|
---|
981 | /*
|
---|
982 | * Resolve any virtual address based access handlers to GC physical addresses.
|
---|
983 | * This should be fairly quick.
|
---|
984 | */
|
---|
985 | PGMHVUSTATE State;
|
---|
986 |
|
---|
987 | pgmLock(pVM);
|
---|
988 | STAM_PROFILE_START(&pVM->pgm.s.CTX_MID_Z(Stat,SyncCR3HandlerVirtualUpdate), a);
|
---|
989 | State.pVM = pVM;
|
---|
990 | State.fTodo = pVM->pgm.s.fSyncFlags;
|
---|
991 | State.cr4 = cr4;
|
---|
992 | RTAvlroGCPtrDoWithAll(&pVM->pgm.s.CTX_SUFF(pTrees)->VirtHandlers, true, PGM_GST_NAME(VirtHandlerUpdateOne), &State);
|
---|
993 | STAM_PROFILE_STOP(&pVM->pgm.s.CTX_MID_Z(Stat,SyncCR3HandlerVirtualUpdate), a);
|
---|
994 |
|
---|
995 |
|
---|
996 | /*
|
---|
997 | * Set / reset bits?
|
---|
998 | */
|
---|
999 | if (State.fTodo & PGM_SYNC_UPDATE_PAGE_BIT_VIRTUAL)
|
---|
1000 | {
|
---|
1001 | STAM_PROFILE_START(&pVM->pgm.s.CTX_MID_Z(Stat,SyncCR3HandlerVirtualReset), b);
|
---|
1002 | Log(("pgmR3VirtualHandlersUpdate: resets bits\n"));
|
---|
1003 | RTAvlroGCPtrDoWithAll(&pVM->pgm.s.CTX_SUFF(pTrees)->VirtHandlers, true, pgmHandlerVirtualResetOne, pVM);
|
---|
1004 | pVM->pgm.s.fSyncFlags &= ~PGM_SYNC_UPDATE_PAGE_BIT_VIRTUAL;
|
---|
1005 | STAM_PROFILE_STOP(&pVM->pgm.s.CTX_MID_Z(Stat,SyncCR3HandlerVirtualReset), b);
|
---|
1006 | }
|
---|
1007 | pgmUnlock(pVM);
|
---|
1008 |
|
---|
1009 | return !!(State.fTodo & PGM_SYNC_UPDATE_PAGE_BIT_VIRTUAL);
|
---|
1010 |
|
---|
1011 | #else /* real / protected */
|
---|
1012 | return false;
|
---|
1013 | #endif
|
---|
1014 | }
|
---|
1015 |
|
---|
1016 | #ifndef VBOX_WITH_PGMPOOL_PAGING_ONLY
|
---|
1017 |
|
---|
1018 | #if PGM_GST_TYPE == PGM_TYPE_32BIT && !defined(IN_RING3)
|
---|
1019 |
|
---|
1020 | /**
|
---|
1021 | * Write access handler for the Guest CR3 page in 32-bit mode.
|
---|
1022 | *
|
---|
1023 | * This will try interpret the instruction, if failure fail back to the recompiler.
|
---|
1024 | * Check if the changed PDEs are marked present and conflicts with our
|
---|
1025 | * mappings. If conflict, we'll switch to the host context and resolve it there
|
---|
1026 | *
|
---|
1027 | * @returns VBox status code (appropritate for trap handling and GC return).
|
---|
1028 | * @param pVM VM Handle.
|
---|
1029 | * @param uErrorCode CPU Error code.
|
---|
1030 | * @param pRegFrame Trap register frame.
|
---|
1031 | * @param pvFault The fault address (cr2).
|
---|
1032 | * @param GCPhysFault The GC physical address corresponding to pvFault.
|
---|
1033 | * @param pvUser User argument.
|
---|
1034 | */
|
---|
1035 | PGM_GST_DECL(int, WriteHandlerCR3)(PVM pVM, RTGCUINT uErrorCode, PCPUMCTXCORE pRegFrame, RTGCPTR pvFault, RTGCPHYS GCPhysFault, void *pvUser)
|
---|
1036 | {
|
---|
1037 | AssertMsg(!pVM->pgm.s.fMappingsFixed, ("Shouldn't be registered when mappings are fixed!\n"));
|
---|
1038 |
|
---|
1039 | /*
|
---|
1040 | * Try interpret the instruction.
|
---|
1041 | */
|
---|
1042 | uint32_t cb;
|
---|
1043 | int rc = EMInterpretInstruction(pVM, pRegFrame, pvFault, &cb);
|
---|
1044 | if (RT_SUCCESS(rc) && cb)
|
---|
1045 | {
|
---|
1046 | /*
|
---|
1047 | * Check if the modified PDEs are present and mappings.
|
---|
1048 | */
|
---|
1049 | const RTGCPTR offPD = GCPhysFault & PAGE_OFFSET_MASK;
|
---|
1050 | const unsigned iPD1 = offPD / sizeof(X86PDE);
|
---|
1051 | const unsigned iPD2 = (offPD + cb - 1) / sizeof(X86PDE);
|
---|
1052 |
|
---|
1053 | Assert(cb > 0 && cb <= 8);
|
---|
1054 | Assert(iPD1 < X86_PG_ENTRIES);
|
---|
1055 | Assert(iPD2 < X86_PG_ENTRIES);
|
---|
1056 |
|
---|
1057 | #ifdef DEBUG
|
---|
1058 | Log(("pgmXXGst32BitWriteHandlerCR3: emulated change to PD %#x addr=%x\n", iPD1, iPD1 << X86_PD_SHIFT));
|
---|
1059 | if (iPD1 != iPD2)
|
---|
1060 | Log(("pgmXXGst32BitWriteHandlerCR3: emulated change to PD %#x addr=%x\n", iPD2, iPD2 << X86_PD_SHIFT));
|
---|
1061 | #endif
|
---|
1062 |
|
---|
1063 | if (!pVM->pgm.s.fMappingsFixed)
|
---|
1064 | {
|
---|
1065 | PX86PD pPDSrc = pgmGstGet32bitPDPtr(&pVM->pgm.s);
|
---|
1066 | if ( ( pPDSrc->a[iPD1].n.u1Present
|
---|
1067 | && pgmGetMapping(pVM, (RTGCPTR)(iPD1 << X86_PD_SHIFT)) )
|
---|
1068 | || ( iPD1 != iPD2
|
---|
1069 | && pPDSrc->a[iPD2].n.u1Present
|
---|
1070 | && pgmGetMapping(pVM, (RTGCPTR)(iPD2 << X86_PD_SHIFT)) )
|
---|
1071 | )
|
---|
1072 | {
|
---|
1073 | STAM_COUNTER_INC(&pVM->pgm.s.StatRZGuestCR3WriteConflict);
|
---|
1074 | VM_FF_SET(pVM, VM_FF_PGM_SYNC_CR3);
|
---|
1075 | if (rc == VINF_SUCCESS)
|
---|
1076 | rc = VINF_PGM_SYNC_CR3;
|
---|
1077 | Log(("pgmXXGst32BitWriteHandlerCR3: detected conflict iPD1=%#x iPD2=%#x - returns %Rrc\n", iPD1, iPD2, rc));
|
---|
1078 | return rc;
|
---|
1079 | }
|
---|
1080 | }
|
---|
1081 |
|
---|
1082 | STAM_COUNTER_INC(&pVM->pgm.s.StatRZGuestCR3WriteHandled);
|
---|
1083 | }
|
---|
1084 | else
|
---|
1085 | {
|
---|
1086 | Assert(RT_FAILURE(rc));
|
---|
1087 | if (rc == VERR_EM_INTERPRETER)
|
---|
1088 | rc = VINF_EM_RAW_EMULATE_INSTR_PD_FAULT;
|
---|
1089 | Log(("pgmXXGst32BitWriteHandlerCR3: returns %Rrc\n", rc));
|
---|
1090 | STAM_COUNTER_INC(&pVM->pgm.s.StatRZGuestCR3WriteUnhandled);
|
---|
1091 | }
|
---|
1092 | return rc;
|
---|
1093 | }
|
---|
1094 |
|
---|
1095 | #endif /* PGM_TYPE_32BIT && !IN_RING3 */
|
---|
1096 | #if PGM_GST_TYPE == PGM_TYPE_PAE && !defined(IN_RING3)
|
---|
1097 |
|
---|
1098 | /**
|
---|
1099 | * Write access handler for the Guest CR3 page in PAE mode.
|
---|
1100 | *
|
---|
1101 | * This will try interpret the instruction, if failure fail back to the recompiler.
|
---|
1102 | * Check if the changed PDEs are marked present and conflicts with our
|
---|
1103 | * mappings. If conflict, we'll switch to the host context and resolve it there
|
---|
1104 | *
|
---|
1105 | * @returns VBox status code (appropritate for trap handling and GC return).
|
---|
1106 | * @param pVM VM Handle.
|
---|
1107 | * @param uErrorCode CPU Error code.
|
---|
1108 | * @param pRegFrame Trap register frame.
|
---|
1109 | * @param pvFault The fault address (cr2).
|
---|
1110 | * @param GCPhysFault The GC physical address corresponding to pvFault.
|
---|
1111 | * @param pvUser User argument.
|
---|
1112 | */
|
---|
1113 | PGM_GST_DECL(int, WriteHandlerCR3)(PVM pVM, RTGCUINT uErrorCode, PCPUMCTXCORE pRegFrame, RTGCPTR pvFault, RTGCPHYS GCPhysFault, void *pvUser)
|
---|
1114 | {
|
---|
1115 | AssertMsg(!pVM->pgm.s.fMappingsFixed, ("Shouldn't be registered when mappings are fixed!\n"));
|
---|
1116 |
|
---|
1117 | /*
|
---|
1118 | * Try interpret the instruction.
|
---|
1119 | */
|
---|
1120 | uint32_t cb;
|
---|
1121 | int rc = EMInterpretInstruction(pVM, pRegFrame, pvFault, &cb);
|
---|
1122 | if (RT_SUCCESS(rc) && cb)
|
---|
1123 | {
|
---|
1124 | /*
|
---|
1125 | * Check if any of the PDs have changed.
|
---|
1126 | * We'll simply check all of them instead of figuring out which one/two to check.
|
---|
1127 | */
|
---|
1128 | PX86PDPT pGuestPDPT = pgmGstGetPaePDPTPtr(&pVM->pgm.s);
|
---|
1129 | for (unsigned i = 0; i < X86_PG_PAE_PDPE_ENTRIES; i++)
|
---|
1130 | {
|
---|
1131 | if ( pGuestPDPT->a[i].n.u1Present
|
---|
1132 | && (pGuestPDPT->a[i].u & X86_PDPE_PG_MASK)
|
---|
1133 | != pVM->pgm.s.aGCPhysGstPaePDsMonitored[i])
|
---|
1134 | {
|
---|
1135 | /*
|
---|
1136 | * The PDPE has changed.
|
---|
1137 | * We will schedule a monitoring update for the next TLB Flush,
|
---|
1138 | * InvalidatePage or SyncCR3.
|
---|
1139 | *
|
---|
1140 | * This isn't perfect, because a lazy page sync might be dealing with an half
|
---|
1141 | * updated PDPE. However, we assume that the guest OS is disabling interrupts
|
---|
1142 | * and being extremely careful (cmpxchg8b) when updating a PDPE where it's
|
---|
1143 | * executing.
|
---|
1144 | */
|
---|
1145 | pVM->pgm.s.fSyncFlags |= PGM_SYNC_MONITOR_CR3;
|
---|
1146 | Log(("pgmXXGstPaeWriteHandlerCR3: detected updated PDPE; [%d] = %#llx, Old GCPhys=%RGp\n",
|
---|
1147 | i, pGuestPDPT->a[i].u, pVM->pgm.s.aGCPhysGstPaePDsMonitored[i]));
|
---|
1148 | }
|
---|
1149 | }
|
---|
1150 |
|
---|
1151 | STAM_COUNTER_INC(&pVM->pgm.s.StatRZGuestCR3WriteHandled);
|
---|
1152 | }
|
---|
1153 | else
|
---|
1154 | {
|
---|
1155 | Assert(RT_FAILURE(rc));
|
---|
1156 | STAM_COUNTER_INC(&pVM->pgm.s.StatRZGuestCR3WriteUnhandled);
|
---|
1157 | if (rc == VERR_EM_INTERPRETER)
|
---|
1158 | rc = VINF_EM_RAW_EMULATE_INSTR_PD_FAULT;
|
---|
1159 | }
|
---|
1160 | Log(("pgmXXGstPaeWriteHandlerCR3: returns %Rrc\n", rc));
|
---|
1161 | return rc;
|
---|
1162 | }
|
---|
1163 |
|
---|
1164 |
|
---|
1165 | /**
|
---|
1166 | * Write access handler for the Guest PDs in PAE mode.
|
---|
1167 | *
|
---|
1168 | * This will try interpret the instruction, if failure fail back to the recompiler.
|
---|
1169 | * Check if the changed PDEs are marked present and conflicts with our
|
---|
1170 | * mappings. If conflict, we'll switch to the host context and resolve it there
|
---|
1171 | *
|
---|
1172 | * @returns VBox status code (appropritate for trap handling and GC return).
|
---|
1173 | * @param pVM VM Handle.
|
---|
1174 | * @param uErrorCode CPU Error code.
|
---|
1175 | * @param pRegFrame Trap register frame.
|
---|
1176 | * @param pvFault The fault address (cr2).
|
---|
1177 | * @param GCPhysFault The GC physical address corresponding to pvFault.
|
---|
1178 | * @param pvUser User argument.
|
---|
1179 | */
|
---|
1180 | PGM_GST_DECL(int, WriteHandlerPD)(PVM pVM, RTGCUINT uErrorCode, PCPUMCTXCORE pRegFrame, RTGCPTR pvFault, RTGCPHYS GCPhysFault, void *pvUser)
|
---|
1181 | {
|
---|
1182 | AssertMsg(!pVM->pgm.s.fMappingsFixed, ("Shouldn't be registered when mappings are fixed!\n"));
|
---|
1183 |
|
---|
1184 | /*
|
---|
1185 | * Try interpret the instruction.
|
---|
1186 | */
|
---|
1187 | uint32_t cb;
|
---|
1188 | int rc = EMInterpretInstruction(pVM, pRegFrame, pvFault, &cb);
|
---|
1189 | if (RT_SUCCESS(rc) && cb)
|
---|
1190 | {
|
---|
1191 | /*
|
---|
1192 | * Figure out which of the 4 PDs this is.
|
---|
1193 | */
|
---|
1194 | RTGCPTR i;
|
---|
1195 | PX86PDPT pGuestPDPT = pgmGstGetPaePDPTPtr(&pVM->pgm.s);
|
---|
1196 | for (i = 0; i < X86_PG_PAE_PDPE_ENTRIES; i++)
|
---|
1197 | if (pGuestPDPT->a[i].u == (GCPhysFault & X86_PTE_PAE_PG_MASK))
|
---|
1198 | {
|
---|
1199 | PX86PDPAE pPDSrc = pgmGstGetPaePD(&pVM->pgm.s, i << X86_PDPT_SHIFT);
|
---|
1200 | const RTGCPTR offPD = GCPhysFault & PAGE_OFFSET_MASK;
|
---|
1201 | const unsigned iPD1 = offPD / sizeof(X86PDEPAE);
|
---|
1202 | const unsigned iPD2 = (offPD + cb - 1) / sizeof(X86PDEPAE);
|
---|
1203 |
|
---|
1204 | Assert(cb > 0 && cb <= 8);
|
---|
1205 | Assert(iPD1 < X86_PG_PAE_ENTRIES);
|
---|
1206 | Assert(iPD2 < X86_PG_PAE_ENTRIES);
|
---|
1207 |
|
---|
1208 | # ifdef LOG_ENABLED
|
---|
1209 | Log(("pgmXXGstPaeWriteHandlerPD: emulated change to i=%d iPD1=%#05x (%x)\n",
|
---|
1210 | i, iPD1, (i << X86_PDPT_SHIFT) | (iPD1 << X86_PD_PAE_SHIFT)));
|
---|
1211 | if (iPD1 != iPD2)
|
---|
1212 | Log(("pgmXXGstPaeWriteHandlerPD: emulated change to i=%d iPD2=%#05x (%x)\n",
|
---|
1213 | i, iPD2, (i << X86_PDPT_SHIFT) | (iPD2 << X86_PD_PAE_SHIFT)));
|
---|
1214 | # endif
|
---|
1215 |
|
---|
1216 | if (!pVM->pgm.s.fMappingsFixed)
|
---|
1217 | {
|
---|
1218 | if ( ( pPDSrc->a[iPD1].n.u1Present
|
---|
1219 | && pgmGetMapping(pVM, (RTGCPTR)((i << X86_PDPT_SHIFT) | (iPD1 << X86_PD_PAE_SHIFT))) )
|
---|
1220 | || ( iPD1 != iPD2
|
---|
1221 | && pPDSrc->a[iPD2].n.u1Present
|
---|
1222 | && pgmGetMapping(pVM, (RTGCPTR)((i << X86_PDPT_SHIFT) | (iPD2 << X86_PD_PAE_SHIFT))) )
|
---|
1223 | )
|
---|
1224 | {
|
---|
1225 | Log(("pgmXXGstPaeWriteHandlerPD: detected conflict iPD1=%#x iPD2=%#x\n", iPD1, iPD2));
|
---|
1226 | STAM_COUNTER_INC(&pVM->pgm.s.StatRZGuestCR3WriteConflict);
|
---|
1227 | VM_FF_SET(pVM, VM_FF_PGM_SYNC_CR3);
|
---|
1228 | return VINF_PGM_SYNC_CR3;
|
---|
1229 | }
|
---|
1230 | }
|
---|
1231 | break; /* ASSUMES no duplicate entries... */
|
---|
1232 | }
|
---|
1233 | Assert(i < 4);
|
---|
1234 |
|
---|
1235 | STAM_COUNTER_INC(&pVM->pgm.s.StatRZGuestCR3WriteHandled);
|
---|
1236 | }
|
---|
1237 | else
|
---|
1238 | {
|
---|
1239 | Assert(RT_FAILURE(rc));
|
---|
1240 | if (rc == VERR_EM_INTERPRETER)
|
---|
1241 | rc = VINF_EM_RAW_EMULATE_INSTR_PD_FAULT;
|
---|
1242 | else
|
---|
1243 | Log(("pgmXXGst32BitWriteHandlerCR3: returns %Rrc\n", rc));
|
---|
1244 | STAM_COUNTER_INC(&pVM->pgm.s.StatRZGuestCR3WriteUnhandled);
|
---|
1245 | }
|
---|
1246 | return rc;
|
---|
1247 | }
|
---|
1248 |
|
---|
1249 | #endif /* PGM_TYPE_PAE && !IN_RING3 */
|
---|
1250 |
|
---|
1251 | #endif /* !VBOX_WITH_PGMPOOL_PAGING_ONLY */
|
---|