VirtualBox

source: vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp@ 50789

Last change on this file since 50789 was 50789, checked in by vboxsync, 11 years ago

VMM/HMR0: Rely on zero-initialized allocations. Still trying to figure out uCurrentAsid assertion in #7300.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id Revision
File size: 72.4 KB
Line 
1/* $Id: HMR0.cpp 50789 2014-03-14 14:44:27Z vboxsync $ */
2/** @file
3 * Hardware Assisted Virtualization Manager (HM) - Host Context Ring-0.
4 */
5
6/*
7 * Copyright (C) 2006-2013 Oracle Corporation
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 */
17
18
19/*******************************************************************************
20* Header Files *
21*******************************************************************************/
22#define LOG_GROUP LOG_GROUP_HM
23#include <VBox/vmm/hm.h>
24#include <VBox/vmm/pgm.h>
25#include "HMInternal.h"
26#include <VBox/vmm/vm.h>
27#include <VBox/vmm/hm_vmx.h>
28#include <VBox/vmm/hm_svm.h>
29#include <VBox/err.h>
30#include <VBox/log.h>
31#include <iprt/assert.h>
32#include <iprt/asm.h>
33#include <iprt/asm-amd64-x86.h>
34#include <iprt/cpuset.h>
35#include <iprt/mem.h>
36#include <iprt/memobj.h>
37#include <iprt/once.h>
38#include <iprt/param.h>
39#include <iprt/power.h>
40#include <iprt/string.h>
41#include <iprt/thread.h>
42#include <iprt/x86.h>
43#include "HMVMXR0.h"
44#include "HMSVMR0.h"
45
46
47/*******************************************************************************
48* Internal Functions *
49*******************************************************************************/
50static DECLCALLBACK(void) hmR0EnableCpuCallback(RTCPUID idCpu, void *pvUser1, void *pvUser2);
51static DECLCALLBACK(void) hmR0DisableCpuCallback(RTCPUID idCpu, void *pvUser1, void *pvUser2);
52static DECLCALLBACK(void) hmR0InitIntelCpu(RTCPUID idCpu, void *pvUser1, void *pvUser2);
53static DECLCALLBACK(void) hmR0InitAmdCpu(RTCPUID idCpu, void *pvUser1, void *pvUser2);
54static DECLCALLBACK(void) hmR0PowerCallback(RTPOWEREVENT enmEvent, void *pvUser);
55static DECLCALLBACK(void) hmR0MpEventCallback(RTMPEVENT enmEvent, RTCPUID idCpu, void *pvData);
56
57
58/*******************************************************************************
59* Structures and Typedefs *
60*******************************************************************************/
61/**
62 * This is used to manage the status code of a RTMpOnAll in HM.
63 */
64typedef struct HMR0FIRSTRC
65{
66 /** The status code. */
67 int32_t volatile rc;
68 /** The ID of the CPU reporting the first failure. */
69 RTCPUID volatile idCpu;
70} HMR0FIRSTRC;
71/** Pointer to a first return code structure. */
72typedef HMR0FIRSTRC *PHMR0FIRSTRC;
73
74
75/*******************************************************************************
76* Global Variables *
77*******************************************************************************/
78/**
79 * Global data.
80 */
81static struct
82{
83 /** Per CPU globals. */
84 HMGLOBALCPUINFO aCpuInfo[RTCPUSET_MAX_CPUS];
85
86 /** @name Ring-0 method table for AMD-V and VT-x specific operations.
87 * @{ */
88 DECLR0CALLBACKMEMBER(int, pfnEnterSession,(PVM pVM, PVMCPU pVCpu, PHMGLOBALCPUINFO pCpu));
89 DECLR0CALLBACKMEMBER(void, pfnThreadCtxCallback,(RTTHREADCTXEVENT enmEvent, PVMCPU pVCpu, bool fGlobalInit));
90 DECLR0CALLBACKMEMBER(int, pfnSaveHostState,(PVM pVM, PVMCPU pVCpu));
91 DECLR0CALLBACKMEMBER(int, pfnRunGuestCode,(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx));
92 DECLR0CALLBACKMEMBER(int, pfnEnableCpu,(PHMGLOBALCPUINFO pCpu, PVM pVM, void *pvCpuPage, RTHCPHYS HCPhysCpuPage,
93 bool fEnabledByHost, void *pvArg));
94 DECLR0CALLBACKMEMBER(int, pfnDisableCpu,(PHMGLOBALCPUINFO pCpu, void *pvCpuPage, RTHCPHYS HCPhysCpuPage));
95 DECLR0CALLBACKMEMBER(int, pfnInitVM,(PVM pVM));
96 DECLR0CALLBACKMEMBER(int, pfnTermVM,(PVM pVM));
97 DECLR0CALLBACKMEMBER(int, pfnSetupVM,(PVM pVM));
98 /** @} */
99
100 /** Maximum ASID allowed. */
101 uint32_t uMaxAsid;
102
103 /** VT-x data. */
104 struct
105 {
106 /** Set to by us to indicate VMX is supported by the CPU. */
107 bool fSupported;
108 /** Whether we're using SUPR0EnableVTx or not. */
109 bool fUsingSUPR0EnableVTx;
110 /** Whether we're using the preemption timer or not. */
111 bool fUsePreemptTimer;
112 /** The shift mask employed by the VMX-Preemption timer. */
113 uint8_t cPreemptTimerShift;
114
115 /** Host CR4 value (set by ring-0 VMX init) */
116 /** @todo This isn't used for anything relevant. Remove later? */
117 uint64_t u64HostCr4;
118
119 /** Host EFER value (set by ring-0 VMX init) */
120 uint64_t u64HostEfer;
121
122 /** VMX MSR values */
123 VMXMSRS Msrs;
124
125 /* Last instruction error */
126 uint32_t ulLastInstrError;
127 } vmx;
128
129 /** AMD-V information. */
130 struct
131 {
132 /* HWCR MSR (for diagnostics) */
133 uint64_t u64MsrHwcr;
134
135 /** SVM revision. */
136 uint32_t u32Rev;
137
138 /** SVM feature bits from cpuid 0x8000000a */
139 uint32_t u32Features;
140
141 /** Set by us to indicate SVM is supported by the CPU. */
142 bool fSupported;
143 } svm;
144 /** Saved error from detection */
145 int32_t lLastError;
146
147 struct
148 {
149 uint32_t u32AMDFeatureECX;
150 uint32_t u32AMDFeatureEDX;
151 } cpuid;
152
153 /** If set, VT-x/AMD-V is enabled globally at init time, otherwise it's
154 * enabled and disabled each time it's used to execute guest code. */
155 bool fGlobalInit;
156 /** Indicates whether the host is suspending or not. We'll refuse a few
157 * actions when the host is being suspended to speed up the suspending and
158 * avoid trouble. */
159 volatile bool fSuspended;
160
161 /** Whether we've already initialized all CPUs.
162 * @remarks We could check the EnableAllCpusOnce state, but this is
163 * simpler and hopefully easier to understand. */
164 bool fEnabled;
165 /** Serialize initialization in HMR0EnableAllCpus. */
166 RTONCE EnableAllCpusOnce;
167} g_HvmR0;
168
169
170
171/**
172 * Initializes a first return code structure.
173 *
174 * @param pFirstRc The structure to init.
175 */
176static void hmR0FirstRcInit(PHMR0FIRSTRC pFirstRc)
177{
178 pFirstRc->rc = VINF_SUCCESS;
179 pFirstRc->idCpu = NIL_RTCPUID;
180}
181
182
183/**
184 * Try set the status code (success ignored).
185 *
186 * @param pFirstRc The first return code structure.
187 * @param rc The status code.
188 */
189static void hmR0FirstRcSetStatus(PHMR0FIRSTRC pFirstRc, int rc)
190{
191 if ( RT_FAILURE(rc)
192 && ASMAtomicCmpXchgS32(&pFirstRc->rc, rc, VINF_SUCCESS))
193 pFirstRc->idCpu = RTMpCpuId();
194}
195
196
197/**
198 * Get the status code of a first return code structure.
199 *
200 * @returns The status code; VINF_SUCCESS or error status, no informational or
201 * warning errors.
202 * @param pFirstRc The first return code structure.
203 */
204static int hmR0FirstRcGetStatus(PHMR0FIRSTRC pFirstRc)
205{
206 return pFirstRc->rc;
207}
208
209
210#ifdef VBOX_STRICT
211/**
212 * Get the CPU ID on which the failure status code was reported.
213 *
214 * @returns The CPU ID, NIL_RTCPUID if no failure was reported.
215 * @param pFirstRc The first return code structure.
216 */
217static RTCPUID hmR0FirstRcGetCpuId(PHMR0FIRSTRC pFirstRc)
218{
219 return pFirstRc->idCpu;
220}
221#endif /* VBOX_STRICT */
222
223
224/** @name Dummy callback handlers.
225 * @{ */
226
227static DECLCALLBACK(int) hmR0DummyEnter(PVM pVM, PVMCPU pVCpu, PHMGLOBALCPUINFO pCpu)
228{
229 NOREF(pVM); NOREF(pVCpu); NOREF(pCpu);
230 return VINF_SUCCESS;
231}
232
233static DECLCALLBACK(void) hmR0DummyThreadCtxCallback(RTTHREADCTXEVENT enmEvent, PVMCPU pVCpu, bool fGlobalInit)
234{
235 NOREF(enmEvent); NOREF(pVCpu); NOREF(fGlobalInit);
236}
237
238static DECLCALLBACK(int) hmR0DummyEnableCpu(PHMGLOBALCPUINFO pCpu, PVM pVM, void *pvCpuPage, RTHCPHYS HCPhysCpuPage,
239 bool fEnabledBySystem, void *pvArg)
240{
241 NOREF(pCpu); NOREF(pVM); NOREF(pvCpuPage); NOREF(HCPhysCpuPage); NOREF(fEnabledBySystem); NOREF(pvArg);
242 return VINF_SUCCESS;
243}
244
245static DECLCALLBACK(int) hmR0DummyDisableCpu(PHMGLOBALCPUINFO pCpu, void *pvCpuPage, RTHCPHYS HCPhysCpuPage)
246{
247 NOREF(pCpu); NOREF(pvCpuPage); NOREF(HCPhysCpuPage);
248 return VINF_SUCCESS;
249}
250
251static DECLCALLBACK(int) hmR0DummyInitVM(PVM pVM)
252{
253 NOREF(pVM);
254 return VINF_SUCCESS;
255}
256
257static DECLCALLBACK(int) hmR0DummyTermVM(PVM pVM)
258{
259 NOREF(pVM);
260 return VINF_SUCCESS;
261}
262
263static DECLCALLBACK(int) hmR0DummySetupVM(PVM pVM)
264{
265 NOREF(pVM);
266 return VINF_SUCCESS;
267}
268
269static DECLCALLBACK(int) hmR0DummyRunGuestCode(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx)
270{
271 NOREF(pVM); NOREF(pVCpu); NOREF(pCtx);
272 return VINF_SUCCESS;
273}
274
275static DECLCALLBACK(int) hmR0DummySaveHostState(PVM pVM, PVMCPU pVCpu)
276{
277 NOREF(pVM); NOREF(pVCpu);
278 return VINF_SUCCESS;
279}
280
281/** @} */
282
283
284/**
285 * Checks if the CPU is subject to the "VMX-Preemption Timer Does Not Count
286 * Down at the Rate Specified" erratum.
287 *
288 * Errata names and related steppings:
289 * - BA86 - D0.
290 * - AAX65 - C2.
291 * - AAU65 - C2, K0.
292 * - AAO95 - B1.
293 * - AAT59 - C2.
294 * - AAK139 - D0.
295 * - AAM126 - C0, C1, D0.
296 * - AAN92 - B1.
297 * - AAJ124 - C0, D0.
298 *
299 * - AAP86 - B1.
300 *
301 * Steppings: B1, C0, C1, C2, D0, K0.
302 *
303 * @returns true if subject to it, false if not.
304 */
305static bool hmR0InitIntelIsSubjectToVmxPreemptionTimerErratum(void)
306{
307 uint32_t u = ASMCpuId_EAX(1);
308 u &= ~(RT_BIT_32(14) | RT_BIT_32(15) | RT_BIT_32(28) | RT_BIT_32(29) | RT_BIT_32(30) | RT_BIT_32(31));
309 if ( u == UINT32_C(0x000206E6) /* 323344.pdf - BA86 - D0 - Intel Xeon Processor 7500 Series */
310 || u == UINT32_C(0x00020652) /* 323056.pdf - AAX65 - C2 - Intel Xeon Processor L3406 */
311 || u == UINT32_C(0x00020652) /* 322814.pdf - AAT59 - C2 - Intel CoreTM i7-600, i5-500, i5-400 and i3-300 Mobile Processor Series */
312 || u == UINT32_C(0x00020652) /* 322911.pdf - AAU65 - C2 - Intel CoreTM i5-600, i3-500 Desktop Processor Series and Intel Pentium Processor G6950 */
313 || u == UINT32_C(0x00020655) /* 322911.pdf - AAU65 - K0 - Intel CoreTM i5-600, i3-500 Desktop Processor Series and Intel Pentium Processor G6950 */
314 || u == UINT32_C(0x000106E5) /* 322373.pdf - AAO95 - B1 - Intel Xeon Processor 3400 Series */
315 || u == UINT32_C(0x000106E5) /* 322166.pdf - AAN92 - B1 - Intel CoreTM i7-800 and i5-700 Desktop Processor Series */
316 || u == UINT32_C(0x000106E5) /* 320767.pdf - AAP86 - B1 - Intel Core i7-900 Mobile Processor Extreme Edition Series, Intel Core i7-800 and i7-700 Mobile Processor Series */
317 || u == UINT32_C(0x000106A0) /* 321333.pdf - AAM126 - C0 - Intel Xeon Processor 3500 Series Specification */
318 || u == UINT32_C(0x000106A1) /* 321333.pdf - AAM126 - C1 - Intel Xeon Processor 3500 Series Specification */
319 || u == UINT32_C(0x000106A4) /* 320836.pdf - AAJ124 - C0 - Intel Core i7-900 Desktop Processor Extreme Edition Series and Intel Core i7-900 Desktop Processor Series */
320 || u == UINT32_C(0x000106A5) /* 321333.pdf - AAM126 - D0 - Intel Xeon Processor 3500 Series Specification */
321 || u == UINT32_C(0x000106A5) /* 321324.pdf - AAK139 - D0 - Intel Xeon Processor 5500 Series Specification */
322 || u == UINT32_C(0x000106A5) /* 320836.pdf - AAJ124 - D0 - Intel Core i7-900 Desktop Processor Extreme Edition Series and Intel Core i7-900 Desktop Processor Series */
323 )
324 return true;
325 return false;
326}
327
328
329/**
330 * Intel specific initialization code.
331 *
332 * @returns VBox status code (will only fail if out of memory).
333 */
334static int hmR0InitIntel(uint32_t u32FeaturesECX, uint32_t u32FeaturesEDX)
335{
336 /*
337 * Check that all the required VT-x features are present.
338 * We also assume all VT-x-enabled CPUs support fxsave/fxrstor.
339 */
340 if ( (u32FeaturesECX & X86_CPUID_FEATURE_ECX_VMX)
341 && (u32FeaturesEDX & X86_CPUID_FEATURE_EDX_MSR)
342 && (u32FeaturesEDX & X86_CPUID_FEATURE_EDX_FXSR)
343 )
344 {
345 /** @todo move this into a separate function. */
346 g_HvmR0.vmx.Msrs.u64FeatureCtrl = ASMRdMsr(MSR_IA32_FEATURE_CONTROL);
347
348 /*
349 * First try use native kernel API for controlling VT-x.
350 * (This is only supported by some Mac OS X kernels atm.)
351 */
352 int rc = g_HvmR0.lLastError = SUPR0EnableVTx(true /* fEnable */);
353 g_HvmR0.vmx.fUsingSUPR0EnableVTx = rc != VERR_NOT_SUPPORTED;
354 if (g_HvmR0.vmx.fUsingSUPR0EnableVTx)
355 {
356 AssertLogRelMsg(rc == VINF_SUCCESS || rc == VERR_VMX_IN_VMX_ROOT_MODE || rc == VERR_VMX_NO_VMX, ("%Rrc\n", rc));
357 if (RT_SUCCESS(rc))
358 {
359 g_HvmR0.vmx.fSupported = true;
360 rc = SUPR0EnableVTx(false /* fEnable */);
361 AssertLogRelRC(rc);
362 }
363 }
364 else
365 {
366 /* We need to check if VT-x has been properly initialized on all
367 CPUs. Some BIOSes do a lousy job. */
368 HMR0FIRSTRC FirstRc;
369 hmR0FirstRcInit(&FirstRc);
370 g_HvmR0.lLastError = RTMpOnAll(hmR0InitIntelCpu, &FirstRc, NULL);
371 if (RT_SUCCESS(g_HvmR0.lLastError))
372 g_HvmR0.lLastError = hmR0FirstRcGetStatus(&FirstRc);
373 }
374 if (RT_SUCCESS(g_HvmR0.lLastError))
375 {
376 /* Reread in case it was changed by hmR0InitIntelCpu(). */
377 g_HvmR0.vmx.Msrs.u64FeatureCtrl = ASMRdMsr(MSR_IA32_FEATURE_CONTROL);
378
379 /*
380 * Read all relevant registers and MSRs.
381 */
382 g_HvmR0.vmx.u64HostCr4 = ASMGetCR4();
383 g_HvmR0.vmx.u64HostEfer = ASMRdMsr(MSR_K6_EFER);
384 g_HvmR0.vmx.Msrs.u64BasicInfo = ASMRdMsr(MSR_IA32_VMX_BASIC_INFO);
385 g_HvmR0.vmx.Msrs.VmxPinCtls.u = ASMRdMsr(MSR_IA32_VMX_PINBASED_CTLS);
386 g_HvmR0.vmx.Msrs.VmxProcCtls.u = ASMRdMsr(MSR_IA32_VMX_PROCBASED_CTLS);
387 g_HvmR0.vmx.Msrs.VmxExit.u = ASMRdMsr(MSR_IA32_VMX_EXIT_CTLS);
388 g_HvmR0.vmx.Msrs.VmxEntry.u = ASMRdMsr(MSR_IA32_VMX_ENTRY_CTLS);
389 g_HvmR0.vmx.Msrs.u64Misc = ASMRdMsr(MSR_IA32_VMX_MISC);
390 g_HvmR0.vmx.Msrs.u64Cr0Fixed0 = ASMRdMsr(MSR_IA32_VMX_CR0_FIXED0);
391 g_HvmR0.vmx.Msrs.u64Cr0Fixed1 = ASMRdMsr(MSR_IA32_VMX_CR0_FIXED1);
392 g_HvmR0.vmx.Msrs.u64Cr4Fixed0 = ASMRdMsr(MSR_IA32_VMX_CR4_FIXED0);
393 g_HvmR0.vmx.Msrs.u64Cr4Fixed1 = ASMRdMsr(MSR_IA32_VMX_CR4_FIXED1);
394 g_HvmR0.vmx.Msrs.u64VmcsEnum = ASMRdMsr(MSR_IA32_VMX_VMCS_ENUM);
395 /* VPID 16 bits ASID. */
396 g_HvmR0.uMaxAsid = 0x10000; /* exclusive */
397
398 if (g_HvmR0.vmx.Msrs.VmxProcCtls.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL)
399 {
400 g_HvmR0.vmx.Msrs.VmxProcCtls2.u = ASMRdMsr(MSR_IA32_VMX_PROCBASED_CTLS2);
401 if (g_HvmR0.vmx.Msrs.VmxProcCtls2.n.allowed1 & (VMX_VMCS_CTRL_PROC_EXEC2_EPT | VMX_VMCS_CTRL_PROC_EXEC2_VPID))
402 g_HvmR0.vmx.Msrs.u64EptVpidCaps = ASMRdMsr(MSR_IA32_VMX_EPT_VPID_CAP);
403
404 if (g_HvmR0.vmx.Msrs.VmxProcCtls2.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC2_VMFUNC)
405 g_HvmR0.vmx.Msrs.u64Vmfunc = ASMRdMsr(MSR_IA32_VMX_VMFUNC);
406 }
407
408 if (!g_HvmR0.vmx.fUsingSUPR0EnableVTx)
409 {
410 /*
411 * Enter root mode
412 */
413 RTR0MEMOBJ hScatchMemObj;
414 rc = RTR0MemObjAllocCont(&hScatchMemObj, PAGE_SIZE, false /* fExecutable */);
415 if (RT_FAILURE(rc))
416 {
417 LogRel(("hmR0InitIntel: RTR0MemObjAllocCont(,PAGE_SIZE,false) -> %Rrc\n", rc));
418 return rc;
419 }
420
421 void *pvScatchPage = RTR0MemObjAddress(hScatchMemObj);
422 RTHCPHYS HCPhysScratchPage = RTR0MemObjGetPagePhysAddr(hScatchMemObj, 0);
423 ASMMemZeroPage(pvScatchPage);
424
425 /* Set revision dword at the beginning of the structure. */
426 *(uint32_t *)pvScatchPage = MSR_IA32_VMX_BASIC_INFO_VMCS_ID(g_HvmR0.vmx.Msrs.u64BasicInfo);
427
428 /* Make sure we don't get rescheduled to another cpu during this probe. */
429 RTCCUINTREG fFlags = ASMIntDisableFlags();
430
431 /*
432 * Check CR4.VMXE
433 */
434 g_HvmR0.vmx.u64HostCr4 = ASMGetCR4();
435 if (!(g_HvmR0.vmx.u64HostCr4 & X86_CR4_VMXE))
436 {
437 /* In theory this bit could be cleared behind our back. Which would cause
438 #UD faults when we try to execute the VMX instructions... */
439 ASMSetCR4(g_HvmR0.vmx.u64HostCr4 | X86_CR4_VMXE);
440 }
441
442 /*
443 * The only way of checking if we're in VMX root mode or not is to try and enter it.
444 * There is no instruction or control bit that tells us if we're in VMX root mode.
445 * Therefore, try and enter VMX root mode here.
446 */
447 rc = VMXEnable(HCPhysScratchPage);
448 if (RT_SUCCESS(rc))
449 {
450 g_HvmR0.vmx.fSupported = true;
451 VMXDisable();
452 }
453 else
454 {
455 /*
456 * KVM leaves the CPU in VMX root mode. Not only is this not allowed,
457 * it will crash the host when we enter raw mode, because:
458 *
459 * (a) clearing X86_CR4_VMXE in CR4 causes a #GP (we no longer modify
460 * this bit), and
461 * (b) turning off paging causes a #GP (unavoidable when switching
462 * from long to 32 bits mode or 32 bits to PAE).
463 *
464 * They should fix their code, but until they do we simply refuse to run.
465 */
466 g_HvmR0.lLastError = VERR_VMX_IN_VMX_ROOT_MODE;
467 Assert(g_HvmR0.vmx.fSupported == false);
468 }
469
470 /* Restore CR4 again; don't leave the X86_CR4_VMXE flag set
471 if it wasn't so before (some software could incorrectly
472 think it's in VMX mode). */
473 ASMSetCR4(g_HvmR0.vmx.u64HostCr4);
474 ASMSetFlags(fFlags);
475
476 RTR0MemObjFree(hScatchMemObj, false);
477 }
478
479 if (g_HvmR0.vmx.fSupported)
480 {
481 rc = VMXR0GlobalInit();
482 if (RT_FAILURE(rc))
483 g_HvmR0.lLastError = rc;
484
485 /*
486 * Install the VT-x methods.
487 */
488 g_HvmR0.pfnEnterSession = VMXR0Enter;
489 g_HvmR0.pfnThreadCtxCallback = VMXR0ThreadCtxCallback;
490 g_HvmR0.pfnSaveHostState = VMXR0SaveHostState;
491 g_HvmR0.pfnRunGuestCode = VMXR0RunGuestCode;
492 g_HvmR0.pfnEnableCpu = VMXR0EnableCpu;
493 g_HvmR0.pfnDisableCpu = VMXR0DisableCpu;
494 g_HvmR0.pfnInitVM = VMXR0InitVM;
495 g_HvmR0.pfnTermVM = VMXR0TermVM;
496 g_HvmR0.pfnSetupVM = VMXR0SetupVM;
497
498 /*
499 * Check for the VMX-Preemption Timer and adjust for the "VMX-Preemption
500 * Timer Does Not Count Down at the Rate Specified" erratum.
501 */
502 if (g_HvmR0.vmx.Msrs.VmxPinCtls.n.allowed1 & VMX_VMCS_CTRL_PIN_EXEC_PREEMPT_TIMER)
503 {
504 g_HvmR0.vmx.fUsePreemptTimer = true;
505 g_HvmR0.vmx.cPreemptTimerShift = MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT(g_HvmR0.vmx.Msrs.u64Misc);
506 if (hmR0InitIntelIsSubjectToVmxPreemptionTimerErratum())
507 g_HvmR0.vmx.cPreemptTimerShift = 0; /* This is about right most of the time here. */
508 }
509 }
510 }
511#ifdef LOG_ENABLED
512 else
513 SUPR0Printf("hmR0InitIntelCpu failed with rc=%d\n", g_HvmR0.lLastError);
514#endif
515 }
516 else
517 g_HvmR0.lLastError = VERR_VMX_NO_VMX;
518 return VINF_SUCCESS;
519}
520
521
522/**
523 * AMD-specific initialization code.
524 *
525 * @returns VBox status code.
526 */
527static int hmR0InitAmd(uint32_t u32FeaturesEDX, uint32_t uMaxExtLeaf)
528{
529 /*
530 * Read all SVM MSRs if SVM is available. (same goes for RDMSR/WRMSR)
531 * We also assume all SVM-enabled CPUs support fxsave/fxrstor.
532 */
533 int rc;
534 if ( (g_HvmR0.cpuid.u32AMDFeatureECX & X86_CPUID_AMD_FEATURE_ECX_SVM)
535 && (u32FeaturesEDX & X86_CPUID_FEATURE_EDX_MSR)
536 && (u32FeaturesEDX & X86_CPUID_FEATURE_EDX_FXSR)
537 && ASMIsValidExtRange(uMaxExtLeaf)
538 && uMaxExtLeaf >= 0x8000000a
539 )
540 {
541 /* Call the global AMD-V initialization routine. */
542 rc = SVMR0GlobalInit();
543 if (RT_FAILURE(rc))
544 {
545 g_HvmR0.lLastError = rc;
546 return rc;
547 }
548
549 /*
550 * Install the AMD-V methods.
551 */
552 g_HvmR0.pfnEnterSession = SVMR0Enter;
553 g_HvmR0.pfnThreadCtxCallback = SVMR0ThreadCtxCallback;
554 g_HvmR0.pfnSaveHostState = SVMR0SaveHostState;
555 g_HvmR0.pfnRunGuestCode = SVMR0RunGuestCode;
556 g_HvmR0.pfnEnableCpu = SVMR0EnableCpu;
557 g_HvmR0.pfnDisableCpu = SVMR0DisableCpu;
558 g_HvmR0.pfnInitVM = SVMR0InitVM;
559 g_HvmR0.pfnTermVM = SVMR0TermVM;
560 g_HvmR0.pfnSetupVM = SVMR0SetupVM;
561
562 /* Query AMD features. */
563 uint32_t u32Dummy;
564 ASMCpuId(0x8000000a, &g_HvmR0.svm.u32Rev, &g_HvmR0.uMaxAsid, &u32Dummy, &g_HvmR0.svm.u32Features);
565
566 /*
567 * We need to check if AMD-V has been properly initialized on all CPUs.
568 * Some BIOSes might do a poor job.
569 */
570 HMR0FIRSTRC FirstRc;
571 hmR0FirstRcInit(&FirstRc);
572 rc = RTMpOnAll(hmR0InitAmdCpu, &FirstRc, NULL);
573 AssertRC(rc);
574 if (RT_SUCCESS(rc))
575 rc = hmR0FirstRcGetStatus(&FirstRc);
576#ifndef DEBUG_bird
577 AssertMsg(rc == VINF_SUCCESS || rc == VERR_SVM_IN_USE,
578 ("hmR0InitAmdCpu failed for cpu %d with rc=%Rrc\n", hmR0FirstRcGetCpuId(&FirstRc), rc));
579#endif
580 if (RT_SUCCESS(rc))
581 {
582 /* Read the HWCR MSR for diagnostics. */
583 g_HvmR0.svm.u64MsrHwcr = ASMRdMsr(MSR_K8_HWCR);
584 g_HvmR0.svm.fSupported = true;
585 }
586 else
587 {
588 g_HvmR0.lLastError = rc;
589 if (rc == VERR_SVM_DISABLED || rc == VERR_SVM_IN_USE)
590 rc = VINF_SUCCESS; /* Don't fail if AMD-V is disabled or in use. */
591 }
592 }
593 else
594 {
595 rc = VINF_SUCCESS; /* Don't fail if AMD-V is not supported. See @bugref{6785}. */
596 g_HvmR0.lLastError = VERR_SVM_NO_SVM;
597 }
598 return rc;
599}
600
601
602/**
603 * Does global Ring-0 HM initialization (at module init).
604 *
605 * @returns VBox status code.
606 */
607VMMR0_INT_DECL(int) HMR0Init(void)
608{
609 /*
610 * Initialize the globals.
611 */
612 g_HvmR0.fEnabled = false;
613 static RTONCE s_OnceInit = RTONCE_INITIALIZER;
614 g_HvmR0.EnableAllCpusOnce = s_OnceInit;
615 for (unsigned i = 0; i < RT_ELEMENTS(g_HvmR0.aCpuInfo); i++)
616 g_HvmR0.aCpuInfo[i].hMemObj = NIL_RTR0MEMOBJ;
617
618 /* Fill in all callbacks with placeholders. */
619 g_HvmR0.pfnEnterSession = hmR0DummyEnter;
620 g_HvmR0.pfnThreadCtxCallback = hmR0DummyThreadCtxCallback;
621 g_HvmR0.pfnSaveHostState = hmR0DummySaveHostState;
622 g_HvmR0.pfnRunGuestCode = hmR0DummyRunGuestCode;
623 g_HvmR0.pfnEnableCpu = hmR0DummyEnableCpu;
624 g_HvmR0.pfnDisableCpu = hmR0DummyDisableCpu;
625 g_HvmR0.pfnInitVM = hmR0DummyInitVM;
626 g_HvmR0.pfnTermVM = hmR0DummyTermVM;
627 g_HvmR0.pfnSetupVM = hmR0DummySetupVM;
628
629 /* Default is global VT-x/AMD-V init. */
630 g_HvmR0.fGlobalInit = true;
631
632 /*
633 * Make sure aCpuInfo is big enough for all the CPUs on this system.
634 */
635 if (RTMpGetArraySize() > RT_ELEMENTS(g_HvmR0.aCpuInfo))
636 {
637 LogRel(("HM: Too many real CPUs/cores/threads - %u, max %u\n", RTMpGetArraySize(), RT_ELEMENTS(g_HvmR0.aCpuInfo)));
638 return VERR_TOO_MANY_CPUS;
639 }
640
641 /*
642 * Check for VT-x and AMD-V capabilities.
643 */
644 int rc;
645 if (ASMHasCpuId())
646 {
647 /* Standard features. */
648 uint32_t uMaxLeaf, u32VendorEBX, u32VendorECX, u32VendorEDX;
649 ASMCpuId(0, &uMaxLeaf, &u32VendorEBX, &u32VendorECX, &u32VendorEDX);
650 if (ASMIsValidStdRange(uMaxLeaf))
651 {
652 uint32_t u32FeaturesECX, u32FeaturesEDX, u32Dummy;
653 ASMCpuId(1, &u32Dummy, &u32Dummy, &u32FeaturesECX, &u32FeaturesEDX);
654
655 /* Query AMD features. */
656 uint32_t uMaxExtLeaf = ASMCpuId_EAX(0x80000000);
657 if (ASMIsValidExtRange(uMaxExtLeaf))
658 ASMCpuId(0x80000001, &u32Dummy, &u32Dummy,
659 &g_HvmR0.cpuid.u32AMDFeatureECX,
660 &g_HvmR0.cpuid.u32AMDFeatureEDX);
661 else
662 g_HvmR0.cpuid.u32AMDFeatureECX = g_HvmR0.cpuid.u32AMDFeatureEDX = 0;
663
664 /* Go to CPU specific initialization code. */
665 if ( ASMIsIntelCpuEx(u32VendorEBX, u32VendorECX, u32VendorEDX)
666 || ASMIsViaCentaurCpuEx(u32VendorEBX, u32VendorECX, u32VendorEDX))
667 {
668 rc = hmR0InitIntel(u32FeaturesECX, u32FeaturesEDX);
669 if (RT_FAILURE(rc))
670 return rc;
671 }
672 else if (ASMIsAmdCpuEx(u32VendorEBX, u32VendorECX, u32VendorEDX))
673 {
674 rc = hmR0InitAmd(u32FeaturesEDX, uMaxExtLeaf);
675 if (RT_FAILURE(rc))
676 return rc;
677 }
678 else
679 g_HvmR0.lLastError = VERR_HM_UNKNOWN_CPU;
680 }
681 else
682 g_HvmR0.lLastError = VERR_HM_UNKNOWN_CPU;
683 }
684 else
685 g_HvmR0.lLastError = VERR_HM_NO_CPUID;
686
687 /*
688 * Register notification callbacks that we can use to disable/enable CPUs
689 * when brought offline/online or suspending/resuming.
690 */
691 if (!g_HvmR0.vmx.fUsingSUPR0EnableVTx)
692 {
693 rc = RTMpNotificationRegister(hmR0MpEventCallback, NULL);
694 AssertRC(rc);
695
696 rc = RTPowerNotificationRegister(hmR0PowerCallback, NULL);
697 AssertRC(rc);
698 }
699
700 /* We return success here because module init shall not fail if HM
701 fails to initialize. */
702 return VINF_SUCCESS;
703}
704
705
706/**
707 * Does global Ring-0 HM termination (at module termination).
708 *
709 * @returns VBox status code.
710 */
711VMMR0_INT_DECL(int) HMR0Term(void)
712{
713 int rc;
714 if ( g_HvmR0.vmx.fSupported
715 && g_HvmR0.vmx.fUsingSUPR0EnableVTx)
716 {
717 /*
718 * Simple if the host OS manages VT-x.
719 */
720 Assert(g_HvmR0.fGlobalInit);
721 rc = SUPR0EnableVTx(false /* fEnable */);
722
723 for (unsigned iCpu = 0; iCpu < RT_ELEMENTS(g_HvmR0.aCpuInfo); iCpu++)
724 {
725 g_HvmR0.aCpuInfo[iCpu].fConfigured = false;
726 Assert(g_HvmR0.aCpuInfo[iCpu].hMemObj == NIL_RTR0MEMOBJ);
727 }
728 }
729 else
730 {
731 Assert(!g_HvmR0.vmx.fUsingSUPR0EnableVTx);
732 if (!g_HvmR0.vmx.fUsingSUPR0EnableVTx)
733 {
734 /* Doesn't really matter if this fails. */
735 rc = RTMpNotificationDeregister(hmR0MpEventCallback, NULL); AssertRC(rc);
736 rc = RTPowerNotificationDeregister(hmR0PowerCallback, NULL); AssertRC(rc);
737 }
738 else
739 rc = VINF_SUCCESS;
740
741 /*
742 * Disable VT-x/AMD-V on all CPUs if we enabled it before.
743 */
744 if (g_HvmR0.fGlobalInit)
745 {
746 HMR0FIRSTRC FirstRc;
747 hmR0FirstRcInit(&FirstRc);
748 rc = RTMpOnAll(hmR0DisableCpuCallback, NULL /* pvUser 1 */, &FirstRc);
749 Assert(RT_SUCCESS(rc) || rc == VERR_NOT_SUPPORTED);
750 if (RT_SUCCESS(rc))
751 {
752 rc = hmR0FirstRcGetStatus(&FirstRc);
753 AssertMsgRC(rc, ("%u: %Rrc\n", hmR0FirstRcGetCpuId(&FirstRc), rc));
754 }
755 }
756
757 /*
758 * Free the per-cpu pages used for VT-x and AMD-V.
759 */
760 for (unsigned i = 0; i < RT_ELEMENTS(g_HvmR0.aCpuInfo); i++)
761 {
762 if (g_HvmR0.aCpuInfo[i].hMemObj != NIL_RTR0MEMOBJ)
763 {
764 RTR0MemObjFree(g_HvmR0.aCpuInfo[i].hMemObj, false);
765 g_HvmR0.aCpuInfo[i].hMemObj = NIL_RTR0MEMOBJ;
766 }
767 }
768 }
769
770 /** @todo This needs cleaning up. There's no matching
771 * hmR0TermIntel()/hmR0TermAmd() and all the VT-x/AMD-V specific bits
772 * should move into their respective modules. */
773 /* Finally, call global VT-x/AMD-V termination. */
774 if (g_HvmR0.vmx.fSupported)
775 VMXR0GlobalTerm();
776 else if (g_HvmR0.svm.fSupported)
777 SVMR0GlobalTerm();
778
779 return rc;
780}
781
782
783/**
784 * Worker function used by hmR0PowerCallback() and HMR0Init() to initalize VT-x
785 * on a CPU.
786 *
787 * @param idCpu The identifier for the CPU the function is called on.
788 * @param pvUser1 Pointer to the first RC structure.
789 * @param pvUser2 Ignored.
790 */
791static DECLCALLBACK(void) hmR0InitIntelCpu(RTCPUID idCpu, void *pvUser1, void *pvUser2)
792{
793 /** @todo Unify code with SUPR0QueryVTCaps(). */
794 PHMR0FIRSTRC pFirstRc = (PHMR0FIRSTRC)pvUser1;
795 Assert(!RTThreadPreemptIsEnabled(NIL_RTTHREAD));
796 Assert(idCpu == (RTCPUID)RTMpCpuIdToSetIndex(idCpu)); /** @todo fix idCpu == index assumption (rainy day) */
797 NOREF(idCpu); NOREF(pvUser2);
798
799 uint64_t u64FeatMsr = ASMRdMsr(MSR_IA32_FEATURE_CONTROL);
800 bool const fMaybeSmxMode = RT_BOOL(ASMGetCR4() & X86_CR4_SMXE);
801 bool fMsrLocked = RT_BOOL(u64FeatMsr & MSR_IA32_FEATURE_CONTROL_LOCK);
802 bool fSmxVmxAllowed = RT_BOOL(u64FeatMsr & MSR_IA32_FEATURE_CONTROL_SMX_VMXON);
803 bool fVmxAllowed = RT_BOOL(u64FeatMsr & MSR_IA32_FEATURE_CONTROL_VMXON);
804
805 /* Check if the LOCK bit is set but excludes the required VMXON bit. */
806 int rc = VERR_HM_IPE_1;
807 if (fMsrLocked)
808 {
809 if (fVmxAllowed && fSmxVmxAllowed)
810 rc = VINF_SUCCESS;
811 else if (!fVmxAllowed && !fSmxVmxAllowed)
812 rc = VERR_VMX_MSR_ALL_VMXON_DISABLED;
813 else if (!fMaybeSmxMode)
814 {
815 if (fVmxAllowed)
816 rc = VINF_SUCCESS;
817 else
818 rc = VERR_VMX_MSR_VMXON_DISABLED;
819 }
820 else
821 {
822 /*
823 * CR4.SMXE is set but this doesn't mean the CPU is necessarily in SMX mode. We shall assume
824 * that it is -not- and that it is a stupid BIOS/OS setting CR4.SMXE for no good reason.
825 * See @bugref{6873}.
826 */
827 Assert(fMaybeSmxMode == true);
828 rc = VINF_SUCCESS;
829 }
830 }
831 else
832 {
833 /*
834 * MSR is not yet locked; we can change it ourselves here.
835 * Once the lock bit is set, this MSR can no longer be modified.
836 *
837 * Set both the VMXON and SMX_VMXON bits as we can't determine SMX mode
838 * accurately. See @bugref{6873}.
839 */
840 u64FeatMsr |= MSR_IA32_FEATURE_CONTROL_LOCK
841 | MSR_IA32_FEATURE_CONTROL_SMX_VMXON
842 | MSR_IA32_FEATURE_CONTROL_VMXON;
843 ASMWrMsr(MSR_IA32_FEATURE_CONTROL, u64FeatMsr);
844
845 /* Verify. */
846 u64FeatMsr = ASMRdMsr(MSR_IA32_FEATURE_CONTROL);
847 fMsrLocked = RT_BOOL(u64FeatMsr & MSR_IA32_FEATURE_CONTROL_LOCK);
848 fSmxVmxAllowed = fMsrLocked && RT_BOOL(u64FeatMsr & MSR_IA32_FEATURE_CONTROL_SMX_VMXON);
849 fVmxAllowed = fMsrLocked && RT_BOOL(u64FeatMsr & MSR_IA32_FEATURE_CONTROL_VMXON);
850 if (fSmxVmxAllowed && fVmxAllowed)
851 rc = VINF_SUCCESS;
852 else
853 rc = VERR_VMX_MSR_LOCKING_FAILED;
854 }
855
856 hmR0FirstRcSetStatus(pFirstRc, rc);
857}
858
859
860/**
861 * Worker function used by hmR0PowerCallback() and HMR0Init() to initalize AMD-V
862 * on a CPU.
863 *
864 * @param idCpu The identifier for the CPU the function is called on.
865 * @param pvUser1 Pointer to the first RC structure.
866 * @param pvUser2 Ignored.
867 */
868static DECLCALLBACK(void) hmR0InitAmdCpu(RTCPUID idCpu, void *pvUser1, void *pvUser2)
869{
870 PHMR0FIRSTRC pFirstRc = (PHMR0FIRSTRC)pvUser1;
871 Assert(!RTThreadPreemptIsEnabled(NIL_RTTHREAD));
872 Assert(idCpu == (RTCPUID)RTMpCpuIdToSetIndex(idCpu)); /** @todo fix idCpu == index assumption (rainy day) */
873 NOREF(idCpu); NOREF(pvUser2);
874
875 /* Check if SVM is disabled. */
876 int rc;
877 uint64_t fVmCr = ASMRdMsr(MSR_K8_VM_CR);
878 if (!(fVmCr & MSR_K8_VM_CR_SVM_DISABLE))
879 {
880 /* Turn on SVM in the EFER MSR. */
881 uint64_t fEfer = ASMRdMsr(MSR_K6_EFER);
882 if (fEfer & MSR_K6_EFER_SVME)
883 rc = VERR_SVM_IN_USE;
884 else
885 {
886 ASMWrMsr(MSR_K6_EFER, fEfer | MSR_K6_EFER_SVME);
887
888 /* Paranoia. */
889 fEfer = ASMRdMsr(MSR_K6_EFER);
890 if (fEfer & MSR_K6_EFER_SVME)
891 {
892 /* Restore previous value. */
893 ASMWrMsr(MSR_K6_EFER, fEfer & ~MSR_K6_EFER_SVME);
894 rc = VINF_SUCCESS;
895 }
896 else
897 rc = VERR_SVM_ILLEGAL_EFER_MSR;
898 }
899 }
900 else
901 rc = VERR_SVM_DISABLED;
902
903 hmR0FirstRcSetStatus(pFirstRc, rc);
904}
905
906
907/**
908 * Enable VT-x or AMD-V on the current CPU
909 *
910 * @returns VBox status code.
911 * @param pVM Pointer to the VM (can be NULL).
912 * @param idCpu The identifier for the CPU the function is called on.
913 *
914 * @remarks Maybe called with interrupts disabled!
915 */
916static int hmR0EnableCpu(PVM pVM, RTCPUID idCpu)
917{
918 PHMGLOBALCPUINFO pCpu = &g_HvmR0.aCpuInfo[idCpu];
919
920 Assert(idCpu == (RTCPUID)RTMpCpuIdToSetIndex(idCpu)); /** @todo fix idCpu == index assumption (rainy day) */
921 Assert(idCpu < RT_ELEMENTS(g_HvmR0.aCpuInfo));
922 Assert(!pCpu->fConfigured);
923
924 pCpu->idCpu = idCpu;
925 /* Do NOT reset cTlbFlushes here, see @bugref{6255}. */
926
927 int rc;
928 if (g_HvmR0.vmx.fSupported && g_HvmR0.vmx.fUsingSUPR0EnableVTx)
929 rc = g_HvmR0.pfnEnableCpu(pCpu, pVM, NULL /* pvCpuPage */, NIL_RTHCPHYS, true, &g_HvmR0.vmx.Msrs);
930 else
931 {
932 AssertLogRelMsgReturn(pCpu->hMemObj != NIL_RTR0MEMOBJ, ("hmR0EnableCpu failed idCpu=%u.\n", idCpu), VERR_HM_IPE_1);
933 void *pvCpuPage = RTR0MemObjAddress(pCpu->hMemObj);
934 RTHCPHYS HCPhysCpuPage = RTR0MemObjGetPagePhysAddr(pCpu->hMemObj, 0);
935
936 if (g_HvmR0.vmx.fSupported)
937 rc = g_HvmR0.pfnEnableCpu(pCpu, pVM, pvCpuPage, HCPhysCpuPage, false, &g_HvmR0.vmx.Msrs);
938 else
939 rc = g_HvmR0.pfnEnableCpu(pCpu, pVM, pvCpuPage, HCPhysCpuPage, false, NULL /* pvArg */);
940 }
941 AssertRC(rc);
942 if (RT_SUCCESS(rc))
943 pCpu->fConfigured = true;
944
945 return rc;
946}
947
948
949/**
950 * Worker function passed to RTMpOnAll() that is to be called on all CPUs.
951 *
952 * @param idCpu The identifier for the CPU the function is called on.
953 * @param pvUser1 Opaque pointer to the VM (can be NULL!).
954 * @param pvUser2 The 2nd user argument.
955 */
956static DECLCALLBACK(void) hmR0EnableCpuCallback(RTCPUID idCpu, void *pvUser1, void *pvUser2)
957{
958 PVM pVM = (PVM)pvUser1; /* can be NULL! */
959 PHMR0FIRSTRC pFirstRc = (PHMR0FIRSTRC)pvUser2;
960 AssertReturnVoid(g_HvmR0.fGlobalInit);
961 Assert(!RTThreadPreemptIsEnabled(NIL_RTTHREAD));
962 hmR0FirstRcSetStatus(pFirstRc, hmR0EnableCpu(pVM, idCpu));
963}
964
965
966/**
967 * RTOnce callback employed by HMR0EnableAllCpus.
968 *
969 * @returns VBox status code.
970 * @param pvUser Pointer to the VM.
971 * @param pvUserIgnore NULL, ignored.
972 */
973static DECLCALLBACK(int32_t) hmR0EnableAllCpuOnce(void *pvUser)
974{
975 PVM pVM = (PVM)pvUser;
976
977 /*
978 * Indicate that we've initialized.
979 *
980 * Note! There is a potential race between this function and the suspend
981 * notification. Kind of unlikely though, so ignored for now.
982 */
983 AssertReturn(!g_HvmR0.fEnabled, VERR_HM_ALREADY_ENABLED_IPE);
984 ASMAtomicWriteBool(&g_HvmR0.fEnabled, true);
985
986 /*
987 * The global init variable is set by the first VM.
988 */
989 g_HvmR0.fGlobalInit = pVM->hm.s.fGlobalInit;
990
991#ifdef VBOX_STRICT
992 for (unsigned i = 0; i < RT_ELEMENTS(g_HvmR0.aCpuInfo); i++)
993 {
994 Assert(g_HvmR0.aCpuInfo[i].hMemObj == NIL_RTR0MEMOBJ);
995 Assert(!g_HvmR0.aCpuInfo[i].fConfigured);
996 Assert(!g_HvmR0.aCpuInfo[i].cTlbFlushes);
997 Assert(!g_HvmR0.aCpuInfo[i].uCurrentAsid);
998 }
999#endif
1000
1001 int rc;
1002 if ( g_HvmR0.vmx.fSupported
1003 && g_HvmR0.vmx.fUsingSUPR0EnableVTx)
1004 {
1005 /*
1006 * Global VT-x initialization API (only darwin for now).
1007 */
1008 rc = SUPR0EnableVTx(true /* fEnable */);
1009 if (RT_SUCCESS(rc))
1010 {
1011 /* If the host provides a VT-x init API, then we'll rely on that for global init. */
1012 g_HvmR0.fGlobalInit = pVM->hm.s.fGlobalInit = true;
1013 }
1014 else
1015 AssertMsgFailed(("hmR0EnableAllCpuOnce/SUPR0EnableVTx: rc=%Rrc\n", rc));
1016 }
1017 else
1018 {
1019 /*
1020 * We're doing the job ourselves.
1021 */
1022 /* Allocate one page per cpu for the global VT-x and AMD-V pages */
1023 for (unsigned i = 0; i < RT_ELEMENTS(g_HvmR0.aCpuInfo); i++)
1024 {
1025 Assert(g_HvmR0.aCpuInfo[i].hMemObj == NIL_RTR0MEMOBJ);
1026
1027 if (RTMpIsCpuPossible(RTMpCpuIdFromSetIndex(i)))
1028 {
1029 rc = RTR0MemObjAllocCont(&g_HvmR0.aCpuInfo[i].hMemObj, PAGE_SIZE, true /* executable R0 mapping */);
1030 AssertLogRelRCReturn(rc, rc);
1031
1032 void *pvR0 = RTR0MemObjAddress(g_HvmR0.aCpuInfo[i].hMemObj); Assert(pvR0);
1033 ASMMemZeroPage(pvR0);
1034 }
1035 }
1036
1037 rc = VINF_SUCCESS;
1038 }
1039
1040 if ( RT_SUCCESS(rc)
1041 && g_HvmR0.fGlobalInit)
1042 {
1043 /* First time, so initialize each cpu/core. */
1044 HMR0FIRSTRC FirstRc;
1045 hmR0FirstRcInit(&FirstRc);
1046 rc = RTMpOnAll(hmR0EnableCpuCallback, (void *)pVM, &FirstRc);
1047 if (RT_SUCCESS(rc))
1048 rc = hmR0FirstRcGetStatus(&FirstRc);
1049 AssertMsgRC(rc, ("hmR0EnableAllCpuOnce failed for cpu %d with rc=%d\n", hmR0FirstRcGetCpuId(&FirstRc), rc));
1050 }
1051
1052 return rc;
1053}
1054
1055
1056/**
1057 * Sets up HM on all cpus.
1058 *
1059 * @returns VBox status code.
1060 * @param pVM Pointer to the VM.
1061 */
1062VMMR0_INT_DECL(int) HMR0EnableAllCpus(PVM pVM)
1063{
1064 /* Make sure we don't touch HM after we've disabled HM in preparation of a suspend. */
1065 if (ASMAtomicReadBool(&g_HvmR0.fSuspended))
1066 return VERR_HM_SUSPEND_PENDING;
1067
1068 return RTOnce(&g_HvmR0.EnableAllCpusOnce, hmR0EnableAllCpuOnce, pVM);
1069}
1070
1071
1072/**
1073 * Disable VT-x or AMD-V on the current CPU.
1074 *
1075 * @returns VBox status code.
1076 * @param idCpu The identifier for the CPU the function is called on.
1077 *
1078 * @remarks Must be called with preemption disabled.
1079 */
1080static int hmR0DisableCpu(RTCPUID idCpu)
1081{
1082 PHMGLOBALCPUINFO pCpu = &g_HvmR0.aCpuInfo[idCpu];
1083
1084 Assert(!g_HvmR0.vmx.fSupported || !g_HvmR0.vmx.fUsingSUPR0EnableVTx);
1085 Assert(!RTThreadPreemptIsEnabled(NIL_RTTHREAD));
1086 Assert(idCpu == (RTCPUID)RTMpCpuIdToSetIndex(idCpu)); /** @todo fix idCpu == index assumption (rainy day) */
1087 Assert(idCpu < RT_ELEMENTS(g_HvmR0.aCpuInfo));
1088 Assert(!pCpu->fConfigured || pCpu->hMemObj != NIL_RTR0MEMOBJ);
1089
1090 if (pCpu->hMemObj == NIL_RTR0MEMOBJ)
1091 return pCpu->fConfigured ? VERR_NO_MEMORY : VINF_SUCCESS /* not initialized. */;
1092
1093 int rc;
1094 if (pCpu->fConfigured)
1095 {
1096 void *pvCpuPage = RTR0MemObjAddress(pCpu->hMemObj);
1097 RTHCPHYS HCPhysCpuPage = RTR0MemObjGetPagePhysAddr(pCpu->hMemObj, 0);
1098
1099 rc = g_HvmR0.pfnDisableCpu(pCpu, pvCpuPage, HCPhysCpuPage);
1100 AssertRCReturn(rc, rc);
1101
1102 pCpu->fConfigured = false;
1103 }
1104 else
1105 rc = VINF_SUCCESS; /* nothing to do */
1106
1107 return rc;
1108}
1109
1110
1111/**
1112 * Worker function passed to RTMpOnAll() that is to be called on the target
1113 * CPUs.
1114 *
1115 * @param idCpu The identifier for the CPU the function is called on.
1116 * @param pvUser1 The 1st user argument.
1117 * @param pvUser2 Opaque pointer to the FirstRc.
1118 */
1119static DECLCALLBACK(void) hmR0DisableCpuCallback(RTCPUID idCpu, void *pvUser1, void *pvUser2)
1120{
1121 PHMR0FIRSTRC pFirstRc = (PHMR0FIRSTRC)pvUser2; NOREF(pvUser1);
1122 AssertReturnVoid(g_HvmR0.fGlobalInit);
1123 hmR0FirstRcSetStatus(pFirstRc, hmR0DisableCpu(idCpu));
1124}
1125
1126
1127/**
1128 * Callback function invoked when a cpu goes online or offline.
1129 *
1130 * @param enmEvent The Mp event.
1131 * @param idCpu The identifier for the CPU the function is called on.
1132 * @param pvData Opaque data (PVM pointer).
1133 */
1134static DECLCALLBACK(void) hmR0MpEventCallback(RTMPEVENT enmEvent, RTCPUID idCpu, void *pvData)
1135{
1136 NOREF(pvData);
1137
1138 /*
1139 * We only care about uninitializing a CPU that is going offline. When a
1140 * CPU comes online, the initialization is done lazily in HMR0Enter().
1141 */
1142 Assert(!RTThreadPreemptIsEnabled(NIL_RTTHREAD));
1143 switch (enmEvent)
1144 {
1145 case RTMPEVENT_OFFLINE:
1146 {
1147 int rc = hmR0DisableCpu(idCpu);
1148 AssertRC(rc);
1149 break;
1150 }
1151
1152 default:
1153 break;
1154 }
1155}
1156
1157
1158/**
1159 * Called whenever a system power state change occurs.
1160 *
1161 * @param enmEvent The Power event.
1162 * @param pvUser User argument.
1163 */
1164static DECLCALLBACK(void) hmR0PowerCallback(RTPOWEREVENT enmEvent, void *pvUser)
1165{
1166 NOREF(pvUser);
1167 Assert(!g_HvmR0.vmx.fSupported || !g_HvmR0.vmx.fUsingSUPR0EnableVTx);
1168
1169#ifdef LOG_ENABLED
1170 if (enmEvent == RTPOWEREVENT_SUSPEND)
1171 SUPR0Printf("hmR0PowerCallback RTPOWEREVENT_SUSPEND\n");
1172 else
1173 SUPR0Printf("hmR0PowerCallback RTPOWEREVENT_RESUME\n");
1174#endif
1175
1176 if (enmEvent == RTPOWEREVENT_SUSPEND)
1177 ASMAtomicWriteBool(&g_HvmR0.fSuspended, true);
1178
1179 if (g_HvmR0.fEnabled)
1180 {
1181 int rc;
1182 HMR0FIRSTRC FirstRc;
1183 hmR0FirstRcInit(&FirstRc);
1184
1185 if (enmEvent == RTPOWEREVENT_SUSPEND)
1186 {
1187 if (g_HvmR0.fGlobalInit)
1188 {
1189 /* Turn off VT-x or AMD-V on all CPUs. */
1190 rc = RTMpOnAll(hmR0DisableCpuCallback, NULL /* pvUser 1 */, &FirstRc);
1191 Assert(RT_SUCCESS(rc) || rc == VERR_NOT_SUPPORTED);
1192 }
1193 /* else nothing to do here for the local init case */
1194 }
1195 else
1196 {
1197 /* Reinit the CPUs from scratch as the suspend state might have
1198 messed with the MSRs. (lousy BIOSes as usual) */
1199 if (g_HvmR0.vmx.fSupported)
1200 rc = RTMpOnAll(hmR0InitIntelCpu, &FirstRc, NULL);
1201 else
1202 rc = RTMpOnAll(hmR0InitAmdCpu, &FirstRc, NULL);
1203 Assert(RT_SUCCESS(rc) || rc == VERR_NOT_SUPPORTED);
1204 if (RT_SUCCESS(rc))
1205 rc = hmR0FirstRcGetStatus(&FirstRc);
1206#ifdef LOG_ENABLED
1207 if (RT_FAILURE(rc))
1208 SUPR0Printf("hmR0PowerCallback hmR0InitXxxCpu failed with %Rc\n", rc);
1209#endif
1210 if (g_HvmR0.fGlobalInit)
1211 {
1212 /* Turn VT-x or AMD-V back on on all CPUs. */
1213 rc = RTMpOnAll(hmR0EnableCpuCallback, NULL /* pVM */, &FirstRc /* output ignored */);
1214 Assert(RT_SUCCESS(rc) || rc == VERR_NOT_SUPPORTED);
1215 }
1216 /* else nothing to do here for the local init case */
1217 }
1218 }
1219
1220 if (enmEvent == RTPOWEREVENT_RESUME)
1221 ASMAtomicWriteBool(&g_HvmR0.fSuspended, false);
1222}
1223
1224
1225/**
1226 * Does Ring-0 per VM HM initialization.
1227 *
1228 * This will copy HM global into the VM structure and call the CPU specific
1229 * init routine which will allocate resources for each virtual CPU and such.
1230 *
1231 * @returns VBox status code.
1232 * @param pVM Pointer to the VM.
1233 */
1234VMMR0_INT_DECL(int) HMR0InitVM(PVM pVM)
1235{
1236 AssertReturn(pVM, VERR_INVALID_PARAMETER);
1237
1238#ifdef LOG_ENABLED
1239 SUPR0Printf("HMR0InitVM: %p\n", pVM);
1240#endif
1241
1242 /* Make sure we don't touch HM after we've disabled HM in preparation of a suspend. */
1243 if (ASMAtomicReadBool(&g_HvmR0.fSuspended))
1244 return VERR_HM_SUSPEND_PENDING;
1245
1246 /*
1247 * Copy globals to the VM structure.
1248 */
1249 /** @todo r=ramshankar: Why do we do this for MSRs? We never change them in the
1250 * per-VM structures anyway... */
1251 pVM->hm.s.vmx.fSupported = g_HvmR0.vmx.fSupported;
1252 pVM->hm.s.svm.fSupported = g_HvmR0.svm.fSupported;
1253
1254 pVM->hm.s.vmx.fUsePreemptTimer = g_HvmR0.vmx.fUsePreemptTimer;
1255 pVM->hm.s.vmx.cPreemptTimerShift = g_HvmR0.vmx.cPreemptTimerShift;
1256 pVM->hm.s.vmx.u64HostCr4 = g_HvmR0.vmx.u64HostCr4;
1257 pVM->hm.s.vmx.u64HostEfer = g_HvmR0.vmx.u64HostEfer;
1258 pVM->hm.s.vmx.Msrs = g_HvmR0.vmx.Msrs;
1259 pVM->hm.s.svm.u64MsrHwcr = g_HvmR0.svm.u64MsrHwcr;
1260 pVM->hm.s.svm.u32Rev = g_HvmR0.svm.u32Rev;
1261 pVM->hm.s.svm.u32Features = g_HvmR0.svm.u32Features;
1262 pVM->hm.s.cpuid.u32AMDFeatureECX = g_HvmR0.cpuid.u32AMDFeatureECX;
1263 pVM->hm.s.cpuid.u32AMDFeatureEDX = g_HvmR0.cpuid.u32AMDFeatureEDX;
1264 pVM->hm.s.lLastError = g_HvmR0.lLastError;
1265
1266 pVM->hm.s.uMaxAsid = g_HvmR0.uMaxAsid;
1267
1268
1269 if (!pVM->hm.s.cMaxResumeLoops) /* allow ring-3 overrides */
1270 {
1271 pVM->hm.s.cMaxResumeLoops = 1024;
1272 if (RTThreadPreemptIsPendingTrusty())
1273 pVM->hm.s.cMaxResumeLoops = 8192;
1274 }
1275
1276 /*
1277 * Initialize some per CPU fields.
1278 */
1279 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1280 {
1281 PVMCPU pVCpu = &pVM->aCpus[i];
1282 pVCpu->hm.s.idEnteredCpu = NIL_RTCPUID;
1283 pVCpu->hm.s.idLastCpu = NIL_RTCPUID;
1284
1285 /* We'll aways increment this the first time (host uses ASID 0). */
1286 AssertReturn(!pVCpu->hm.s.uCurrentAsid, VERR_HM_IPE_3);
1287 }
1288
1289 /*
1290 * Call the hardware specific initialization method.
1291 */
1292 return g_HvmR0.pfnInitVM(pVM);
1293}
1294
1295
1296/**
1297 * Does Ring-0 per VM HM termination.
1298 *
1299 * @returns VBox status code.
1300 * @param pVM Pointer to the VM.
1301 */
1302VMMR0_INT_DECL(int) HMR0TermVM(PVM pVM)
1303{
1304 Log(("HMR0TermVM: %p\n", pVM));
1305 AssertReturn(pVM, VERR_INVALID_PARAMETER);
1306
1307 /*
1308 * Call the hardware specific method.
1309 *
1310 * Note! We might be preparing for a suspend, so the pfnTermVM() functions should probably not
1311 * mess with VT-x/AMD-V features on the CPU, currently all they do is free memory so this is safe.
1312 */
1313 return g_HvmR0.pfnTermVM(pVM);
1314}
1315
1316
1317/**
1318 * Sets up a VT-x or AMD-V session.
1319 *
1320 * This is mostly about setting up the hardware VM state.
1321 *
1322 * @returns VBox status code.
1323 * @param pVM Pointer to the VM.
1324 */
1325VMMR0_INT_DECL(int) HMR0SetupVM(PVM pVM)
1326{
1327 Log(("HMR0SetupVM: %p\n", pVM));
1328 AssertReturn(pVM, VERR_INVALID_PARAMETER);
1329
1330 /* Make sure we don't touch HM after we've disabled HM in preparation of a suspend. */
1331 AssertReturn(!ASMAtomicReadBool(&g_HvmR0.fSuspended), VERR_HM_SUSPEND_PENDING);
1332
1333 /* On first entry we'll sync everything. */
1334 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1335 HMCPU_CF_RESET_TO(&pVM->aCpus[i], HM_CHANGED_HOST_CONTEXT | HM_CHANGED_ALL_GUEST);
1336
1337 /*
1338 * Call the hardware specific setup VM method. This requires the CPU to be
1339 * enabled for AMD-V/VT-x and preemption to be prevented.
1340 */
1341 RTTHREADPREEMPTSTATE PreemptState = RTTHREADPREEMPTSTATE_INITIALIZER;
1342 RTThreadPreemptDisable(&PreemptState);
1343 RTCPUID idCpu = RTMpCpuId();
1344
1345 /* Enable VT-x or AMD-V if local init is required. */
1346 int rc;
1347 if (!g_HvmR0.fGlobalInit)
1348 {
1349 rc = hmR0EnableCpu(pVM, idCpu);
1350 AssertRCReturnStmt(rc, RTThreadPreemptRestore(&PreemptState), rc);
1351 }
1352
1353 /* Setup VT-x or AMD-V. */
1354 rc = g_HvmR0.pfnSetupVM(pVM);
1355
1356 /* Disable VT-x or AMD-V if local init was done before. */
1357 if (!g_HvmR0.fGlobalInit)
1358 {
1359 int rc2 = hmR0DisableCpu(idCpu);
1360 AssertRC(rc2);
1361 }
1362
1363 RTThreadPreemptRestore(&PreemptState);
1364 return rc;
1365}
1366
1367
1368/**
1369 * Turns on HM on the CPU if necessary and initializes the bare minimum state
1370 * required for entering HM context.
1371 *
1372 * @returns VBox status code.
1373 * @param pvCpu Pointer to the VMCPU.
1374 *
1375 * @remarks No-long-jump zone!!!
1376 */
1377VMMR0_INT_DECL(int) HMR0EnterCpu(PVMCPU pVCpu)
1378{
1379 Assert(!RTThreadPreemptIsEnabled(NIL_RTTHREAD));
1380
1381 int rc = VINF_SUCCESS;
1382 RTCPUID idCpu = RTMpCpuId();
1383 PHMGLOBALCPUINFO pCpu = &g_HvmR0.aCpuInfo[idCpu];
1384 AssertPtr(pCpu);
1385
1386 /* Enable VT-x or AMD-V if local init is required, or enable if it's a freshly onlined CPU. */
1387 if (!pCpu->fConfigured)
1388 rc = hmR0EnableCpu(pVCpu->CTX_SUFF(pVM), idCpu);
1389
1390 /* Reload host-state (back from ring-3/migrated CPUs) and shared guest/host bits. */
1391 HMCPU_CF_SET(pVCpu, HM_CHANGED_HOST_CONTEXT | HM_CHANGED_HOST_GUEST_SHARED_STATE);
1392 pVCpu->hm.s.idEnteredCpu = idCpu;
1393 return rc;
1394}
1395
1396
1397/**
1398 * Enters the VT-x or AMD-V session.
1399 *
1400 * @returns VBox status code.
1401 * @param pVM Pointer to the VM.
1402 * @param pVCpu Pointer to the VMCPU.
1403 *
1404 * @remarks This is called with preemption disabled.
1405 */
1406VMMR0_INT_DECL(int) HMR0Enter(PVM pVM, PVMCPU pVCpu)
1407{
1408 /* Make sure we can't enter a session after we've disabled HM in preparation of a suspend. */
1409 AssertReturn(!ASMAtomicReadBool(&g_HvmR0.fSuspended), VERR_HM_SUSPEND_PENDING);
1410 Assert(!RTThreadPreemptIsEnabled(NIL_RTTHREAD));
1411
1412 /* Load the bare minimum state required for entering HM. */
1413 int rc = HMR0EnterCpu(pVCpu);
1414 AssertRCReturn(rc, rc);
1415
1416#ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
1417 AssertReturn(!VMMR0ThreadCtxHooksAreRegistered(pVCpu), VERR_HM_IPE_5);
1418 bool fStartedSet = PGMR0DynMapStartOrMigrateAutoSet(pVCpu);
1419#endif
1420
1421 RTCPUID idCpu = RTMpCpuId();
1422 PHMGLOBALCPUINFO pCpu = &g_HvmR0.aCpuInfo[idCpu];
1423 Assert(pCpu);
1424 Assert(HMCPU_CF_IS_SET(pVCpu, HM_CHANGED_HOST_CONTEXT | HM_CHANGED_HOST_GUEST_SHARED_STATE));
1425
1426 rc = g_HvmR0.pfnEnterSession(pVM, pVCpu, pCpu);
1427 AssertMsgRCReturn(rc, ("pfnEnterSession failed. rc=%Rrc pVCpu=%p HostCpuId=%u\n", rc, pVCpu, idCpu), rc);
1428
1429 /* Load the host-state as we may be resuming code after a longjmp and quite
1430 possibly now be scheduled on a different CPU. */
1431 rc = g_HvmR0.pfnSaveHostState(pVM, pVCpu);
1432 AssertMsgRCReturn(rc, ("pfnSaveHostState failed. rc=%Rrc pVCpu=%p HostCpuId=%u\n", rc, pVCpu, idCpu), rc);
1433
1434#ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
1435 if (fStartedSet)
1436 PGMRZDynMapReleaseAutoSet(pVCpu);
1437#endif
1438
1439 /* Keep track of the CPU owning the VMCS for debugging scheduling weirdness and ring-3 calls. */
1440 if (RT_FAILURE(rc))
1441 pVCpu->hm.s.idEnteredCpu = NIL_RTCPUID;
1442 return rc;
1443}
1444
1445
1446/**
1447 * Deinitializes the bare minimum state used for HM context and if necessary
1448 * disable HM on the CPU.
1449 *
1450 * @returns VBox status code.
1451 * @param pVCpu Pointer to the VMCPU.
1452 *
1453 * @remarks No-long-jump zone!!!
1454 */
1455VMMR0_INT_DECL(int) HMR0LeaveCpu(PVMCPU pVCpu)
1456{
1457 Assert(!RTThreadPreemptIsEnabled(NIL_RTTHREAD));
1458 VMCPU_ASSERT_EMT_RETURN(pVCpu, VERR_HM_WRONG_CPU_1);
1459
1460 RTCPUID idCpu = RTMpCpuId();
1461 PHMGLOBALCPUINFO pCpu = &g_HvmR0.aCpuInfo[idCpu];
1462
1463 if ( !g_HvmR0.fGlobalInit
1464 && pCpu->fConfigured)
1465 {
1466 int rc = hmR0DisableCpu(idCpu);
1467 AssertRCReturn(rc, rc);
1468 Assert(!pCpu->fConfigured);
1469
1470 /* For obtaining a non-zero ASID/VPID on next re-entry. */
1471 pVCpu->hm.s.idLastCpu = NIL_RTCPUID;
1472 }
1473
1474 /* Clear it while leaving HM context, hmPokeCpuForTlbFlush() relies on this. */
1475 pVCpu->hm.s.idEnteredCpu = NIL_RTCPUID;
1476
1477 /* Clear the VCPU <-> host CPU mapping as we've left HM context. */
1478 ASMAtomicWriteU32(&pVCpu->idHostCpu, NIL_RTCPUID);
1479
1480 return VINF_SUCCESS;
1481}
1482
1483
1484/**
1485 * Thread-context hook for HM.
1486 *
1487 * @param enmEvent The thread-context event.
1488 * @param pvUser Opaque pointer to the VMCPU.
1489 */
1490VMMR0_INT_DECL(void) HMR0ThreadCtxCallback(RTTHREADCTXEVENT enmEvent, void *pvUser)
1491{
1492 PVMCPU pVCpu = (PVMCPU)pvUser;
1493 Assert(pVCpu);
1494 Assert(g_HvmR0.pfnThreadCtxCallback);
1495
1496 g_HvmR0.pfnThreadCtxCallback(enmEvent, pVCpu, g_HvmR0.fGlobalInit);
1497}
1498
1499
1500/**
1501 * Runs guest code in a hardware accelerated VM.
1502 *
1503 * @returns VBox status code.
1504 * @param pVM Pointer to the VM.
1505 * @param pVCpu Pointer to the VMCPU.
1506 *
1507 * @remarks Can be called with preemption enabled if thread-context hooks are
1508 * used!!!
1509 */
1510VMMR0_INT_DECL(int) HMR0RunGuestCode(PVM pVM, PVMCPU pVCpu)
1511{
1512#ifdef VBOX_STRICT
1513 /* With thread-context hooks we would be running this code with preemption enabled. */
1514 if (!RTThreadPreemptIsEnabled(NIL_RTTHREAD))
1515 {
1516 PHMGLOBALCPUINFO pCpu = &g_HvmR0.aCpuInfo[RTMpCpuId()];
1517 Assert(!VMCPU_FF_IS_PENDING(pVCpu, VMCPU_FF_PGM_SYNC_CR3 | VMCPU_FF_PGM_SYNC_CR3_NON_GLOBAL));
1518 Assert(pCpu->fConfigured);
1519 AssertReturn(!ASMAtomicReadBool(&g_HvmR0.fSuspended), VERR_HM_SUSPEND_PENDING);
1520 }
1521#endif
1522
1523#ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
1524 AssertReturn(!VMMR0ThreadCtxHooksAreRegistered(pVCpu), VERR_HM_IPE_4);
1525 Assert(!RTThreadPreemptIsEnabled(NIL_RTTHREAD));
1526 PGMRZDynMapStartAutoSet(pVCpu);
1527#endif
1528
1529 int rc = g_HvmR0.pfnRunGuestCode(pVM, pVCpu, CPUMQueryGuestCtxPtr(pVCpu));
1530
1531#ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
1532 PGMRZDynMapReleaseAutoSet(pVCpu);
1533#endif
1534 return rc;
1535}
1536
1537#if HC_ARCH_BITS == 32 && defined(VBOX_ENABLE_64_BITS_GUESTS) && !defined(VBOX_WITH_HYBRID_32BIT_KERNEL)
1538
1539/**
1540 * Save guest FPU/XMM state (64 bits guest mode & 32 bits host only)
1541 *
1542 * @returns VBox status code.
1543 * @param pVM Pointer to the VM.
1544 * @param pVCpu Pointer to the VMCPU.
1545 * @param pCtx Pointer to the guest CPU context.
1546 */
1547VMMR0_INT_DECL(int) HMR0SaveFPUState(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx)
1548{
1549 STAM_COUNTER_INC(&pVCpu->hm.s.StatFpu64SwitchBack);
1550 if (pVM->hm.s.vmx.fSupported)
1551 return VMXR0Execute64BitsHandler(pVM, pVCpu, pCtx, HM64ON32OP_HMRCSaveGuestFPU64, 0, NULL);
1552 return SVMR0Execute64BitsHandler(pVM, pVCpu, pCtx, HM64ON32OP_HMRCSaveGuestFPU64, 0, NULL);
1553}
1554
1555
1556/**
1557 * Save guest debug state (64 bits guest mode & 32 bits host only)
1558 *
1559 * @returns VBox status code.
1560 * @param pVM Pointer to the VM.
1561 * @param pVCpu Pointer to the VMCPU.
1562 * @param pCtx Pointer to the guest CPU context.
1563 */
1564VMMR0_INT_DECL(int) HMR0SaveDebugState(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx)
1565{
1566 STAM_COUNTER_INC(&pVCpu->hm.s.StatDebug64SwitchBack);
1567 if (pVM->hm.s.vmx.fSupported)
1568 return VMXR0Execute64BitsHandler(pVM, pVCpu, pCtx, HM64ON32OP_HMRCSaveGuestDebug64, 0, NULL);
1569 return SVMR0Execute64BitsHandler(pVM, pVCpu, pCtx, HM64ON32OP_HMRCSaveGuestDebug64, 0, NULL);
1570}
1571
1572
1573/**
1574 * Test the 32->64 bits switcher.
1575 *
1576 * @returns VBox status code.
1577 * @param pVM Pointer to the VM.
1578 */
1579VMMR0_INT_DECL(int) HMR0TestSwitcher3264(PVM pVM)
1580{
1581 PVMCPU pVCpu = &pVM->aCpus[0];
1582 PCPUMCTX pCtx = CPUMQueryGuestCtxPtr(pVCpu);
1583 uint32_t aParam[5] = {0, 1, 2, 3, 4};
1584 int rc;
1585
1586 STAM_PROFILE_ADV_START(&pVCpu->hm.s.StatWorldSwitch3264, z);
1587 if (pVM->hm.s.vmx.fSupported)
1588 rc = VMXR0Execute64BitsHandler(pVM, pVCpu, pCtx, HM64ON32OP_HMRCTestSwitcher64, 5, &aParam[0]);
1589 else
1590 rc = SVMR0Execute64BitsHandler(pVM, pVCpu, pCtx, HM64ON32OP_HMRCTestSwitcher64, 5, &aParam[0]);
1591 STAM_PROFILE_ADV_STOP(&pVCpu->hm.s.StatWorldSwitch3264, z);
1592
1593 return rc;
1594}
1595
1596#endif /* HC_ARCH_BITS == 32 && defined(VBOX_WITH_64_BITS_GUESTS) && !defined(VBOX_WITH_HYBRID_32BIT_KERNEL) */
1597
1598/**
1599 * Returns suspend status of the host.
1600 *
1601 * @returns Suspend pending or not.
1602 */
1603VMMR0_INT_DECL(bool) HMR0SuspendPending(void)
1604{
1605 return ASMAtomicReadBool(&g_HvmR0.fSuspended);
1606}
1607
1608
1609/**
1610 * Returns the cpu structure for the current cpu.
1611 * Keep in mind that there is no guarantee it will stay the same (long jumps to ring 3!!!).
1612 *
1613 * @returns The cpu structure pointer.
1614 */
1615VMMR0DECL(PHMGLOBALCPUINFO) HMR0GetCurrentCpu(void)
1616{
1617 Assert(!RTThreadPreemptIsEnabled(NIL_RTTHREAD));
1618 RTCPUID idCpu = RTMpCpuId();
1619 Assert(idCpu < RT_ELEMENTS(g_HvmR0.aCpuInfo));
1620 return &g_HvmR0.aCpuInfo[idCpu];
1621}
1622
1623
1624/**
1625 * Returns the cpu structure for the current cpu.
1626 * Keep in mind that there is no guarantee it will stay the same (long jumps to ring 3!!!).
1627 *
1628 * @returns The cpu structure pointer.
1629 * @param idCpu id of the VCPU.
1630 */
1631VMMR0DECL(PHMGLOBALCPUINFO) HMR0GetCurrentCpuEx(RTCPUID idCpu)
1632{
1633 Assert(idCpu < RT_ELEMENTS(g_HvmR0.aCpuInfo));
1634 return &g_HvmR0.aCpuInfo[idCpu];
1635}
1636
1637
1638/**
1639 * Save a pending IO read.
1640 *
1641 * @param pVCpu Pointer to the VMCPU.
1642 * @param GCPtrRip Address of IO instruction.
1643 * @param GCPtrRipNext Address of the next instruction.
1644 * @param uPort Port address.
1645 * @param uAndVal AND mask for saving the result in eax.
1646 * @param cbSize Read size.
1647 */
1648VMMR0_INT_DECL(void) HMR0SavePendingIOPortRead(PVMCPU pVCpu, RTGCPTR GCPtrRip, RTGCPTR GCPtrRipNext,
1649 unsigned uPort, unsigned uAndVal, unsigned cbSize)
1650{
1651 pVCpu->hm.s.PendingIO.enmType = HMPENDINGIO_PORT_READ;
1652 pVCpu->hm.s.PendingIO.GCPtrRip = GCPtrRip;
1653 pVCpu->hm.s.PendingIO.GCPtrRipNext = GCPtrRipNext;
1654 pVCpu->hm.s.PendingIO.s.Port.uPort = uPort;
1655 pVCpu->hm.s.PendingIO.s.Port.uAndVal = uAndVal;
1656 pVCpu->hm.s.PendingIO.s.Port.cbSize = cbSize;
1657 return;
1658}
1659
1660
1661/**
1662 * Save a pending IO write.
1663 *
1664 * @param pVCpu Pointer to the VMCPU.
1665 * @param GCPtrRIP Address of IO instruction.
1666 * @param uPort Port address.
1667 * @param uAndVal AND mask for fetching the result from eax.
1668 * @param cbSize Read size.
1669 */
1670VMMR0_INT_DECL(void) HMR0SavePendingIOPortWrite(PVMCPU pVCpu, RTGCPTR GCPtrRip, RTGCPTR GCPtrRipNext,
1671 unsigned uPort, unsigned uAndVal, unsigned cbSize)
1672{
1673 pVCpu->hm.s.PendingIO.enmType = HMPENDINGIO_PORT_WRITE;
1674 pVCpu->hm.s.PendingIO.GCPtrRip = GCPtrRip;
1675 pVCpu->hm.s.PendingIO.GCPtrRipNext = GCPtrRipNext;
1676 pVCpu->hm.s.PendingIO.s.Port.uPort = uPort;
1677 pVCpu->hm.s.PendingIO.s.Port.uAndVal = uAndVal;
1678 pVCpu->hm.s.PendingIO.s.Port.cbSize = cbSize;
1679 return;
1680}
1681
1682
1683/**
1684 * Raw-mode switcher hook - disable VT-x if it's active *and* the current
1685 * switcher turns off paging.
1686 *
1687 * @returns VBox status code.
1688 * @param pVM Pointer to the VM.
1689 * @param enmSwitcher The switcher we're about to use.
1690 * @param pfVTxDisabled Where to store whether VT-x was disabled or not.
1691 */
1692VMMR0_INT_DECL(int) HMR0EnterSwitcher(PVM pVM, VMMSWITCHER enmSwitcher, bool *pfVTxDisabled)
1693{
1694 NOREF(pVM);
1695
1696 Assert(!RTThreadPreemptIsEnabled(NIL_RTTHREAD));
1697
1698 *pfVTxDisabled = false;
1699
1700 /* No such issues with AMD-V */
1701 if (!g_HvmR0.vmx.fSupported)
1702 return VINF_SUCCESS;
1703
1704 /* Check if the swithcing we're up to is safe. */
1705 switch (enmSwitcher)
1706 {
1707 case VMMSWITCHER_32_TO_32:
1708 case VMMSWITCHER_PAE_TO_PAE:
1709 return VINF_SUCCESS; /* safe switchers as they don't turn off paging */
1710
1711 case VMMSWITCHER_32_TO_PAE:
1712 case VMMSWITCHER_PAE_TO_32: /* is this one actually used?? */
1713 case VMMSWITCHER_AMD64_TO_32:
1714 case VMMSWITCHER_AMD64_TO_PAE:
1715 break; /* unsafe switchers */
1716
1717 default:
1718 AssertFailedReturn(VERR_HM_WRONG_SWITCHER);
1719 }
1720
1721 /* When using SUPR0EnableVTx we must let the host suspend and resume VT-x,
1722 regardless of whether we're currently using VT-x or not. */
1723 if (g_HvmR0.vmx.fUsingSUPR0EnableVTx)
1724 {
1725 *pfVTxDisabled = SUPR0SuspendVTxOnCpu();
1726 return VINF_SUCCESS;
1727 }
1728
1729 /** @todo Check if this code is presumtive wrt other VT-x users on the
1730 * system... */
1731
1732 /* Nothing to do if we haven't enabled VT-x. */
1733 if (!g_HvmR0.fEnabled)
1734 return VINF_SUCCESS;
1735
1736 /* Local init implies the CPU is currently not in VMX root mode. */
1737 if (!g_HvmR0.fGlobalInit)
1738 return VINF_SUCCESS;
1739
1740 /* Ok, disable VT-x. */
1741 PHMGLOBALCPUINFO pCpu = HMR0GetCurrentCpu();
1742 AssertReturn(pCpu && pCpu->hMemObj != NIL_RTR0MEMOBJ, VERR_HM_IPE_2);
1743
1744 *pfVTxDisabled = true;
1745 void *pvCpuPage = RTR0MemObjAddress(pCpu->hMemObj);
1746 RTHCPHYS HCPhysCpuPage = RTR0MemObjGetPagePhysAddr(pCpu->hMemObj, 0);
1747 return VMXR0DisableCpu(pCpu, pvCpuPage, HCPhysCpuPage);
1748}
1749
1750
1751/**
1752 * Raw-mode switcher hook - re-enable VT-x if was active *and* the current
1753 * switcher turned off paging.
1754 *
1755 * @param pVM Pointer to the VM.
1756 * @param fVTxDisabled Whether VT-x was disabled or not.
1757 */
1758VMMR0_INT_DECL(void) HMR0LeaveSwitcher(PVM pVM, bool fVTxDisabled)
1759{
1760 Assert(!ASMIntAreEnabled());
1761
1762 if (!fVTxDisabled)
1763 return; /* nothing to do */
1764
1765 Assert(g_HvmR0.vmx.fSupported);
1766 if (g_HvmR0.vmx.fUsingSUPR0EnableVTx)
1767 SUPR0ResumeVTxOnCpu(fVTxDisabled);
1768 else
1769 {
1770 Assert(g_HvmR0.fEnabled);
1771 Assert(g_HvmR0.fGlobalInit);
1772
1773 PHMGLOBALCPUINFO pCpu = HMR0GetCurrentCpu();
1774 AssertReturnVoid(pCpu && pCpu->hMemObj != NIL_RTR0MEMOBJ);
1775
1776 void *pvCpuPage = RTR0MemObjAddress(pCpu->hMemObj);
1777 RTHCPHYS HCPhysCpuPage = RTR0MemObjGetPagePhysAddr(pCpu->hMemObj, 0);
1778 VMXR0EnableCpu(pCpu, pVM, pvCpuPage, HCPhysCpuPage, false, &g_HvmR0.vmx.Msrs);
1779 }
1780}
1781
1782#ifdef VBOX_STRICT
1783
1784/**
1785 * Dumps a descriptor.
1786 *
1787 * @param pDesc Descriptor to dump.
1788 * @param Sel Selector number.
1789 * @param pszMsg Message to prepend the log entry with.
1790 */
1791VMMR0DECL(void) HMR0DumpDescriptor(PCX86DESCHC pDesc, RTSEL Sel, const char *pszMsg)
1792{
1793 /*
1794 * Make variable description string.
1795 */
1796 static struct
1797 {
1798 unsigned cch;
1799 const char *psz;
1800 } const s_aTypes[32] =
1801 {
1802# define STRENTRY(str) { sizeof(str) - 1, str }
1803
1804 /* system */
1805# if HC_ARCH_BITS == 64
1806 STRENTRY("Reserved0 "), /* 0x00 */
1807 STRENTRY("Reserved1 "), /* 0x01 */
1808 STRENTRY("LDT "), /* 0x02 */
1809 STRENTRY("Reserved3 "), /* 0x03 */
1810 STRENTRY("Reserved4 "), /* 0x04 */
1811 STRENTRY("Reserved5 "), /* 0x05 */
1812 STRENTRY("Reserved6 "), /* 0x06 */
1813 STRENTRY("Reserved7 "), /* 0x07 */
1814 STRENTRY("Reserved8 "), /* 0x08 */
1815 STRENTRY("TSS64Avail "), /* 0x09 */
1816 STRENTRY("ReservedA "), /* 0x0a */
1817 STRENTRY("TSS64Busy "), /* 0x0b */
1818 STRENTRY("Call64 "), /* 0x0c */
1819 STRENTRY("ReservedD "), /* 0x0d */
1820 STRENTRY("Int64 "), /* 0x0e */
1821 STRENTRY("Trap64 "), /* 0x0f */
1822# else
1823 STRENTRY("Reserved0 "), /* 0x00 */
1824 STRENTRY("TSS16Avail "), /* 0x01 */
1825 STRENTRY("LDT "), /* 0x02 */
1826 STRENTRY("TSS16Busy "), /* 0x03 */
1827 STRENTRY("Call16 "), /* 0x04 */
1828 STRENTRY("Task "), /* 0x05 */
1829 STRENTRY("Int16 "), /* 0x06 */
1830 STRENTRY("Trap16 "), /* 0x07 */
1831 STRENTRY("Reserved8 "), /* 0x08 */
1832 STRENTRY("TSS32Avail "), /* 0x09 */
1833 STRENTRY("ReservedA "), /* 0x0a */
1834 STRENTRY("TSS32Busy "), /* 0x0b */
1835 STRENTRY("Call32 "), /* 0x0c */
1836 STRENTRY("ReservedD "), /* 0x0d */
1837 STRENTRY("Int32 "), /* 0x0e */
1838 STRENTRY("Trap32 "), /* 0x0f */
1839# endif
1840 /* non system */
1841 STRENTRY("DataRO "), /* 0x10 */
1842 STRENTRY("DataRO Accessed "), /* 0x11 */
1843 STRENTRY("DataRW "), /* 0x12 */
1844 STRENTRY("DataRW Accessed "), /* 0x13 */
1845 STRENTRY("DataDownRO "), /* 0x14 */
1846 STRENTRY("DataDownRO Accessed "), /* 0x15 */
1847 STRENTRY("DataDownRW "), /* 0x16 */
1848 STRENTRY("DataDownRW Accessed "), /* 0x17 */
1849 STRENTRY("CodeEO "), /* 0x18 */
1850 STRENTRY("CodeEO Accessed "), /* 0x19 */
1851 STRENTRY("CodeER "), /* 0x1a */
1852 STRENTRY("CodeER Accessed "), /* 0x1b */
1853 STRENTRY("CodeConfEO "), /* 0x1c */
1854 STRENTRY("CodeConfEO Accessed "), /* 0x1d */
1855 STRENTRY("CodeConfER "), /* 0x1e */
1856 STRENTRY("CodeConfER Accessed ") /* 0x1f */
1857# undef SYSENTRY
1858 };
1859# define ADD_STR(psz, pszAdd) do { strcpy(psz, pszAdd); psz += strlen(pszAdd); } while (0)
1860 char szMsg[128];
1861 char *psz = &szMsg[0];
1862 unsigned i = pDesc->Gen.u1DescType << 4 | pDesc->Gen.u4Type;
1863 memcpy(psz, s_aTypes[i].psz, s_aTypes[i].cch);
1864 psz += s_aTypes[i].cch;
1865
1866 if (pDesc->Gen.u1Present)
1867 ADD_STR(psz, "Present ");
1868 else
1869 ADD_STR(psz, "Not-Present ");
1870# if HC_ARCH_BITS == 64
1871 if (pDesc->Gen.u1Long)
1872 ADD_STR(psz, "64-bit ");
1873 else
1874 ADD_STR(psz, "Comp ");
1875# else
1876 if (pDesc->Gen.u1Granularity)
1877 ADD_STR(psz, "Page ");
1878 if (pDesc->Gen.u1DefBig)
1879 ADD_STR(psz, "32-bit ");
1880 else
1881 ADD_STR(psz, "16-bit ");
1882# endif
1883# undef ADD_STR
1884 *psz = '\0';
1885
1886 /*
1887 * Limit and Base and format the output.
1888 */
1889 uint32_t u32Limit = X86DESC_LIMIT_G(pDesc);
1890
1891# if HC_ARCH_BITS == 64
1892 uint64_t u32Base = X86DESC64_BASE(pDesc);
1893 Log(("%s %04x - %RX64 %RX64 - base=%RX64 limit=%08x dpl=%d %s\n", pszMsg,
1894 Sel, pDesc->au64[0], pDesc->au64[1], u32Base, u32Limit, pDesc->Gen.u2Dpl, szMsg));
1895# else
1896 uint32_t u32Base = X86DESC_BASE(pDesc);
1897 Log(("%s %04x - %08x %08x - base=%08x limit=%08x dpl=%d %s\n", pszMsg,
1898 Sel, pDesc->au32[0], pDesc->au32[1], u32Base, u32Limit, pDesc->Gen.u2Dpl, szMsg));
1899# endif
1900}
1901
1902
1903/**
1904 * Formats a full register dump.
1905 *
1906 * @param pVM Pointer to the VM.
1907 * @param pVCpu Pointer to the VMCPU.
1908 * @param pCtx Pointer to the CPU context.
1909 */
1910VMMR0DECL(void) HMDumpRegs(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx)
1911{
1912 NOREF(pVM);
1913
1914 /*
1915 * Format the flags.
1916 */
1917 static struct
1918 {
1919 const char *pszSet; const char *pszClear; uint32_t fFlag;
1920 } const s_aFlags[] =
1921 {
1922 { "vip", NULL, X86_EFL_VIP },
1923 { "vif", NULL, X86_EFL_VIF },
1924 { "ac", NULL, X86_EFL_AC },
1925 { "vm", NULL, X86_EFL_VM },
1926 { "rf", NULL, X86_EFL_RF },
1927 { "nt", NULL, X86_EFL_NT },
1928 { "ov", "nv", X86_EFL_OF },
1929 { "dn", "up", X86_EFL_DF },
1930 { "ei", "di", X86_EFL_IF },
1931 { "tf", NULL, X86_EFL_TF },
1932 { "nt", "pl", X86_EFL_SF },
1933 { "nz", "zr", X86_EFL_ZF },
1934 { "ac", "na", X86_EFL_AF },
1935 { "po", "pe", X86_EFL_PF },
1936 { "cy", "nc", X86_EFL_CF },
1937 };
1938 char szEFlags[80];
1939 char *psz = szEFlags;
1940 uint32_t uEFlags = pCtx->eflags.u32;
1941 for (unsigned i = 0; i < RT_ELEMENTS(s_aFlags); i++)
1942 {
1943 const char *pszAdd = s_aFlags[i].fFlag & uEFlags ? s_aFlags[i].pszSet : s_aFlags[i].pszClear;
1944 if (pszAdd)
1945 {
1946 strcpy(psz, pszAdd);
1947 psz += strlen(pszAdd);
1948 *psz++ = ' ';
1949 }
1950 }
1951 psz[-1] = '\0';
1952
1953
1954 /*
1955 * Format the registers.
1956 */
1957 if (CPUMIsGuestIn64BitCode(pVCpu))
1958 {
1959 Log(("rax=%016RX64 rbx=%016RX64 rcx=%016RX64 rdx=%016RX64\n"
1960 "rsi=%016RX64 rdi=%016RX64 r8 =%016RX64 r9 =%016RX64\n"
1961 "r10=%016RX64 r11=%016RX64 r12=%016RX64 r13=%016RX64\n"
1962 "r14=%016RX64 r15=%016RX64\n"
1963 "rip=%016RX64 rsp=%016RX64 rbp=%016RX64 iopl=%d %*s\n"
1964 "cs={%04x base=%016RX64 limit=%08x flags=%08x}\n"
1965 "ds={%04x base=%016RX64 limit=%08x flags=%08x}\n"
1966 "es={%04x base=%016RX64 limit=%08x flags=%08x}\n"
1967 "fs={%04x base=%016RX64 limit=%08x flags=%08x}\n"
1968 "gs={%04x base=%016RX64 limit=%08x flags=%08x}\n"
1969 "ss={%04x base=%016RX64 limit=%08x flags=%08x}\n"
1970 "cr0=%016RX64 cr2=%016RX64 cr3=%016RX64 cr4=%016RX64\n"
1971 "dr0=%016RX64 dr1=%016RX64 dr2=%016RX64 dr3=%016RX64\n"
1972 "dr4=%016RX64 dr5=%016RX64 dr6=%016RX64 dr7=%016RX64\n"
1973 "gdtr=%016RX64:%04x idtr=%016RX64:%04x eflags=%08x\n"
1974 "ldtr={%04x base=%08RX64 limit=%08x flags=%08x}\n"
1975 "tr ={%04x base=%08RX64 limit=%08x flags=%08x}\n"
1976 "SysEnter={cs=%04llx eip=%08llx esp=%08llx}\n"
1977 ,
1978 pCtx->rax, pCtx->rbx, pCtx->rcx, pCtx->rdx, pCtx->rsi, pCtx->rdi,
1979 pCtx->r8, pCtx->r9, pCtx->r10, pCtx->r11, pCtx->r12, pCtx->r13,
1980 pCtx->r14, pCtx->r15,
1981 pCtx->rip, pCtx->rsp, pCtx->rbp, X86_EFL_GET_IOPL(uEFlags), 31, szEFlags,
1982 pCtx->cs.Sel, pCtx->cs.u64Base, pCtx->cs.u32Limit, pCtx->cs.Attr.u,
1983 pCtx->ds.Sel, pCtx->ds.u64Base, pCtx->ds.u32Limit, pCtx->ds.Attr.u,
1984 pCtx->es.Sel, pCtx->es.u64Base, pCtx->es.u32Limit, pCtx->es.Attr.u,
1985 pCtx->fs.Sel, pCtx->fs.u64Base, pCtx->fs.u32Limit, pCtx->fs.Attr.u,
1986 pCtx->gs.Sel, pCtx->gs.u64Base, pCtx->gs.u32Limit, pCtx->gs.Attr.u,
1987 pCtx->ss.Sel, pCtx->ss.u64Base, pCtx->ss.u32Limit, pCtx->ss.Attr.u,
1988 pCtx->cr0, pCtx->cr2, pCtx->cr3, pCtx->cr4,
1989 pCtx->dr[0], pCtx->dr[1], pCtx->dr[2], pCtx->dr[3],
1990 pCtx->dr[4], pCtx->dr[5], pCtx->dr[6], pCtx->dr[7],
1991 pCtx->gdtr.pGdt, pCtx->gdtr.cbGdt, pCtx->idtr.pIdt, pCtx->idtr.cbIdt, uEFlags,
1992 pCtx->ldtr.Sel, pCtx->ldtr.u64Base, pCtx->ldtr.u32Limit, pCtx->ldtr.Attr.u,
1993 pCtx->tr.Sel, pCtx->tr.u64Base, pCtx->tr.u32Limit, pCtx->tr.Attr.u,
1994 pCtx->SysEnter.cs, pCtx->SysEnter.eip, pCtx->SysEnter.esp));
1995 }
1996 else
1997 Log(("eax=%08x ebx=%08x ecx=%08x edx=%08x esi=%08x edi=%08x\n"
1998 "eip=%08x esp=%08x ebp=%08x iopl=%d %*s\n"
1999 "cs={%04x base=%016RX64 limit=%08x flags=%08x} dr0=%08RX64 dr1=%08RX64\n"
2000 "ds={%04x base=%016RX64 limit=%08x flags=%08x} dr2=%08RX64 dr3=%08RX64\n"
2001 "es={%04x base=%016RX64 limit=%08x flags=%08x} dr4=%08RX64 dr5=%08RX64\n"
2002 "fs={%04x base=%016RX64 limit=%08x flags=%08x} dr6=%08RX64 dr7=%08RX64\n"
2003 "gs={%04x base=%016RX64 limit=%08x flags=%08x} cr0=%08RX64 cr2=%08RX64\n"
2004 "ss={%04x base=%016RX64 limit=%08x flags=%08x} cr3=%08RX64 cr4=%08RX64\n"
2005 "gdtr=%016RX64:%04x idtr=%016RX64:%04x eflags=%08x\n"
2006 "ldtr={%04x base=%08RX64 limit=%08x flags=%08x}\n"
2007 "tr ={%04x base=%08RX64 limit=%08x flags=%08x}\n"
2008 "SysEnter={cs=%04llx eip=%08llx esp=%08llx}\n"
2009 ,
2010 pCtx->eax, pCtx->ebx, pCtx->ecx, pCtx->edx, pCtx->esi, pCtx->edi,
2011 pCtx->eip, pCtx->esp, pCtx->ebp, X86_EFL_GET_IOPL(uEFlags), 31, szEFlags,
2012 pCtx->cs.Sel, pCtx->cs.u64Base, pCtx->cs.u32Limit, pCtx->cs.Attr.u, pCtx->dr[0], pCtx->dr[1],
2013 pCtx->ds.Sel, pCtx->ds.u64Base, pCtx->ds.u32Limit, pCtx->ds.Attr.u, pCtx->dr[2], pCtx->dr[3],
2014 pCtx->es.Sel, pCtx->es.u64Base, pCtx->es.u32Limit, pCtx->es.Attr.u, pCtx->dr[4], pCtx->dr[5],
2015 pCtx->fs.Sel, pCtx->fs.u64Base, pCtx->fs.u32Limit, pCtx->fs.Attr.u, pCtx->dr[6], pCtx->dr[7],
2016 pCtx->gs.Sel, pCtx->gs.u64Base, pCtx->gs.u32Limit, pCtx->gs.Attr.u, pCtx->cr0, pCtx->cr2,
2017 pCtx->ss.Sel, pCtx->ss.u64Base, pCtx->ss.u32Limit, pCtx->ss.Attr.u, pCtx->cr3, pCtx->cr4,
2018 pCtx->gdtr.pGdt, pCtx->gdtr.cbGdt, pCtx->idtr.pIdt, pCtx->idtr.cbIdt, uEFlags,
2019 pCtx->ldtr.Sel, pCtx->ldtr.u64Base, pCtx->ldtr.u32Limit, pCtx->ldtr.Attr.u,
2020 pCtx->tr.Sel, pCtx->tr.u64Base, pCtx->tr.u32Limit, pCtx->tr.Attr.u,
2021 pCtx->SysEnter.cs, pCtx->SysEnter.eip, pCtx->SysEnter.esp));
2022
2023 Log(("FPU:\n"
2024 "FCW=%04x FSW=%04x FTW=%02x\n"
2025 "FOP=%04x FPUIP=%08x CS=%04x Rsrvd1=%04x\n"
2026 "FPUDP=%04x DS=%04x Rsvrd2=%04x MXCSR=%08x MXCSR_MASK=%08x\n"
2027 ,
2028 pCtx->fpu.FCW, pCtx->fpu.FSW, pCtx->fpu.FTW,
2029 pCtx->fpu.FOP, pCtx->fpu.FPUIP, pCtx->fpu.CS, pCtx->fpu.Rsrvd1,
2030 pCtx->fpu.FPUDP, pCtx->fpu.DS, pCtx->fpu.Rsrvd2,
2031 pCtx->fpu.MXCSR, pCtx->fpu.MXCSR_MASK));
2032
2033 Log(("MSR:\n"
2034 "EFER =%016RX64\n"
2035 "PAT =%016RX64\n"
2036 "STAR =%016RX64\n"
2037 "CSTAR =%016RX64\n"
2038 "LSTAR =%016RX64\n"
2039 "SFMASK =%016RX64\n"
2040 "KERNELGSBASE =%016RX64\n",
2041 pCtx->msrEFER,
2042 pCtx->msrPAT,
2043 pCtx->msrSTAR,
2044 pCtx->msrCSTAR,
2045 pCtx->msrLSTAR,
2046 pCtx->msrSFMASK,
2047 pCtx->msrKERNELGSBASE));
2048}
2049
2050#endif /* VBOX_STRICT */
2051
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette