VirtualBox

source: vbox/trunk/src/VBox/VMM/VMMR0/HWSVMR0.cpp@ 2131

Last change on this file since 2131 was 2131, checked in by vboxsync, 18 years ago

Got rid of obsolete assertions.

  • Property svn:keywords set to Id
File size: 60.4 KB
Line 
1/* $Id: HWSVMR0.cpp 2131 2007-04-17 12:56:53Z vboxsync $ */
2/** @file
3 * HWACCM SVM - Host Context Ring 0.
4 */
5
6/*
7 * Copyright (C) 2006 InnoTek Systemberatung GmbH
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License as published by the Free Software Foundation,
13 * in version 2 as it comes in the "COPYING" file of the VirtualBox OSE
14 * distribution. VirtualBox OSE is distributed in the hope that it will
15 * be useful, but WITHOUT ANY WARRANTY of any kind.
16 *
17 * If you received this file as part of a commercial VirtualBox
18 * distribution, then only the terms of your commercial VirtualBox
19 * license agreement apply instead of the previous paragraph.
20 */
21
22
23/*******************************************************************************
24* Header Files *
25*******************************************************************************/
26#define LOG_GROUP LOG_GROUP_HWACCM
27#include <VBox/hwaccm.h>
28#include "HWACCMInternal.h"
29#include <VBox/vm.h>
30#include <VBox/x86.h>
31#include <VBox/hwacc_svm.h>
32#include <VBox/pgm.h>
33#include <VBox/pdm.h>
34#include <VBox/err.h>
35#include <VBox/log.h>
36#include <VBox/selm.h>
37#include <VBox/iom.h>
38#include <VBox/dis.h>
39#include <VBox/disopcode.h>
40#include <iprt/param.h>
41#include <iprt/assert.h>
42#include <iprt/asm.h>
43#include "HWSVMR0.h"
44
45static int SVMR0InterpretInvpg(PVM pVM, PCPUMCTXCORE pRegFrame, uint32_t uASID);
46
47/**
48 * Sets up and activates SVM
49 *
50 * @returns VBox status code.
51 * @param pVM The VM to operate on.
52 */
53HWACCMR0DECL(int) SVMR0Setup(PVM pVM)
54{
55 int rc = VINF_SUCCESS;
56 SVM_VMCB *pVMCB;
57
58 if (pVM == NULL)
59 return VERR_INVALID_PARAMETER;
60
61 /* Setup AMD SVM. */
62 Assert(pVM->hwaccm.s.svm.fSupported);
63
64 pVMCB = (SVM_VMCB *)pVM->hwaccm.s.svm.pVMCB;
65 AssertMsgReturn(pVMCB, ("Invalid pVMCB\n"), VERR_EM_INTERNAL_ERROR);
66
67 /* Program the control fields. Most of them never have to be changed again. */
68 /* CR0/3/4 reads must be intercepted, our shadow values are not necessarily the same as the guest's. */
69 /** @note CR0 & CR4 can be safely read when guest and shadow copies are identical. */
70 pVMCB->ctrl.u16InterceptRdCRx = BIT(0) | BIT(3) | BIT(4) | BIT(8);
71
72 /*
73 * CR0/3/4 writes must be intercepted for obvious reasons.
74 */
75 pVMCB->ctrl.u16InterceptWrCRx = BIT(0) | BIT(3) | BIT(4) | BIT(8);
76
77 /* Intercept all DRx reads and writes. */
78 pVMCB->ctrl.u16InterceptRdDRx = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7);
79 pVMCB->ctrl.u16InterceptWrDRx = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7);
80
81 /* Currently we don't care about DRx reads or writes. DRx registers are trashed.
82 * All breakpoints are automatically cleared when the VM exits.
83 */
84
85 /** @todo nested paging */
86 /* Intercept #NM only; #PF is not relevant due to nested paging (we get a seperate exit code (SVM_EXIT_NPF) for
87 * pagefaults that need our attention).
88 */
89 pVMCB->ctrl.u32InterceptException = HWACCM_SVM_TRAP_MASK;
90
91 pVMCB->ctrl.u32InterceptCtrl1 = SVM_CTRL1_INTERCEPT_INTR
92 | SVM_CTRL1_INTERCEPT_VINTR
93 | SVM_CTRL1_INTERCEPT_NMI
94 | SVM_CTRL1_INTERCEPT_SMI
95 | SVM_CTRL1_INTERCEPT_INIT
96 | SVM_CTRL1_INTERCEPT_CR0 /** @todo redundant? */
97 | SVM_CTRL1_INTERCEPT_RDPMC
98 | SVM_CTRL1_INTERCEPT_CPUID
99 | SVM_CTRL1_INTERCEPT_RSM
100 | SVM_CTRL1_INTERCEPT_HLT
101 | SVM_CTRL1_INTERCEPT_INOUT_BITMAP
102 | SVM_CTRL1_INTERCEPT_MSR_SHADOW
103 | SVM_CTRL1_INTERCEPT_INVLPG
104 | SVM_CTRL1_INTERCEPT_INVLPGA /* AMD only */
105 | SVM_CTRL1_INTERCEPT_SHUTDOWN /* fatal */
106 | SVM_CTRL1_INTERCEPT_FERR_FREEZE; /* Legacy FPU FERR handling. */
107 ;
108 pVMCB->ctrl.u32InterceptCtrl2 = SVM_CTRL2_INTERCEPT_VMRUN /* required */
109 | SVM_CTRL2_INTERCEPT_VMMCALL
110 | SVM_CTRL2_INTERCEPT_VMLOAD
111 | SVM_CTRL2_INTERCEPT_VMSAVE
112 | SVM_CTRL2_INTERCEPT_STGI
113 | SVM_CTRL2_INTERCEPT_CLGI
114 | SVM_CTRL2_INTERCEPT_SKINIT
115 | SVM_CTRL2_INTERCEPT_RDTSCP /* AMD only; we don't support this one */
116 ;
117 Log(("pVMCB->ctrl.u32InterceptException = %x\n", pVMCB->ctrl.u32InterceptException));
118 Log(("pVMCB->ctrl.u32InterceptCtrl1 = %x\n", pVMCB->ctrl.u32InterceptCtrl1));
119 Log(("pVMCB->ctrl.u32InterceptCtrl2 = %x\n", pVMCB->ctrl.u32InterceptCtrl2));
120
121 /* Virtualize masking of INTR interrupts. */
122 pVMCB->ctrl.IntCtrl.n.u1VIrqMasking = 1;
123
124 /* Set IO and MSR bitmap addresses. */
125 pVMCB->ctrl.u64IOPMPhysAddr = pVM->hwaccm.s.svm.pIOBitmapPhys;
126 pVMCB->ctrl.u64MSRPMPhysAddr = pVM->hwaccm.s.svm.pMSRBitmapPhys;
127
128 /* Enable nested paging. */
129 /** @todo how to detect support for this?? */
130 pVMCB->ctrl.u64NestedPaging = 0; /** @todo SVM_NESTED_PAGING_ENABLE; */
131
132 /* No LBR virtualization. */
133 pVMCB->ctrl.u64LBRVirt = 0;
134
135 return rc;
136}
137
138
139/**
140 * Injects an event (trap or external interrupt)
141 *
142 * @param pVM The VM to operate on.
143 * @param pVMCB SVM control block
144 * @param pCtx CPU Context
145 * @param pIntInfo SVM interrupt info
146 */
147inline void SVMR0InjectEvent(PVM pVM, SVM_VMCB *pVMCB, CPUMCTX *pCtx, SVM_EVENT* pEvent)
148{
149#ifdef VBOX_STRICT
150 if (pEvent->n.u8Vector == 0xE)
151 Log(("SVMR0InjectEvent: Injecting interrupt %d at %VGv error code=%08x CR2=%08x intInfo=%08x\n", pEvent->n.u8Vector, pCtx->eip, pEvent->n.u32ErrorCode, pCtx->cr2, pEvent->au64[0]));
152 else
153 if (pEvent->n.u8Vector < 0x20)
154 Log(("SVMR0InjectEvent: Injecting interrupt %d at %VGv error code=%08x\n", pEvent->n.u8Vector, pCtx->eip, pEvent->n.u32ErrorCode));
155 else
156 {
157 Log(("INJ-EI: %x at %VGv\n", pEvent->n.u8Vector, pCtx->eip));
158 Assert(!VM_FF_ISSET(pVM, VM_FF_INHIBIT_INTERRUPTS));
159 Assert(pCtx->eflags.u32 & X86_EFL_IF);
160 }
161#endif
162
163 /* Set event injection state. */
164 pVMCB->ctrl.EventInject.au64[0] = pEvent->au64[0];
165}
166
167
168/**
169 * Checks for pending guest interrupts and injects them
170 *
171 * @returns VBox status code.
172 * @param pVM The VM to operate on.
173 * @param pVMCB SVM control block
174 * @param pCtx CPU Context
175 */
176static int SVMR0CheckPendingInterrupt(PVM pVM, SVM_VMCB *pVMCB, CPUMCTX *pCtx)
177{
178 int rc;
179
180 /* Dispatch any pending interrupts. (injected before, but a VM exit occurred prematurely) */
181 if (pVM->hwaccm.s.Event.fPending)
182 {
183 SVM_EVENT Event;
184
185 Log(("Reinjecting event %08x %08x at %VGv\n", pVM->hwaccm.s.Event.intInfo, pVM->hwaccm.s.Event.errCode, pCtx->eip));
186 STAM_COUNTER_INC(&pVM->hwaccm.s.StatIntReinject);
187 Event.au64[0] = pVM->hwaccm.s.Event.intInfo;
188 SVMR0InjectEvent(pVM, pVMCB, pCtx, &Event);
189
190 pVM->hwaccm.s.Event.fPending = false;
191 return VINF_SUCCESS;
192 }
193
194 /* When external interrupts are pending, we should exit the VM when IF is set. */
195 if ( !TRPMHasTrap(pVM)
196 && VM_FF_ISPENDING(pVM, (VM_FF_INTERRUPT_APIC|VM_FF_INTERRUPT_PIC)))
197 {
198 if (!(pCtx->eflags.u32 & X86_EFL_IF))
199 {
200 Log2(("Enable irq window exit!\n"));
201 /** @todo use virtual interrupt method to inject a pending irq; dispatched as soon as guest.IF is set. */
202//// pVMCB->ctrl.u32InterceptCtrl1 |= SVM_CTRL1_INTERCEPT_VINTR;
203//// AssertRC(rc);
204 }
205 else
206 if (!VM_FF_ISSET(pVM, VM_FF_INHIBIT_INTERRUPTS))
207 {
208 uint8_t u8Interrupt;
209
210 rc = PDMGetInterrupt(pVM, &u8Interrupt);
211 Log(("Dispatch interrupt: u8Interrupt=%x (%d) rc=%Vrc\n", u8Interrupt, u8Interrupt, rc));
212 if (VBOX_SUCCESS(rc))
213 {
214 rc = TRPMAssertTrap(pVM, u8Interrupt, TRPM_HARDWARE_INT);
215 AssertRC(rc);
216 }
217 else
218 {
219 /* can't happen... */
220 AssertFailed();
221 STAM_COUNTER_INC(&pVM->hwaccm.s.StatSwitchGuestIrq);
222 return VINF_EM_RAW_INTERRUPT_PENDING;
223 }
224 }
225 else
226 Log(("Pending interrupt blocked at %VGv by VM_FF_INHIBIT_INTERRUPTS!!\n", pCtx->eip));
227 }
228
229#ifdef VBOX_STRICT
230 if (TRPMHasTrap(pVM))
231 {
232 uint8_t u8Vector;
233 rc = TRPMQueryTrapAll(pVM, &u8Vector, 0, 0, 0);
234 AssertRC(rc);
235 }
236#endif
237
238 if ( pCtx->eflags.u32 & X86_EFL_IF
239 && (!VM_FF_ISSET(pVM, VM_FF_INHIBIT_INTERRUPTS))
240 && TRPMHasTrap(pVM)
241 )
242 {
243 uint8_t u8Vector;
244 int rc;
245 TRPMEVENT enmType;
246 SVM_EVENT Event;
247 uint32_t u32ErrorCode;
248
249 Event.au64[0] = 0;
250
251 /* If a new event is pending, then dispatch it now. */
252 rc = TRPMQueryTrapAll(pVM, &u8Vector, &enmType, &u32ErrorCode, 0);
253 AssertRC(rc);
254 Assert(pCtx->eflags.Bits.u1IF == 1 || enmType == TRPM_TRAP);
255 Assert(enmType != TRPM_SOFTWARE_INT);
256
257 /* Clear the pending trap. */
258 rc = TRPMResetTrap(pVM);
259 AssertRC(rc);
260
261 Event.n.u8Vector = u8Vector;
262 Event.n.u1Valid = 1;
263 Event.n.u32ErrorCode = u32ErrorCode;
264
265 if (enmType == TRPM_TRAP)
266 {
267 switch (u8Vector) {
268 case 8:
269 case 10:
270 case 11:
271 case 12:
272 case 13:
273 case 14:
274 case 17:
275 /* Valid error codes. */
276 Event.n.u1ErrorCodeValid = 1;
277 break;
278 default:
279 break;
280 }
281 if (u8Vector == X86_XCPT_NMI)
282 Event.n.u3Type = SVM_EVENT_NMI;
283 else
284 Event.n.u3Type = SVM_EVENT_EXCEPTION;
285 }
286 else
287 Event.n.u3Type = SVM_EVENT_EXTERNAL_IRQ;
288
289 STAM_COUNTER_INC(&pVM->hwaccm.s.StatIntInject);
290 SVMR0InjectEvent(pVM, pVMCB, pCtx, &Event);
291 } /* if (interrupts can be dispatched) */
292
293 return VINF_SUCCESS;
294}
295
296
297/**
298 * Loads the guest state
299 *
300 * @returns VBox status code.
301 * @param pVM The VM to operate on.
302 * @param pCtx Guest context
303 */
304HWACCMR0DECL(int) SVMR0LoadGuestState(PVM pVM, CPUMCTX *pCtx)
305{
306 int rc = VINF_SUCCESS;
307 RTGCUINTPTR val;
308 SVM_VMCB *pVMCB;
309
310 if (pVM == NULL)
311 return VERR_INVALID_PARAMETER;
312
313 /* Setup AMD SVM. */
314 Assert(pVM->hwaccm.s.svm.fSupported);
315
316 pVMCB = (SVM_VMCB *)pVM->hwaccm.s.svm.pVMCB;
317 AssertMsgReturn(pVMCB, ("Invalid pVMCB\n"), VERR_EM_INTERNAL_ERROR);
318
319 /* Guest CPU context: ES, CS, SS, DS, FS, GS. */
320 if (pVM->hwaccm.s.fContextUseFlags & HWACCM_CHANGED_GUEST_SEGMENT_REGS)
321 {
322 SVM_WRITE_SELREG(CS, cs);
323 SVM_WRITE_SELREG(SS, ss);
324 SVM_WRITE_SELREG(DS, ds);
325 SVM_WRITE_SELREG(ES, es);
326 SVM_WRITE_SELREG(FS, fs);
327 SVM_WRITE_SELREG(GS, gs);
328 }
329
330 /* Guest CPU context: LDTR. */
331 if (pVM->hwaccm.s.fContextUseFlags & HWACCM_CHANGED_GUEST_LDTR)
332 {
333 SVM_WRITE_SELREG(LDTR, ldtr);
334 }
335
336 /* Guest CPU context: TR. */
337 if (pVM->hwaccm.s.fContextUseFlags & HWACCM_CHANGED_GUEST_TR)
338 {
339 SVM_WRITE_SELREG(TR, tr);
340 }
341
342 /* Guest CPU context: GDTR. */
343 if (pVM->hwaccm.s.fContextUseFlags & HWACCM_CHANGED_GUEST_GDTR)
344 {
345 pVMCB->guest.GDTR.u32Limit = pCtx->gdtr.cbGdt;
346 pVMCB->guest.GDTR.u64Base = pCtx->gdtr.pGdt;
347 }
348
349 /* Guest CPU context: IDTR. */
350 if (pVM->hwaccm.s.fContextUseFlags & HWACCM_CHANGED_GUEST_IDTR)
351 {
352 pVMCB->guest.IDTR.u32Limit = pCtx->idtr.cbIdt;
353 pVMCB->guest.IDTR.u64Base = pCtx->idtr.pIdt;
354 }
355
356 /*
357 * Sysenter MSRs
358 */
359 if (pVM->hwaccm.s.fContextUseFlags & HWACCM_CHANGED_GUEST_SYSENTER_MSR)
360 {
361 pVMCB->guest.u64SysEnterCS = pCtx->SysEnter.cs;
362 pVMCB->guest.u64SysEnterEIP = pCtx->SysEnter.eip;
363 pVMCB->guest.u64SysEnterESP = pCtx->SysEnter.esp;
364 }
365
366 /* Control registers */
367 if (pVM->hwaccm.s.fContextUseFlags & HWACCM_CHANGED_GUEST_CR0)
368 {
369 val = pCtx->cr0;
370 if (CPUMIsGuestFPUStateActive(pVM) == false)
371 {
372 /* Always use #NM exceptions to load the FPU/XMM state on demand. */
373 val |= X86_CR0_TS | X86_CR0_ET | X86_CR0_NE | X86_CR0_MP;
374 }
375 else
376 {
377 Assert(pVM->hwaccm.s.svm.fResumeVM == true);
378 /** @todo check if we support the old style mess correctly. */
379 if (!(val & X86_CR0_NE))
380 {
381 Log(("Forcing X86_CR0_NE!!!\n"));
382
383 /* Also catch floating point exceptions as we need to report them to the guest in a different way. */
384 if (!pVM->hwaccm.s.fFPUOldStyleOverride)
385 {
386 pVMCB->ctrl.u32InterceptException |= BIT(16);
387 pVM->hwaccm.s.fFPUOldStyleOverride = true;
388 }
389 }
390 val |= X86_CR0_NE; /* always turn on the native mechanism to report FPU errors (old style uses interrupts) */
391 }
392 if (!(val & X86_CR0_CD))
393 val &= ~X86_CR0_NW; /* Illegal when cache is turned on. */
394
395 val |= X86_CR0_PG; /* Paging is always enabled; even when the guest is running in real mode or PE without paging. */
396 pVMCB->guest.u64CR0 = val;
397 }
398 /* CR2 as well */
399 pVMCB->guest.u64CR2 = pCtx->cr2;
400
401 if (pVM->hwaccm.s.fContextUseFlags & HWACCM_CHANGED_GUEST_CR3)
402 {
403 /* Save our shadow CR3 register. */
404 pVMCB->guest.u64CR3 = PGMGetHyperCR3(pVM);
405 }
406
407 if (pVM->hwaccm.s.fContextUseFlags & HWACCM_CHANGED_GUEST_CR4)
408 {
409 val = pCtx->cr4;
410 switch(pVM->hwaccm.s.enmShadowMode)
411 {
412 case PGMMODE_REAL:
413 case PGMMODE_PROTECTED: /* Protected mode, no paging. */
414 AssertFailed();
415 return VERR_PGM_UNSUPPORTED_HOST_PAGING_MODE;
416
417 case PGMMODE_32_BIT: /* 32-bit paging. */
418 break;
419
420 case PGMMODE_PAE: /* PAE paging. */
421 case PGMMODE_PAE_NX: /* PAE paging with NX enabled. */
422 /** @todo use normal 32 bits paging */
423 val |= X86_CR4_PAE;
424 break;
425
426 case PGMMODE_AMD64: /* 64-bit AMD paging (long mode). */
427 case PGMMODE_AMD64_NX: /* 64-bit AMD paging (long mode) with NX enabled. */
428 AssertFailed();
429 return VERR_PGM_UNSUPPORTED_HOST_PAGING_MODE;
430
431 default: /* shut up gcc */
432 AssertFailed();
433 return VERR_PGM_UNSUPPORTED_HOST_PAGING_MODE;
434 }
435 pVMCB->guest.u64CR4 = val;
436 }
437
438 /* Debug registers. */
439 if (pVM->hwaccm.s.fContextUseFlags & HWACCM_CHANGED_GUEST_DEBUG)
440 {
441 /** @todo DR0-6 */
442 val = pCtx->dr7;
443 val &= ~(BIT(11) | BIT(12) | BIT(14) | BIT(15)); /* must be zero */
444 val |= 0x400; /* must be one */
445#ifdef VBOX_STRICT
446 val = 0x400;
447#endif
448 pVMCB->guest.u64DR7 = val;
449
450 pVMCB->guest.u64DR6 = pCtx->dr6;
451 }
452
453 /* EIP, ESP and EFLAGS */
454 pVMCB->guest.u64RIP = pCtx->eip;
455 pVMCB->guest.u64RSP = pCtx->esp;
456 pVMCB->guest.u64RFlags = pCtx->eflags.u32;
457
458 /* Set CPL */
459 if (!(pCtx->cr0 & X86_CR0_PE))
460 pVMCB->guest.u8CPL = 0;
461 else
462 if (pCtx->eflags.Bits.u1VM)
463 pVMCB->guest.u8CPL = 3;
464 else
465 pVMCB->guest.u8CPL = (pCtx->ss & X86_SEL_RPL);
466
467 /* RAX/EAX too, as VMRUN uses RAX as an implicit parameter. */
468 pVMCB->guest.u64RAX = pCtx->eax;
469
470 /* vmrun will fail otherwise. */
471 pVMCB->guest.u64EFER = MSR_K6_EFER_SVME;
472
473 /** @note We can do more complex things with tagged TLBs. */
474 pVMCB->ctrl.TLBCtrl.n.u32ASID = 1;
475
476 /** TSC offset. */
477 pVMCB->ctrl.u64TSCOffset = TMCpuTickGetOffset(pVM);
478
479 /** @todo 64 bits stuff (?):
480 * - STAR
481 * - LSTAR
482 * - CSTAR
483 * - SFMASK
484 * - KernelGSBase
485 */
486
487 /* Done. */
488 pVM->hwaccm.s.fContextUseFlags &= ~HWACCM_CHANGED_ALL_GUEST;
489
490 return rc;
491}
492
493
494/**
495 * Runs guest code in an SVM VM.
496 *
497 * @todo This can be much more efficient, when we only sync that which has actually changed. (this is the first attempt only)
498 *
499 * @returns VBox status code.
500 * @param pVM The VM to operate on.
501 * @param pCtx Guest context
502 */
503HWACCMR0DECL(int) SVMR0RunGuestCode(PVM pVM, CPUMCTX *pCtx)
504{
505 int rc = VINF_SUCCESS;
506 uint64_t exitCode = (uint64_t)SVM_EXIT_INVALID;
507 SVM_VMCB *pVMCB;
508 bool fForceTLBFlush = false;
509
510 STAM_PROFILE_ADV_START(&pVM->hwaccm.s.StatEntry, x);
511
512 pVMCB = (SVM_VMCB *)pVM->hwaccm.s.svm.pVMCB;
513 AssertMsgReturn(pVMCB, ("Invalid pVMCB\n"), VERR_EM_INTERNAL_ERROR);
514
515 /* We can jump to this point to resume execution after determining that a VM-exit is innocent.
516 */
517ResumeExecution:
518
519 /* Check for irq inhibition due to instruction fusing (sti, mov ss). */
520 if (VM_FF_ISSET(pVM, VM_FF_INHIBIT_INTERRUPTS))
521 {
522 Log(("VM_FF_INHIBIT_INTERRUPTS at %VGv successor %VGv\n", pCtx->eip, EMGetInhibitInterruptsPC(pVM)));
523 if (pCtx->eip != EMGetInhibitInterruptsPC(pVM))
524 {
525 /** @note we intentionally don't clear VM_FF_INHIBIT_INTERRUPTS here.
526 * Before we are able to execute this instruction in raw mode (iret to guest code) an external interrupt might
527 * force a world switch again. Possibly allowing a guest interrupt to be dispatched in the process. This could
528 * break the guest. Sounds very unlikely, but such timing sensitive problem are not as rare as you might think.
529 */
530 VM_FF_CLEAR(pVM, VM_FF_INHIBIT_INTERRUPTS);
531 /* Irq inhibition is no longer active; clear the corresponding SVM state. */
532 pVMCB->ctrl.u64IntShadow = 0;
533 }
534 }
535 else
536 {
537 /* Irq inhibition is no longer active; clear the corresponding SVM state. */
538 pVMCB->ctrl.u64IntShadow = 0;
539 }
540
541 /* Check for pending actions that force us to go back to ring 3. */
542 if (VM_FF_ISPENDING(pVM, VM_FF_TO_R3 | VM_FF_TIMER))
543 {
544 VM_FF_CLEAR(pVM, VM_FF_TO_R3);
545 STAM_COUNTER_INC(&pVM->hwaccm.s.StatSwitchToR3);
546 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatEntry, x);
547 rc = VINF_EM_RAW_TO_R3;
548 goto end;
549 }
550 /* Pending request packets might contain actions that need immediate attention, such as pending hardware interrupts. */
551 if (VM_FF_ISPENDING(pVM, VM_FF_REQUEST))
552 {
553 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatEntry, x);
554 rc = VINF_EM_PENDING_REQUEST;
555 goto end;
556 }
557
558 /* When external interrupts are pending, we should exit the VM when IF is set. */
559 /** @note *after* VM_FF_INHIBIT_INTERRUPTS check!!! */
560 rc = SVMR0CheckPendingInterrupt(pVM, pVMCB, pCtx);
561 if (VBOX_FAILURE(rc))
562 {
563 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatEntry, x);
564 goto end;
565 }
566
567 /** @todo check timers?? */
568
569 /* Load the guest state */
570 rc = SVMR0LoadGuestState(pVM, pCtx);
571 if (rc != VINF_SUCCESS)
572 {
573 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatEntry, x);
574 goto end;
575 }
576
577 /* All done! Let's start VM execution. */
578 STAM_PROFILE_ADV_START(&pVM->hwaccm.s.StatInGC, x);
579
580 /** Erratum #170 -> must force a TLB flush */
581 /** @todo supposed to be fixed in future by AMD */
582 fForceTLBFlush = true;
583
584 if ( pVM->hwaccm.s.svm.fResumeVM == false
585 || fForceTLBFlush)
586 {
587 pVMCB->ctrl.TLBCtrl.n.u1TLBFlush = 1;
588 }
589 else
590 {
591 pVMCB->ctrl.TLBCtrl.n.u1TLBFlush = 0;
592 }
593 /* In case we execute a goto ResumeExecution later on. */
594 pVM->hwaccm.s.svm.fResumeVM = true;
595 fForceTLBFlush = false;
596
597 Assert(sizeof(pVM->hwaccm.s.svm.pVMCBPhys) == 8);
598 Assert(pVMCB->ctrl.u32InterceptCtrl1 == ( SVM_CTRL1_INTERCEPT_INTR
599 | SVM_CTRL1_INTERCEPT_VINTR
600 | SVM_CTRL1_INTERCEPT_NMI
601 | SVM_CTRL1_INTERCEPT_SMI
602 | SVM_CTRL1_INTERCEPT_INIT
603 | SVM_CTRL1_INTERCEPT_CR0 /** @todo redundant? */
604 | SVM_CTRL1_INTERCEPT_RDPMC
605 | SVM_CTRL1_INTERCEPT_CPUID
606 | SVM_CTRL1_INTERCEPT_RSM
607 | SVM_CTRL1_INTERCEPT_HLT
608 | SVM_CTRL1_INTERCEPT_INOUT_BITMAP
609 | SVM_CTRL1_INTERCEPT_MSR_SHADOW
610 | SVM_CTRL1_INTERCEPT_INVLPG
611 | SVM_CTRL1_INTERCEPT_INVLPGA /* AMD only */
612 | SVM_CTRL1_INTERCEPT_SHUTDOWN /* fatal */
613 | SVM_CTRL1_INTERCEPT_FERR_FREEZE /* Legacy FPU FERR handling. */
614 ));
615 Assert(pVMCB->ctrl.u32InterceptCtrl2 == ( SVM_CTRL2_INTERCEPT_VMRUN /* required */
616 | SVM_CTRL2_INTERCEPT_VMMCALL
617 | SVM_CTRL2_INTERCEPT_VMLOAD
618 | SVM_CTRL2_INTERCEPT_VMSAVE
619 | SVM_CTRL2_INTERCEPT_STGI
620 | SVM_CTRL2_INTERCEPT_CLGI
621 | SVM_CTRL2_INTERCEPT_SKINIT
622 | SVM_CTRL2_INTERCEPT_RDTSCP /* AMD only; we don't support this one */
623 ));
624 Assert(pVMCB->ctrl.IntCtrl.n.u1VIrqMasking);
625 Assert(pVMCB->ctrl.u64IOPMPhysAddr == pVM->hwaccm.s.svm.pIOBitmapPhys);
626 Assert(pVMCB->ctrl.u64MSRPMPhysAddr == pVM->hwaccm.s.svm.pMSRBitmapPhys);
627 Assert(pVMCB->ctrl.u64NestedPaging == 0);
628 Assert(pVMCB->ctrl.u64LBRVirt == 0);
629
630 SVMVMRun(pVM->hwaccm.s.svm.pVMCBHostPhys, pVM->hwaccm.s.svm.pVMCBPhys, pCtx);
631 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatInGC, x);
632
633 /**
634 * !!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
635 * IMPORTANT: WE CAN'T DO ANY LOGGING OR OPERATIONS THAT CAN DO A LONGJMP BACK TO RING 3 *BEFORE* WE'VE SYNCED BACK (MOST OF) THE GUEST STATE
636 * !!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
637 */
638
639 STAM_PROFILE_ADV_START(&pVM->hwaccm.s.StatExit, x);
640
641 /* Reason for the VM exit */
642 exitCode = pVMCB->ctrl.u64ExitCode;
643
644 if (exitCode == (uint64_t)SVM_EXIT_INVALID) /* Invalid guest state. */
645 {
646 HWACCMDumpRegs(pCtx);
647#ifdef DEBUG
648 Log(("ctrl.u16InterceptRdCRx %x\n", pVMCB->ctrl.u16InterceptRdCRx));
649 Log(("ctrl.u16InterceptWrCRx %x\n", pVMCB->ctrl.u16InterceptWrCRx));
650 Log(("ctrl.u16InterceptRdDRx %x\n", pVMCB->ctrl.u16InterceptRdDRx));
651 Log(("ctrl.u16InterceptWrDRx %x\n", pVMCB->ctrl.u16InterceptWrDRx));
652 Log(("ctrl.u32InterceptException %x\n", pVMCB->ctrl.u32InterceptException));
653 Log(("ctrl.u32InterceptCtrl1 %x\n", pVMCB->ctrl.u32InterceptCtrl1));
654 Log(("ctrl.u32InterceptCtrl2 %x\n", pVMCB->ctrl.u32InterceptCtrl2));
655 Log(("ctrl.u64IOPMPhysAddr %VX64\n", pVMCB->ctrl.u64IOPMPhysAddr));
656 Log(("ctrl.u64MSRPMPhysAddr %VX64\n", pVMCB->ctrl.u64MSRPMPhysAddr));
657 Log(("ctrl.u64TSCOffset %VX64\n", pVMCB->ctrl.u64TSCOffset));
658
659 Log(("ctrl.TLBCtrl.u32ASID %x\n", pVMCB->ctrl.TLBCtrl.n.u32ASID));
660 Log(("ctrl.TLBCtrl.u1TLBFlush %x\n", pVMCB->ctrl.TLBCtrl.n.u1TLBFlush));
661 Log(("ctrl.TLBCtrl.u7Reserved %x\n", pVMCB->ctrl.TLBCtrl.n.u7Reserved));
662 Log(("ctrl.TLBCtrl.u24Reserved %x\n", pVMCB->ctrl.TLBCtrl.n.u24Reserved));
663
664 Log(("ctrl.IntCtrl.u8VTPR %x\n", pVMCB->ctrl.IntCtrl.n.u8VTPR));
665 Log(("ctrl.IntCtrl.u1VIrqValid %x\n", pVMCB->ctrl.IntCtrl.n.u1VIrqValid));
666 Log(("ctrl.IntCtrl.u7Reserved %x\n", pVMCB->ctrl.IntCtrl.n.u7Reserved));
667 Log(("ctrl.IntCtrl.u4VIrqPriority %x\n", pVMCB->ctrl.IntCtrl.n.u4VIrqPriority));
668 Log(("ctrl.IntCtrl.u1IgnoreTPR %x\n", pVMCB->ctrl.IntCtrl.n.u1IgnoreTPR));
669 Log(("ctrl.IntCtrl.u3Reserved %x\n", pVMCB->ctrl.IntCtrl.n.u3Reserved));
670 Log(("ctrl.IntCtrl.u1VIrqMasking %x\n", pVMCB->ctrl.IntCtrl.n.u1VIrqMasking));
671 Log(("ctrl.IntCtrl.u7Reserved2 %x\n", pVMCB->ctrl.IntCtrl.n.u7Reserved2));
672 Log(("ctrl.IntCtrl.u8VIrqVector %x\n", pVMCB->ctrl.IntCtrl.n.u8VIrqVector));
673 Log(("ctrl.IntCtrl.u24Reserved %x\n", pVMCB->ctrl.IntCtrl.n.u24Reserved));
674
675 Log(("ctrl.u64IntShadow %VX64\n", pVMCB->ctrl.u64IntShadow));
676 Log(("ctrl.u64ExitCode %VX64\n", pVMCB->ctrl.u64ExitCode));
677 Log(("ctrl.u64ExitInfo1 %VX64\n", pVMCB->ctrl.u64ExitInfo1));
678 Log(("ctrl.u64ExitInfo2 %VX64\n", pVMCB->ctrl.u64ExitInfo2));
679 Log(("ctrl.ExitIntInfo.u8Vector %x\n", pVMCB->ctrl.ExitIntInfo.n.u8Vector));
680 Log(("ctrl.ExitIntInfo.u3Type %x\n", pVMCB->ctrl.ExitIntInfo.n.u3Type));
681 Log(("ctrl.ExitIntInfo.u1ErrorCodeValid %x\n", pVMCB->ctrl.ExitIntInfo.n.u1ErrorCodeValid));
682 Log(("ctrl.ExitIntInfo.u19Reserved %x\n", pVMCB->ctrl.ExitIntInfo.n.u19Reserved));
683 Log(("ctrl.ExitIntInfo.u1Valid %x\n", pVMCB->ctrl.ExitIntInfo.n.u1Valid));
684 Log(("ctrl.ExitIntInfo.u32ErrorCode %x\n", pVMCB->ctrl.ExitIntInfo.n.u32ErrorCode));
685 Log(("ctrl.u64NestedPaging %VX64\n", pVMCB->ctrl.u64NestedPaging));
686 Log(("ctrl.EventInject.u8Vector %x\n", pVMCB->ctrl.EventInject.n.u8Vector));
687 Log(("ctrl.EventInject.u3Type %x\n", pVMCB->ctrl.EventInject.n.u3Type));
688 Log(("ctrl.EventInject.u1ErrorCodeValid %x\n", pVMCB->ctrl.EventInject.n.u1ErrorCodeValid));
689 Log(("ctrl.EventInject.u19Reserved %x\n", pVMCB->ctrl.EventInject.n.u19Reserved));
690 Log(("ctrl.EventInject.u1Valid %x\n", pVMCB->ctrl.EventInject.n.u1Valid));
691 Log(("ctrl.EventInject.u32ErrorCode %x\n", pVMCB->ctrl.EventInject.n.u32ErrorCode));
692
693 Log(("ctrl.u64HostCR3 %VX64\n", pVMCB->ctrl.u64HostCR3));
694 Log(("ctrl.u64LBRVirt %VX64\n", pVMCB->ctrl.u64LBRVirt));
695
696 Log(("guest.CS.u16Sel %04X\n", pVMCB->guest.CS.u16Sel));
697 Log(("guest.CS.u16Attr %04X\n", pVMCB->guest.CS.u16Attr));
698 Log(("guest.CS.u32Limit %X\n", pVMCB->guest.CS.u32Limit));
699 Log(("guest.CS.u64Base %VX64\n", pVMCB->guest.CS.u64Base));
700 Log(("guest.DS.u16Sel %04X\n", pVMCB->guest.DS.u16Sel));
701 Log(("guest.DS.u16Attr %04X\n", pVMCB->guest.DS.u16Attr));
702 Log(("guest.DS.u32Limit %X\n", pVMCB->guest.DS.u32Limit));
703 Log(("guest.DS.u64Base %VX64\n", pVMCB->guest.DS.u64Base));
704 Log(("guest.ES.u16Sel %04X\n", pVMCB->guest.ES.u16Sel));
705 Log(("guest.ES.u16Attr %04X\n", pVMCB->guest.ES.u16Attr));
706 Log(("guest.ES.u32Limit %X\n", pVMCB->guest.ES.u32Limit));
707 Log(("guest.ES.u64Base %VX64\n", pVMCB->guest.ES.u64Base));
708 Log(("guest.FS.u16Sel %04X\n", pVMCB->guest.FS.u16Sel));
709 Log(("guest.FS.u16Attr %04X\n", pVMCB->guest.FS.u16Attr));
710 Log(("guest.FS.u32Limit %X\n", pVMCB->guest.FS.u32Limit));
711 Log(("guest.FS.u64Base %VX64\n", pVMCB->guest.FS.u64Base));
712 Log(("guest.GS.u16Sel %04X\n", pVMCB->guest.GS.u16Sel));
713 Log(("guest.GS.u16Attr %04X\n", pVMCB->guest.GS.u16Attr));
714 Log(("guest.GS.u32Limit %X\n", pVMCB->guest.GS.u32Limit));
715 Log(("guest.GS.u64Base %VX64\n", pVMCB->guest.GS.u64Base));
716
717 Log(("guest.GDTR.u32Limit %X\n", pVMCB->guest.GDTR.u32Limit));
718 Log(("guest.GDTR.u64Base %VX64\n", pVMCB->guest.GDTR.u64Base));
719
720 Log(("guest.LDTR.u16Sel %04X\n", pVMCB->guest.LDTR.u16Sel));
721 Log(("guest.LDTR.u16Attr %04X\n", pVMCB->guest.LDTR.u16Attr));
722 Log(("guest.LDTR.u32Limit %X\n", pVMCB->guest.LDTR.u32Limit));
723 Log(("guest.LDTR.u64Base %VX64\n", pVMCB->guest.LDTR.u64Base));
724
725 Log(("guest.IDTR.u32Limit %X\n", pVMCB->guest.IDTR.u32Limit));
726 Log(("guest.IDTR.u64Base %VX64\n", pVMCB->guest.IDTR.u64Base));
727
728 Log(("guest.TR.u16Sel %04X\n", pVMCB->guest.TR.u16Sel));
729 Log(("guest.TR.u16Attr %04X\n", pVMCB->guest.TR.u16Attr));
730 Log(("guest.TR.u32Limit %X\n", pVMCB->guest.TR.u32Limit));
731 Log(("guest.TR.u64Base %VX64\n", pVMCB->guest.TR.u64Base));
732
733 Log(("guest.u8CPL %X\n", pVMCB->guest.u8CPL));
734 Log(("guest.u64CR0 %VX64\n", pVMCB->guest.u64CR0));
735 Log(("guest.u64CR2 %VX64\n", pVMCB->guest.u64CR2));
736 Log(("guest.u64CR3 %VX64\n", pVMCB->guest.u64CR3));
737 Log(("guest.u64CR4 %VX64\n", pVMCB->guest.u64CR4));
738 Log(("guest.u64DR6 %VX64\n", pVMCB->guest.u64DR6));
739 Log(("guest.u64DR7 %VX64\n", pVMCB->guest.u64DR7));
740
741 Log(("guest.u64RIP %VX64\n", pVMCB->guest.u64RIP));
742 Log(("guest.u64RSP %VX64\n", pVMCB->guest.u64RSP));
743 Log(("guest.u64RAX %VX64\n", pVMCB->guest.u64RAX));
744 Log(("guest.u64RFlags %VX64\n", pVMCB->guest.u64RFlags));
745
746 Log(("guest.u64SysEnterCS %VX64\n", pVMCB->guest.u64SysEnterCS));
747 Log(("guest.u64SysEnterEIP %VX64\n", pVMCB->guest.u64SysEnterEIP));
748 Log(("guest.u64SysEnterESP %VX64\n", pVMCB->guest.u64SysEnterESP));
749
750 Log(("guest.u64EFER %VX64\n", pVMCB->guest.u64EFER));
751 Log(("guest.u64STAR %VX64\n", pVMCB->guest.u64STAR));
752 Log(("guest.u64LSTAR %VX64\n", pVMCB->guest.u64LSTAR));
753 Log(("guest.u64CSTAR %VX64\n", pVMCB->guest.u64CSTAR));
754 Log(("guest.u64SFMASK %VX64\n", pVMCB->guest.u64SFMASK));
755 Log(("guest.u64KernelGSBase %VX64\n", pVMCB->guest.u64KernelGSBase));
756 Log(("guest.u64GPAT %VX64\n", pVMCB->guest.u64GPAT));
757 Log(("guest.u64DBGCTL %VX64\n", pVMCB->guest.u64DBGCTL));
758 Log(("guest.u64BR_FROM %VX64\n", pVMCB->guest.u64BR_FROM));
759 Log(("guest.u64BR_TO %VX64\n", pVMCB->guest.u64BR_TO));
760 Log(("guest.u64LASTEXCPFROM %VX64\n", pVMCB->guest.u64LASTEXCPFROM));
761 Log(("guest.u64LASTEXCPTO %VX64\n", pVMCB->guest.u64LASTEXCPTO));
762
763#endif
764 rc = VERR_SVM_UNABLE_TO_START_VM;
765 goto end;
766 }
767
768 /* Let's first sync back eip, esp, and eflags. */
769 pCtx->eip = pVMCB->guest.u64RIP;
770 pCtx->esp = pVMCB->guest.u64RSP;
771 pCtx->eflags.u32 = pVMCB->guest.u64RFlags;
772 /* eax is saved/restore across the vmrun instruction */
773 pCtx->eax = pVMCB->guest.u64RAX;
774
775 /* Guest CPU context: ES, CS, SS, DS, FS, GS. */
776 SVM_READ_SELREG(SS, ss);
777 SVM_READ_SELREG(CS, cs);
778 SVM_READ_SELREG(DS, ds);
779 SVM_READ_SELREG(ES, es);
780 SVM_READ_SELREG(FS, fs);
781 SVM_READ_SELREG(GS, gs);
782
783 /** @note no reason to sync back the CRx and DRx registers. They can't be changed by the guest. */
784
785 /** @note NOW IT'S SAFE FOR LOGGING! */
786
787 /* Take care of instruction fusing (sti, mov ss) */
788 if (pVMCB->ctrl.u64IntShadow & SVM_INTERRUPT_SHADOW_ACTIVE)
789 {
790 Log(("uInterruptState %x eip=%VGv\n", pVMCB->ctrl.u64IntShadow, pCtx->eip));
791 EMSetInhibitInterruptsPC(pVM, pCtx->eip);
792 }
793 else
794 VM_FF_CLEAR(pVM, VM_FF_INHIBIT_INTERRUPTS);
795
796 Log2(("exitCode = %x\n", exitCode));
797
798 /* Check if an injected event was interrupted prematurely. */
799 pVM->hwaccm.s.Event.intInfo = pVMCB->ctrl.ExitIntInfo.au64[0];
800 if ( pVMCB->ctrl.ExitIntInfo.n.u1Valid
801 && pVMCB->ctrl.ExitIntInfo.n.u3Type != SVM_EVENT_SOFTWARE_INT /* we don't care about 'int xx' as the instruction will be restarted. */)
802 {
803 Log(("Pending inject %VX64 at %08x exit=%08x\n", pVM->hwaccm.s.Event.intInfo, pCtx->eip, exitCode));
804 pVM->hwaccm.s.Event.fPending = true;
805 /* Error code present? (redundant) */
806 if (pVMCB->ctrl.ExitIntInfo.n.u1ErrorCodeValid)
807 {
808 pVM->hwaccm.s.Event.errCode = pVMCB->ctrl.ExitIntInfo.n.u32ErrorCode;
809 }
810 else
811 pVM->hwaccm.s.Event.errCode = 0;
812 }
813 STAM_COUNTER_INC(&pVM->hwaccm.s.pStatExitReason[exitCode & MASK_EXITREASON_STAT]);
814
815 /* Deal with the reason of the VM-exit. */
816 switch (exitCode)
817 {
818 case SVM_EXIT_EXCEPTION_0: case SVM_EXIT_EXCEPTION_1: case SVM_EXIT_EXCEPTION_2: case SVM_EXIT_EXCEPTION_3:
819 case SVM_EXIT_EXCEPTION_4: case SVM_EXIT_EXCEPTION_5: case SVM_EXIT_EXCEPTION_6: case SVM_EXIT_EXCEPTION_7:
820 case SVM_EXIT_EXCEPTION_8: case SVM_EXIT_EXCEPTION_9: case SVM_EXIT_EXCEPTION_A: case SVM_EXIT_EXCEPTION_B:
821 case SVM_EXIT_EXCEPTION_C: case SVM_EXIT_EXCEPTION_D: case SVM_EXIT_EXCEPTION_E: case SVM_EXIT_EXCEPTION_F:
822 case SVM_EXIT_EXCEPTION_10: case SVM_EXIT_EXCEPTION_11: case SVM_EXIT_EXCEPTION_12: case SVM_EXIT_EXCEPTION_13:
823 case SVM_EXIT_EXCEPTION_14: case SVM_EXIT_EXCEPTION_15: case SVM_EXIT_EXCEPTION_16: case SVM_EXIT_EXCEPTION_17:
824 case SVM_EXIT_EXCEPTION_18: case SVM_EXIT_EXCEPTION_19: case SVM_EXIT_EXCEPTION_1A: case SVM_EXIT_EXCEPTION_1B:
825 case SVM_EXIT_EXCEPTION_1C: case SVM_EXIT_EXCEPTION_1D: case SVM_EXIT_EXCEPTION_1E: case SVM_EXIT_EXCEPTION_1F:
826 {
827 /* Pending trap. */
828 SVM_EVENT Event;
829 uint32_t vector = exitCode - SVM_EXIT_EXCEPTION_0;
830
831 Log2(("Hardware/software interrupt %d\n", vector));
832 switch (vector)
833 {
834 case X86_XCPT_NM:
835 {
836 uint32_t oldCR0;
837
838 Log(("#NM fault at %VGv\n", pCtx->eip));
839
840 /** @todo don't intercept #NM exceptions anymore when we've activated the guest FPU state. */
841 oldCR0 = ASMGetCR0();
842 /* If we sync the FPU/XMM state on-demand, then we can continue execution as if nothing has happened. */
843 rc = CPUMHandleLazyFPU(pVM);
844 if (rc == VINF_SUCCESS)
845 {
846 Assert(CPUMIsGuestFPUStateActive(pVM));
847
848 /* CPUMHandleLazyFPU could have changed CR0; restore it. */
849 ASMSetCR0(oldCR0);
850
851 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitShadowNM);
852
853 /* Continue execution. */
854 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
855 pVM->hwaccm.s.fContextUseFlags |= HWACCM_CHANGED_GUEST_CR0;
856
857 goto ResumeExecution;
858 }
859
860 Log(("Forward #NM fault to the guest\n"));
861 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitGuestNM);
862
863 Event.au64[0] = 0;
864 Event.n.u3Type = SVM_EVENT_EXCEPTION;
865 Event.n.u1Valid = 1;
866 Event.n.u8Vector = X86_XCPT_NM;
867
868 SVMR0InjectEvent(pVM, pVMCB, pCtx, &Event);
869 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
870 goto ResumeExecution;
871 }
872
873 case X86_XCPT_PF: /* Page fault */
874 {
875 uint32_t errCode = pVMCB->ctrl.u64ExitInfo1; /* EXITINFO1 = error code */
876 RTGCUINTPTR uFaultAddress = pVMCB->ctrl.u64ExitInfo2; /* EXITINFO2 = fault address */
877
878 Log2(("Page fault at %VGv cr2=%VGv error code %x\n", pCtx->eip, uFaultAddress, errCode));
879 /* Exit qualification contains the linear address of the page fault. */
880 TRPMAssertTrap(pVM, X86_XCPT_PF, TRPM_TRAP);
881 TRPMSetErrorCode(pVM, errCode);
882 TRPMSetFaultAddress(pVM, uFaultAddress);
883
884 /* Forward it to our trap handler first, in case our shadow pages are out of sync. */
885 rc = PGMTrap0eHandler(pVM, errCode, CPUMCTX2CORE(pCtx), (RTGCPTR)uFaultAddress);
886 Log2(("PGMTrap0eHandler %VGv returned %Vrc\n", pCtx->eip, rc));
887 if (rc == VINF_SUCCESS)
888 { /* We've successfully synced our shadow pages, so let's just continue execution. */
889 Log2(("Shadow page fault at %VGv cr2=%VGv error code %x\n", pCtx->eip, uFaultAddress, errCode));
890 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitShadowPF);
891
892 TRPMResetTrap(pVM);
893
894 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
895 goto ResumeExecution;
896 }
897 else
898 if (rc == VINF_EM_RAW_GUEST_TRAP)
899 { /* A genuine pagefault.
900 * Forward the trap to the guest by injecting the exception and resuming execution.
901 */
902 Log2(("Forward page fault to the guest\n"));
903 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitGuestPF);
904 /* The error code might have been changed. */
905 errCode = TRPMGetErrorCode(pVM);
906
907 TRPMResetTrap(pVM);
908
909 /* Now we must update CR2. */
910 pCtx->cr2 = uFaultAddress;
911
912 Event.au64[0] = 0;
913 Event.n.u3Type = SVM_EVENT_EXCEPTION;
914 Event.n.u1Valid = 1;
915 Event.n.u8Vector = X86_XCPT_PF;
916 Event.n.u1ErrorCodeValid = 1;
917 Event.n.u32ErrorCode = errCode;
918
919 SVMR0InjectEvent(pVM, pVMCB, pCtx, &Event);
920
921 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
922 goto ResumeExecution;
923 }
924#ifdef VBOX_STRICT
925 if (rc != VINF_EM_RAW_EMULATE_INSTR)
926 Log(("PGMTrap0eHandler failed with %d\n", rc));
927#endif
928 /* Need to go back to the recompiler to emulate the instruction. */
929 TRPMResetTrap(pVM);
930 break;
931 }
932
933 case X86_XCPT_MF: /* Floating point exception. */
934 {
935 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitGuestMF);
936 if (!(pCtx->cr0 & X86_CR0_NE))
937 {
938 /* old style FPU error reporting needs some extra work. */
939 /** @todo don't fall back to the recompiler, but do it manually. */
940 rc = VINF_EM_RAW_EMULATE_INSTR;
941 break;
942 }
943 Log(("Trap %x at %VGv\n", vector, pCtx->eip));
944
945 Event.au64[0] = 0;
946 Event.n.u3Type = SVM_EVENT_EXCEPTION;
947 Event.n.u1Valid = 1;
948 Event.n.u8Vector = X86_XCPT_MF;
949
950 SVMR0InjectEvent(pVM, pVMCB, pCtx, &Event);
951
952 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
953 goto ResumeExecution;
954 }
955
956#ifdef VBOX_STRICT
957 case X86_XCPT_GP: /* General protection failure exception.*/
958 case X86_XCPT_UD: /* Unknown opcode exception. */
959 case X86_XCPT_DE: /* Debug exception. */
960 case X86_XCPT_SS: /* Stack segment exception. */
961 case X86_XCPT_NP: /* Segment not present exception. */
962 {
963 Event.au64[0] = 0;
964 Event.n.u3Type = SVM_EVENT_EXCEPTION;
965 Event.n.u1Valid = 1;
966 Event.n.u8Vector = vector;
967
968 switch(vector)
969 {
970 case X86_XCPT_GP:
971 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitGuestGP);
972 Event.n.u1ErrorCodeValid = 1;
973 Event.n.u32ErrorCode = pVMCB->ctrl.u64ExitInfo1; /* EXITINFO1 = error code */
974 break;
975 case X86_XCPT_DE:
976 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitGuestDE);
977 break;
978 case X86_XCPT_UD:
979 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitGuestUD);
980 break;
981 case X86_XCPT_SS:
982 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitGuestSS);
983 Event.n.u1ErrorCodeValid = 1;
984 Event.n.u32ErrorCode = pVMCB->ctrl.u64ExitInfo1; /* EXITINFO1 = error code */
985 break;
986 case X86_XCPT_NP:
987 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitGuestNP);
988 Event.n.u1ErrorCodeValid = 1;
989 Event.n.u32ErrorCode = pVMCB->ctrl.u64ExitInfo1; /* EXITINFO1 = error code */
990 break;
991 }
992 Log(("Trap %x at %VGv\n", vector, pCtx->eip));
993 SVMR0InjectEvent(pVM, pVMCB, pCtx, &Event);
994
995 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
996 goto ResumeExecution;
997 }
998#endif
999 default:
1000 AssertMsgFailed(("Unexpected vm-exit caused by exception %x\n", vector));
1001 rc = VERR_EM_INTERNAL_ERROR;
1002 break;
1003
1004 } /* switch (vector) */
1005 break;
1006 }
1007
1008 case SVM_EXIT_FERR_FREEZE:
1009 case SVM_EXIT_INTR:
1010 case SVM_EXIT_NMI:
1011 case SVM_EXIT_SMI:
1012 case SVM_EXIT_INIT:
1013 case SVM_EXIT_VINTR:
1014 /* External interrupt; leave to allow it to be dispatched again. */
1015 rc = VINF_EM_RAW_INTERRUPT;
1016 break;
1017
1018 case SVM_EXIT_INVD: /* Guest software attempted to execute INVD. */
1019 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitInvd);
1020 /* Skip instruction and continue directly. */
1021 pCtx->eip += 2; /** @note hardcoded opcode size! */
1022 /* Continue execution.*/
1023 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
1024 goto ResumeExecution;
1025
1026 case SVM_EXIT_CPUID: /* Guest software attempted to execute CPUID. */
1027 {
1028 Log2(("SVM: Cpuid %x\n", pCtx->eax));
1029 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitCpuid);
1030 rc = EMInterpretCpuId(pVM, CPUMCTX2CORE(pCtx));
1031 if (rc == VINF_SUCCESS)
1032 {
1033 /* Update EIP and continue execution. */
1034 pCtx->eip += 2; /** @note hardcoded opcode size! */
1035 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
1036 goto ResumeExecution;
1037 }
1038 AssertMsgFailed(("EMU: cpuid failed with %Vrc\n", rc));
1039 rc = VINF_EM_RAW_EMULATE_INSTR;
1040 break;
1041 }
1042
1043 case SVM_EXIT_INVLPG: /* Guest software attempted to execute INVPG. */
1044 {
1045 Log2(("SVM: invlpg\n"));
1046 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitInvpg);
1047
1048 /* Truly a pita. Why can't SVM give the same information as VMX? */
1049 rc = SVMR0InterpretInvpg(pVM, CPUMCTX2CORE(pCtx), pVMCB->ctrl.TLBCtrl.n.u32ASID);
1050 break;
1051 }
1052
1053 case SVM_EXIT_WRITE_CR0: case SVM_EXIT_WRITE_CR1: case SVM_EXIT_WRITE_CR2: case SVM_EXIT_WRITE_CR3:
1054 case SVM_EXIT_WRITE_CR4: case SVM_EXIT_WRITE_CR5: case SVM_EXIT_WRITE_CR6: case SVM_EXIT_WRITE_CR7:
1055 case SVM_EXIT_WRITE_CR8: case SVM_EXIT_WRITE_CR9: case SVM_EXIT_WRITE_CR10: case SVM_EXIT_WRITE_CR11:
1056 case SVM_EXIT_WRITE_CR12: case SVM_EXIT_WRITE_CR13: case SVM_EXIT_WRITE_CR14: case SVM_EXIT_WRITE_CR15:
1057 {
1058 uint32_t cbSize;
1059
1060 Log2(("SVM: %VGv mov cr%d, \n", pCtx->eip, exitCode - SVM_EXIT_WRITE_CR0));
1061 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitCRxWrite);
1062 rc = EMInterpretInstruction(pVM, CPUMCTX2CORE(pCtx), 0, &cbSize);
1063
1064 switch (exitCode - SVM_EXIT_WRITE_CR0)
1065 {
1066 case 0:
1067 pVM->hwaccm.s.fContextUseFlags |= HWACCM_CHANGED_GUEST_CR0;
1068 break;
1069 case 2:
1070 break;
1071 case 3:
1072 pVM->hwaccm.s.fContextUseFlags |= HWACCM_CHANGED_GUEST_CR3;
1073 break;
1074 case 4:
1075 pVM->hwaccm.s.fContextUseFlags |= HWACCM_CHANGED_GUEST_CR4;
1076 break;
1077 default:
1078 AssertFailed();
1079 }
1080 /* Check if a sync operation is pending. */
1081 if ( rc == VINF_SUCCESS /* don't bother if we are going to ring 3 anyway */
1082 && VM_FF_ISPENDING(pVM, VM_FF_PGM_SYNC_CR3 | VM_FF_PGM_SYNC_CR3_NON_GLOBAL))
1083 {
1084 rc = PGMSyncCR3(pVM, CPUMGetGuestCR0(pVM), CPUMGetGuestCR3(pVM), CPUMGetGuestCR4(pVM), VM_FF_ISSET(pVM, VM_FF_PGM_SYNC_CR3));
1085 AssertRC(rc);
1086
1087 /** @note Force a TLB flush. SVM requires us to do it manually. */
1088 fForceTLBFlush = true;
1089 }
1090 if (rc == VINF_SUCCESS)
1091 {
1092 /* EIP has been updated already. */
1093
1094 /* Only resume if successful. */
1095 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
1096 goto ResumeExecution;
1097 }
1098 Assert(rc == VERR_EM_INTERPRETER || rc == VINF_PGM_CHANGE_MODE || rc == VINF_PGM_SYNC_CR3);
1099 if (rc == VERR_EM_INTERPRETER)
1100 rc = VINF_EM_RAW_EMULATE_INSTR;
1101 break;
1102 }
1103
1104 case SVM_EXIT_READ_CR0: case SVM_EXIT_READ_CR1: case SVM_EXIT_READ_CR2: case SVM_EXIT_READ_CR3:
1105 case SVM_EXIT_READ_CR4: case SVM_EXIT_READ_CR5: case SVM_EXIT_READ_CR6: case SVM_EXIT_READ_CR7:
1106 case SVM_EXIT_READ_CR8: case SVM_EXIT_READ_CR9: case SVM_EXIT_READ_CR10: case SVM_EXIT_READ_CR11:
1107 case SVM_EXIT_READ_CR12: case SVM_EXIT_READ_CR13: case SVM_EXIT_READ_CR14: case SVM_EXIT_READ_CR15:
1108 {
1109 uint32_t cbSize;
1110
1111 Log2(("SVM: %VGv mov x, cr%d\n", pCtx->eip, exitCode - SVM_EXIT_READ_CR0));
1112 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitCRxRead);
1113 rc = EMInterpretInstruction(pVM, CPUMCTX2CORE(pCtx), 0, &cbSize);
1114 if (rc == VINF_SUCCESS)
1115 {
1116 /* EIP has been updated already. */
1117
1118 /* Only resume if successful. */
1119 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
1120 goto ResumeExecution;
1121 }
1122 Assert(rc == VERR_EM_INTERPRETER || rc == VINF_PGM_CHANGE_MODE || rc == VINF_PGM_SYNC_CR3);
1123 if (rc == VERR_EM_INTERPRETER)
1124 rc = VINF_EM_RAW_EMULATE_INSTR;
1125 break;
1126 }
1127
1128 case SVM_EXIT_WRITE_DR0: case SVM_EXIT_WRITE_DR1: case SVM_EXIT_WRITE_DR2: case SVM_EXIT_WRITE_DR3:
1129 case SVM_EXIT_WRITE_DR4: case SVM_EXIT_WRITE_DR5: case SVM_EXIT_WRITE_DR6: case SVM_EXIT_WRITE_DR7:
1130 case SVM_EXIT_WRITE_DR8: case SVM_EXIT_WRITE_DR9: case SVM_EXIT_WRITE_DR10: case SVM_EXIT_WRITE_DR11:
1131 case SVM_EXIT_WRITE_DR12: case SVM_EXIT_WRITE_DR13: case SVM_EXIT_WRITE_DR14: case SVM_EXIT_WRITE_DR15:
1132 {
1133 uint32_t cbSize;
1134
1135 Log2(("SVM: %VGv mov dr%d, x\n", pCtx->eip, exitCode - SVM_EXIT_WRITE_DR0));
1136 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitDRxRead);
1137 rc = EMInterpretInstruction(pVM, CPUMCTX2CORE(pCtx), 0, &cbSize);
1138 if (rc == VINF_SUCCESS)
1139 {
1140 /* EIP has been updated already. */
1141
1142 /* Only resume if successful. */
1143 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
1144 goto ResumeExecution;
1145 }
1146 Assert(rc == VERR_EM_INTERPRETER || rc == VINF_PGM_CHANGE_MODE || rc == VINF_PGM_SYNC_CR3);
1147 if (rc == VERR_EM_INTERPRETER)
1148 rc = VINF_EM_RAW_EMULATE_INSTR;
1149 break;
1150 }
1151
1152 case SVM_EXIT_READ_DR0: case SVM_EXIT_READ_DR1: case SVM_EXIT_READ_DR2: case SVM_EXIT_READ_DR3:
1153 case SVM_EXIT_READ_DR4: case SVM_EXIT_READ_DR5: case SVM_EXIT_READ_DR6: case SVM_EXIT_READ_DR7:
1154 case SVM_EXIT_READ_DR8: case SVM_EXIT_READ_DR9: case SVM_EXIT_READ_DR10: case SVM_EXIT_READ_DR11:
1155 case SVM_EXIT_READ_DR12: case SVM_EXIT_READ_DR13: case SVM_EXIT_READ_DR14: case SVM_EXIT_READ_DR15:
1156 {
1157 uint32_t cbSize;
1158
1159 Log2(("SVM: %VGv mov dr%d, x\n", pCtx->eip, exitCode - SVM_EXIT_READ_DR0));
1160 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitDRxRead);
1161 rc = EMInterpretInstruction(pVM, CPUMCTX2CORE(pCtx), 0, &cbSize);
1162 if (rc == VINF_SUCCESS)
1163 {
1164 /* EIP has been updated already. */
1165
1166 /* Only resume if successful. */
1167 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
1168 goto ResumeExecution;
1169 }
1170 Assert(rc == VERR_EM_INTERPRETER || rc == VINF_PGM_CHANGE_MODE || rc == VINF_PGM_SYNC_CR3);
1171 if (rc == VERR_EM_INTERPRETER)
1172 rc = VINF_EM_RAW_EMULATE_INSTR;
1173 break;
1174 }
1175
1176 /** @note We'll get a #GP if the IO instruction isn't allowed (IOPL or TSS bitmap); no need to double check. */
1177 case SVM_EXIT_IOIO: /* I/O instruction. */
1178 {
1179 SVM_IOIO_EXIT IoExitInfo;
1180 uint32_t uIOSize, uAndVal;
1181
1182 IoExitInfo.au32[0] = pVMCB->ctrl.u64ExitInfo1;
1183
1184 /** @todo could use a lookup table here */
1185 if (IoExitInfo.n.u1OP8)
1186 {
1187 uIOSize = 1;
1188 uAndVal = 0xff;
1189 }
1190 else
1191 if (IoExitInfo.n.u1OP16)
1192 {
1193 uIOSize = 2;
1194 uAndVal = 0xffff;
1195 }
1196 else
1197 if (IoExitInfo.n.u1OP32)
1198 {
1199 uIOSize = 4;
1200 uAndVal = 0xffffffff;
1201 }
1202 else
1203 {
1204 AssertFailed(); /* should be fatal. */
1205 rc = VINF_EM_RAW_EMULATE_INSTR;
1206 break;
1207 }
1208
1209 /* First simple in and out instructions. */
1210 /** @todo str & rep */
1211 if ( !IoExitInfo.n.u1REP
1212 && !IoExitInfo.n.u1STR
1213 )
1214 {
1215 if (IoExitInfo.n.u1Type == 0)
1216 {
1217 Log2(("IOMIOPortWrite %VGv %x %x size=%d\n", pCtx->eip, IoExitInfo.n.u16Port, pCtx->eax & uAndVal, uIOSize));
1218 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitIOWrite);
1219 rc = IOMIOPortWrite(pVM, IoExitInfo.n.u16Port, pCtx->eax & uAndVal, uIOSize);
1220 }
1221 else
1222 {
1223 uint32_t u32Val = 0;
1224
1225 STAM_COUNTER_INC(&pVM->hwaccm.s.StatExitIORead);
1226 rc = IOMIOPortRead(pVM, IoExitInfo.n.u16Port, &u32Val, uIOSize);
1227 if (rc == VINF_SUCCESS)
1228 {
1229 /* Write back to the EAX register. */
1230 pCtx->eax = (pCtx->eax & ~uAndVal) | (u32Val & uAndVal);
1231 Log2(("IOMIOPortRead %VGv %x %x size=%d\n", pCtx->eip, IoExitInfo.n.u16Port, u32Val & uAndVal, uIOSize));
1232 }
1233 }
1234 if (rc == VINF_SUCCESS)
1235 {
1236 /* Update EIP and continue execution. */
1237 pCtx->eip = pVMCB->ctrl.u64ExitInfo2; /* RIP/EIP of the next instruction is saved in EXITINFO2. */
1238 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
1239 goto ResumeExecution;
1240 }
1241 Assert(rc == VINF_IOM_HC_IOPORT_READ || rc == VINF_IOM_HC_IOPORT_WRITE);
1242 rc = (IoExitInfo.n.u1Type == 0) ? VINF_IOM_HC_IOPORT_WRITE : VINF_IOM_HC_IOPORT_READ;
1243 }
1244 else
1245 rc = VINF_IOM_HC_IOPORT_READWRITE;
1246
1247 Log2(("Failed IO at %VGv %x size %d\n", pCtx->eip, IoExitInfo.n.u16Port, uIOSize));
1248
1249 break;
1250 }
1251
1252 case SVM_EXIT_HLT:
1253 /** Check if external interrupts are pending; if so, don't switch back. */
1254 if (VM_FF_ISPENDING(pVM, (VM_FF_INTERRUPT_APIC|VM_FF_INTERRUPT_PIC)))
1255 {
1256 pCtx->eip++; /* skip hlt */
1257 goto ResumeExecution;
1258 }
1259
1260 rc = VINF_EM_RAW_EMULATE_INSTR_HLT;
1261 break;
1262
1263 case SVM_EXIT_RDPMC:
1264 case SVM_EXIT_RSM:
1265 case SVM_EXIT_INVLPGA:
1266 case SVM_EXIT_VMRUN:
1267 case SVM_EXIT_VMMCALL:
1268 case SVM_EXIT_VMLOAD:
1269 case SVM_EXIT_VMSAVE:
1270 case SVM_EXIT_STGI:
1271 case SVM_EXIT_CLGI:
1272 case SVM_EXIT_SKINIT:
1273 case SVM_EXIT_RDTSCP:
1274 {
1275 /* Unsupported instructions. */
1276 SVM_EVENT Event;
1277
1278 Event.au64[0] = 0;
1279 Event.n.u3Type = SVM_EVENT_EXCEPTION;
1280 Event.n.u1Valid = 1;
1281 Event.n.u8Vector = X86_XCPT_UD;
1282
1283 Log(("Forced #UD trap at %VGv\n", pCtx->eip));
1284 SVMR0InjectEvent(pVM, pVMCB, pCtx, &Event);
1285
1286 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
1287 goto ResumeExecution;
1288 }
1289
1290 /* Emulate RDMSR & WRMSR in ring 3. */
1291 case SVM_EXIT_MSR:
1292 rc = VINF_EM_RAW_EXCEPTION_PRIVILEGED;
1293 break;
1294
1295 case SVM_EXIT_NPF:
1296 AssertFailed(); /* unexpected */
1297 break;
1298
1299 case SVM_EXIT_SHUTDOWN:
1300 rc = VINF_EM_RESET; /* Triple fault equals a reset. */
1301 break;
1302
1303 case SVM_EXIT_PAUSE:
1304 case SVM_EXIT_IDTR_READ:
1305 case SVM_EXIT_GDTR_READ:
1306 case SVM_EXIT_LDTR_READ:
1307 case SVM_EXIT_TR_READ:
1308 case SVM_EXIT_IDTR_WRITE:
1309 case SVM_EXIT_GDTR_WRITE:
1310 case SVM_EXIT_LDTR_WRITE:
1311 case SVM_EXIT_TR_WRITE:
1312 case SVM_EXIT_CR0_SEL_WRITE:
1313 default:
1314 /* Unexpected exit codes. */
1315 rc = VERR_EM_INTERNAL_ERROR;
1316 AssertMsgFailed(("Unexpected exit code %x\n", exitCode)); /* Can't happen. */
1317 break;
1318 }
1319
1320 /* Remaining guest CPU context: TR, IDTR, GDTR, LDTR. */
1321 SVM_READ_SELREG(LDTR, ldtr);
1322 SVM_READ_SELREG(TR, tr);
1323
1324 pCtx->gdtr.cbGdt = pVMCB->guest.GDTR.u32Limit;
1325 pCtx->gdtr.pGdt = pVMCB->guest.GDTR.u64Base;
1326
1327 pCtx->idtr.cbIdt = pVMCB->guest.IDTR.u32Limit;
1328 pCtx->idtr.pIdt = pVMCB->guest.IDTR.u64Base;
1329
1330 /*
1331 * System MSRs
1332 */
1333 pCtx->SysEnter.cs = pVMCB->guest.u64SysEnterCS;
1334 pCtx->SysEnter.eip = pVMCB->guest.u64SysEnterEIP;
1335 pCtx->SysEnter.esp = pVMCB->guest.u64SysEnterESP;
1336
1337 /* Signal changes for the recompiler. */
1338 CPUMSetChangedFlags(pVM, CPUM_CHANGED_SYSENTER_MSR | CPUM_CHANGED_LDTR | CPUM_CHANGED_GDTR | CPUM_CHANGED_IDTR | CPUM_CHANGED_TR | CPUM_CHANGED_HIDDEN_SEL_REGS);
1339
1340end:
1341
1342 /* If we executed vmrun and an external irq was pending, then we don't have to do a full sync the next time. */
1343 if (exitCode == SVM_EXIT_INTR)
1344 {
1345 STAM_COUNTER_INC(&pVM->hwaccm.s.StatPendingHostIrq);
1346 /* On the next entry we'll only sync the host context. */
1347 pVM->hwaccm.s.fContextUseFlags |= HWACCM_CHANGED_HOST_CONTEXT;
1348 }
1349 else
1350 {
1351 /* On the next entry we'll sync everything. */
1352 /** @todo we can do better than this */
1353 pVM->hwaccm.s.fContextUseFlags |= HWACCM_CHANGED_ALL;
1354 }
1355
1356 STAM_PROFILE_ADV_STOP(&pVM->hwaccm.s.StatExit, x);
1357 return rc;
1358}
1359
1360/**
1361 * Enable SVM
1362 *
1363 * @returns VBox status code.
1364 * @param pVM The VM to operate on.
1365 */
1366HWACCMR0DECL(int) SVMR0Enable(PVM pVM)
1367{
1368 uint64_t val;
1369
1370 Assert(pVM->hwaccm.s.svm.fSupported);
1371
1372 /* We must turn on SVM and setup the host state physical address, as those MSRs are per-cpu/core. */
1373
1374 /* Turn on SVM in the EFER MSR. */
1375 val = ASMRdMsr(MSR_K6_EFER);
1376 if (!(val & MSR_K6_EFER_SVME))
1377 ASMWrMsr(MSR_K6_EFER, val | MSR_K6_EFER_SVME);
1378
1379 /* Write the physical page address where the CPU will store the host state while executing the VM. */
1380 ASMWrMsr(MSR_K8_VM_HSAVE_PA, pVM->hwaccm.s.svm.pHStatePhys);
1381
1382 /* Force a TLB flush on VM entry. */
1383 pVM->hwaccm.s.svm.fResumeVM = false;
1384
1385 /* Force to reload LDTR, so we'll execute VMLoad to load additional guest state. */
1386 pVM->hwaccm.s.fContextUseFlags |= HWACCM_CHANGED_GUEST_LDTR;
1387
1388 return VINF_SUCCESS;
1389}
1390
1391
1392/**
1393 * Disable SVM
1394 *
1395 * @returns VBox status code.
1396 * @param pVM The VM to operate on.
1397 */
1398HWACCMR0DECL(int) SVMR0Disable(PVM pVM)
1399{
1400 /** @todo hopefully this is not very expensive. */
1401
1402 /* Turn off SVM in the EFER MSR. */
1403 uint64_t val = ASMRdMsr(MSR_K6_EFER);
1404 ASMWrMsr(MSR_K6_EFER, val & ~MSR_K6_EFER_SVME);
1405
1406 /* Invalidate host state physical address. */
1407 ASMWrMsr(MSR_K8_VM_HSAVE_PA, 0);
1408
1409 Assert(pVM->hwaccm.s.svm.fSupported);
1410 return VINF_SUCCESS;
1411}
1412
1413
1414static int svmInterpretInvlPg(PVM pVM, PDISCPUSTATE pCpu, PCPUMCTXCORE pRegFrame, uint32_t uASID)
1415{
1416 OP_PARAMVAL param1;
1417 RTGCPTR addr;
1418
1419 int rc = DISQueryParamVal(pRegFrame, pCpu, &pCpu->param1, &param1, PARAM_SOURCE);
1420 if(VBOX_FAILURE(rc))
1421 return VERR_EM_INTERPRETER;
1422
1423 switch(param1.type)
1424 {
1425 case PARMTYPE_IMMEDIATE:
1426 case PARMTYPE_ADDRESS:
1427 if(!(param1.flags & PARAM_VAL32))
1428 return VERR_EM_INTERPRETER;
1429 addr = (RTGCPTR)param1.val.val32;
1430 break;
1431
1432 default:
1433 return VERR_EM_INTERPRETER;
1434 }
1435
1436 /** @todo is addr always a flat linear address or ds based
1437 * (in absence of segment override prefixes)????
1438 */
1439 rc = PGMInvalidatePage(pVM, addr);
1440 if (VBOX_SUCCESS(rc))
1441 {
1442 /* Manually invalidate the page for the VM's TLB. */
1443 SVMInvlpgA(addr, uASID);
1444 return VINF_SUCCESS;
1445 }
1446 /** @todo r=bird: we shouldn't ignore returns codes like this... I'm 99% sure the error is fatal. */
1447 return VERR_EM_INTERPRETER;
1448}
1449
1450/**
1451 * Interprets INVLPG
1452 *
1453 * @returns VBox status code.
1454 * @retval VINF_* Scheduling instructions.
1455 * @retval VERR_EM_INTERPRETER Something we can't cope with.
1456 * @retval VERR_* Fatal errors.
1457 *
1458 * @param pVM The VM handle.
1459 * @param pRegFrame The register frame.
1460 * @param ASID Tagged TLB id for the guest
1461 *
1462 * Updates the EIP if an instruction was executed successfully.
1463 */
1464static int SVMR0InterpretInvpg(PVM pVM, PCPUMCTXCORE pRegFrame, uint32_t uASID)
1465{
1466 /*
1467 * Only allow 32-bit code.
1468 */
1469 if (SELMIsSelector32Bit(pVM, pRegFrame->eflags, pRegFrame->cs, &pRegFrame->csHid))
1470 {
1471 RTGCPTR pbCode;
1472 int rc = SELMValidateAndConvertCSAddr(pVM, pRegFrame->eflags, pRegFrame->ss, pRegFrame->cs, &pRegFrame->csHid, (RTGCPTR)pRegFrame->eip, &pbCode);
1473 if (VBOX_SUCCESS(rc))
1474 {
1475 uint32_t cbOp;
1476 DISCPUSTATE Cpu;
1477
1478 Cpu.mode = CPUMODE_32BIT;
1479 rc = EMInterpretDisasOneEx(pVM, pbCode, pRegFrame, &Cpu, &cbOp);
1480 Assert(VBOX_FAILURE(rc) || Cpu.pCurInstr->opcode == OP_INVLPG);
1481 if (VBOX_SUCCESS(rc) && Cpu.pCurInstr->opcode == OP_INVLPG)
1482 {
1483 Assert(cbOp == Cpu.opsize);
1484 rc = svmInterpretInvlPg(pVM, &Cpu, pRegFrame, uASID);
1485 if (VBOX_SUCCESS(rc))
1486 {
1487 pRegFrame->eip += cbOp; /* Move on to the next instruction. */
1488 }
1489 return rc;
1490 }
1491 }
1492 }
1493 return VERR_EM_INTERPRETER;
1494}
1495
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette