VirtualBox

source: vbox/trunk/src/VBox/VMM/VMMR3/CPUMR3Db.cpp@ 64551

Last change on this file since 64551 was 63820, checked in by vboxsync, 8 years ago

CPUMR3Db: make cppcheck happy

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 41.8 KB
Line 
1/* $Id: CPUMR3Db.cpp 63820 2016-09-13 18:28:13Z vboxsync $ */
2/** @file
3 * CPUM - CPU database part.
4 */
5
6/*
7 * Copyright (C) 2013-2016 Oracle Corporation
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 */
17
18
19/*********************************************************************************************************************************
20* Header Files *
21*********************************************************************************************************************************/
22#define LOG_GROUP LOG_GROUP_CPUM
23#include <VBox/vmm/cpum.h>
24#include "CPUMInternal.h"
25#include <VBox/vmm/vm.h>
26#include <VBox/vmm/mm.h>
27
28#include <VBox/err.h>
29#include <iprt/asm-amd64-x86.h>
30#include <iprt/mem.h>
31#include <iprt/string.h>
32
33
34/*********************************************************************************************************************************
35* Structures and Typedefs *
36*********************************************************************************************************************************/
37typedef struct CPUMDBENTRY
38{
39 /** The CPU name. */
40 const char *pszName;
41 /** The full CPU name. */
42 const char *pszFullName;
43 /** The CPU vendor (CPUMCPUVENDOR). */
44 uint8_t enmVendor;
45 /** The CPU family. */
46 uint8_t uFamily;
47 /** The CPU model. */
48 uint8_t uModel;
49 /** The CPU stepping. */
50 uint8_t uStepping;
51 /** The microarchitecture. */
52 CPUMMICROARCH enmMicroarch;
53 /** Scalable bus frequency used for reporting other frequencies. */
54 uint64_t uScalableBusFreq;
55 /** Flags - CPUDB_F_XXX. */
56 uint32_t fFlags;
57 /** The maximum physical address with of the CPU. This should correspond to
58 * the value in CPUID leaf 0x80000008 when present. */
59 uint8_t cMaxPhysAddrWidth;
60 /** Pointer to an array of CPUID leaves. */
61 PCCPUMCPUIDLEAF paCpuIdLeaves;
62 /** The number of CPUID leaves in the array paCpuIdLeaves points to. */
63 uint32_t cCpuIdLeaves;
64 /** The method used to deal with unknown CPUID leaves. */
65 CPUMUNKNOWNCPUID enmUnknownCpuId;
66 /** The default unknown CPUID value. */
67 CPUMCPUID DefUnknownCpuId;
68
69 /** MSR mask. Several microarchitectures ignore higher bits of the */
70 uint32_t fMsrMask;
71
72 /** The number of ranges in the table pointed to b paMsrRanges. */
73 uint32_t cMsrRanges;
74 /** MSR ranges for this CPU. */
75 PCCPUMMSRRANGE paMsrRanges;
76} CPUMDBENTRY;
77
78
79/*********************************************************************************************************************************
80* Defined Constants And Macros *
81*********************************************************************************************************************************/
82/** @name CPUDB_F_XXX - CPUDBENTRY::fFlags
83 * @{ */
84/** Should execute all in IEM.
85 * @todo Implement this - currently done in Main... */
86#define CPUDB_F_EXECUTE_ALL_IN_IEM RT_BIT_32(0)
87/** @} */
88
89
90/** @def NULL_ALONE
91 * For eliminating an unnecessary data dependency in standalone builds (for
92 * VBoxSVC). */
93/** @def ZERO_ALONE
94 * For eliminating an unnecessary data size dependency in standalone builds (for
95 * VBoxSVC). */
96#ifndef CPUM_DB_STANDALONE
97# define NULL_ALONE(a_aTable) a_aTable
98# define ZERO_ALONE(a_cTable) a_cTable
99#else
100# define NULL_ALONE(a_aTable) NULL
101# define ZERO_ALONE(a_cTable) 0
102#endif
103
104
105/** @name Short macros for the MSR range entries.
106 *
107 * These are rather cryptic, but this is to reduce the attack on the right
108 * margin.
109 *
110 * @{ */
111/** Alias one MSR onto another (a_uTarget). */
112#define MAL(a_uMsr, a_szName, a_uTarget) \
113 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_MsrAlias, kCpumMsrWrFn_MsrAlias, 0, a_uTarget, 0, 0, a_szName)
114/** Functions handles everything. */
115#define MFN(a_uMsr, a_szName, a_enmRdFnSuff, a_enmWrFnSuff) \
116 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_##a_enmRdFnSuff, kCpumMsrWrFn_##a_enmWrFnSuff, 0, 0, 0, 0, a_szName)
117/** Functions handles everything, with GP mask. */
118#define MFG(a_uMsr, a_szName, a_enmRdFnSuff, a_enmWrFnSuff, a_fWrGpMask) \
119 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_##a_enmRdFnSuff, kCpumMsrWrFn_##a_enmWrFnSuff, 0, 0, 0, a_fWrGpMask, a_szName)
120/** Function handlers, read-only. */
121#define MFO(a_uMsr, a_szName, a_enmRdFnSuff) \
122 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_##a_enmRdFnSuff, kCpumMsrWrFn_ReadOnly, 0, 0, 0, UINT64_MAX, a_szName)
123/** Function handlers, ignore all writes. */
124#define MFI(a_uMsr, a_szName, a_enmRdFnSuff) \
125 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_##a_enmRdFnSuff, kCpumMsrWrFn_IgnoreWrite, 0, 0, UINT64_MAX, 0, a_szName)
126/** Function handlers, with value. */
127#define MFV(a_uMsr, a_szName, a_enmRdFnSuff, a_enmWrFnSuff, a_uValue) \
128 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_##a_enmRdFnSuff, kCpumMsrWrFn_##a_enmWrFnSuff, 0, a_uValue, 0, 0, a_szName)
129/** Function handlers, with write ignore mask. */
130#define MFW(a_uMsr, a_szName, a_enmRdFnSuff, a_enmWrFnSuff, a_fWrIgnMask) \
131 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_##a_enmRdFnSuff, kCpumMsrWrFn_##a_enmWrFnSuff, 0, 0, a_fWrIgnMask, 0, a_szName)
132/** Function handlers, extended version. */
133#define MFX(a_uMsr, a_szName, a_enmRdFnSuff, a_enmWrFnSuff, a_uValue, a_fWrIgnMask, a_fWrGpMask) \
134 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_##a_enmRdFnSuff, kCpumMsrWrFn_##a_enmWrFnSuff, 0, a_uValue, a_fWrIgnMask, a_fWrGpMask, a_szName)
135/** Function handlers, with CPUMCPU storage variable. */
136#define MFS(a_uMsr, a_szName, a_enmRdFnSuff, a_enmWrFnSuff, a_CpumCpuMember) \
137 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_##a_enmRdFnSuff, kCpumMsrWrFn_##a_enmWrFnSuff, \
138 RT_OFFSETOF(CPUMCPU, a_CpumCpuMember), 0, 0, 0, a_szName)
139/** Function handlers, with CPUMCPU storage variable, ignore mask and GP mask. */
140#define MFZ(a_uMsr, a_szName, a_enmRdFnSuff, a_enmWrFnSuff, a_CpumCpuMember, a_fWrIgnMask, a_fWrGpMask) \
141 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_##a_enmRdFnSuff, kCpumMsrWrFn_##a_enmWrFnSuff, \
142 RT_OFFSETOF(CPUMCPU, a_CpumCpuMember), 0, a_fWrIgnMask, a_fWrGpMask, a_szName)
143/** Read-only fixed value. */
144#define MVO(a_uMsr, a_szName, a_uValue) \
145 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_FixedValue, kCpumMsrWrFn_ReadOnly, 0, a_uValue, 0, UINT64_MAX, a_szName)
146/** Read-only fixed value, ignores all writes. */
147#define MVI(a_uMsr, a_szName, a_uValue) \
148 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_FixedValue, kCpumMsrWrFn_IgnoreWrite, 0, a_uValue, UINT64_MAX, 0, a_szName)
149/** Read fixed value, ignore writes outside GP mask. */
150#define MVG(a_uMsr, a_szName, a_uValue, a_fWrGpMask) \
151 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_FixedValue, kCpumMsrWrFn_IgnoreWrite, 0, a_uValue, 0, a_fWrGpMask, a_szName)
152/** Read fixed value, extended version with both GP and ignore masks. */
153#define MVX(a_uMsr, a_szName, a_uValue, a_fWrIgnMask, a_fWrGpMask) \
154 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_FixedValue, kCpumMsrWrFn_IgnoreWrite, 0, a_uValue, a_fWrIgnMask, a_fWrGpMask, a_szName)
155/** The short form, no CPUM backing. */
156#define MSN(a_uMsr, a_szName, a_enmRdFnSuff, a_enmWrFnSuff, a_uInitOrReadValue, a_fWrIgnMask, a_fWrGpMask) \
157 RINT(a_uMsr, a_uMsr, kCpumMsrRdFn_##a_enmRdFnSuff, kCpumMsrWrFn_##a_enmWrFnSuff, 0, \
158 a_uInitOrReadValue, a_fWrIgnMask, a_fWrGpMask, a_szName)
159
160/** Range: Functions handles everything. */
161#define RFN(a_uFirst, a_uLast, a_szName, a_enmRdFnSuff, a_enmWrFnSuff) \
162 RINT(a_uFirst, a_uLast, kCpumMsrRdFn_##a_enmRdFnSuff, kCpumMsrWrFn_##a_enmWrFnSuff, 0, 0, 0, 0, a_szName)
163/** Range: Read fixed value, read-only. */
164#define RVO(a_uFirst, a_uLast, a_szName, a_uValue) \
165 RINT(a_uFirst, a_uLast, kCpumMsrRdFn_FixedValue, kCpumMsrWrFn_ReadOnly, 0, a_uValue, 0, UINT64_MAX, a_szName)
166/** Range: Read fixed value, ignore writes. */
167#define RVI(a_uFirst, a_uLast, a_szName, a_uValue) \
168 RINT(a_uFirst, a_uLast, kCpumMsrRdFn_FixedValue, kCpumMsrWrFn_IgnoreWrite, 0, a_uValue, UINT64_MAX, 0, a_szName)
169/** Range: The short form, no CPUM backing. */
170#define RSN(a_uFirst, a_uLast, a_szName, a_enmRdFnSuff, a_enmWrFnSuff, a_uInitOrReadValue, a_fWrIgnMask, a_fWrGpMask) \
171 RINT(a_uFirst, a_uLast, kCpumMsrRdFn_##a_enmRdFnSuff, kCpumMsrWrFn_##a_enmWrFnSuff, 0, \
172 a_uInitOrReadValue, a_fWrIgnMask, a_fWrGpMask, a_szName)
173
174/** Internal form used by the macros. */
175#ifdef VBOX_WITH_STATISTICS
176# define RINT(a_uFirst, a_uLast, a_enmRdFn, a_enmWrFn, a_offCpumCpu, a_uInitOrReadValue, a_fWrIgnMask, a_fWrGpMask, a_szName) \
177 { a_uFirst, a_uLast, a_enmRdFn, a_enmWrFn, a_offCpumCpu, 0, a_uInitOrReadValue, a_fWrIgnMask, a_fWrGpMask, a_szName, \
178 { 0 }, { 0 }, { 0 }, { 0 } }
179#else
180# define RINT(a_uFirst, a_uLast, a_enmRdFn, a_enmWrFn, a_offCpumCpu, a_uInitOrReadValue, a_fWrIgnMask, a_fWrGpMask, a_szName) \
181 { a_uFirst, a_uLast, a_enmRdFn, a_enmWrFn, a_offCpumCpu, 0, a_uInitOrReadValue, a_fWrIgnMask, a_fWrGpMask, a_szName }
182#endif
183/** @} */
184
185#ifndef CPUM_DB_STANDALONE
186
187#include "cpus/Intel_Core_i7_6700K.h"
188#include "cpus/Intel_Core_i7_5600U.h"
189#include "cpus/Intel_Core_i7_3960X.h"
190#include "cpus/Intel_Core_i5_3570.h"
191#include "cpus/Intel_Core_i7_2635QM.h"
192#include "cpus/Intel_Xeon_X5482_3_20GHz.h"
193#include "cpus/Intel_Pentium_M_processor_2_00GHz.h"
194#include "cpus/Intel_Pentium_4_3_00GHz.h"
195#include "cpus/Intel_Pentium_N3530_2_16GHz.h"
196#include "cpus/Intel_Atom_330_1_60GHz.h"
197#include "cpus/Intel_80386.h"
198#include "cpus/Intel_80286.h"
199#include "cpus/Intel_80186.h"
200#include "cpus/Intel_8086.h"
201
202#include "cpus/AMD_FX_8150_Eight_Core.h"
203#include "cpus/AMD_Phenom_II_X6_1100T.h"
204#include "cpus/Quad_Core_AMD_Opteron_2384.h"
205#include "cpus/AMD_Athlon_64_X2_Dual_Core_4200.h"
206#include "cpus/AMD_Athlon_64_3200.h"
207
208#include "cpus/VIA_QuadCore_L4700_1_2_GHz.h"
209
210
211
212/**
213 * The database entries.
214 *
215 * 1. The first entry is special. It is the fallback for unknown
216 * processors. Thus, it better be pretty representative.
217 *
218 * 2. The first entry for a CPU vendor is likewise important as it is
219 * the default entry for that vendor.
220 *
221 * Generally we put the most recent CPUs first, since these tend to have the
222 * most complicated and backwards compatible list of MSRs.
223 */
224static CPUMDBENTRY const * const g_apCpumDbEntries[] =
225{
226#ifdef VBOX_CPUDB_Intel_Core_i7_6700K
227 &g_Entry_Intel_Core_i7_6700K,
228#endif
229#ifdef VBOX_CPUDB_Intel_Core_i7_5600U
230 &g_Entry_Intel_Core_i7_5600U,
231#endif
232#ifdef VBOX_CPUDB_Intel_Core_i5_3570
233 &g_Entry_Intel_Core_i5_3570,
234#endif
235#ifdef VBOX_CPUDB_Intel_Core_i7_3960X
236 &g_Entry_Intel_Core_i7_3960X,
237#endif
238#ifdef VBOX_CPUDB_Intel_Core_i7_2635QM
239 &g_Entry_Intel_Core_i7_2635QM,
240#endif
241#ifdef VBOX_CPUDB_Intel_Pentium_N3530_2_16GHz
242 &g_Entry_Intel_Pentium_N3530_2_16GHz,
243#endif
244#ifdef VBOX_CPUDB_Intel_Atom_330_1_60GHz
245 &g_Entry_Intel_Atom_330_1_60GHz,
246#endif
247#ifdef Intel_Pentium_M_processor_2_00GHz
248 &g_Entry_Intel_Pentium_M_processor_2_00GHz,
249#endif
250#ifdef VBOX_CPUDB_Intel_Xeon_X5482_3_20GHz
251 &g_Entry_Intel_Xeon_X5482_3_20GHz,
252#endif
253#ifdef VBOX_CPUDB_Intel_Pentium_4_3_00GHz
254 &g_Entry_Intel_Pentium_4_3_00GHz,
255#endif
256#ifdef VBOX_CPUDB_Intel_80486
257 &g_Entry_Intel_80486,
258#endif
259#ifdef VBOX_CPUDB_Intel_80386
260 &g_Entry_Intel_80386,
261#endif
262#ifdef VBOX_CPUDB_Intel_80286
263 &g_Entry_Intel_80286,
264#endif
265#ifdef VBOX_CPUDB_Intel_80186
266 &g_Entry_Intel_80186,
267#endif
268#ifdef VBOX_CPUDB_Intel_8086
269 &g_Entry_Intel_8086,
270#endif
271
272#ifdef VBOX_CPUDB_AMD_FX_8150_Eight_Core
273 &g_Entry_AMD_FX_8150_Eight_Core,
274#endif
275#ifdef VBOX_CPUDB_AMD_Phenom_II_X6_1100T
276 &g_Entry_AMD_Phenom_II_X6_1100T,
277#endif
278#ifdef VBOX_CPUDB_Quad_Core_AMD_Opteron_2384
279 &g_Entry_Quad_Core_AMD_Opteron_2384,
280#endif
281#ifdef VBOX_CPUDB_AMD_Athlon_64_X2_Dual_Core_4200
282 &g_Entry_AMD_Athlon_64_X2_Dual_Core_4200,
283#endif
284#ifdef VBOX_CPUDB_AMD_Athlon_64_3200
285 &g_Entry_AMD_Athlon_64_3200,
286#endif
287
288#ifdef VBOX_CPUDB_VIA_QuadCore_L4700_1_2_GHz
289 &g_Entry_VIA_QuadCore_L4700_1_2_GHz,
290#endif
291
292#ifdef VBOX_CPUDB_NEC_V20
293 &g_Entry_NEC_V20,
294#endif
295};
296
297
298
299/**
300 * Binary search used by cpumR3MsrRangesInsert and has some special properties
301 * wrt to mismatches.
302 *
303 * @returns Insert location.
304 * @param paMsrRanges The MSR ranges to search.
305 * @param cMsrRanges The number of MSR ranges.
306 * @param uMsr What to search for.
307 */
308static uint32_t cpumR3MsrRangesBinSearch(PCCPUMMSRRANGE paMsrRanges, uint32_t cMsrRanges, uint32_t uMsr)
309{
310 if (!cMsrRanges)
311 return 0;
312
313 uint32_t iStart = 0;
314 uint32_t iLast = cMsrRanges - 1;
315 for (;;)
316 {
317 uint32_t i = iStart + (iLast - iStart + 1) / 2;
318 if ( uMsr >= paMsrRanges[i].uFirst
319 && uMsr <= paMsrRanges[i].uLast)
320 return i;
321 if (uMsr < paMsrRanges[i].uFirst)
322 {
323 if (i <= iStart)
324 return i;
325 iLast = i - 1;
326 }
327 else
328 {
329 if (i >= iLast)
330 {
331 if (i < cMsrRanges)
332 i++;
333 return i;
334 }
335 iStart = i + 1;
336 }
337 }
338}
339
340
341/**
342 * Ensures that there is space for at least @a cNewRanges in the table,
343 * reallocating the table if necessary.
344 *
345 * @returns Pointer to the MSR ranges on success, NULL on failure. On failure
346 * @a *ppaMsrRanges is freed and set to NULL.
347 * @param pVM The cross context VM structure. If NULL,
348 * use the process heap, otherwise the VM's hyper heap.
349 * @param ppaMsrRanges The variable pointing to the ranges (input/output).
350 * @param cMsrRanges The current number of ranges.
351 * @param cNewRanges The number of ranges to be added.
352 */
353static PCPUMMSRRANGE cpumR3MsrRangesEnsureSpace(PVM pVM, PCPUMMSRRANGE *ppaMsrRanges, uint32_t cMsrRanges, uint32_t cNewRanges)
354{
355 uint32_t cMsrRangesAllocated;
356 if (!pVM)
357 cMsrRangesAllocated = RT_ALIGN_32(cMsrRanges, 16);
358 else
359 {
360 /*
361 * We're using the hyper heap now, but when the range array was copied over to it from
362 * the host-context heap, we only copy the exact size and not the ensured size.
363 * See @bugref{7270}.
364 */
365 cMsrRangesAllocated = cMsrRanges;
366 }
367 if (cMsrRangesAllocated < cMsrRanges + cNewRanges)
368 {
369 void *pvNew;
370 uint32_t cNew = RT_ALIGN_32(cMsrRanges + cNewRanges, 16);
371 if (pVM)
372 {
373 Assert(ppaMsrRanges == &pVM->cpum.s.GuestInfo.paMsrRangesR3);
374 Assert(cMsrRanges == pVM->cpum.s.GuestInfo.cMsrRanges);
375
376 size_t cb = cMsrRangesAllocated * sizeof(**ppaMsrRanges);
377 size_t cbNew = cNew * sizeof(**ppaMsrRanges);
378 int rc = MMR3HyperRealloc(pVM, *ppaMsrRanges, cb, 32, MM_TAG_CPUM_MSRS, cbNew, &pvNew);
379 if (RT_FAILURE(rc))
380 {
381 *ppaMsrRanges = NULL;
382 pVM->cpum.s.GuestInfo.paMsrRangesR0 = NIL_RTR0PTR;
383 pVM->cpum.s.GuestInfo.paMsrRangesRC = NIL_RTRCPTR;
384 LogRel(("CPUM: cpumR3MsrRangesEnsureSpace: MMR3HyperRealloc failed. rc=%Rrc\n", rc));
385 return NULL;
386 }
387 *ppaMsrRanges = (PCPUMMSRRANGE)pvNew;
388 }
389 else
390 {
391 pvNew = RTMemRealloc(*ppaMsrRanges, cNew * sizeof(**ppaMsrRanges));
392 if (!pvNew)
393 {
394 RTMemFree(*ppaMsrRanges);
395 *ppaMsrRanges = NULL;
396 return NULL;
397 }
398 }
399 *ppaMsrRanges = (PCPUMMSRRANGE)pvNew;
400 }
401
402 if (pVM)
403 {
404 /* Update R0 and RC pointers. */
405 Assert(ppaMsrRanges == &pVM->cpum.s.GuestInfo.paMsrRangesR3);
406 pVM->cpum.s.GuestInfo.paMsrRangesR0 = MMHyperR3ToR0(pVM, *ppaMsrRanges);
407 pVM->cpum.s.GuestInfo.paMsrRangesRC = MMHyperR3ToRC(pVM, *ppaMsrRanges);
408 }
409
410 return *ppaMsrRanges;
411}
412
413
414/**
415 * Inserts a new MSR range in into an sorted MSR range array.
416 *
417 * If the new MSR range overlaps existing ranges, the existing ones will be
418 * adjusted/removed to fit in the new one.
419 *
420 * @returns VBox status code.
421 * @retval VINF_SUCCESS
422 * @retval VERR_NO_MEMORY
423 *
424 * @param pVM The cross context VM structure. If NULL,
425 * use the process heap, otherwise the VM's hyper heap.
426 * @param ppaMsrRanges The variable pointing to the ranges (input/output).
427 * Must be NULL if using the hyper heap.
428 * @param pcMsrRanges The variable holding number of ranges. Must be NULL
429 * if using the hyper heap.
430 * @param pNewRange The new range.
431 */
432int cpumR3MsrRangesInsert(PVM pVM, PCPUMMSRRANGE *ppaMsrRanges, uint32_t *pcMsrRanges, PCCPUMMSRRANGE pNewRange)
433{
434 Assert(pNewRange->uLast >= pNewRange->uFirst);
435 Assert(pNewRange->enmRdFn > kCpumMsrRdFn_Invalid && pNewRange->enmRdFn < kCpumMsrRdFn_End);
436 Assert(pNewRange->enmWrFn > kCpumMsrWrFn_Invalid && pNewRange->enmWrFn < kCpumMsrWrFn_End);
437
438 /*
439 * Validate and use the VM's MSR ranges array if we are using the hyper heap.
440 */
441 if (pVM)
442 {
443 AssertReturn(!ppaMsrRanges, VERR_INVALID_PARAMETER);
444 AssertReturn(!pcMsrRanges, VERR_INVALID_PARAMETER);
445
446 ppaMsrRanges = &pVM->cpum.s.GuestInfo.paMsrRangesR3;
447 pcMsrRanges = &pVM->cpum.s.GuestInfo.cMsrRanges;
448 }
449 else
450 {
451 AssertReturn(ppaMsrRanges, VERR_INVALID_POINTER);
452 AssertReturn(pcMsrRanges, VERR_INVALID_POINTER);
453 }
454
455 uint32_t cMsrRanges = *pcMsrRanges;
456 PCPUMMSRRANGE paMsrRanges = *ppaMsrRanges;
457
458 /*
459 * Optimize the linear insertion case where we add new entries at the end.
460 */
461 if ( cMsrRanges > 0
462 && paMsrRanges[cMsrRanges - 1].uLast < pNewRange->uFirst)
463 {
464 paMsrRanges = cpumR3MsrRangesEnsureSpace(pVM, ppaMsrRanges, cMsrRanges, 1);
465 if (!paMsrRanges)
466 return VERR_NO_MEMORY;
467 paMsrRanges[cMsrRanges] = *pNewRange;
468 *pcMsrRanges += 1;
469 }
470 else
471 {
472 uint32_t i = cpumR3MsrRangesBinSearch(paMsrRanges, cMsrRanges, pNewRange->uFirst);
473 Assert(i == cMsrRanges || pNewRange->uFirst <= paMsrRanges[i].uLast);
474 Assert(i == 0 || pNewRange->uFirst > paMsrRanges[i - 1].uLast);
475
476 /*
477 * Adding an entirely new entry?
478 */
479 if ( i >= cMsrRanges
480 || pNewRange->uLast < paMsrRanges[i].uFirst)
481 {
482 paMsrRanges = cpumR3MsrRangesEnsureSpace(pVM, ppaMsrRanges, cMsrRanges, 1);
483 if (!paMsrRanges)
484 return VERR_NO_MEMORY;
485 if (i < cMsrRanges)
486 memmove(&paMsrRanges[i + 1], &paMsrRanges[i], (cMsrRanges - i) * sizeof(paMsrRanges[0]));
487 paMsrRanges[i] = *pNewRange;
488 *pcMsrRanges += 1;
489 }
490 /*
491 * Replace existing entry?
492 */
493 else if ( pNewRange->uFirst == paMsrRanges[i].uFirst
494 && pNewRange->uLast == paMsrRanges[i].uLast)
495 paMsrRanges[i] = *pNewRange;
496 /*
497 * Splitting an existing entry?
498 */
499 else if ( pNewRange->uFirst > paMsrRanges[i].uFirst
500 && pNewRange->uLast < paMsrRanges[i].uLast)
501 {
502 paMsrRanges = cpumR3MsrRangesEnsureSpace(pVM, ppaMsrRanges, cMsrRanges, 2);
503 if (!paMsrRanges)
504 return VERR_NO_MEMORY;
505 if (i < cMsrRanges)
506 memmove(&paMsrRanges[i + 2], &paMsrRanges[i], (cMsrRanges - i) * sizeof(paMsrRanges[0]));
507 paMsrRanges[i + 1] = *pNewRange;
508 paMsrRanges[i + 2] = paMsrRanges[i];
509 paMsrRanges[i ].uLast = pNewRange->uFirst - 1;
510 paMsrRanges[i + 2].uFirst = pNewRange->uLast + 1;
511 *pcMsrRanges += 2;
512 }
513 /*
514 * Complicated scenarios that can affect more than one range.
515 *
516 * The current code does not optimize memmove calls when replacing
517 * one or more existing ranges, because it's tedious to deal with and
518 * not expected to be a frequent usage scenario.
519 */
520 else
521 {
522 /* Adjust start of first match? */
523 if ( pNewRange->uFirst <= paMsrRanges[i].uFirst
524 && pNewRange->uLast < paMsrRanges[i].uLast)
525 paMsrRanges[i].uFirst = pNewRange->uLast + 1;
526 else
527 {
528 /* Adjust end of first match? */
529 if (pNewRange->uFirst > paMsrRanges[i].uFirst)
530 {
531 Assert(paMsrRanges[i].uLast >= pNewRange->uFirst);
532 paMsrRanges[i].uLast = pNewRange->uFirst - 1;
533 i++;
534 }
535 /* Replace the whole first match (lazy bird). */
536 else
537 {
538 if (i + 1 < cMsrRanges)
539 memmove(&paMsrRanges[i], &paMsrRanges[i + 1], (cMsrRanges - i - 1) * sizeof(paMsrRanges[0]));
540 cMsrRanges = *pcMsrRanges -= 1;
541 }
542
543 /* Do the new range affect more ranges? */
544 while ( i < cMsrRanges
545 && pNewRange->uLast >= paMsrRanges[i].uFirst)
546 {
547 if (pNewRange->uLast < paMsrRanges[i].uLast)
548 {
549 /* Adjust the start of it, then we're done. */
550 paMsrRanges[i].uFirst = pNewRange->uLast + 1;
551 break;
552 }
553
554 /* Remove it entirely. */
555 if (i + 1 < cMsrRanges)
556 memmove(&paMsrRanges[i], &paMsrRanges[i + 1], (cMsrRanges - i - 1) * sizeof(paMsrRanges[0]));
557 cMsrRanges = *pcMsrRanges -= 1;
558 }
559 }
560
561 /* Now, perform a normal insertion. */
562 paMsrRanges = cpumR3MsrRangesEnsureSpace(pVM, ppaMsrRanges, cMsrRanges, 1);
563 if (!paMsrRanges)
564 return VERR_NO_MEMORY;
565 if (i < cMsrRanges)
566 memmove(&paMsrRanges[i + 1], &paMsrRanges[i], (cMsrRanges - i) * sizeof(paMsrRanges[0]));
567 paMsrRanges[i] = *pNewRange;
568 *pcMsrRanges += 1;
569 }
570 }
571
572 return VINF_SUCCESS;
573}
574
575
576/**
577 * Worker for cpumR3MsrApplyFudge that applies one table.
578 *
579 * @returns VBox status code.
580 * @param pVM The cross context VM structure.
581 * @param paRanges Array of MSRs to fudge.
582 * @param cRanges Number of MSRs in the array.
583 */
584static int cpumR3MsrApplyFudgeTable(PVM pVM, PCCPUMMSRRANGE paRanges, size_t cRanges)
585{
586 for (uint32_t i = 0; i < cRanges; i++)
587 if (!cpumLookupMsrRange(pVM, paRanges[i].uFirst))
588 {
589 LogRel(("CPUM: MSR fudge: %#010x %s\n", paRanges[i].uFirst, paRanges[i].szName));
590 int rc = cpumR3MsrRangesInsert(NULL /* pVM */, &pVM->cpum.s.GuestInfo.paMsrRangesR3, &pVM->cpum.s.GuestInfo.cMsrRanges,
591 &paRanges[i]);
592 if (RT_FAILURE(rc))
593 return rc;
594 }
595 return VINF_SUCCESS;
596}
597
598
599/**
600 * Fudges the MSRs that guest are known to access in some odd cases.
601 *
602 * A typical example is a VM that has been moved between different hosts where
603 * for instance the cpu vendor differs.
604 *
605 * Another example is older CPU profiles (e.g. Atom Bonnet) for newer CPUs (e.g.
606 * Atom Silvermont), where features reported thru CPUID aren't present in the
607 * MSRs (e.g. AMD64_TSC_AUX).
608 *
609 *
610 * @returns VBox status code.
611 * @param pVM The cross context VM structure.
612 */
613int cpumR3MsrApplyFudge(PVM pVM)
614{
615 /*
616 * Basic.
617 */
618 static CPUMMSRRANGE const s_aFudgeMsrs[] =
619 {
620 MFO(0x00000000, "IA32_P5_MC_ADDR", Ia32P5McAddr),
621 MFX(0x00000001, "IA32_P5_MC_TYPE", Ia32P5McType, Ia32P5McType, 0, 0, UINT64_MAX),
622 MVO(0x00000017, "IA32_PLATFORM_ID", 0),
623 MFN(0x0000001b, "IA32_APIC_BASE", Ia32ApicBase, Ia32ApicBase),
624 MVI(0x0000008b, "BIOS_SIGN", 0),
625 MFX(0x000000fe, "IA32_MTRRCAP", Ia32MtrrCap, ReadOnly, 0x508, 0, 0),
626 MFX(0x00000179, "IA32_MCG_CAP", Ia32McgCap, ReadOnly, 0x005, 0, 0),
627 MFX(0x0000017a, "IA32_MCG_STATUS", Ia32McgStatus, Ia32McgStatus, 0, ~(uint64_t)UINT32_MAX, 0),
628 MFN(0x000001a0, "IA32_MISC_ENABLE", Ia32MiscEnable, Ia32MiscEnable),
629 MFN(0x000001d9, "IA32_DEBUGCTL", Ia32DebugCtl, Ia32DebugCtl),
630 MFO(0x000001db, "P6_LAST_BRANCH_FROM_IP", P6LastBranchFromIp),
631 MFO(0x000001dc, "P6_LAST_BRANCH_TO_IP", P6LastBranchToIp),
632 MFO(0x000001dd, "P6_LAST_INT_FROM_IP", P6LastIntFromIp),
633 MFO(0x000001de, "P6_LAST_INT_TO_IP", P6LastIntToIp),
634 MFS(0x00000277, "IA32_PAT", Ia32Pat, Ia32Pat, Guest.msrPAT),
635 MFZ(0x000002ff, "IA32_MTRR_DEF_TYPE", Ia32MtrrDefType, Ia32MtrrDefType, GuestMsrs.msr.MtrrDefType, 0, ~(uint64_t)0xc07),
636 MFN(0x00000400, "IA32_MCi_CTL_STATUS_ADDR_MISC", Ia32McCtlStatusAddrMiscN, Ia32McCtlStatusAddrMiscN),
637 };
638 int rc = cpumR3MsrApplyFudgeTable(pVM, &s_aFudgeMsrs[0], RT_ELEMENTS(s_aFudgeMsrs));
639 AssertLogRelRCReturn(rc, rc);
640
641 /*
642 * XP might mistake opterons and other newer CPUs for P4s.
643 */
644 if (pVM->cpum.s.GuestFeatures.uFamily >= 0xf)
645 {
646 static CPUMMSRRANGE const s_aP4FudgeMsrs[] =
647 {
648 MFX(0x0000002c, "P4_EBC_FREQUENCY_ID", IntelP4EbcFrequencyId, IntelP4EbcFrequencyId, 0xf12010f, UINT64_MAX, 0),
649 };
650 rc = cpumR3MsrApplyFudgeTable(pVM, &s_aP4FudgeMsrs[0], RT_ELEMENTS(s_aP4FudgeMsrs));
651 AssertLogRelRCReturn(rc, rc);
652 }
653
654 if (pVM->cpum.s.GuestFeatures.fRdTscP)
655 {
656 static CPUMMSRRANGE const s_aRdTscPFudgeMsrs[] =
657 {
658 MFX(0xc0000103, "AMD64_TSC_AUX", Amd64TscAux, Amd64TscAux, 0, 0, ~(uint64_t)UINT32_MAX),
659 };
660 rc = cpumR3MsrApplyFudgeTable(pVM, &s_aRdTscPFudgeMsrs[0], RT_ELEMENTS(s_aRdTscPFudgeMsrs));
661 AssertLogRelRCReturn(rc, rc);
662 }
663
664 return rc;
665}
666
667
668/**
669 * Do we consider @a enmConsider a better match for @a enmTarget than
670 * @a enmFound?
671 *
672 * Only called when @a enmConsider isn't exactly what we're looking for.
673 *
674 * @returns true/false.
675 * @param enmConsider The new microarch to consider.
676 * @param enmTarget The target microarch.
677 * @param enmFound The best microarch match we've found thus far.
678 */
679DECLINLINE(bool) cpumR3DbIsBetterMarchMatch(CPUMMICROARCH enmConsider, CPUMMICROARCH enmTarget, CPUMMICROARCH enmFound)
680{
681 Assert(enmConsider != enmTarget);
682
683 /*
684 * If we've got an march match, don't bother with enmConsider.
685 */
686 if (enmFound == enmTarget)
687 return false;
688
689 /*
690 * Found is below: Pick 'consider' if it's closer to the target or above it.
691 */
692 if (enmFound < enmTarget)
693 return enmConsider > enmFound;
694
695 /*
696 * Found is above: Pick 'consider' if it's also above (paranoia: or equal)
697 * and but closer to the target.
698 */
699 return enmConsider >= enmTarget && enmConsider < enmFound;
700}
701
702
703/**
704 * Do we consider @a enmConsider a better match for @a enmTarget than
705 * @a enmFound?
706 *
707 * Only called for intel family 06h CPUs.
708 *
709 * @returns true/false.
710 * @param enmConsider The new microarch to consider.
711 * @param enmTarget The target microarch.
712 * @param enmFound The best microarch match we've found thus far.
713 */
714static bool cpumR3DbIsBetterIntelFam06Match(CPUMMICROARCH enmConsider, CPUMMICROARCH enmTarget, CPUMMICROARCH enmFound)
715{
716 /* Check intel family 06h claims. */
717 AssertReturn(enmConsider >= kCpumMicroarch_Intel_P6_Core_Atom_First && enmConsider <= kCpumMicroarch_Intel_P6_Core_Atom_End,
718 false);
719 AssertReturn(enmTarget >= kCpumMicroarch_Intel_P6_Core_Atom_First && enmTarget <= kCpumMicroarch_Intel_P6_Core_Atom_End,
720 false);
721
722 /* Put matches out of the way. */
723 if (enmConsider == enmTarget)
724 return true;
725 if (enmFound == enmTarget)
726 return false;
727
728 /* If found isn't a family 06h march, whatever we're considering must be a better choice. */
729 if ( enmFound < kCpumMicroarch_Intel_P6_Core_Atom_First
730 || enmFound > kCpumMicroarch_Intel_P6_Core_Atom_End)
731 return true;
732
733 /*
734 * The family 06h stuff is split into three categories:
735 * - Common P6 heritage
736 * - Core
737 * - Atom
738 *
739 * Determin which of the three arguments are Atom marchs, because that's
740 * all we need to make the right choice.
741 */
742 bool const fConsiderAtom = enmConsider >= kCpumMicroarch_Intel_Atom_First;
743 bool const fTargetAtom = enmTarget >= kCpumMicroarch_Intel_Atom_First;
744 bool const fFoundAtom = enmFound >= kCpumMicroarch_Intel_Atom_First;
745
746 /*
747 * Want atom:
748 */
749 if (fTargetAtom)
750 {
751 /* Pick the atom if we've got one of each.*/
752 if (fConsiderAtom != fFoundAtom)
753 return fConsiderAtom;
754 /* If we haven't got any atoms under consideration, pick a P6 or the earlier core.
755 Note! Not entirely sure Dothan is the best choice, but it'll do for now. */
756 if (!fConsiderAtom)
757 {
758 if (enmConsider > enmFound)
759 return enmConsider <= kCpumMicroarch_Intel_P6_M_Dothan;
760 return enmFound > kCpumMicroarch_Intel_P6_M_Dothan;
761 }
762 /* else: same category, default comparison rules. */
763 Assert(fConsiderAtom && fFoundAtom);
764 }
765 /*
766 * Want non-atom:
767 */
768 /* Pick the non-atom if we've got one of each. */
769 else if (fConsiderAtom != fFoundAtom)
770 return fFoundAtom;
771 /* If we've only got atoms under consideration, pick the older one just to pick something. */
772 else if (fConsiderAtom)
773 return enmConsider < enmFound;
774 else
775 Assert(!fConsiderAtom && !fFoundAtom);
776
777 /*
778 * Same basic category. Do same compare as caller.
779 */
780 return cpumR3DbIsBetterMarchMatch(enmConsider, enmTarget, enmFound);
781}
782
783
784int cpumR3DbGetCpuInfo(const char *pszName, PCPUMINFO pInfo)
785{
786 CPUMDBENTRY const *pEntry = NULL;
787 int rc;
788
789 if (!strcmp(pszName, "host"))
790 {
791 /*
792 * Create a CPU database entry for the host CPU. This means getting
793 * the CPUID bits from the real CPU and grabbing the closest matching
794 * database entry for MSRs.
795 */
796 rc = CPUMR3CpuIdDetectUnknownLeafMethod(&pInfo->enmUnknownCpuIdMethod, &pInfo->DefCpuId);
797 if (RT_FAILURE(rc))
798 return rc;
799 rc = CPUMR3CpuIdCollectLeaves(&pInfo->paCpuIdLeavesR3, &pInfo->cCpuIdLeaves);
800 if (RT_FAILURE(rc))
801 return rc;
802
803 /* Lookup database entry for MSRs. */
804 CPUMCPUVENDOR const enmVendor = CPUMR3CpuIdDetectVendorEx(pInfo->paCpuIdLeavesR3[0].uEax,
805 pInfo->paCpuIdLeavesR3[0].uEbx,
806 pInfo->paCpuIdLeavesR3[0].uEcx,
807 pInfo->paCpuIdLeavesR3[0].uEdx);
808 uint32_t const uStd1Eax = pInfo->paCpuIdLeavesR3[1].uEax;
809 uint8_t const uFamily = ASMGetCpuFamily(uStd1Eax);
810 uint8_t const uModel = ASMGetCpuModel(uStd1Eax, enmVendor == CPUMCPUVENDOR_INTEL);
811 uint8_t const uStepping = ASMGetCpuStepping(uStd1Eax);
812 CPUMMICROARCH const enmMicroarch = CPUMR3CpuIdDetermineMicroarchEx(enmVendor, uFamily, uModel, uStepping);
813
814 for (unsigned i = 0; i < RT_ELEMENTS(g_apCpumDbEntries); i++)
815 {
816 CPUMDBENTRY const *pCur = g_apCpumDbEntries[i];
817 if ((CPUMCPUVENDOR)pCur->enmVendor == enmVendor)
818 {
819 /* Match against Family, Microarch, model and stepping. Except
820 for family, always match the closer with preference given to
821 the later/older ones. */
822 if (pCur->uFamily == uFamily)
823 {
824 if (pCur->enmMicroarch == enmMicroarch)
825 {
826 if (pCur->uModel == uModel)
827 {
828 if (pCur->uStepping == uStepping)
829 {
830 /* Perfect match. */
831 pEntry = pCur;
832 break;
833 }
834
835 if ( !pEntry
836 || pEntry->uModel != uModel
837 || pEntry->enmMicroarch != enmMicroarch
838 || pEntry->uFamily != uFamily)
839 pEntry = pCur;
840 else if ( pCur->uStepping >= uStepping
841 ? pCur->uStepping < pEntry->uStepping || pEntry->uStepping < uStepping
842 : pCur->uStepping > pEntry->uStepping)
843 pEntry = pCur;
844 }
845 else if ( !pEntry
846 || pEntry->enmMicroarch != enmMicroarch
847 || pEntry->uFamily != uFamily)
848 pEntry = pCur;
849 else if ( pCur->uModel >= uModel
850 ? pCur->uModel < pEntry->uModel || pEntry->uModel < uModel
851 : pCur->uModel > pEntry->uModel)
852 pEntry = pCur;
853 }
854 else if ( !pEntry
855 || pEntry->uFamily != uFamily)
856 pEntry = pCur;
857 /* Special march matching rules applies to intel family 06h. */
858 else if ( enmVendor == CPUMCPUVENDOR_INTEL
859 && uFamily == 6
860 ? cpumR3DbIsBetterIntelFam06Match(pCur->enmMicroarch, enmMicroarch, pEntry->enmMicroarch)
861 : cpumR3DbIsBetterMarchMatch(pCur->enmMicroarch, enmMicroarch, pEntry->enmMicroarch))
862 pEntry = pCur;
863 }
864 /* We don't do closeness matching on family, we use the first
865 entry for the CPU vendor instead. (P4 workaround.) */
866 else if (!pEntry)
867 pEntry = pCur;
868 }
869 }
870
871 if (pEntry)
872 LogRel(("CPUM: Matched host CPU %s %#x/%#x/%#x %s with CPU DB entry '%s' (%s %#x/%#x/%#x %s)\n",
873 CPUMR3CpuVendorName(enmVendor), uFamily, uModel, uStepping, CPUMR3MicroarchName(enmMicroarch),
874 pEntry->pszName, CPUMR3CpuVendorName((CPUMCPUVENDOR)pEntry->enmVendor), pEntry->uFamily, pEntry->uModel,
875 pEntry->uStepping, CPUMR3MicroarchName(pEntry->enmMicroarch) ));
876 else
877 {
878 pEntry = g_apCpumDbEntries[0];
879 LogRel(("CPUM: No matching processor database entry %s %#x/%#x/%#x %s, falling back on '%s'\n",
880 CPUMR3CpuVendorName(enmVendor), uFamily, uModel, uStepping, CPUMR3MicroarchName(enmMicroarch),
881 pEntry->pszName));
882 }
883 }
884 else
885 {
886 /*
887 * We're supposed to be emulating a specific CPU that is included in
888 * our CPU database. The CPUID tables needs to be copied onto the
889 * heap so the caller can modify them and so they can be freed like
890 * in the host case above.
891 */
892 for (unsigned i = 0; i < RT_ELEMENTS(g_apCpumDbEntries); i++)
893 if (!strcmp(pszName, g_apCpumDbEntries[i]->pszName))
894 {
895 pEntry = g_apCpumDbEntries[i];
896 break;
897 }
898 if (!pEntry)
899 {
900 LogRel(("CPUM: Cannot locate any CPU by the name '%s'\n", pszName));
901 return VERR_CPUM_DB_CPU_NOT_FOUND;
902 }
903
904 pInfo->cCpuIdLeaves = pEntry->cCpuIdLeaves;
905 if (pEntry->cCpuIdLeaves)
906 {
907 /* Must allocate a multiple of 16 here, matching cpumR3CpuIdEnsureSpace. */
908 size_t cbExtra = sizeof(pEntry->paCpuIdLeaves[0]) * (RT_ALIGN(pEntry->cCpuIdLeaves, 16) - pEntry->cCpuIdLeaves);
909 pInfo->paCpuIdLeavesR3 = (PCPUMCPUIDLEAF)RTMemDupEx(pEntry->paCpuIdLeaves,
910 sizeof(pEntry->paCpuIdLeaves[0]) * pEntry->cCpuIdLeaves,
911 cbExtra);
912 if (!pInfo->paCpuIdLeavesR3)
913 return VERR_NO_MEMORY;
914 }
915 else
916 pInfo->paCpuIdLeavesR3 = NULL;
917
918 pInfo->enmUnknownCpuIdMethod = pEntry->enmUnknownCpuId;
919 pInfo->DefCpuId = pEntry->DefUnknownCpuId;
920
921 LogRel(("CPUM: Using CPU DB entry '%s' (%s %#x/%#x/%#x %s)\n",
922 pEntry->pszName, CPUMR3CpuVendorName((CPUMCPUVENDOR)pEntry->enmVendor),
923 pEntry->uFamily, pEntry->uModel, pEntry->uStepping, CPUMR3MicroarchName(pEntry->enmMicroarch) ));
924 }
925
926 pInfo->fMsrMask = pEntry->fMsrMask;
927 pInfo->iFirstExtCpuIdLeaf = 0; /* Set by caller. */
928 pInfo->uPadding = 0;
929 pInfo->uScalableBusFreq = pEntry->uScalableBusFreq;
930 pInfo->paCpuIdLeavesR0 = NIL_RTR0PTR;
931 pInfo->paMsrRangesR0 = NIL_RTR0PTR;
932 pInfo->paCpuIdLeavesRC = NIL_RTRCPTR;
933 pInfo->paMsrRangesRC = NIL_RTRCPTR;
934
935 /*
936 * Copy the MSR range.
937 */
938 uint32_t cMsrs = 0;
939 PCPUMMSRRANGE paMsrs = NULL;
940
941 PCCPUMMSRRANGE pCurMsr = pEntry->paMsrRanges;
942 uint32_t cLeft = pEntry->cMsrRanges;
943 while (cLeft-- > 0)
944 {
945 rc = cpumR3MsrRangesInsert(NULL /* pVM */, &paMsrs, &cMsrs, pCurMsr);
946 if (RT_FAILURE(rc))
947 {
948 Assert(!paMsrs); /* The above function frees this. */
949 RTMemFree(pInfo->paCpuIdLeavesR3);
950 pInfo->paCpuIdLeavesR3 = NULL;
951 return rc;
952 }
953 pCurMsr++;
954 }
955
956 pInfo->paMsrRangesR3 = paMsrs;
957 pInfo->cMsrRanges = cMsrs;
958 return VINF_SUCCESS;
959}
960
961
962/**
963 * Insert an MSR range into the VM.
964 *
965 * If the new MSR range overlaps existing ranges, the existing ones will be
966 * adjusted/removed to fit in the new one.
967 *
968 * @returns VBox status code.
969 * @param pVM The cross context VM structure.
970 * @param pNewRange Pointer to the MSR range being inserted.
971 */
972VMMR3DECL(int) CPUMR3MsrRangesInsert(PVM pVM, PCCPUMMSRRANGE pNewRange)
973{
974 AssertReturn(pVM, VERR_INVALID_PARAMETER);
975 AssertReturn(pNewRange, VERR_INVALID_PARAMETER);
976
977 return cpumR3MsrRangesInsert(pVM, NULL /* ppaMsrRanges */, NULL /* pcMsrRanges */, pNewRange);
978}
979
980
981/**
982 * Register statistics for the MSRs.
983 *
984 * This must not be called before the MSRs have been finalized and moved to the
985 * hyper heap.
986 *
987 * @returns VBox status code.
988 * @param pVM The cross context VM structure.
989 */
990int cpumR3MsrRegStats(PVM pVM)
991{
992 /*
993 * Global statistics.
994 */
995 PCPUM pCpum = &pVM->cpum.s;
996 STAM_REL_REG(pVM, &pCpum->cMsrReads, STAMTYPE_COUNTER, "/CPUM/MSR-Totals/Reads",
997 STAMUNIT_OCCURENCES, "All RDMSRs making it to CPUM.");
998 STAM_REL_REG(pVM, &pCpum->cMsrReadsRaiseGp, STAMTYPE_COUNTER, "/CPUM/MSR-Totals/ReadsRaisingGP",
999 STAMUNIT_OCCURENCES, "RDMSR raising #GPs, except unknown MSRs.");
1000 STAM_REL_REG(pVM, &pCpum->cMsrReadsUnknown, STAMTYPE_COUNTER, "/CPUM/MSR-Totals/ReadsUnknown",
1001 STAMUNIT_OCCURENCES, "RDMSR on unknown MSRs (raises #GP).");
1002 STAM_REL_REG(pVM, &pCpum->cMsrWrites, STAMTYPE_COUNTER, "/CPUM/MSR-Totals/Writes",
1003 STAMUNIT_OCCURENCES, "All RDMSRs making it to CPUM.");
1004 STAM_REL_REG(pVM, &pCpum->cMsrWritesRaiseGp, STAMTYPE_COUNTER, "/CPUM/MSR-Totals/WritesRaisingGP",
1005 STAMUNIT_OCCURENCES, "WRMSR raising #GPs, except unknown MSRs.");
1006 STAM_REL_REG(pVM, &pCpum->cMsrWritesToIgnoredBits, STAMTYPE_COUNTER, "/CPUM/MSR-Totals/WritesToIgnoredBits",
1007 STAMUNIT_OCCURENCES, "Writing of ignored bits.");
1008 STAM_REL_REG(pVM, &pCpum->cMsrWritesUnknown, STAMTYPE_COUNTER, "/CPUM/MSR-Totals/WritesUnknown",
1009 STAMUNIT_OCCURENCES, "WRMSR on unknown MSRs (raises #GP).");
1010
1011
1012# ifdef VBOX_WITH_STATISTICS
1013 /*
1014 * Per range.
1015 */
1016 PCPUMMSRRANGE paRanges = pVM->cpum.s.GuestInfo.paMsrRangesR3;
1017 uint32_t cRanges = pVM->cpum.s.GuestInfo.cMsrRanges;
1018 for (uint32_t i = 0; i < cRanges; i++)
1019 {
1020 char szName[160];
1021 ssize_t cchName;
1022
1023 if (paRanges[i].uFirst == paRanges[i].uLast)
1024 cchName = RTStrPrintf(szName, sizeof(szName), "/CPUM/MSRs/%#010x-%s",
1025 paRanges[i].uFirst, paRanges[i].szName);
1026 else
1027 cchName = RTStrPrintf(szName, sizeof(szName), "/CPUM/MSRs/%#010x-%#010x-%s",
1028 paRanges[i].uFirst, paRanges[i].uLast, paRanges[i].szName);
1029
1030 RTStrCopy(&szName[cchName], sizeof(szName) - cchName, "-reads");
1031 STAMR3Register(pVM, &paRanges[i].cReads, STAMTYPE_COUNTER, STAMVISIBILITY_ALWAYS, szName, STAMUNIT_OCCURENCES, "RDMSR");
1032
1033 RTStrCopy(&szName[cchName], sizeof(szName) - cchName, "-writes");
1034 STAMR3Register(pVM, &paRanges[i].cWrites, STAMTYPE_COUNTER, STAMVISIBILITY_USED, szName, STAMUNIT_OCCURENCES, "WRMSR");
1035
1036 RTStrCopy(&szName[cchName], sizeof(szName) - cchName, "-GPs");
1037 STAMR3Register(pVM, &paRanges[i].cGps, STAMTYPE_COUNTER, STAMVISIBILITY_USED, szName, STAMUNIT_OCCURENCES, "#GPs");
1038
1039 RTStrCopy(&szName[cchName], sizeof(szName) - cchName, "-ign-bits-writes");
1040 STAMR3Register(pVM, &paRanges[i].cIgnoredBits, STAMTYPE_COUNTER, STAMVISIBILITY_USED, szName, STAMUNIT_OCCURENCES, "WRMSR w/ ignored bits");
1041 }
1042# endif /* VBOX_WITH_STATISTICS */
1043
1044 return VINF_SUCCESS;
1045}
1046
1047#endif /* !CPUM_DB_STANDALONE */
1048
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette