VirtualBox

source: vbox/trunk/src/VBox/VMM/VMMR3/EM.cpp@ 44397

Last change on this file since 44397 was 44375, checked in by vboxsync, 12 years ago

EM: pVM -> pUVM for main, mark as many as possible interfaces module internal.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 109.8 KB
Line 
1/* $Id: EM.cpp 44375 2013-01-25 12:41:24Z vboxsync $ */
2/** @file
3 * EM - Execution Monitor / Manager.
4 */
5
6/*
7 * Copyright (C) 2006-2013 Oracle Corporation
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 */
17
18/** @page pg_em EM - The Execution Monitor / Manager
19 *
20 * The Execution Monitor/Manager is responsible for running the VM, scheduling
21 * the right kind of execution (Raw-mode, Hardware Assisted, Recompiled or
22 * Interpreted), and keeping the CPU states in sync. The function
23 * EMR3ExecuteVM() is the 'main-loop' of the VM, while each of the execution
24 * modes has different inner loops (emR3RawExecute, emR3HmExecute, and
25 * emR3RemExecute).
26 *
27 * The interpreted execution is only used to avoid switching between
28 * raw-mode/hm and the recompiler when fielding virtualization traps/faults.
29 * The interpretation is thus implemented as part of EM.
30 *
31 * @see grp_em
32 */
33
34/*******************************************************************************
35* Header Files *
36*******************************************************************************/
37#define LOG_GROUP LOG_GROUP_EM
38#include <VBox/vmm/em.h>
39#include <VBox/vmm/vmm.h>
40#include <VBox/vmm/patm.h>
41#include <VBox/vmm/csam.h>
42#include <VBox/vmm/selm.h>
43#include <VBox/vmm/trpm.h>
44#include <VBox/vmm/iom.h>
45#include <VBox/vmm/dbgf.h>
46#include <VBox/vmm/pgm.h>
47#ifdef VBOX_WITH_REM
48# include <VBox/vmm/rem.h>
49#else
50# include <VBox/vmm/iem.h>
51#endif
52#include <VBox/vmm/tm.h>
53#include <VBox/vmm/mm.h>
54#include <VBox/vmm/ssm.h>
55#include <VBox/vmm/pdmapi.h>
56#include <VBox/vmm/pdmcritsect.h>
57#include <VBox/vmm/pdmqueue.h>
58#include <VBox/vmm/hm.h>
59#include <VBox/vmm/patm.h>
60#ifdef IEM_VERIFICATION_MODE
61# include <VBox/vmm/iem.h>
62#endif
63#include "EMInternal.h"
64#include <VBox/vmm/vm.h>
65#include <VBox/vmm/uvm.h>
66#include <VBox/vmm/cpumdis.h>
67#include <VBox/dis.h>
68#include <VBox/disopcode.h>
69#include <VBox/vmm/dbgf.h>
70#include "VMMTracing.h"
71
72#include <iprt/asm.h>
73#include <iprt/string.h>
74#include <iprt/stream.h>
75#include <iprt/thread.h>
76
77
78/*******************************************************************************
79* Defined Constants And Macros *
80*******************************************************************************/
81#if 0 /* Disabled till after 2.1.0 when we've time to test it. */
82#define EM_NOTIFY_HM
83#endif
84
85
86/*******************************************************************************
87* Internal Functions *
88*******************************************************************************/
89static DECLCALLBACK(int) emR3Save(PVM pVM, PSSMHANDLE pSSM);
90static DECLCALLBACK(int) emR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass);
91#if defined(LOG_ENABLED) || defined(VBOX_STRICT)
92static const char *emR3GetStateName(EMSTATE enmState);
93#endif
94static int emR3Debug(PVM pVM, PVMCPU pVCpu, int rc);
95static int emR3RemStep(PVM pVM, PVMCPU pVCpu);
96static int emR3RemExecute(PVM pVM, PVMCPU pVCpu, bool *pfFFDone);
97int emR3HighPriorityPostForcedActions(PVM pVM, PVMCPU pVCpu, int rc);
98
99
100/**
101 * Initializes the EM.
102 *
103 * @returns VBox status code.
104 * @param pVM Pointer to the VM.
105 */
106VMMR3_INT_DECL(int) EMR3Init(PVM pVM)
107{
108 LogFlow(("EMR3Init\n"));
109 /*
110 * Assert alignment and sizes.
111 */
112 AssertCompileMemberAlignment(VM, em.s, 32);
113 AssertCompile(sizeof(pVM->em.s) <= sizeof(pVM->em.padding));
114 AssertCompile(sizeof(pVM->aCpus[0].em.s.u.FatalLongJump) <= sizeof(pVM->aCpus[0].em.s.u.achPaddingFatalLongJump));
115
116 /*
117 * Init the structure.
118 */
119 pVM->em.s.offVM = RT_OFFSETOF(VM, em.s);
120 bool fEnabled;
121 int rc = CFGMR3QueryBool(CFGMR3GetRoot(pVM), "RawR3Enabled", &fEnabled);
122 pVM->fRecompileUser = RT_SUCCESS(rc) ? !fEnabled : false;
123 rc = CFGMR3QueryBool(CFGMR3GetRoot(pVM), "RawR0Enabled", &fEnabled);
124 pVM->fRecompileSupervisor = RT_SUCCESS(rc) ? !fEnabled : false;
125 Log(("EMR3Init: fRecompileUser=%RTbool fRecompileSupervisor=%RTbool\n", pVM->fRecompileUser, pVM->fRecompileSupervisor));
126
127#ifdef VBOX_WITH_REM
128 /*
129 * Initialize the REM critical section.
130 */
131 AssertCompileMemberAlignment(EM, CritSectREM, sizeof(uintptr_t));
132 rc = PDMR3CritSectInit(pVM, &pVM->em.s.CritSectREM, RT_SRC_POS, "EM-REM");
133 AssertRCReturn(rc, rc);
134#endif
135
136 /*
137 * Saved state.
138 */
139 rc = SSMR3RegisterInternal(pVM, "em", 0, EM_SAVED_STATE_VERSION, 16,
140 NULL, NULL, NULL,
141 NULL, emR3Save, NULL,
142 NULL, emR3Load, NULL);
143 if (RT_FAILURE(rc))
144 return rc;
145
146 for (VMCPUID i = 0; i < pVM->cCpus; i++)
147 {
148 PVMCPU pVCpu = &pVM->aCpus[i];
149
150 pVCpu->em.s.offVMCPU = RT_OFFSETOF(VMCPU, em.s);
151
152 pVCpu->em.s.enmState = (i == 0) ? EMSTATE_NONE : EMSTATE_WAIT_SIPI;
153 pVCpu->em.s.enmPrevState = EMSTATE_NONE;
154 pVCpu->em.s.fForceRAW = false;
155
156 pVCpu->em.s.pCtx = CPUMQueryGuestCtxPtr(pVCpu);
157 pVCpu->em.s.pPatmGCState = PATMR3QueryGCStateHC(pVM);
158 AssertMsg(pVCpu->em.s.pPatmGCState, ("PATMR3QueryGCStateHC failed!\n"));
159
160 /* Force reset of the time slice. */
161 pVCpu->em.s.u64TimeSliceStart = 0;
162
163# define EM_REG_COUNTER(a, b, c) \
164 rc = STAMR3RegisterF(pVM, a, STAMTYPE_COUNTER, STAMVISIBILITY_ALWAYS, STAMUNIT_OCCURENCES, c, b, i); \
165 AssertRC(rc);
166
167# define EM_REG_COUNTER_USED(a, b, c) \
168 rc = STAMR3RegisterF(pVM, a, STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES, c, b, i); \
169 AssertRC(rc);
170
171# define EM_REG_PROFILE(a, b, c) \
172 rc = STAMR3RegisterF(pVM, a, STAMTYPE_PROFILE, STAMVISIBILITY_ALWAYS, STAMUNIT_TICKS_PER_CALL, c, b, i); \
173 AssertRC(rc);
174
175# define EM_REG_PROFILE_ADV(a, b, c) \
176 rc = STAMR3RegisterF(pVM, a, STAMTYPE_PROFILE_ADV, STAMVISIBILITY_ALWAYS, STAMUNIT_TICKS_PER_CALL, c, b, i); \
177 AssertRC(rc);
178
179 /*
180 * Statistics.
181 */
182#ifdef VBOX_WITH_STATISTICS
183 PEMSTATS pStats;
184 rc = MMHyperAlloc(pVM, sizeof(*pStats), 0, MM_TAG_EM, (void **)&pStats);
185 if (RT_FAILURE(rc))
186 return rc;
187
188 pVCpu->em.s.pStatsR3 = pStats;
189 pVCpu->em.s.pStatsR0 = MMHyperR3ToR0(pVM, pStats);
190 pVCpu->em.s.pStatsRC = MMHyperR3ToRC(pVM, pStats);
191
192 EM_REG_PROFILE(&pStats->StatRZEmulate, "/EM/CPU%d/RZ/Interpret", "Profiling of EMInterpretInstruction.");
193 EM_REG_PROFILE(&pStats->StatR3Emulate, "/EM/CPU%d/R3/Interpret", "Profiling of EMInterpretInstruction.");
194
195 EM_REG_PROFILE(&pStats->StatRZInterpretSucceeded, "/EM/CPU%d/RZ/Interpret/Success", "The number of times an instruction was successfully interpreted.");
196 EM_REG_PROFILE(&pStats->StatR3InterpretSucceeded, "/EM/CPU%d/R3/Interpret/Success", "The number of times an instruction was successfully interpreted.");
197
198 EM_REG_COUNTER_USED(&pStats->StatRZAnd, "/EM/CPU%d/RZ/Interpret/Success/And", "The number of times AND was successfully interpreted.");
199 EM_REG_COUNTER_USED(&pStats->StatR3And, "/EM/CPU%d/R3/Interpret/Success/And", "The number of times AND was successfully interpreted.");
200 EM_REG_COUNTER_USED(&pStats->StatRZAdd, "/EM/CPU%d/RZ/Interpret/Success/Add", "The number of times ADD was successfully interpreted.");
201 EM_REG_COUNTER_USED(&pStats->StatR3Add, "/EM/CPU%d/R3/Interpret/Success/Add", "The number of times ADD was successfully interpreted.");
202 EM_REG_COUNTER_USED(&pStats->StatRZAdc, "/EM/CPU%d/RZ/Interpret/Success/Adc", "The number of times ADC was successfully interpreted.");
203 EM_REG_COUNTER_USED(&pStats->StatR3Adc, "/EM/CPU%d/R3/Interpret/Success/Adc", "The number of times ADC was successfully interpreted.");
204 EM_REG_COUNTER_USED(&pStats->StatRZSub, "/EM/CPU%d/RZ/Interpret/Success/Sub", "The number of times SUB was successfully interpreted.");
205 EM_REG_COUNTER_USED(&pStats->StatR3Sub, "/EM/CPU%d/R3/Interpret/Success/Sub", "The number of times SUB was successfully interpreted.");
206 EM_REG_COUNTER_USED(&pStats->StatRZCpuId, "/EM/CPU%d/RZ/Interpret/Success/CpuId", "The number of times CPUID was successfully interpreted.");
207 EM_REG_COUNTER_USED(&pStats->StatR3CpuId, "/EM/CPU%d/R3/Interpret/Success/CpuId", "The number of times CPUID was successfully interpreted.");
208 EM_REG_COUNTER_USED(&pStats->StatRZDec, "/EM/CPU%d/RZ/Interpret/Success/Dec", "The number of times DEC was successfully interpreted.");
209 EM_REG_COUNTER_USED(&pStats->StatR3Dec, "/EM/CPU%d/R3/Interpret/Success/Dec", "The number of times DEC was successfully interpreted.");
210 EM_REG_COUNTER_USED(&pStats->StatRZHlt, "/EM/CPU%d/RZ/Interpret/Success/Hlt", "The number of times HLT was successfully interpreted.");
211 EM_REG_COUNTER_USED(&pStats->StatR3Hlt, "/EM/CPU%d/R3/Interpret/Success/Hlt", "The number of times HLT was successfully interpreted.");
212 EM_REG_COUNTER_USED(&pStats->StatRZInc, "/EM/CPU%d/RZ/Interpret/Success/Inc", "The number of times INC was successfully interpreted.");
213 EM_REG_COUNTER_USED(&pStats->StatR3Inc, "/EM/CPU%d/R3/Interpret/Success/Inc", "The number of times INC was successfully interpreted.");
214 EM_REG_COUNTER_USED(&pStats->StatRZInvlPg, "/EM/CPU%d/RZ/Interpret/Success/Invlpg", "The number of times INVLPG was successfully interpreted.");
215 EM_REG_COUNTER_USED(&pStats->StatR3InvlPg, "/EM/CPU%d/R3/Interpret/Success/Invlpg", "The number of times INVLPG was successfully interpreted.");
216 EM_REG_COUNTER_USED(&pStats->StatRZIret, "/EM/CPU%d/RZ/Interpret/Success/Iret", "The number of times IRET was successfully interpreted.");
217 EM_REG_COUNTER_USED(&pStats->StatR3Iret, "/EM/CPU%d/R3/Interpret/Success/Iret", "The number of times IRET was successfully interpreted.");
218 EM_REG_COUNTER_USED(&pStats->StatRZLLdt, "/EM/CPU%d/RZ/Interpret/Success/LLdt", "The number of times LLDT was successfully interpreted.");
219 EM_REG_COUNTER_USED(&pStats->StatR3LLdt, "/EM/CPU%d/R3/Interpret/Success/LLdt", "The number of times LLDT was successfully interpreted.");
220 EM_REG_COUNTER_USED(&pStats->StatRZLIdt, "/EM/CPU%d/RZ/Interpret/Success/LIdt", "The number of times LIDT was successfully interpreted.");
221 EM_REG_COUNTER_USED(&pStats->StatR3LIdt, "/EM/CPU%d/R3/Interpret/Success/LIdt", "The number of times LIDT was successfully interpreted.");
222 EM_REG_COUNTER_USED(&pStats->StatRZLGdt, "/EM/CPU%d/RZ/Interpret/Success/LGdt", "The number of times LGDT was successfully interpreted.");
223 EM_REG_COUNTER_USED(&pStats->StatR3LGdt, "/EM/CPU%d/R3/Interpret/Success/LGdt", "The number of times LGDT was successfully interpreted.");
224 EM_REG_COUNTER_USED(&pStats->StatRZMov, "/EM/CPU%d/RZ/Interpret/Success/Mov", "The number of times MOV was successfully interpreted.");
225 EM_REG_COUNTER_USED(&pStats->StatR3Mov, "/EM/CPU%d/R3/Interpret/Success/Mov", "The number of times MOV was successfully interpreted.");
226 EM_REG_COUNTER_USED(&pStats->StatRZMovCRx, "/EM/CPU%d/RZ/Interpret/Success/MovCRx", "The number of times MOV CRx was successfully interpreted.");
227 EM_REG_COUNTER_USED(&pStats->StatR3MovCRx, "/EM/CPU%d/R3/Interpret/Success/MovCRx", "The number of times MOV CRx was successfully interpreted.");
228 EM_REG_COUNTER_USED(&pStats->StatRZMovDRx, "/EM/CPU%d/RZ/Interpret/Success/MovDRx", "The number of times MOV DRx was successfully interpreted.");
229 EM_REG_COUNTER_USED(&pStats->StatR3MovDRx, "/EM/CPU%d/R3/Interpret/Success/MovDRx", "The number of times MOV DRx was successfully interpreted.");
230 EM_REG_COUNTER_USED(&pStats->StatRZOr, "/EM/CPU%d/RZ/Interpret/Success/Or", "The number of times OR was successfully interpreted.");
231 EM_REG_COUNTER_USED(&pStats->StatR3Or, "/EM/CPU%d/R3/Interpret/Success/Or", "The number of times OR was successfully interpreted.");
232 EM_REG_COUNTER_USED(&pStats->StatRZPop, "/EM/CPU%d/RZ/Interpret/Success/Pop", "The number of times POP was successfully interpreted.");
233 EM_REG_COUNTER_USED(&pStats->StatR3Pop, "/EM/CPU%d/R3/Interpret/Success/Pop", "The number of times POP was successfully interpreted.");
234 EM_REG_COUNTER_USED(&pStats->StatRZRdtsc, "/EM/CPU%d/RZ/Interpret/Success/Rdtsc", "The number of times RDTSC was successfully interpreted.");
235 EM_REG_COUNTER_USED(&pStats->StatR3Rdtsc, "/EM/CPU%d/R3/Interpret/Success/Rdtsc", "The number of times RDTSC was successfully interpreted.");
236 EM_REG_COUNTER_USED(&pStats->StatRZRdpmc, "/EM/CPU%d/RZ/Interpret/Success/Rdpmc", "The number of times RDPMC was successfully interpreted.");
237 EM_REG_COUNTER_USED(&pStats->StatR3Rdpmc, "/EM/CPU%d/R3/Interpret/Success/Rdpmc", "The number of times RDPMC was successfully interpreted.");
238 EM_REG_COUNTER_USED(&pStats->StatRZSti, "/EM/CPU%d/RZ/Interpret/Success/Sti", "The number of times STI was successfully interpreted.");
239 EM_REG_COUNTER_USED(&pStats->StatR3Sti, "/EM/CPU%d/R3/Interpret/Success/Sti", "The number of times STI was successfully interpreted.");
240 EM_REG_COUNTER_USED(&pStats->StatRZXchg, "/EM/CPU%d/RZ/Interpret/Success/Xchg", "The number of times XCHG was successfully interpreted.");
241 EM_REG_COUNTER_USED(&pStats->StatR3Xchg, "/EM/CPU%d/R3/Interpret/Success/Xchg", "The number of times XCHG was successfully interpreted.");
242 EM_REG_COUNTER_USED(&pStats->StatRZXor, "/EM/CPU%d/RZ/Interpret/Success/Xor", "The number of times XOR was successfully interpreted.");
243 EM_REG_COUNTER_USED(&pStats->StatR3Xor, "/EM/CPU%d/R3/Interpret/Success/Xor", "The number of times XOR was successfully interpreted.");
244 EM_REG_COUNTER_USED(&pStats->StatRZMonitor, "/EM/CPU%d/RZ/Interpret/Success/Monitor", "The number of times MONITOR was successfully interpreted.");
245 EM_REG_COUNTER_USED(&pStats->StatR3Monitor, "/EM/CPU%d/R3/Interpret/Success/Monitor", "The number of times MONITOR was successfully interpreted.");
246 EM_REG_COUNTER_USED(&pStats->StatRZMWait, "/EM/CPU%d/RZ/Interpret/Success/MWait", "The number of times MWAIT was successfully interpreted.");
247 EM_REG_COUNTER_USED(&pStats->StatR3MWait, "/EM/CPU%d/R3/Interpret/Success/MWait", "The number of times MWAIT was successfully interpreted.");
248 EM_REG_COUNTER_USED(&pStats->StatRZBtr, "/EM/CPU%d/RZ/Interpret/Success/Btr", "The number of times BTR was successfully interpreted.");
249 EM_REG_COUNTER_USED(&pStats->StatR3Btr, "/EM/CPU%d/R3/Interpret/Success/Btr", "The number of times BTR was successfully interpreted.");
250 EM_REG_COUNTER_USED(&pStats->StatRZBts, "/EM/CPU%d/RZ/Interpret/Success/Bts", "The number of times BTS was successfully interpreted.");
251 EM_REG_COUNTER_USED(&pStats->StatR3Bts, "/EM/CPU%d/R3/Interpret/Success/Bts", "The number of times BTS was successfully interpreted.");
252 EM_REG_COUNTER_USED(&pStats->StatRZBtc, "/EM/CPU%d/RZ/Interpret/Success/Btc", "The number of times BTC was successfully interpreted.");
253 EM_REG_COUNTER_USED(&pStats->StatR3Btc, "/EM/CPU%d/R3/Interpret/Success/Btc", "The number of times BTC was successfully interpreted.");
254 EM_REG_COUNTER_USED(&pStats->StatRZCmpXchg, "/EM/CPU%d/RZ/Interpret/Success/CmpXchg", "The number of times CMPXCHG was successfully interpreted.");
255 EM_REG_COUNTER_USED(&pStats->StatR3CmpXchg, "/EM/CPU%d/R3/Interpret/Success/CmpXchg", "The number of times CMPXCHG was successfully interpreted.");
256 EM_REG_COUNTER_USED(&pStats->StatRZCmpXchg8b, "/EM/CPU%d/RZ/Interpret/Success/CmpXchg8b", "The number of times CMPXCHG8B was successfully interpreted.");
257 EM_REG_COUNTER_USED(&pStats->StatR3CmpXchg8b, "/EM/CPU%d/R3/Interpret/Success/CmpXchg8b", "The number of times CMPXCHG8B was successfully interpreted.");
258 EM_REG_COUNTER_USED(&pStats->StatRZXAdd, "/EM/CPU%d/RZ/Interpret/Success/XAdd", "The number of times XADD was successfully interpreted.");
259 EM_REG_COUNTER_USED(&pStats->StatR3XAdd, "/EM/CPU%d/R3/Interpret/Success/XAdd", "The number of times XADD was successfully interpreted.");
260 EM_REG_COUNTER_USED(&pStats->StatR3Rdmsr, "/EM/CPU%d/R3/Interpret/Success/Rdmsr", "The number of times RDMSR was successfully interpreted.");
261 EM_REG_COUNTER_USED(&pStats->StatRZRdmsr, "/EM/CPU%d/RZ/Interpret/Success/Rdmsr", "The number of times RDMSR was successfully interpreted.");
262 EM_REG_COUNTER_USED(&pStats->StatR3Wrmsr, "/EM/CPU%d/R3/Interpret/Success/Wrmsr", "The number of times WRMSR was successfully interpreted.");
263 EM_REG_COUNTER_USED(&pStats->StatRZWrmsr, "/EM/CPU%d/RZ/Interpret/Success/Wrmsr", "The number of times WRMSR was successfully interpreted.");
264 EM_REG_COUNTER_USED(&pStats->StatR3StosWD, "/EM/CPU%d/R3/Interpret/Success/Stoswd", "The number of times STOSWD was successfully interpreted.");
265 EM_REG_COUNTER_USED(&pStats->StatRZStosWD, "/EM/CPU%d/RZ/Interpret/Success/Stoswd", "The number of times STOSWD was successfully interpreted.");
266 EM_REG_COUNTER_USED(&pStats->StatRZWbInvd, "/EM/CPU%d/RZ/Interpret/Success/WbInvd", "The number of times WBINVD was successfully interpreted.");
267 EM_REG_COUNTER_USED(&pStats->StatR3WbInvd, "/EM/CPU%d/R3/Interpret/Success/WbInvd", "The number of times WBINVD was successfully interpreted.");
268 EM_REG_COUNTER_USED(&pStats->StatRZLmsw, "/EM/CPU%d/RZ/Interpret/Success/Lmsw", "The number of times LMSW was successfully interpreted.");
269 EM_REG_COUNTER_USED(&pStats->StatR3Lmsw, "/EM/CPU%d/R3/Interpret/Success/Lmsw", "The number of times LMSW was successfully interpreted.");
270
271 EM_REG_COUNTER(&pStats->StatRZInterpretFailed, "/EM/CPU%d/RZ/Interpret/Failed", "The number of times an instruction was not interpreted.");
272 EM_REG_COUNTER(&pStats->StatR3InterpretFailed, "/EM/CPU%d/R3/Interpret/Failed", "The number of times an instruction was not interpreted.");
273
274 EM_REG_COUNTER_USED(&pStats->StatRZFailedAnd, "/EM/CPU%d/RZ/Interpret/Failed/And", "The number of times AND was not interpreted.");
275 EM_REG_COUNTER_USED(&pStats->StatR3FailedAnd, "/EM/CPU%d/R3/Interpret/Failed/And", "The number of times AND was not interpreted.");
276 EM_REG_COUNTER_USED(&pStats->StatRZFailedCpuId, "/EM/CPU%d/RZ/Interpret/Failed/CpuId", "The number of times CPUID was not interpreted.");
277 EM_REG_COUNTER_USED(&pStats->StatR3FailedCpuId, "/EM/CPU%d/R3/Interpret/Failed/CpuId", "The number of times CPUID was not interpreted.");
278 EM_REG_COUNTER_USED(&pStats->StatRZFailedDec, "/EM/CPU%d/RZ/Interpret/Failed/Dec", "The number of times DEC was not interpreted.");
279 EM_REG_COUNTER_USED(&pStats->StatR3FailedDec, "/EM/CPU%d/R3/Interpret/Failed/Dec", "The number of times DEC was not interpreted.");
280 EM_REG_COUNTER_USED(&pStats->StatRZFailedHlt, "/EM/CPU%d/RZ/Interpret/Failed/Hlt", "The number of times HLT was not interpreted.");
281 EM_REG_COUNTER_USED(&pStats->StatR3FailedHlt, "/EM/CPU%d/R3/Interpret/Failed/Hlt", "The number of times HLT was not interpreted.");
282 EM_REG_COUNTER_USED(&pStats->StatRZFailedInc, "/EM/CPU%d/RZ/Interpret/Failed/Inc", "The number of times INC was not interpreted.");
283 EM_REG_COUNTER_USED(&pStats->StatR3FailedInc, "/EM/CPU%d/R3/Interpret/Failed/Inc", "The number of times INC was not interpreted.");
284 EM_REG_COUNTER_USED(&pStats->StatRZFailedInvlPg, "/EM/CPU%d/RZ/Interpret/Failed/InvlPg", "The number of times INVLPG was not interpreted.");
285 EM_REG_COUNTER_USED(&pStats->StatR3FailedInvlPg, "/EM/CPU%d/R3/Interpret/Failed/InvlPg", "The number of times INVLPG was not interpreted.");
286 EM_REG_COUNTER_USED(&pStats->StatRZFailedIret, "/EM/CPU%d/RZ/Interpret/Failed/Iret", "The number of times IRET was not interpreted.");
287 EM_REG_COUNTER_USED(&pStats->StatR3FailedIret, "/EM/CPU%d/R3/Interpret/Failed/Iret", "The number of times IRET was not interpreted.");
288 EM_REG_COUNTER_USED(&pStats->StatRZFailedLLdt, "/EM/CPU%d/RZ/Interpret/Failed/LLdt", "The number of times LLDT was not interpreted.");
289 EM_REG_COUNTER_USED(&pStats->StatR3FailedLLdt, "/EM/CPU%d/R3/Interpret/Failed/LLdt", "The number of times LLDT was not interpreted.");
290 EM_REG_COUNTER_USED(&pStats->StatRZFailedLIdt, "/EM/CPU%d/RZ/Interpret/Failed/LIdt", "The number of times LIDT was not interpreted.");
291 EM_REG_COUNTER_USED(&pStats->StatR3FailedLIdt, "/EM/CPU%d/R3/Interpret/Failed/LIdt", "The number of times LIDT was not interpreted.");
292 EM_REG_COUNTER_USED(&pStats->StatRZFailedLGdt, "/EM/CPU%d/RZ/Interpret/Failed/LGdt", "The number of times LGDT was not interpreted.");
293 EM_REG_COUNTER_USED(&pStats->StatR3FailedLGdt, "/EM/CPU%d/R3/Interpret/Failed/LGdt", "The number of times LGDT was not interpreted.");
294 EM_REG_COUNTER_USED(&pStats->StatRZFailedMov, "/EM/CPU%d/RZ/Interpret/Failed/Mov", "The number of times MOV was not interpreted.");
295 EM_REG_COUNTER_USED(&pStats->StatR3FailedMov, "/EM/CPU%d/R3/Interpret/Failed/Mov", "The number of times MOV was not interpreted.");
296 EM_REG_COUNTER_USED(&pStats->StatRZFailedMovCRx, "/EM/CPU%d/RZ/Interpret/Failed/MovCRx", "The number of times MOV CRx was not interpreted.");
297 EM_REG_COUNTER_USED(&pStats->StatR3FailedMovCRx, "/EM/CPU%d/R3/Interpret/Failed/MovCRx", "The number of times MOV CRx was not interpreted.");
298 EM_REG_COUNTER_USED(&pStats->StatRZFailedMovDRx, "/EM/CPU%d/RZ/Interpret/Failed/MovDRx", "The number of times MOV DRx was not interpreted.");
299 EM_REG_COUNTER_USED(&pStats->StatR3FailedMovDRx, "/EM/CPU%d/R3/Interpret/Failed/MovDRx", "The number of times MOV DRx was not interpreted.");
300 EM_REG_COUNTER_USED(&pStats->StatRZFailedOr, "/EM/CPU%d/RZ/Interpret/Failed/Or", "The number of times OR was not interpreted.");
301 EM_REG_COUNTER_USED(&pStats->StatR3FailedOr, "/EM/CPU%d/R3/Interpret/Failed/Or", "The number of times OR was not interpreted.");
302 EM_REG_COUNTER_USED(&pStats->StatRZFailedPop, "/EM/CPU%d/RZ/Interpret/Failed/Pop", "The number of times POP was not interpreted.");
303 EM_REG_COUNTER_USED(&pStats->StatR3FailedPop, "/EM/CPU%d/R3/Interpret/Failed/Pop", "The number of times POP was not interpreted.");
304 EM_REG_COUNTER_USED(&pStats->StatRZFailedSti, "/EM/CPU%d/RZ/Interpret/Failed/Sti", "The number of times STI was not interpreted.");
305 EM_REG_COUNTER_USED(&pStats->StatR3FailedSti, "/EM/CPU%d/R3/Interpret/Failed/Sti", "The number of times STI was not interpreted.");
306 EM_REG_COUNTER_USED(&pStats->StatRZFailedXchg, "/EM/CPU%d/RZ/Interpret/Failed/Xchg", "The number of times XCHG was not interpreted.");
307 EM_REG_COUNTER_USED(&pStats->StatR3FailedXchg, "/EM/CPU%d/R3/Interpret/Failed/Xchg", "The number of times XCHG was not interpreted.");
308 EM_REG_COUNTER_USED(&pStats->StatRZFailedXor, "/EM/CPU%d/RZ/Interpret/Failed/Xor", "The number of times XOR was not interpreted.");
309 EM_REG_COUNTER_USED(&pStats->StatR3FailedXor, "/EM/CPU%d/R3/Interpret/Failed/Xor", "The number of times XOR was not interpreted.");
310 EM_REG_COUNTER_USED(&pStats->StatRZFailedMonitor, "/EM/CPU%d/RZ/Interpret/Failed/Monitor", "The number of times MONITOR was not interpreted.");
311 EM_REG_COUNTER_USED(&pStats->StatR3FailedMonitor, "/EM/CPU%d/R3/Interpret/Failed/Monitor", "The number of times MONITOR was not interpreted.");
312 EM_REG_COUNTER_USED(&pStats->StatRZFailedMWait, "/EM/CPU%d/RZ/Interpret/Failed/MWait", "The number of times MWAIT was not interpreted.");
313 EM_REG_COUNTER_USED(&pStats->StatR3FailedMWait, "/EM/CPU%d/R3/Interpret/Failed/MWait", "The number of times MWAIT was not interpreted.");
314 EM_REG_COUNTER_USED(&pStats->StatRZFailedRdtsc, "/EM/CPU%d/RZ/Interpret/Failed/Rdtsc", "The number of times RDTSC was not interpreted.");
315 EM_REG_COUNTER_USED(&pStats->StatR3FailedRdtsc, "/EM/CPU%d/R3/Interpret/Failed/Rdtsc", "The number of times RDTSC was not interpreted.");
316 EM_REG_COUNTER_USED(&pStats->StatRZFailedRdpmc, "/EM/CPU%d/RZ/Interpret/Failed/Rdpmc", "The number of times RDPMC was not interpreted.");
317 EM_REG_COUNTER_USED(&pStats->StatR3FailedRdpmc, "/EM/CPU%d/R3/Interpret/Failed/Rdpmc", "The number of times RDPMC was not interpreted.");
318 EM_REG_COUNTER_USED(&pStats->StatRZFailedRdmsr, "/EM/CPU%d/RZ/Interpret/Failed/Rdmsr", "The number of times RDMSR was not interpreted.");
319 EM_REG_COUNTER_USED(&pStats->StatR3FailedRdmsr, "/EM/CPU%d/R3/Interpret/Failed/Rdmsr", "The number of times RDMSR was not interpreted.");
320 EM_REG_COUNTER_USED(&pStats->StatRZFailedWrmsr, "/EM/CPU%d/RZ/Interpret/Failed/Wrmsr", "The number of times WRMSR was not interpreted.");
321 EM_REG_COUNTER_USED(&pStats->StatR3FailedWrmsr, "/EM/CPU%d/R3/Interpret/Failed/Wrmsr", "The number of times WRMSR was not interpreted.");
322 EM_REG_COUNTER_USED(&pStats->StatRZFailedLmsw, "/EM/CPU%d/RZ/Interpret/Failed/Lmsw", "The number of times LMSW was not interpreted.");
323 EM_REG_COUNTER_USED(&pStats->StatR3FailedLmsw, "/EM/CPU%d/R3/Interpret/Failed/Lmsw", "The number of times LMSW was not interpreted.");
324
325 EM_REG_COUNTER_USED(&pStats->StatRZFailedMisc, "/EM/CPU%d/RZ/Interpret/Failed/Misc", "The number of times some misc instruction was encountered.");
326 EM_REG_COUNTER_USED(&pStats->StatR3FailedMisc, "/EM/CPU%d/R3/Interpret/Failed/Misc", "The number of times some misc instruction was encountered.");
327 EM_REG_COUNTER_USED(&pStats->StatRZFailedAdd, "/EM/CPU%d/RZ/Interpret/Failed/Add", "The number of times ADD was not interpreted.");
328 EM_REG_COUNTER_USED(&pStats->StatR3FailedAdd, "/EM/CPU%d/R3/Interpret/Failed/Add", "The number of times ADD was not interpreted.");
329 EM_REG_COUNTER_USED(&pStats->StatRZFailedAdc, "/EM/CPU%d/RZ/Interpret/Failed/Adc", "The number of times ADC was not interpreted.");
330 EM_REG_COUNTER_USED(&pStats->StatR3FailedAdc, "/EM/CPU%d/R3/Interpret/Failed/Adc", "The number of times ADC was not interpreted.");
331 EM_REG_COUNTER_USED(&pStats->StatRZFailedBtr, "/EM/CPU%d/RZ/Interpret/Failed/Btr", "The number of times BTR was not interpreted.");
332 EM_REG_COUNTER_USED(&pStats->StatR3FailedBtr, "/EM/CPU%d/R3/Interpret/Failed/Btr", "The number of times BTR was not interpreted.");
333 EM_REG_COUNTER_USED(&pStats->StatRZFailedBts, "/EM/CPU%d/RZ/Interpret/Failed/Bts", "The number of times BTS was not interpreted.");
334 EM_REG_COUNTER_USED(&pStats->StatR3FailedBts, "/EM/CPU%d/R3/Interpret/Failed/Bts", "The number of times BTS was not interpreted.");
335 EM_REG_COUNTER_USED(&pStats->StatRZFailedBtc, "/EM/CPU%d/RZ/Interpret/Failed/Btc", "The number of times BTC was not interpreted.");
336 EM_REG_COUNTER_USED(&pStats->StatR3FailedBtc, "/EM/CPU%d/R3/Interpret/Failed/Btc", "The number of times BTC was not interpreted.");
337 EM_REG_COUNTER_USED(&pStats->StatRZFailedCli, "/EM/CPU%d/RZ/Interpret/Failed/Cli", "The number of times CLI was not interpreted.");
338 EM_REG_COUNTER_USED(&pStats->StatR3FailedCli, "/EM/CPU%d/R3/Interpret/Failed/Cli", "The number of times CLI was not interpreted.");
339 EM_REG_COUNTER_USED(&pStats->StatRZFailedCmpXchg, "/EM/CPU%d/RZ/Interpret/Failed/CmpXchg", "The number of times CMPXCHG was not interpreted.");
340 EM_REG_COUNTER_USED(&pStats->StatR3FailedCmpXchg, "/EM/CPU%d/R3/Interpret/Failed/CmpXchg", "The number of times CMPXCHG was not interpreted.");
341 EM_REG_COUNTER_USED(&pStats->StatRZFailedCmpXchg8b, "/EM/CPU%d/RZ/Interpret/Failed/CmpXchg8b", "The number of times CMPXCHG8B was not interpreted.");
342 EM_REG_COUNTER_USED(&pStats->StatR3FailedCmpXchg8b, "/EM/CPU%d/R3/Interpret/Failed/CmpXchg8b", "The number of times CMPXCHG8B was not interpreted.");
343 EM_REG_COUNTER_USED(&pStats->StatRZFailedXAdd, "/EM/CPU%d/RZ/Interpret/Failed/XAdd", "The number of times XADD was not interpreted.");
344 EM_REG_COUNTER_USED(&pStats->StatR3FailedXAdd, "/EM/CPU%d/R3/Interpret/Failed/XAdd", "The number of times XADD was not interpreted.");
345 EM_REG_COUNTER_USED(&pStats->StatRZFailedMovNTPS, "/EM/CPU%d/RZ/Interpret/Failed/MovNTPS", "The number of times MOVNTPS was not interpreted.");
346 EM_REG_COUNTER_USED(&pStats->StatR3FailedMovNTPS, "/EM/CPU%d/R3/Interpret/Failed/MovNTPS", "The number of times MOVNTPS was not interpreted.");
347 EM_REG_COUNTER_USED(&pStats->StatRZFailedStosWD, "/EM/CPU%d/RZ/Interpret/Failed/StosWD", "The number of times STOSWD was not interpreted.");
348 EM_REG_COUNTER_USED(&pStats->StatR3FailedStosWD, "/EM/CPU%d/R3/Interpret/Failed/StosWD", "The number of times STOSWD was not interpreted.");
349 EM_REG_COUNTER_USED(&pStats->StatRZFailedSub, "/EM/CPU%d/RZ/Interpret/Failed/Sub", "The number of times SUB was not interpreted.");
350 EM_REG_COUNTER_USED(&pStats->StatR3FailedSub, "/EM/CPU%d/R3/Interpret/Failed/Sub", "The number of times SUB was not interpreted.");
351 EM_REG_COUNTER_USED(&pStats->StatRZFailedWbInvd, "/EM/CPU%d/RZ/Interpret/Failed/WbInvd", "The number of times WBINVD was not interpreted.");
352 EM_REG_COUNTER_USED(&pStats->StatR3FailedWbInvd, "/EM/CPU%d/R3/Interpret/Failed/WbInvd", "The number of times WBINVD was not interpreted.");
353
354 EM_REG_COUNTER_USED(&pStats->StatRZFailedUserMode, "/EM/CPU%d/RZ/Interpret/Failed/UserMode", "The number of rejections because of CPL.");
355 EM_REG_COUNTER_USED(&pStats->StatR3FailedUserMode, "/EM/CPU%d/R3/Interpret/Failed/UserMode", "The number of rejections because of CPL.");
356 EM_REG_COUNTER_USED(&pStats->StatRZFailedPrefix, "/EM/CPU%d/RZ/Interpret/Failed/Prefix", "The number of rejections because of prefix .");
357 EM_REG_COUNTER_USED(&pStats->StatR3FailedPrefix, "/EM/CPU%d/R3/Interpret/Failed/Prefix", "The number of rejections because of prefix .");
358
359 EM_REG_COUNTER_USED(&pStats->StatCli, "/EM/CPU%d/R3/PrivInst/Cli", "Number of cli instructions.");
360 EM_REG_COUNTER_USED(&pStats->StatSti, "/EM/CPU%d/R3/PrivInst/Sti", "Number of sli instructions.");
361 EM_REG_COUNTER_USED(&pStats->StatIn, "/EM/CPU%d/R3/PrivInst/In", "Number of in instructions.");
362 EM_REG_COUNTER_USED(&pStats->StatOut, "/EM/CPU%d/R3/PrivInst/Out", "Number of out instructions.");
363 EM_REG_COUNTER_USED(&pStats->StatIoRestarted, "/EM/CPU%d/R3/PrivInst/IoRestarted", "Number of restarted i/o instructions.");
364 EM_REG_COUNTER_USED(&pStats->StatHlt, "/EM/CPU%d/R3/PrivInst/Hlt", "Number of hlt instructions not handled in GC because of PATM.");
365 EM_REG_COUNTER_USED(&pStats->StatInvlpg, "/EM/CPU%d/R3/PrivInst/Invlpg", "Number of invlpg instructions.");
366 EM_REG_COUNTER_USED(&pStats->StatMisc, "/EM/CPU%d/R3/PrivInst/Misc", "Number of misc. instructions.");
367 EM_REG_COUNTER_USED(&pStats->StatMovWriteCR[0], "/EM/CPU%d/R3/PrivInst/Mov CR0, X", "Number of mov CR0 write instructions.");
368 EM_REG_COUNTER_USED(&pStats->StatMovWriteCR[1], "/EM/CPU%d/R3/PrivInst/Mov CR1, X", "Number of mov CR1 write instructions.");
369 EM_REG_COUNTER_USED(&pStats->StatMovWriteCR[2], "/EM/CPU%d/R3/PrivInst/Mov CR2, X", "Number of mov CR2 write instructions.");
370 EM_REG_COUNTER_USED(&pStats->StatMovWriteCR[3], "/EM/CPU%d/R3/PrivInst/Mov CR3, X", "Number of mov CR3 write instructions.");
371 EM_REG_COUNTER_USED(&pStats->StatMovWriteCR[4], "/EM/CPU%d/R3/PrivInst/Mov CR4, X", "Number of mov CR4 write instructions.");
372 EM_REG_COUNTER_USED(&pStats->StatMovReadCR[0], "/EM/CPU%d/R3/PrivInst/Mov X, CR0", "Number of mov CR0 read instructions.");
373 EM_REG_COUNTER_USED(&pStats->StatMovReadCR[1], "/EM/CPU%d/R3/PrivInst/Mov X, CR1", "Number of mov CR1 read instructions.");
374 EM_REG_COUNTER_USED(&pStats->StatMovReadCR[2], "/EM/CPU%d/R3/PrivInst/Mov X, CR2", "Number of mov CR2 read instructions.");
375 EM_REG_COUNTER_USED(&pStats->StatMovReadCR[3], "/EM/CPU%d/R3/PrivInst/Mov X, CR3", "Number of mov CR3 read instructions.");
376 EM_REG_COUNTER_USED(&pStats->StatMovReadCR[4], "/EM/CPU%d/R3/PrivInst/Mov X, CR4", "Number of mov CR4 read instructions.");
377 EM_REG_COUNTER_USED(&pStats->StatMovDRx, "/EM/CPU%d/R3/PrivInst/MovDRx", "Number of mov DRx instructions.");
378 EM_REG_COUNTER_USED(&pStats->StatIret, "/EM/CPU%d/R3/PrivInst/Iret", "Number of iret instructions.");
379 EM_REG_COUNTER_USED(&pStats->StatMovLgdt, "/EM/CPU%d/R3/PrivInst/Lgdt", "Number of lgdt instructions.");
380 EM_REG_COUNTER_USED(&pStats->StatMovLidt, "/EM/CPU%d/R3/PrivInst/Lidt", "Number of lidt instructions.");
381 EM_REG_COUNTER_USED(&pStats->StatMovLldt, "/EM/CPU%d/R3/PrivInst/Lldt", "Number of lldt instructions.");
382 EM_REG_COUNTER_USED(&pStats->StatSysEnter, "/EM/CPU%d/R3/PrivInst/Sysenter", "Number of sysenter instructions.");
383 EM_REG_COUNTER_USED(&pStats->StatSysExit, "/EM/CPU%d/R3/PrivInst/Sysexit", "Number of sysexit instructions.");
384 EM_REG_COUNTER_USED(&pStats->StatSysCall, "/EM/CPU%d/R3/PrivInst/Syscall", "Number of syscall instructions.");
385 EM_REG_COUNTER_USED(&pStats->StatSysRet, "/EM/CPU%d/R3/PrivInst/Sysret", "Number of sysret instructions.");
386
387 EM_REG_COUNTER(&pVCpu->em.s.StatTotalClis, "/EM/CPU%d/Cli/Total", "Total number of cli instructions executed.");
388 pVCpu->em.s.pCliStatTree = 0;
389
390 /* these should be considered for release statistics. */
391 EM_REG_COUNTER(&pVCpu->em.s.StatIOEmu, "/PROF/CPU%d/EM/Emulation/IO", "Profiling of emR3RawExecuteIOInstruction.");
392 EM_REG_COUNTER(&pVCpu->em.s.StatPrivEmu, "/PROF/CPU%d/EM/Emulation/Priv", "Profiling of emR3RawPrivileged.");
393 EM_REG_PROFILE(&pVCpu->em.s.StatHmEntry, "/PROF/CPU%d/EM/HmEnter", "Profiling Hardware Accelerated Mode entry overhead.");
394 EM_REG_PROFILE(&pVCpu->em.s.StatHmExec, "/PROF/CPU%d/EM/HmExec", "Profiling Hardware Accelerated Mode execution.");
395 EM_REG_PROFILE(&pVCpu->em.s.StatREMEmu, "/PROF/CPU%d/EM/REMEmuSingle", "Profiling single instruction REM execution.");
396 EM_REG_PROFILE(&pVCpu->em.s.StatREMExec, "/PROF/CPU%d/EM/REMExec", "Profiling REM execution.");
397 EM_REG_PROFILE(&pVCpu->em.s.StatREMSync, "/PROF/CPU%d/EM/REMSync", "Profiling REM context syncing.");
398 EM_REG_PROFILE(&pVCpu->em.s.StatRAWEntry, "/PROF/CPU%d/EM/RAWEnter", "Profiling Raw Mode entry overhead.");
399 EM_REG_PROFILE(&pVCpu->em.s.StatRAWExec, "/PROF/CPU%d/EM/RAWExec", "Profiling Raw Mode execution.");
400 EM_REG_PROFILE(&pVCpu->em.s.StatRAWTail, "/PROF/CPU%d/EM/RAWTail", "Profiling Raw Mode tail overhead.");
401
402#endif /* VBOX_WITH_STATISTICS */
403
404 EM_REG_COUNTER(&pVCpu->em.s.StatForcedActions, "/PROF/CPU%d/EM/ForcedActions", "Profiling forced action execution.");
405 EM_REG_COUNTER(&pVCpu->em.s.StatHalted, "/PROF/CPU%d/EM/Halted", "Profiling halted state (VMR3WaitHalted).");
406 EM_REG_PROFILE_ADV(&pVCpu->em.s.StatCapped, "/PROF/CPU%d/EM/Capped", "Profiling capped state (sleep).");
407 EM_REG_COUNTER(&pVCpu->em.s.StatREMTotal, "/PROF/CPU%d/EM/REMTotal", "Profiling emR3RemExecute (excluding FFs).");
408 EM_REG_COUNTER(&pVCpu->em.s.StatRAWTotal, "/PROF/CPU%d/EM/RAWTotal", "Profiling emR3RawExecute (excluding FFs).");
409
410 EM_REG_PROFILE_ADV(&pVCpu->em.s.StatTotal, "/PROF/CPU%d/EM/Total", "Profiling EMR3ExecuteVM.");
411 }
412
413 return VINF_SUCCESS;
414}
415
416
417/**
418 * Applies relocations to data and code managed by this
419 * component. This function will be called at init and
420 * whenever the VMM need to relocate it self inside the GC.
421 *
422 * @param pVM Pointer to the VM.
423 */
424VMMR3_INT_DECL(void) EMR3Relocate(PVM pVM)
425{
426 LogFlow(("EMR3Relocate\n"));
427 for (VMCPUID i = 0; i < pVM->cCpus; i++)
428 {
429 PVMCPU pVCpu = &pVM->aCpus[i];
430 if (pVCpu->em.s.pStatsR3)
431 pVCpu->em.s.pStatsRC = MMHyperR3ToRC(pVM, pVCpu->em.s.pStatsR3);
432 }
433}
434
435
436/**
437 * Reset the EM state for a CPU.
438 *
439 * Called by EMR3Reset and hot plugging.
440 *
441 * @param pVCpu Pointer to the VMCPU.
442 */
443VMMR3_INT_DECL(void) EMR3ResetCpu(PVMCPU pVCpu)
444{
445 pVCpu->em.s.fForceRAW = false;
446
447 /* VMR3Reset may return VINF_EM_RESET or VINF_EM_SUSPEND, so transition
448 out of the HALTED state here so that enmPrevState doesn't end up as
449 HALTED when EMR3Execute returns. */
450 if (pVCpu->em.s.enmState == EMSTATE_HALTED)
451 {
452 Log(("EMR3ResetCpu: Cpu#%u %s -> %s\n", pVCpu->idCpu, emR3GetStateName(pVCpu->em.s.enmState), pVCpu->idCpu == 0 ? "EMSTATE_NONE" : "EMSTATE_WAIT_SIPI"));
453 pVCpu->em.s.enmState = pVCpu->idCpu == 0 ? EMSTATE_NONE : EMSTATE_WAIT_SIPI;
454 }
455}
456
457
458/**
459 * Reset notification.
460 *
461 * @param pVM Pointer to the VM.
462 */
463VMMR3_INT_DECL(void) EMR3Reset(PVM pVM)
464{
465 Log(("EMR3Reset: \n"));
466 for (VMCPUID i = 0; i < pVM->cCpus; i++)
467 EMR3ResetCpu(&pVM->aCpus[i]);
468}
469
470
471/**
472 * Terminates the EM.
473 *
474 * Termination means cleaning up and freeing all resources,
475 * the VM it self is at this point powered off or suspended.
476 *
477 * @returns VBox status code.
478 * @param pVM Pointer to the VM.
479 */
480VMMR3_INT_DECL(int) EMR3Term(PVM pVM)
481{
482 AssertMsg(pVM->em.s.offVM, ("bad init order!\n"));
483
484#ifdef VBOX_WITH_REM
485 PDMR3CritSectDelete(&pVM->em.s.CritSectREM);
486#endif
487 return VINF_SUCCESS;
488}
489
490
491/**
492 * Execute state save operation.
493 *
494 * @returns VBox status code.
495 * @param pVM Pointer to the VM.
496 * @param pSSM SSM operation handle.
497 */
498static DECLCALLBACK(int) emR3Save(PVM pVM, PSSMHANDLE pSSM)
499{
500 for (VMCPUID i = 0; i < pVM->cCpus; i++)
501 {
502 PVMCPU pVCpu = &pVM->aCpus[i];
503
504 int rc = SSMR3PutBool(pSSM, pVCpu->em.s.fForceRAW);
505 AssertRCReturn(rc, rc);
506
507 Assert(pVCpu->em.s.enmState == EMSTATE_SUSPENDED);
508 Assert(pVCpu->em.s.enmPrevState != EMSTATE_SUSPENDED);
509 rc = SSMR3PutU32(pSSM, pVCpu->em.s.enmPrevState);
510 AssertRCReturn(rc, rc);
511
512 /* Save mwait state. */
513 rc = SSMR3PutU32(pSSM, pVCpu->em.s.MWait.fWait);
514 AssertRCReturn(rc, rc);
515 rc = SSMR3PutGCPtr(pSSM, pVCpu->em.s.MWait.uMWaitRAX);
516 AssertRCReturn(rc, rc);
517 rc = SSMR3PutGCPtr(pSSM, pVCpu->em.s.MWait.uMWaitRCX);
518 AssertRCReturn(rc, rc);
519 rc = SSMR3PutGCPtr(pSSM, pVCpu->em.s.MWait.uMonitorRAX);
520 AssertRCReturn(rc, rc);
521 rc = SSMR3PutGCPtr(pSSM, pVCpu->em.s.MWait.uMonitorRCX);
522 AssertRCReturn(rc, rc);
523 rc = SSMR3PutGCPtr(pSSM, pVCpu->em.s.MWait.uMonitorRDX);
524 AssertRCReturn(rc, rc);
525 }
526 return VINF_SUCCESS;
527}
528
529
530/**
531 * Execute state load operation.
532 *
533 * @returns VBox status code.
534 * @param pVM Pointer to the VM.
535 * @param pSSM SSM operation handle.
536 * @param uVersion Data layout version.
537 * @param uPass The data pass.
538 */
539static DECLCALLBACK(int) emR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass)
540{
541 /*
542 * Validate version.
543 */
544 if ( uVersion != EM_SAVED_STATE_VERSION
545 && uVersion != EM_SAVED_STATE_VERSION_PRE_MWAIT
546 && uVersion != EM_SAVED_STATE_VERSION_PRE_SMP)
547 {
548 AssertMsgFailed(("emR3Load: Invalid version uVersion=%d (current %d)!\n", uVersion, EM_SAVED_STATE_VERSION));
549 return VERR_SSM_UNSUPPORTED_DATA_UNIT_VERSION;
550 }
551 Assert(uPass == SSM_PASS_FINAL); NOREF(uPass);
552
553 /*
554 * Load the saved state.
555 */
556 for (VMCPUID i = 0; i < pVM->cCpus; i++)
557 {
558 PVMCPU pVCpu = &pVM->aCpus[i];
559
560 int rc = SSMR3GetBool(pSSM, &pVCpu->em.s.fForceRAW);
561 if (RT_FAILURE(rc))
562 pVCpu->em.s.fForceRAW = false;
563 AssertRCReturn(rc, rc);
564
565 if (uVersion > EM_SAVED_STATE_VERSION_PRE_SMP)
566 {
567 AssertCompile(sizeof(pVCpu->em.s.enmPrevState) == sizeof(uint32_t));
568 rc = SSMR3GetU32(pSSM, (uint32_t *)&pVCpu->em.s.enmPrevState);
569 AssertRCReturn(rc, rc);
570 Assert(pVCpu->em.s.enmPrevState != EMSTATE_SUSPENDED);
571
572 pVCpu->em.s.enmState = EMSTATE_SUSPENDED;
573 }
574 if (uVersion > EM_SAVED_STATE_VERSION_PRE_MWAIT)
575 {
576 /* Load mwait state. */
577 rc = SSMR3GetU32(pSSM, &pVCpu->em.s.MWait.fWait);
578 AssertRCReturn(rc, rc);
579 rc = SSMR3GetGCPtr(pSSM, &pVCpu->em.s.MWait.uMWaitRAX);
580 AssertRCReturn(rc, rc);
581 rc = SSMR3GetGCPtr(pSSM, &pVCpu->em.s.MWait.uMWaitRCX);
582 AssertRCReturn(rc, rc);
583 rc = SSMR3GetGCPtr(pSSM, &pVCpu->em.s.MWait.uMonitorRAX);
584 AssertRCReturn(rc, rc);
585 rc = SSMR3GetGCPtr(pSSM, &pVCpu->em.s.MWait.uMonitorRCX);
586 AssertRCReturn(rc, rc);
587 rc = SSMR3GetGCPtr(pSSM, &pVCpu->em.s.MWait.uMonitorRDX);
588 AssertRCReturn(rc, rc);
589 }
590
591 Assert(!pVCpu->em.s.pCliStatTree);
592 }
593 return VINF_SUCCESS;
594}
595
596
597/**
598 * Argument packet for emR3SetExecutionPolicy.
599 */
600struct EMR3SETEXECPOLICYARGS
601{
602 EMEXECPOLICY enmPolicy;
603 bool fEnforce;
604};
605
606
607/**
608 * @callback_method_impl{FNVMMEMTRENDEZVOUS, Rendezvous callback for EMR3SetExecutionPolicy.}
609 */
610static DECLCALLBACK(VBOXSTRICTRC) emR3SetExecutionPolicy(PVM pVM, PVMCPU pVCpu, void *pvUser)
611{
612 /*
613 * Only the first CPU changes the variables.
614 */
615 if (pVCpu->idCpu == 0)
616 {
617 struct EMR3SETEXECPOLICYARGS *pArgs = (struct EMR3SETEXECPOLICYARGS *)pvUser;
618 switch (pArgs->enmPolicy)
619 {
620 case EMEXECPOLICY_RECOMPILE_RING0:
621 pVM->fRecompileSupervisor = pArgs->fEnforce;
622 break;
623 case EMEXECPOLICY_RECOMPILE_RING3:
624 pVM->fRecompileUser = pArgs->fEnforce;
625 break;
626 default:
627 AssertFailedReturn(VERR_INVALID_PARAMETER);
628 }
629 Log(("emR3SetExecutionPolicy: fRecompileUser=%RTbool fRecompileSupervisor=%RTbool\n",
630 pVM->fRecompileUser, pVM->fRecompileSupervisor));
631 }
632
633 /*
634 * Force rescheduling if in RAW, HM or REM.
635 */
636 return pVCpu->em.s.enmState == EMSTATE_RAW
637 || pVCpu->em.s.enmState == EMSTATE_HM
638 || pVCpu->em.s.enmState == EMSTATE_REM
639 ? VINF_EM_RESCHEDULE
640 : VINF_SUCCESS;
641}
642
643
644/**
645 * Changes a the execution scheduling policy.
646 *
647 * This is used to enable or disable raw-mode / hardware-virtualization
648 * execution of user and supervisor code.
649 *
650 * @returns VINF_SUCCESS on success.
651 * @returns VINF_RESCHEDULE if a rescheduling might be required.
652 * @returns VERR_INVALID_PARAMETER on an invalid enmMode value.
653 *
654 * @param pUVM The user mode VM handle.
655 * @param enmPolicy The scheduling policy to change.
656 * @param fEnforce Whether to enforce the policy or not.
657 */
658VMMR3DECL(int) EMR3SetExecutionPolicy(PUVM pUVM, EMEXECPOLICY enmPolicy, bool fEnforce)
659{
660 UVM_ASSERT_VALID_EXT_RETURN(pUVM, VERR_INVALID_VM_HANDLE);
661 VM_ASSERT_VALID_EXT_RETURN(pUVM->pVM, VERR_INVALID_VM_HANDLE);
662 AssertReturn(enmPolicy > EMEXECPOLICY_INVALID && enmPolicy < EMEXECPOLICY_END, VERR_INVALID_PARAMETER);
663
664 struct EMR3SETEXECPOLICYARGS Args = { enmPolicy, fEnforce };
665 return VMMR3EmtRendezvous(pUVM->pVM, VMMEMTRENDEZVOUS_FLAGS_TYPE_DESCENDING, emR3SetExecutionPolicy, &Args);
666}
667
668
669/**
670 * Checks if raw ring-3 execute mode is enabled.
671 *
672 * @returns true if enabled, false if disabled.
673 * @param pUVM The user mode VM handle.
674 */
675VMMR3DECL(bool) EMR3IsRawRing3Enabled(PUVM pUVM)
676{
677 UVM_ASSERT_VALID_EXT_RETURN(pUVM, false);
678 PVM pVM = pUVM->pVM;
679 VM_ASSERT_VALID_EXT_RETURN(pVM, false);
680 return EMIsRawRing3Enabled(pVM);
681}
682
683
684/**
685 * Checks if raw ring-0 execute mode is enabled.
686 *
687 * @returns true if enabled, false if disabled.
688 * @param pUVM The user mode VM handle.
689 */
690VMMR3DECL(bool) EMR3IsRawRing0Enabled(PUVM pUVM)
691{
692 UVM_ASSERT_VALID_EXT_RETURN(pUVM, false);
693 PVM pVM = pUVM->pVM;
694 VM_ASSERT_VALID_EXT_RETURN(pVM, false);
695 return EMIsRawRing0Enabled(pVM);
696}
697
698
699/**
700 * Raise a fatal error.
701 *
702 * Safely terminate the VM with full state report and stuff. This function
703 * will naturally never return.
704 *
705 * @param pVCpu Pointer to the VMCPU.
706 * @param rc VBox status code.
707 */
708VMMR3DECL(void) EMR3FatalError(PVMCPU pVCpu, int rc)
709{
710 pVCpu->em.s.enmState = EMSTATE_GURU_MEDITATION;
711 longjmp(pVCpu->em.s.u.FatalLongJump, rc);
712 AssertReleaseMsgFailed(("longjmp returned!\n"));
713}
714
715
716#if defined(LOG_ENABLED) || defined(VBOX_STRICT)
717/**
718 * Gets the EM state name.
719 *
720 * @returns pointer to read only state name,
721 * @param enmState The state.
722 */
723static const char *emR3GetStateName(EMSTATE enmState)
724{
725 switch (enmState)
726 {
727 case EMSTATE_NONE: return "EMSTATE_NONE";
728 case EMSTATE_RAW: return "EMSTATE_RAW";
729 case EMSTATE_HM: return "EMSTATE_HM";
730 case EMSTATE_REM: return "EMSTATE_REM";
731 case EMSTATE_HALTED: return "EMSTATE_HALTED";
732 case EMSTATE_WAIT_SIPI: return "EMSTATE_WAIT_SIPI";
733 case EMSTATE_SUSPENDED: return "EMSTATE_SUSPENDED";
734 case EMSTATE_TERMINATING: return "EMSTATE_TERMINATING";
735 case EMSTATE_DEBUG_GUEST_RAW: return "EMSTATE_DEBUG_GUEST_RAW";
736 case EMSTATE_DEBUG_GUEST_REM: return "EMSTATE_DEBUG_GUEST_REM";
737 case EMSTATE_DEBUG_HYPER: return "EMSTATE_DEBUG_HYPER";
738 case EMSTATE_GURU_MEDITATION: return "EMSTATE_GURU_MEDITATION";
739 default: return "Unknown!";
740 }
741}
742#endif /* LOG_ENABLED || VBOX_STRICT */
743
744
745/**
746 * Debug loop.
747 *
748 * @returns VBox status code for EM.
749 * @param pVM Pointer to the VM.
750 * @param pVCpu Pointer to the VMCPU.
751 * @param rc Current EM VBox status code.
752 */
753static int emR3Debug(PVM pVM, PVMCPU pVCpu, int rc)
754{
755 for (;;)
756 {
757 Log(("emR3Debug: rc=%Rrc\n", rc));
758 const int rcLast = rc;
759
760 /*
761 * Debug related RC.
762 */
763 switch (rc)
764 {
765 /*
766 * Single step an instruction.
767 */
768 case VINF_EM_DBG_STEP:
769#ifdef VBOX_WITH_RAW_MODE
770 if ( pVCpu->em.s.enmState == EMSTATE_DEBUG_GUEST_RAW
771 || pVCpu->em.s.enmState == EMSTATE_DEBUG_HYPER
772 || pVCpu->em.s.fForceRAW /* paranoia */)
773 rc = emR3RawStep(pVM, pVCpu);
774 else
775 {
776 Assert(pVCpu->em.s.enmState == EMSTATE_DEBUG_GUEST_REM);
777 rc = emR3RemStep(pVM, pVCpu);
778 }
779#else
780 AssertLogRelMsgFailed(("%Rrc\n", rc));
781 rc = VERR_EM_INTERNAL_ERROR;
782#endif
783 break;
784
785 /*
786 * Simple events: stepped, breakpoint, stop/assertion.
787 */
788 case VINF_EM_DBG_STEPPED:
789 rc = DBGFR3Event(pVM, DBGFEVENT_STEPPED);
790 break;
791
792 case VINF_EM_DBG_BREAKPOINT:
793 rc = DBGFR3EventBreakpoint(pVM, DBGFEVENT_BREAKPOINT);
794 break;
795
796 case VINF_EM_DBG_STOP:
797 rc = DBGFR3EventSrc(pVM, DBGFEVENT_DEV_STOP, NULL, 0, NULL, NULL);
798 break;
799
800 case VINF_EM_DBG_HYPER_STEPPED:
801 rc = DBGFR3Event(pVM, DBGFEVENT_STEPPED_HYPER);
802 break;
803
804 case VINF_EM_DBG_HYPER_BREAKPOINT:
805 rc = DBGFR3EventBreakpoint(pVM, DBGFEVENT_BREAKPOINT_HYPER);
806 break;
807
808 case VINF_EM_DBG_HYPER_ASSERTION:
809 RTPrintf("\nVINF_EM_DBG_HYPER_ASSERTION:\n%s%s\n", VMMR3GetRZAssertMsg1(pVM), VMMR3GetRZAssertMsg2(pVM));
810 RTLogFlush(NULL);
811 rc = DBGFR3EventAssertion(pVM, DBGFEVENT_ASSERTION_HYPER, VMMR3GetRZAssertMsg1(pVM), VMMR3GetRZAssertMsg2(pVM));
812 break;
813
814 /*
815 * Guru meditation.
816 */
817 case VERR_VMM_RING0_ASSERTION: /** @todo Make a guru meditation event! */
818 rc = DBGFR3EventSrc(pVM, DBGFEVENT_FATAL_ERROR, "VERR_VMM_RING0_ASSERTION", 0, NULL, NULL);
819 break;
820 case VERR_REM_TOO_MANY_TRAPS: /** @todo Make a guru meditation event! */
821 rc = DBGFR3EventSrc(pVM, DBGFEVENT_DEV_STOP, "VERR_REM_TOO_MANY_TRAPS", 0, NULL, NULL);
822 break;
823
824 default: /** @todo don't use default for guru, but make special errors code! */
825 rc = DBGFR3Event(pVM, DBGFEVENT_FATAL_ERROR);
826 break;
827 }
828
829 /*
830 * Process the result.
831 */
832 do
833 {
834 switch (rc)
835 {
836 /*
837 * Continue the debugging loop.
838 */
839 case VINF_EM_DBG_STEP:
840 case VINF_EM_DBG_STOP:
841 case VINF_EM_DBG_STEPPED:
842 case VINF_EM_DBG_BREAKPOINT:
843 case VINF_EM_DBG_HYPER_STEPPED:
844 case VINF_EM_DBG_HYPER_BREAKPOINT:
845 case VINF_EM_DBG_HYPER_ASSERTION:
846 break;
847
848 /*
849 * Resuming execution (in some form) has to be done here if we got
850 * a hypervisor debug event.
851 */
852 case VINF_SUCCESS:
853 case VINF_EM_RESUME:
854 case VINF_EM_SUSPEND:
855 case VINF_EM_RESCHEDULE:
856 case VINF_EM_RESCHEDULE_RAW:
857 case VINF_EM_RESCHEDULE_REM:
858 case VINF_EM_HALT:
859 if (pVCpu->em.s.enmState == EMSTATE_DEBUG_HYPER)
860 {
861#ifdef VBOX_WITH_RAW_MODE
862 rc = emR3RawResumeHyper(pVM, pVCpu);
863 if (rc != VINF_SUCCESS && RT_SUCCESS(rc))
864 continue;
865#else
866 AssertLogRelMsgFailedReturn(("Not implemented\n", rc), VERR_EM_INTERNAL_ERROR);
867#endif
868 }
869 if (rc == VINF_SUCCESS)
870 rc = VINF_EM_RESCHEDULE;
871 return rc;
872
873 /*
874 * The debugger isn't attached.
875 * We'll simply turn the thing off since that's the easiest thing to do.
876 */
877 case VERR_DBGF_NOT_ATTACHED:
878 switch (rcLast)
879 {
880 case VINF_EM_DBG_HYPER_STEPPED:
881 case VINF_EM_DBG_HYPER_BREAKPOINT:
882 case VINF_EM_DBG_HYPER_ASSERTION:
883 case VERR_TRPM_PANIC:
884 case VERR_TRPM_DONT_PANIC:
885 case VERR_VMM_RING0_ASSERTION:
886 case VERR_VMM_HYPER_CR3_MISMATCH:
887 case VERR_VMM_RING3_CALL_DISABLED:
888 return rcLast;
889 }
890 return VINF_EM_OFF;
891
892 /*
893 * Status codes terminating the VM in one or another sense.
894 */
895 case VINF_EM_TERMINATE:
896 case VINF_EM_OFF:
897 case VINF_EM_RESET:
898 case VINF_EM_NO_MEMORY:
899 case VINF_EM_RAW_STALE_SELECTOR:
900 case VINF_EM_RAW_IRET_TRAP:
901 case VERR_TRPM_PANIC:
902 case VERR_TRPM_DONT_PANIC:
903 case VERR_IEM_INSTR_NOT_IMPLEMENTED:
904 case VERR_IEM_ASPECT_NOT_IMPLEMENTED:
905 case VERR_VMM_RING0_ASSERTION:
906 case VERR_VMM_HYPER_CR3_MISMATCH:
907 case VERR_VMM_RING3_CALL_DISABLED:
908 case VERR_INTERNAL_ERROR:
909 case VERR_INTERNAL_ERROR_2:
910 case VERR_INTERNAL_ERROR_3:
911 case VERR_INTERNAL_ERROR_4:
912 case VERR_INTERNAL_ERROR_5:
913 case VERR_IPE_UNEXPECTED_STATUS:
914 case VERR_IPE_UNEXPECTED_INFO_STATUS:
915 case VERR_IPE_UNEXPECTED_ERROR_STATUS:
916 return rc;
917
918 /*
919 * The rest is unexpected, and will keep us here.
920 */
921 default:
922 AssertMsgFailed(("Unexpected rc %Rrc!\n", rc));
923 break;
924 }
925 } while (false);
926 } /* debug for ever */
927}
928
929/**
930 * Steps recompiled code.
931 *
932 * @returns VBox status code. The most important ones are: VINF_EM_STEP_EVENT,
933 * VINF_EM_RESCHEDULE, VINF_EM_SUSPEND, VINF_EM_RESET and VINF_EM_TERMINATE.
934 *
935 * @param pVM Pointer to the VM.
936 * @param pVCpu Pointer to the VMCPU.
937 */
938static int emR3RemStep(PVM pVM, PVMCPU pVCpu)
939{
940 LogFlow(("emR3RemStep: cs:eip=%04x:%08x\n", CPUMGetGuestCS(pVCpu), CPUMGetGuestEIP(pVCpu)));
941
942#ifdef VBOX_WITH_REM
943 EMRemLock(pVM);
944
945 /*
946 * Switch to REM, step instruction, switch back.
947 */
948 int rc = REMR3State(pVM, pVCpu);
949 if (RT_SUCCESS(rc))
950 {
951 rc = REMR3Step(pVM, pVCpu);
952 REMR3StateBack(pVM, pVCpu);
953 }
954 EMRemUnlock(pVM);
955
956#else
957 int rc = VBOXSTRICTRC_TODO(IEMExecOne(pVCpu)); NOREF(pVM);
958#endif
959
960 LogFlow(("emR3RemStep: returns %Rrc cs:eip=%04x:%08x\n", rc, CPUMGetGuestCS(pVCpu), CPUMGetGuestEIP(pVCpu)));
961 return rc;
962}
963
964
965/**
966 * emR3RemExecute helper that syncs the state back from REM and leave the REM
967 * critical section.
968 *
969 * @returns false - new fInREMState value.
970 * @param pVM Pointer to the VM.
971 * @param pVCpu Pointer to the VMCPU.
972 */
973DECLINLINE(bool) emR3RemExecuteSyncBack(PVM pVM, PVMCPU pVCpu)
974{
975#ifdef VBOX_WITH_REM
976 STAM_PROFILE_START(&pVCpu->em.s.StatREMSync, a);
977 REMR3StateBack(pVM, pVCpu);
978 STAM_PROFILE_STOP(&pVCpu->em.s.StatREMSync, a);
979
980 EMRemUnlock(pVM);
981#endif
982 return false;
983}
984
985
986/**
987 * Executes recompiled code.
988 *
989 * This function contains the recompiler version of the inner
990 * execution loop (the outer loop being in EMR3ExecuteVM()).
991 *
992 * @returns VBox status code. The most important ones are: VINF_EM_RESCHEDULE,
993 * VINF_EM_SUSPEND, VINF_EM_RESET and VINF_EM_TERMINATE.
994 *
995 * @param pVM Pointer to the VM.
996 * @param pVCpu Pointer to the VMCPU.
997 * @param pfFFDone Where to store an indicator telling whether or not
998 * FFs were done before returning.
999 *
1000 */
1001static int emR3RemExecute(PVM pVM, PVMCPU pVCpu, bool *pfFFDone)
1002{
1003#ifdef LOG_ENABLED
1004 PCPUMCTX pCtx = pVCpu->em.s.pCtx;
1005 uint32_t cpl = CPUMGetGuestCPL(pVCpu);
1006
1007 if (pCtx->eflags.Bits.u1VM)
1008 Log(("EMV86: %04X:%08X IF=%d\n", pCtx->cs.Sel, pCtx->eip, pCtx->eflags.Bits.u1IF));
1009 else
1010 Log(("EMR%d: %04X:%08X ESP=%08X IF=%d CR0=%x eflags=%x\n", cpl, pCtx->cs.Sel, pCtx->eip, pCtx->esp, pCtx->eflags.Bits.u1IF, (uint32_t)pCtx->cr0, pCtx->eflags.u));
1011#endif
1012 STAM_REL_PROFILE_ADV_START(&pVCpu->em.s.StatREMTotal, a);
1013
1014#if defined(VBOX_STRICT) && defined(DEBUG_bird)
1015 AssertMsg( VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_PGM_SYNC_CR3 | VMCPU_FF_PGM_SYNC_CR3_NON_GLOBAL)
1016 || !MMHyperIsInsideArea(pVM, CPUMGetGuestEIP(pVCpu)), /** @todo @bugref{1419} - get flat address. */
1017 ("cs:eip=%RX16:%RX32\n", CPUMGetGuestCS(pVCpu), CPUMGetGuestEIP(pVCpu)));
1018#endif
1019
1020 /*
1021 * Spin till we get a forced action which returns anything but VINF_SUCCESS
1022 * or the REM suggests raw-mode execution.
1023 */
1024 *pfFFDone = false;
1025#ifdef VBOX_WITH_REM
1026 bool fInREMState = false;
1027#endif
1028 int rc = VINF_SUCCESS;
1029 for (;;)
1030 {
1031#ifdef VBOX_WITH_REM
1032 /*
1033 * Lock REM and update the state if not already in sync.
1034 *
1035 * Note! Big lock, but you are not supposed to own any lock when
1036 * coming in here.
1037 */
1038 if (!fInREMState)
1039 {
1040 EMRemLock(pVM);
1041 STAM_PROFILE_START(&pVCpu->em.s.StatREMSync, b);
1042
1043 /* Flush the recompiler translation blocks if the VCPU has changed,
1044 also force a full CPU state resync. */
1045 if (pVM->em.s.idLastRemCpu != pVCpu->idCpu)
1046 {
1047 REMFlushTBs(pVM);
1048 CPUMSetChangedFlags(pVCpu, CPUM_CHANGED_ALL);
1049 }
1050 pVM->em.s.idLastRemCpu = pVCpu->idCpu;
1051
1052 rc = REMR3State(pVM, pVCpu);
1053
1054 STAM_PROFILE_STOP(&pVCpu->em.s.StatREMSync, b);
1055 if (RT_FAILURE(rc))
1056 break;
1057 fInREMState = true;
1058
1059 /*
1060 * We might have missed the raising of VMREQ, TIMER and some other
1061 * important FFs while we were busy switching the state. So, check again.
1062 */
1063 if ( VM_FF_ISPENDING(pVM, VM_FF_REQUEST | VM_FF_PDM_QUEUES | VM_FF_DBGF | VM_FF_CHECK_VM_STATE | VM_FF_RESET)
1064 || VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_TIMER | VMCPU_FF_REQUEST))
1065 {
1066 LogFlow(("emR3RemExecute: Skipping run, because FF is set. %#x\n", pVM->fGlobalForcedActions));
1067 goto l_REMDoForcedActions;
1068 }
1069 }
1070#endif
1071
1072 /*
1073 * Execute REM.
1074 */
1075 if (RT_LIKELY(EMR3IsExecutionAllowed(pVM, pVCpu)))
1076 {
1077 STAM_PROFILE_START(&pVCpu->em.s.StatREMExec, c);
1078#ifdef VBOX_WITH_REM
1079 rc = REMR3Run(pVM, pVCpu);
1080#else
1081 rc = VBOXSTRICTRC_TODO(IEMExecLots(pVCpu));
1082#endif
1083 STAM_PROFILE_STOP(&pVCpu->em.s.StatREMExec, c);
1084 }
1085 else
1086 {
1087 /* Give up this time slice; virtual time continues */
1088 STAM_REL_PROFILE_ADV_START(&pVCpu->em.s.StatCapped, u);
1089 RTThreadSleep(5);
1090 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatCapped, u);
1091 rc = VINF_SUCCESS;
1092 }
1093
1094 /*
1095 * Deal with high priority post execution FFs before doing anything
1096 * else. Sync back the state and leave the lock to be on the safe side.
1097 */
1098 if ( VM_FF_ISPENDING(pVM, VM_FF_HIGH_PRIORITY_POST_MASK)
1099 || VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_HIGH_PRIORITY_POST_MASK))
1100 {
1101#ifdef VBOX_WITH_REM
1102 fInREMState = emR3RemExecuteSyncBack(pVM, pVCpu);
1103#endif
1104 rc = emR3HighPriorityPostForcedActions(pVM, pVCpu, rc);
1105 }
1106
1107 /*
1108 * Process the returned status code.
1109 */
1110 if (rc != VINF_SUCCESS)
1111 {
1112 if (rc >= VINF_EM_FIRST && rc <= VINF_EM_LAST)
1113 break;
1114 if (rc != VINF_REM_INTERRUPED_FF)
1115 {
1116 /*
1117 * Anything which is not known to us means an internal error
1118 * and the termination of the VM!
1119 */
1120 AssertMsg(rc == VERR_REM_TOO_MANY_TRAPS, ("Unknown GC return code: %Rra\n", rc));
1121 break;
1122 }
1123 }
1124
1125
1126 /*
1127 * Check and execute forced actions.
1128 *
1129 * Sync back the VM state and leave the lock before calling any of
1130 * these, you never know what's going to happen here.
1131 */
1132#ifdef VBOX_HIGH_RES_TIMERS_HACK
1133 TMTimerPollVoid(pVM, pVCpu);
1134#endif
1135 AssertCompile((VMCPU_FF_ALL_REM_MASK & ~(VMCPU_FF_CSAM_PENDING_ACTION | VMCPU_FF_CSAM_SCAN_PAGE)) & VMCPU_FF_TIMER);
1136 if ( VM_FF_ISPENDING(pVM, VM_FF_ALL_REM_MASK)
1137 || VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_ALL_REM_MASK & ~(VMCPU_FF_CSAM_PENDING_ACTION | VMCPU_FF_CSAM_SCAN_PAGE)))
1138 {
1139l_REMDoForcedActions:
1140#ifdef VBOX_WITH_REM
1141 if (fInREMState)
1142 fInREMState = emR3RemExecuteSyncBack(pVM, pVCpu);
1143#endif
1144 STAM_REL_PROFILE_ADV_SUSPEND(&pVCpu->em.s.StatREMTotal, a);
1145 rc = emR3ForcedActions(pVM, pVCpu, rc);
1146 VBOXVMM_EM_FF_ALL_RET(pVCpu, rc);
1147 STAM_REL_PROFILE_ADV_RESUME(&pVCpu->em.s.StatREMTotal, a);
1148 if ( rc != VINF_SUCCESS
1149 && rc != VINF_EM_RESCHEDULE_REM)
1150 {
1151 *pfFFDone = true;
1152 break;
1153 }
1154 }
1155
1156 } /* The Inner Loop, recompiled execution mode version. */
1157
1158
1159#ifdef VBOX_WITH_REM
1160 /*
1161 * Returning. Sync back the VM state if required.
1162 */
1163 if (fInREMState)
1164 fInREMState = emR3RemExecuteSyncBack(pVM, pVCpu);
1165#endif
1166
1167 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatREMTotal, a);
1168 return rc;
1169}
1170
1171
1172#ifdef DEBUG
1173
1174int emR3SingleStepExecRem(PVM pVM, PVMCPU pVCpu, uint32_t cIterations)
1175{
1176 EMSTATE enmOldState = pVCpu->em.s.enmState;
1177
1178 pVCpu->em.s.enmState = EMSTATE_DEBUG_GUEST_REM;
1179
1180 Log(("Single step BEGIN:\n"));
1181 for (uint32_t i = 0; i < cIterations; i++)
1182 {
1183 DBGFR3PrgStep(pVCpu);
1184 DBGFR3DisasInstrCurrentLog(pVCpu, "RSS: ");
1185 emR3RemStep(pVM, pVCpu);
1186 if (emR3Reschedule(pVM, pVCpu, pVCpu->em.s.pCtx) != EMSTATE_REM)
1187 break;
1188 }
1189 Log(("Single step END:\n"));
1190 CPUMSetGuestEFlags(pVCpu, CPUMGetGuestEFlags(pVCpu) & ~X86_EFL_TF);
1191 pVCpu->em.s.enmState = enmOldState;
1192 return VINF_EM_RESCHEDULE;
1193}
1194
1195#endif /* DEBUG */
1196
1197
1198/**
1199 * Decides whether to execute RAW, HWACC or REM.
1200 *
1201 * @returns new EM state
1202 * @param pVM Pointer to the VM.
1203 * @param pVCpu Pointer to the VMCPU.
1204 * @param pCtx Pointer to the guest CPU context.
1205 */
1206EMSTATE emR3Reschedule(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx)
1207{
1208#ifdef IEM_VERIFICATION_MODE
1209 return EMSTATE_REM;
1210#else
1211
1212 /*
1213 * When forcing raw-mode execution, things are simple.
1214 */
1215 if (pVCpu->em.s.fForceRAW)
1216 return EMSTATE_RAW;
1217
1218 /*
1219 * We stay in the wait for SIPI state unless explicitly told otherwise.
1220 */
1221 if (pVCpu->em.s.enmState == EMSTATE_WAIT_SIPI)
1222 return EMSTATE_WAIT_SIPI;
1223
1224 /* !!! THIS MUST BE IN SYNC WITH remR3CanExecuteRaw !!! */
1225 /* !!! THIS MUST BE IN SYNC WITH remR3CanExecuteRaw !!! */
1226 /* !!! THIS MUST BE IN SYNC WITH remR3CanExecuteRaw !!! */
1227
1228 X86EFLAGS EFlags = pCtx->eflags;
1229 if (HMIsEnabled(pVM))
1230 {
1231 /*
1232 * Hardware accelerated raw-mode:
1233 *
1234 * Typically only 32-bits protected mode, with paging enabled, code is
1235 * allowed here.
1236 */
1237 if ( EMIsHwVirtExecutionEnabled(pVM)
1238 && HMR3CanExecuteGuest(pVM, pCtx))
1239 return EMSTATE_HM;
1240
1241 /*
1242 * Note! Raw mode and hw accelerated mode are incompatible. The latter
1243 * turns off monitoring features essential for raw mode!
1244 */
1245 return EMSTATE_REM;
1246 }
1247
1248 /*
1249 * Standard raw-mode:
1250 *
1251 * Here we only support 16 & 32 bits protected mode ring 3 code that has no IO privileges
1252 * or 32 bits protected mode ring 0 code
1253 *
1254 * The tests are ordered by the likelihood of being true during normal execution.
1255 */
1256 if (EFlags.u32 & (X86_EFL_TF /* | HF_INHIBIT_IRQ_MASK*/))
1257 {
1258 Log2(("raw mode refused: EFlags=%#x\n", EFlags.u32));
1259 return EMSTATE_REM;
1260 }
1261
1262# ifndef VBOX_RAW_V86
1263 if (EFlags.u32 & X86_EFL_VM) {
1264 Log2(("raw mode refused: VM_MASK\n"));
1265 return EMSTATE_REM;
1266 }
1267# endif
1268
1269 /** @todo check up the X86_CR0_AM flag in respect to raw mode!!! We're probably not emulating it right! */
1270 uint32_t u32CR0 = pCtx->cr0;
1271 if ((u32CR0 & (X86_CR0_PG | X86_CR0_PE)) != (X86_CR0_PG | X86_CR0_PE))
1272 {
1273 //Log2(("raw mode refused: %s%s%s\n", (u32CR0 & X86_CR0_PG) ? "" : " !PG", (u32CR0 & X86_CR0_PE) ? "" : " !PE", (u32CR0 & X86_CR0_AM) ? "" : " !AM"));
1274 return EMSTATE_REM;
1275 }
1276
1277 if (pCtx->cr4 & X86_CR4_PAE)
1278 {
1279 uint32_t u32Dummy, u32Features;
1280
1281 CPUMGetGuestCpuId(pVCpu, 1, &u32Dummy, &u32Dummy, &u32Dummy, &u32Features);
1282 if (!(u32Features & X86_CPUID_FEATURE_EDX_PAE))
1283 return EMSTATE_REM;
1284 }
1285
1286 unsigned uSS = pCtx->ss.Sel;
1287 if ( pCtx->eflags.Bits.u1VM
1288 || (uSS & X86_SEL_RPL) == 3)
1289 {
1290 if (!EMIsRawRing3Enabled(pVM))
1291 return EMSTATE_REM;
1292
1293 if (!(EFlags.u32 & X86_EFL_IF))
1294 {
1295 Log2(("raw mode refused: IF (RawR3)\n"));
1296 return EMSTATE_REM;
1297 }
1298
1299 if (!(u32CR0 & X86_CR0_WP) && EMIsRawRing0Enabled(pVM))
1300 {
1301 Log2(("raw mode refused: CR0.WP + RawR0\n"));
1302 return EMSTATE_REM;
1303 }
1304 }
1305 else
1306 {
1307 if (!EMIsRawRing0Enabled(pVM))
1308 return EMSTATE_REM;
1309
1310 /* Only ring 0 supervisor code. */
1311 if ((uSS & X86_SEL_RPL) != 0)
1312 {
1313 Log2(("raw r0 mode refused: CPL %d\n", uSS & X86_SEL_RPL));
1314 return EMSTATE_REM;
1315 }
1316
1317 // Let's start with pure 32 bits ring 0 code first
1318 /** @todo What's pure 32-bit mode? flat? */
1319 if ( !(pCtx->ss.Attr.n.u1DefBig)
1320 || !(pCtx->cs.Attr.n.u1DefBig))
1321 {
1322 Log2(("raw r0 mode refused: SS/CS not 32bit\n"));
1323 return EMSTATE_REM;
1324 }
1325
1326 /* Write protection must be turned on, or else the guest can overwrite our hypervisor code and data. */
1327 if (!(u32CR0 & X86_CR0_WP))
1328 {
1329 Log2(("raw r0 mode refused: CR0.WP=0!\n"));
1330 return EMSTATE_REM;
1331 }
1332
1333 if (PATMShouldUseRawMode(pVM, (RTGCPTR)pCtx->eip))
1334 {
1335 Log2(("raw r0 mode forced: patch code\n"));
1336 return EMSTATE_RAW;
1337 }
1338
1339# if !defined(VBOX_ALLOW_IF0) && !defined(VBOX_RUN_INTERRUPT_GATE_HANDLERS)
1340 if (!(EFlags.u32 & X86_EFL_IF))
1341 {
1342 ////Log2(("R0: IF=0 VIF=%d %08X\n", eip, pVMeflags));
1343 //Log2(("RR0: Interrupts turned off; fall back to emulation\n"));
1344 return EMSTATE_REM;
1345 }
1346# endif
1347
1348 /** @todo still necessary??? */
1349 if (EFlags.Bits.u2IOPL != 0)
1350 {
1351 Log2(("raw r0 mode refused: IOPL %d\n", EFlags.Bits.u2IOPL));
1352 return EMSTATE_REM;
1353 }
1354 }
1355
1356 /*
1357 * Stale hidden selectors means raw-mode is unsafe (being very careful).
1358 */
1359 if (pCtx->cs.fFlags & CPUMSELREG_FLAGS_STALE)
1360 {
1361 Log2(("raw mode refused: stale CS\n"));
1362 return EMSTATE_REM;
1363 }
1364 if (pCtx->ss.fFlags & CPUMSELREG_FLAGS_STALE)
1365 {
1366 Log2(("raw mode refused: stale SS\n"));
1367 return EMSTATE_REM;
1368 }
1369 if (pCtx->ds.fFlags & CPUMSELREG_FLAGS_STALE)
1370 {
1371 Log2(("raw mode refused: stale DS\n"));
1372 return EMSTATE_REM;
1373 }
1374 if (pCtx->es.fFlags & CPUMSELREG_FLAGS_STALE)
1375 {
1376 Log2(("raw mode refused: stale ES\n"));
1377 return EMSTATE_REM;
1378 }
1379 if (pCtx->fs.fFlags & CPUMSELREG_FLAGS_STALE)
1380 {
1381 Log2(("raw mode refused: stale FS\n"));
1382 return EMSTATE_REM;
1383 }
1384 if (pCtx->gs.fFlags & CPUMSELREG_FLAGS_STALE)
1385 {
1386 Log2(("raw mode refused: stale GS\n"));
1387 return EMSTATE_REM;
1388 }
1389
1390 /*Assert(PGMPhysIsA20Enabled(pVCpu));*/
1391 return EMSTATE_RAW;
1392#endif /* !IEM_VERIFICATION_MODE */
1393
1394}
1395
1396
1397/**
1398 * Executes all high priority post execution force actions.
1399 *
1400 * @returns rc or a fatal status code.
1401 *
1402 * @param pVM Pointer to the VM.
1403 * @param pVCpu Pointer to the VMCPU.
1404 * @param rc The current rc.
1405 */
1406int emR3HighPriorityPostForcedActions(PVM pVM, PVMCPU pVCpu, int rc)
1407{
1408 VBOXVMM_EM_FF_HIGH(pVCpu, pVM->fGlobalForcedActions, pVCpu->fLocalForcedActions, rc);
1409
1410 if (VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_PDM_CRITSECT))
1411 PDMCritSectFF(pVCpu);
1412
1413 /* Update CR3 (Nested Paging case for HM). */
1414 if (VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_HM_UPDATE_CR3))
1415 {
1416 int rc2 = PGMUpdateCR3(pVCpu, CPUMGetGuestCR3(pVCpu));
1417 if (RT_FAILURE(rc2))
1418 return rc2;
1419 Assert(!VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_HM_UPDATE_CR3));
1420 }
1421
1422 /* Update PAE PDPEs. This must be done *after* PGMUpdateCR3() and used only by the Nested Paging case for HM. */
1423 if (VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_HM_UPDATE_PAE_PDPES))
1424 {
1425 Assert(CPUMIsGuestInPAEMode(pVCpu));
1426 PX86PDPE pPdpes = HMGetPaePdpes(pVCpu);
1427 AssertPtr(pPdpes);
1428
1429 int rc2 = PGMGstUpdatePaePdpes(pVCpu, pPdpes);
1430 if (RT_FAILURE(rc2))
1431 return rc2;
1432 Assert(!VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_HM_UPDATE_PAE_PDPES));
1433 }
1434
1435 if (VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_CSAM_PENDING_ACTION))
1436 CSAMR3DoPendingAction(pVM, pVCpu);
1437
1438 if (VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY))
1439 {
1440 if ( rc > VINF_EM_NO_MEMORY
1441 && rc <= VINF_EM_LAST)
1442 rc = VINF_EM_NO_MEMORY;
1443 }
1444
1445 return rc;
1446}
1447
1448
1449/**
1450 * Executes all pending forced actions.
1451 *
1452 * Forced actions can cause execution delays and execution
1453 * rescheduling. The first we deal with using action priority, so
1454 * that for instance pending timers aren't scheduled and ran until
1455 * right before execution. The rescheduling we deal with using
1456 * return codes. The same goes for VM termination, only in that case
1457 * we exit everything.
1458 *
1459 * @returns VBox status code of equal or greater importance/severity than rc.
1460 * The most important ones are: VINF_EM_RESCHEDULE,
1461 * VINF_EM_SUSPEND, VINF_EM_RESET and VINF_EM_TERMINATE.
1462 *
1463 * @param pVM Pointer to the VM.
1464 * @param pVCpu Pointer to the VMCPU.
1465 * @param rc The current rc.
1466 *
1467 */
1468int emR3ForcedActions(PVM pVM, PVMCPU pVCpu, int rc)
1469{
1470 STAM_REL_PROFILE_START(&pVCpu->em.s.StatForcedActions, a);
1471#ifdef VBOX_STRICT
1472 int rcIrq = VINF_SUCCESS;
1473#endif
1474 int rc2;
1475#define UPDATE_RC() \
1476 do { \
1477 AssertMsg(rc2 <= 0 || (rc2 >= VINF_EM_FIRST && rc2 <= VINF_EM_LAST), ("Invalid FF return code: %Rra\n", rc2)); \
1478 if (rc2 == VINF_SUCCESS || rc < VINF_SUCCESS) \
1479 break; \
1480 if (!rc || rc2 < rc) \
1481 rc = rc2; \
1482 } while (0)
1483 VBOXVMM_EM_FF_ALL(pVCpu, pVM->fGlobalForcedActions, pVCpu->fLocalForcedActions, rc);
1484
1485 /*
1486 * Post execution chunk first.
1487 */
1488 if ( VM_FF_ISPENDING(pVM, VM_FF_NORMAL_PRIORITY_POST_MASK)
1489 || VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_NORMAL_PRIORITY_POST_MASK))
1490 {
1491 /*
1492 * EMT Rendezvous (must be serviced before termination).
1493 */
1494 if (VM_FF_ISPENDING(pVM, VM_FF_EMT_RENDEZVOUS))
1495 {
1496 rc2 = VMMR3EmtRendezvousFF(pVM, pVCpu);
1497 UPDATE_RC();
1498 /** @todo HACK ALERT! The following test is to make sure EM+TM
1499 * thinks the VM is stopped/reset before the next VM state change
1500 * is made. We need a better solution for this, or at least make it
1501 * possible to do: (rc >= VINF_EM_FIRST && rc <=
1502 * VINF_EM_SUSPEND). */
1503 if (RT_UNLIKELY(rc == VINF_EM_SUSPEND || rc == VINF_EM_RESET || rc == VINF_EM_OFF))
1504 {
1505 Log2(("emR3ForcedActions: returns %Rrc\n", rc));
1506 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1507 return rc;
1508 }
1509 }
1510
1511 /*
1512 * State change request (cleared by vmR3SetStateLocked).
1513 */
1514 if (VM_FF_ISPENDING(pVM, VM_FF_CHECK_VM_STATE))
1515 {
1516 VMSTATE enmState = VMR3GetState(pVM);
1517 switch (enmState)
1518 {
1519 case VMSTATE_FATAL_ERROR:
1520 case VMSTATE_FATAL_ERROR_LS:
1521 Log2(("emR3ForcedActions: %s -> VINF_EM_SUSPEND\n", VMGetStateName(enmState) ));
1522 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1523 return VINF_EM_SUSPEND;
1524
1525 case VMSTATE_DESTROYING:
1526 Log2(("emR3ForcedActions: %s -> VINF_EM_TERMINATE\n", VMGetStateName(enmState) ));
1527 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1528 return VINF_EM_TERMINATE;
1529
1530 default:
1531 AssertMsgFailed(("%s\n", VMGetStateName(enmState)));
1532 }
1533 }
1534
1535 /*
1536 * Debugger Facility polling.
1537 */
1538 if (VM_FF_ISPENDING(pVM, VM_FF_DBGF))
1539 {
1540 rc2 = DBGFR3VMMForcedAction(pVM);
1541 UPDATE_RC();
1542 }
1543
1544 /*
1545 * Postponed reset request.
1546 */
1547 if (VM_FF_TESTANDCLEAR(pVM, VM_FF_RESET))
1548 {
1549 rc2 = VMR3Reset(pVM->pUVM);
1550 UPDATE_RC();
1551 }
1552
1553 /*
1554 * CSAM page scanning.
1555 */
1556 if ( !VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY)
1557 && VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_CSAM_SCAN_PAGE))
1558 {
1559 PCPUMCTX pCtx = pVCpu->em.s.pCtx;
1560
1561 /** @todo: check for 16 or 32 bits code! (D bit in the code selector) */
1562 Log(("Forced action VMCPU_FF_CSAM_SCAN_PAGE\n"));
1563
1564 CSAMR3CheckCodeEx(pVM, CPUMCTX2CORE(pCtx), pCtx->eip);
1565 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_CSAM_SCAN_PAGE);
1566 }
1567
1568 /*
1569 * Out of memory? Putting this after CSAM as it may in theory cause us to run out of memory.
1570 */
1571 if (VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY))
1572 {
1573 rc2 = PGMR3PhysAllocateHandyPages(pVM);
1574 UPDATE_RC();
1575 if (rc == VINF_EM_NO_MEMORY)
1576 return rc;
1577 }
1578
1579 /* check that we got them all */
1580 AssertCompile(VM_FF_NORMAL_PRIORITY_POST_MASK == (VM_FF_CHECK_VM_STATE | VM_FF_DBGF | VM_FF_RESET | VM_FF_PGM_NO_MEMORY | VM_FF_EMT_RENDEZVOUS));
1581 AssertCompile(VMCPU_FF_NORMAL_PRIORITY_POST_MASK == VMCPU_FF_CSAM_SCAN_PAGE);
1582 }
1583
1584 /*
1585 * Normal priority then.
1586 * (Executed in no particular order.)
1587 */
1588 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_NORMAL_PRIORITY_MASK, VM_FF_PGM_NO_MEMORY))
1589 {
1590 /*
1591 * PDM Queues are pending.
1592 */
1593 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_PDM_QUEUES, VM_FF_PGM_NO_MEMORY))
1594 PDMR3QueueFlushAll(pVM);
1595
1596 /*
1597 * PDM DMA transfers are pending.
1598 */
1599 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_PDM_DMA, VM_FF_PGM_NO_MEMORY))
1600 PDMR3DmaRun(pVM);
1601
1602 /*
1603 * EMT Rendezvous (make sure they are handled before the requests).
1604 */
1605 if (VM_FF_ISPENDING(pVM, VM_FF_EMT_RENDEZVOUS))
1606 {
1607 rc2 = VMMR3EmtRendezvousFF(pVM, pVCpu);
1608 UPDATE_RC();
1609 /** @todo HACK ALERT! The following test is to make sure EM+TM
1610 * thinks the VM is stopped/reset before the next VM state change
1611 * is made. We need a better solution for this, or at least make it
1612 * possible to do: (rc >= VINF_EM_FIRST && rc <=
1613 * VINF_EM_SUSPEND). */
1614 if (RT_UNLIKELY(rc == VINF_EM_SUSPEND || rc == VINF_EM_RESET || rc == VINF_EM_OFF))
1615 {
1616 Log2(("emR3ForcedActions: returns %Rrc\n", rc));
1617 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1618 return rc;
1619 }
1620 }
1621
1622 /*
1623 * Requests from other threads.
1624 */
1625 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_REQUEST, VM_FF_PGM_NO_MEMORY))
1626 {
1627 rc2 = VMR3ReqProcessU(pVM->pUVM, VMCPUID_ANY, false /*fPriorityOnly*/);
1628 if (rc2 == VINF_EM_OFF || rc2 == VINF_EM_TERMINATE) /** @todo this shouldn't be necessary */
1629 {
1630 Log2(("emR3ForcedActions: returns %Rrc\n", rc2));
1631 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1632 return rc2;
1633 }
1634 UPDATE_RC();
1635 /** @todo HACK ALERT! The following test is to make sure EM+TM
1636 * thinks the VM is stopped/reset before the next VM state change
1637 * is made. We need a better solution for this, or at least make it
1638 * possible to do: (rc >= VINF_EM_FIRST && rc <=
1639 * VINF_EM_SUSPEND). */
1640 if (RT_UNLIKELY(rc == VINF_EM_SUSPEND || rc == VINF_EM_RESET || rc == VINF_EM_OFF))
1641 {
1642 Log2(("emR3ForcedActions: returns %Rrc\n", rc));
1643 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1644 return rc;
1645 }
1646 }
1647
1648#ifdef VBOX_WITH_REM
1649 /* Replay the handler notification changes. */
1650 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_REM_HANDLER_NOTIFY, VM_FF_PGM_NO_MEMORY))
1651 {
1652 /* Try not to cause deadlocks. */
1653 if ( pVM->cCpus == 1
1654 || ( !PGMIsLockOwner(pVM)
1655 && !IOMIsLockOwner(pVM))
1656 )
1657 {
1658 EMRemLock(pVM);
1659 REMR3ReplayHandlerNotifications(pVM);
1660 EMRemUnlock(pVM);
1661 }
1662 }
1663#endif
1664
1665 /* check that we got them all */
1666 AssertCompile(VM_FF_NORMAL_PRIORITY_MASK == (VM_FF_REQUEST | VM_FF_PDM_QUEUES | VM_FF_PDM_DMA | VM_FF_REM_HANDLER_NOTIFY | VM_FF_EMT_RENDEZVOUS));
1667 }
1668
1669 /*
1670 * Normal priority then. (per-VCPU)
1671 * (Executed in no particular order.)
1672 */
1673 if ( !VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY)
1674 && VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_NORMAL_PRIORITY_MASK))
1675 {
1676 /*
1677 * Requests from other threads.
1678 */
1679 if (VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_REQUEST))
1680 {
1681 rc2 = VMR3ReqProcessU(pVM->pUVM, pVCpu->idCpu, false /*fPriorityOnly*/);
1682 if (rc2 == VINF_EM_OFF || rc2 == VINF_EM_TERMINATE || rc2 == VINF_EM_RESET)
1683 {
1684 Log2(("emR3ForcedActions: returns %Rrc\n", rc2));
1685 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1686 return rc2;
1687 }
1688 UPDATE_RC();
1689 /** @todo HACK ALERT! The following test is to make sure EM+TM
1690 * thinks the VM is stopped/reset before the next VM state change
1691 * is made. We need a better solution for this, or at least make it
1692 * possible to do: (rc >= VINF_EM_FIRST && rc <=
1693 * VINF_EM_SUSPEND). */
1694 if (RT_UNLIKELY(rc == VINF_EM_SUSPEND || rc == VINF_EM_RESET || rc == VINF_EM_OFF))
1695 {
1696 Log2(("emR3ForcedActions: returns %Rrc\n", rc));
1697 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1698 return rc;
1699 }
1700 }
1701
1702 /* check that we got them all */
1703 Assert(!(VMCPU_FF_NORMAL_PRIORITY_MASK & ~(VMCPU_FF_REQUEST)));
1704 }
1705
1706 /*
1707 * High priority pre execution chunk last.
1708 * (Executed in ascending priority order.)
1709 */
1710 if ( VM_FF_ISPENDING(pVM, VM_FF_HIGH_PRIORITY_PRE_MASK)
1711 || VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_HIGH_PRIORITY_PRE_MASK))
1712 {
1713 /*
1714 * Timers before interrupts.
1715 */
1716 if ( VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_TIMER)
1717 && !VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY))
1718 TMR3TimerQueuesDo(pVM);
1719
1720 /*
1721 * The instruction following an emulated STI should *always* be executed!
1722 *
1723 * Note! We intentionally don't clear VM_FF_INHIBIT_INTERRUPTS here if
1724 * the eip is the same as the inhibited instr address. Before we
1725 * are able to execute this instruction in raw mode (iret to
1726 * guest code) an external interrupt might force a world switch
1727 * again. Possibly allowing a guest interrupt to be dispatched
1728 * in the process. This could break the guest. Sounds very
1729 * unlikely, but such timing sensitive problem are not as rare as
1730 * you might think.
1731 */
1732 if ( VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_INHIBIT_INTERRUPTS)
1733 && !VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY))
1734 {
1735 if (CPUMGetGuestRIP(pVCpu) != EMGetInhibitInterruptsPC(pVCpu))
1736 {
1737 Log(("Clearing VMCPU_FF_INHIBIT_INTERRUPTS at %RGv - successor %RGv\n", (RTGCPTR)CPUMGetGuestRIP(pVCpu), EMGetInhibitInterruptsPC(pVCpu)));
1738 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_INHIBIT_INTERRUPTS);
1739 }
1740 else
1741 Log(("Leaving VMCPU_FF_INHIBIT_INTERRUPTS set at %RGv\n", (RTGCPTR)CPUMGetGuestRIP(pVCpu)));
1742 }
1743
1744 /*
1745 * Interrupts.
1746 */
1747 bool fWakeupPending = false;
1748 if ( !VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY)
1749 && !VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_INHIBIT_INTERRUPTS)
1750 && (!rc || rc >= VINF_EM_RESCHEDULE_HM)
1751 && !TRPMHasTrap(pVCpu) /* an interrupt could already be scheduled for dispatching in the recompiler. */
1752 && PATMAreInterruptsEnabled(pVM)
1753 && !HMR3IsEventPending(pVCpu))
1754 {
1755 Assert(pVCpu->em.s.enmState != EMSTATE_WAIT_SIPI);
1756 if (VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_INTERRUPT_APIC | VMCPU_FF_INTERRUPT_PIC))
1757 {
1758 /* Note: it's important to make sure the return code from TRPMR3InjectEvent isn't ignored! */
1759 /** @todo this really isn't nice, should properly handle this */
1760 rc2 = TRPMR3InjectEvent(pVM, pVCpu, TRPM_HARDWARE_INT);
1761#ifdef VBOX_STRICT
1762 rcIrq = rc2;
1763#endif
1764 UPDATE_RC();
1765 /* Reschedule required: We must not miss the wakeup below! */
1766 fWakeupPending = true;
1767 }
1768#ifdef VBOX_WITH_REM
1769 /** @todo really ugly; if we entered the hlt state when exiting the recompiler and an interrupt was pending, we previously got stuck in the halted state. */
1770 else if (REMR3QueryPendingInterrupt(pVM, pVCpu) != REM_NO_PENDING_IRQ)
1771 {
1772 rc2 = VINF_EM_RESCHEDULE_REM;
1773 UPDATE_RC();
1774 }
1775#endif
1776 }
1777
1778 /*
1779 * Allocate handy pages.
1780 */
1781 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_PGM_NEED_HANDY_PAGES, VM_FF_PGM_NO_MEMORY))
1782 {
1783 rc2 = PGMR3PhysAllocateHandyPages(pVM);
1784 UPDATE_RC();
1785 }
1786
1787 /*
1788 * Debugger Facility request.
1789 */
1790 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_DBGF, VM_FF_PGM_NO_MEMORY))
1791 {
1792 rc2 = DBGFR3VMMForcedAction(pVM);
1793 UPDATE_RC();
1794 }
1795
1796 /*
1797 * EMT Rendezvous (must be serviced before termination).
1798 */
1799 if ( !fWakeupPending /* don't miss the wakeup from EMSTATE_HALTED! */
1800 && VM_FF_ISPENDING(pVM, VM_FF_EMT_RENDEZVOUS))
1801 {
1802 rc2 = VMMR3EmtRendezvousFF(pVM, pVCpu);
1803 UPDATE_RC();
1804 /** @todo HACK ALERT! The following test is to make sure EM+TM thinks the VM is
1805 * stopped/reset before the next VM state change is made. We need a better
1806 * solution for this, or at least make it possible to do: (rc >= VINF_EM_FIRST
1807 * && rc >= VINF_EM_SUSPEND). */
1808 if (RT_UNLIKELY(rc == VINF_EM_SUSPEND || rc == VINF_EM_RESET || rc == VINF_EM_OFF))
1809 {
1810 Log2(("emR3ForcedActions: returns %Rrc\n", rc));
1811 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1812 return rc;
1813 }
1814 }
1815
1816 /*
1817 * State change request (cleared by vmR3SetStateLocked).
1818 */
1819 if ( !fWakeupPending /* don't miss the wakeup from EMSTATE_HALTED! */
1820 && VM_FF_ISPENDING(pVM, VM_FF_CHECK_VM_STATE))
1821 {
1822 VMSTATE enmState = VMR3GetState(pVM);
1823 switch (enmState)
1824 {
1825 case VMSTATE_FATAL_ERROR:
1826 case VMSTATE_FATAL_ERROR_LS:
1827 Log2(("emR3ForcedActions: %s -> VINF_EM_SUSPEND\n", VMGetStateName(enmState) ));
1828 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1829 return VINF_EM_SUSPEND;
1830
1831 case VMSTATE_DESTROYING:
1832 Log2(("emR3ForcedActions: %s -> VINF_EM_TERMINATE\n", VMGetStateName(enmState) ));
1833 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1834 return VINF_EM_TERMINATE;
1835
1836 default:
1837 AssertMsgFailed(("%s\n", VMGetStateName(enmState)));
1838 }
1839 }
1840
1841 /*
1842 * Out of memory? Since most of our fellow high priority actions may cause us
1843 * to run out of memory, we're employing VM_FF_IS_PENDING_EXCEPT and putting this
1844 * at the end rather than the start. Also, VM_FF_TERMINATE has higher priority
1845 * than us since we can terminate without allocating more memory.
1846 */
1847 if (VM_FF_ISPENDING(pVM, VM_FF_PGM_NO_MEMORY))
1848 {
1849 rc2 = PGMR3PhysAllocateHandyPages(pVM);
1850 UPDATE_RC();
1851 if (rc == VINF_EM_NO_MEMORY)
1852 return rc;
1853 }
1854
1855 /*
1856 * If the virtual sync clock is still stopped, make TM restart it.
1857 */
1858 if (VM_FF_ISPENDING(pVM, VM_FF_TM_VIRTUAL_SYNC))
1859 TMR3VirtualSyncFF(pVM, pVCpu);
1860
1861#ifdef DEBUG
1862 /*
1863 * Debug, pause the VM.
1864 */
1865 if (VM_FF_ISPENDING(pVM, VM_FF_DEBUG_SUSPEND))
1866 {
1867 VM_FF_CLEAR(pVM, VM_FF_DEBUG_SUSPEND);
1868 Log(("emR3ForcedActions: returns VINF_EM_SUSPEND\n"));
1869 return VINF_EM_SUSPEND;
1870 }
1871#endif
1872
1873 /* check that we got them all */
1874 AssertCompile(VM_FF_HIGH_PRIORITY_PRE_MASK == (VM_FF_TM_VIRTUAL_SYNC | VM_FF_DBGF | VM_FF_CHECK_VM_STATE | VM_FF_DEBUG_SUSPEND | VM_FF_PGM_NEED_HANDY_PAGES | VM_FF_PGM_NO_MEMORY | VM_FF_EMT_RENDEZVOUS));
1875 AssertCompile(VMCPU_FF_HIGH_PRIORITY_PRE_MASK == (VMCPU_FF_TIMER | VMCPU_FF_INTERRUPT_APIC | VMCPU_FF_INTERRUPT_PIC | VMCPU_FF_PGM_SYNC_CR3 | VMCPU_FF_PGM_SYNC_CR3_NON_GLOBAL | VMCPU_FF_SELM_SYNC_TSS | VMCPU_FF_TRPM_SYNC_IDT | VMCPU_FF_SELM_SYNC_GDT | VMCPU_FF_SELM_SYNC_LDT | VMCPU_FF_INHIBIT_INTERRUPTS));
1876 }
1877
1878#undef UPDATE_RC
1879 Log2(("emR3ForcedActions: returns %Rrc\n", rc));
1880 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatForcedActions, a);
1881 Assert(rcIrq == VINF_SUCCESS || rcIrq == rc);
1882 return rc;
1883}
1884
1885
1886/**
1887 * Check if the preset execution time cap restricts guest execution scheduling.
1888 *
1889 * @returns true if allowed, false otherwise
1890 * @param pVM Pointer to the VM.
1891 * @param pVCpu Pointer to the VMCPU.
1892 *
1893 */
1894VMMR3_INT_DECL(bool) EMR3IsExecutionAllowed(PVM pVM, PVMCPU pVCpu)
1895{
1896 uint64_t u64UserTime, u64KernelTime;
1897
1898 if ( pVM->uCpuExecutionCap != 100
1899 && RT_SUCCESS(RTThreadGetExecutionTimeMilli(&u64KernelTime, &u64UserTime)))
1900 {
1901 uint64_t u64TimeNow = RTTimeMilliTS();
1902 if (pVCpu->em.s.u64TimeSliceStart + EM_TIME_SLICE < u64TimeNow)
1903 {
1904 /* New time slice. */
1905 pVCpu->em.s.u64TimeSliceStart = u64TimeNow;
1906 pVCpu->em.s.u64TimeSliceStartExec = u64KernelTime + u64UserTime;
1907 pVCpu->em.s.u64TimeSliceExec = 0;
1908 }
1909 pVCpu->em.s.u64TimeSliceExec = u64KernelTime + u64UserTime - pVCpu->em.s.u64TimeSliceStartExec;
1910
1911 Log2(("emR3IsExecutionAllowed: start=%RX64 startexec=%RX64 exec=%RX64 (cap=%x)\n", pVCpu->em.s.u64TimeSliceStart, pVCpu->em.s.u64TimeSliceStartExec, pVCpu->em.s.u64TimeSliceExec, (EM_TIME_SLICE * pVM->uCpuExecutionCap) / 100));
1912 if (pVCpu->em.s.u64TimeSliceExec >= (EM_TIME_SLICE * pVM->uCpuExecutionCap) / 100)
1913 return false;
1914 }
1915 return true;
1916}
1917
1918
1919/**
1920 * Execute VM.
1921 *
1922 * This function is the main loop of the VM. The emulation thread
1923 * calls this function when the VM has been successfully constructed
1924 * and we're ready for executing the VM.
1925 *
1926 * Returning from this function means that the VM is turned off or
1927 * suspended (state already saved) and deconstruction is next in line.
1928 *
1929 * All interaction from other thread are done using forced actions
1930 * and signaling of the wait object.
1931 *
1932 * @returns VBox status code, informational status codes may indicate failure.
1933 * @param pVM Pointer to the VM.
1934 * @param pVCpu Pointer to the VMCPU.
1935 */
1936VMMR3_INT_DECL(int) EMR3ExecuteVM(PVM pVM, PVMCPU pVCpu)
1937{
1938 Log(("EMR3ExecuteVM: pVM=%p enmVMState=%d (%s) enmState=%d (%s) enmPrevState=%d (%s) fForceRAW=%RTbool\n",
1939 pVM,
1940 pVM->enmVMState, VMR3GetStateName(pVM->enmVMState),
1941 pVCpu->em.s.enmState, emR3GetStateName(pVCpu->em.s.enmState),
1942 pVCpu->em.s.enmPrevState, emR3GetStateName(pVCpu->em.s.enmPrevState),
1943 pVCpu->em.s.fForceRAW));
1944 VM_ASSERT_EMT(pVM);
1945 AssertMsg( pVCpu->em.s.enmState == EMSTATE_NONE
1946 || pVCpu->em.s.enmState == EMSTATE_WAIT_SIPI
1947 || pVCpu->em.s.enmState == EMSTATE_SUSPENDED,
1948 ("%s\n", emR3GetStateName(pVCpu->em.s.enmState)));
1949
1950 int rc = setjmp(pVCpu->em.s.u.FatalLongJump);
1951 if (rc == 0)
1952 {
1953 /*
1954 * Start the virtual time.
1955 */
1956 TMR3NotifyResume(pVM, pVCpu);
1957
1958 /*
1959 * The Outer Main Loop.
1960 */
1961 bool fFFDone = false;
1962
1963 /* Reschedule right away to start in the right state. */
1964 rc = VINF_SUCCESS;
1965
1966 /* If resuming after a pause or a state load, restore the previous
1967 state or else we'll start executing code. Else, just reschedule. */
1968 if ( pVCpu->em.s.enmState == EMSTATE_SUSPENDED
1969 && ( pVCpu->em.s.enmPrevState == EMSTATE_WAIT_SIPI
1970 || pVCpu->em.s.enmPrevState == EMSTATE_HALTED))
1971 pVCpu->em.s.enmState = pVCpu->em.s.enmPrevState;
1972 else
1973 pVCpu->em.s.enmState = emR3Reschedule(pVM, pVCpu, pVCpu->em.s.pCtx);
1974
1975 STAM_REL_PROFILE_ADV_START(&pVCpu->em.s.StatTotal, x);
1976 for (;;)
1977 {
1978 /*
1979 * Before we can schedule anything (we're here because
1980 * scheduling is required) we must service any pending
1981 * forced actions to avoid any pending action causing
1982 * immediate rescheduling upon entering an inner loop
1983 *
1984 * Do forced actions.
1985 */
1986 if ( !fFFDone
1987 && rc != VINF_EM_TERMINATE
1988 && rc != VINF_EM_OFF
1989 && ( VM_FF_ISPENDING(pVM, VM_FF_ALL_REM_MASK)
1990 || VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_ALL_REM_MASK)))
1991 {
1992 rc = emR3ForcedActions(pVM, pVCpu, rc);
1993 VBOXVMM_EM_FF_ALL_RET(pVCpu, rc);
1994 if ( ( rc == VINF_EM_RESCHEDULE_REM
1995 || rc == VINF_EM_RESCHEDULE_HM)
1996 && pVCpu->em.s.fForceRAW)
1997 rc = VINF_EM_RESCHEDULE_RAW;
1998 }
1999 else if (fFFDone)
2000 fFFDone = false;
2001
2002 /*
2003 * Now what to do?
2004 */
2005 Log2(("EMR3ExecuteVM: rc=%Rrc\n", rc));
2006 EMSTATE const enmOldState = pVCpu->em.s.enmState;
2007 switch (rc)
2008 {
2009 /*
2010 * Keep doing what we're currently doing.
2011 */
2012 case VINF_SUCCESS:
2013 break;
2014
2015 /*
2016 * Reschedule - to raw-mode execution.
2017 */
2018 case VINF_EM_RESCHEDULE_RAW:
2019 Log2(("EMR3ExecuteVM: VINF_EM_RESCHEDULE_RAW: %d -> %d (EMSTATE_RAW)\n", enmOldState, EMSTATE_RAW));
2020 pVCpu->em.s.enmState = EMSTATE_RAW;
2021 break;
2022
2023 /*
2024 * Reschedule - to hardware accelerated raw-mode execution.
2025 */
2026 case VINF_EM_RESCHEDULE_HM:
2027 Log2(("EMR3ExecuteVM: VINF_EM_RESCHEDULE_HM: %d -> %d (EMSTATE_HM)\n", enmOldState, EMSTATE_HM));
2028 Assert(!pVCpu->em.s.fForceRAW);
2029 pVCpu->em.s.enmState = EMSTATE_HM;
2030 break;
2031
2032 /*
2033 * Reschedule - to recompiled execution.
2034 */
2035 case VINF_EM_RESCHEDULE_REM:
2036 Log2(("EMR3ExecuteVM: VINF_EM_RESCHEDULE_REM: %d -> %d (EMSTATE_REM)\n", enmOldState, EMSTATE_REM));
2037 pVCpu->em.s.enmState = EMSTATE_REM;
2038 break;
2039
2040 /*
2041 * Resume.
2042 */
2043 case VINF_EM_RESUME:
2044 Log2(("EMR3ExecuteVM: VINF_EM_RESUME: %d -> VINF_EM_RESCHEDULE\n", enmOldState));
2045 /* Don't reschedule in the halted or wait for SIPI case. */
2046 if ( pVCpu->em.s.enmPrevState == EMSTATE_WAIT_SIPI
2047 || pVCpu->em.s.enmPrevState == EMSTATE_HALTED)
2048 {
2049 pVCpu->em.s.enmState = pVCpu->em.s.enmPrevState;
2050 break;
2051 }
2052 /* fall through and get scheduled. */
2053
2054 /*
2055 * Reschedule.
2056 */
2057 case VINF_EM_RESCHEDULE:
2058 {
2059 EMSTATE enmState = emR3Reschedule(pVM, pVCpu, pVCpu->em.s.pCtx);
2060 Log2(("EMR3ExecuteVM: VINF_EM_RESCHEDULE: %d -> %d (%s)\n", enmOldState, enmState, emR3GetStateName(enmState)));
2061 pVCpu->em.s.enmState = enmState;
2062 break;
2063 }
2064
2065 /*
2066 * Halted.
2067 */
2068 case VINF_EM_HALT:
2069 Log2(("EMR3ExecuteVM: VINF_EM_HALT: %d -> %d\n", enmOldState, EMSTATE_HALTED));
2070 pVCpu->em.s.enmState = EMSTATE_HALTED;
2071 break;
2072
2073 /*
2074 * Switch to the wait for SIPI state (application processor only)
2075 */
2076 case VINF_EM_WAIT_SIPI:
2077 Assert(pVCpu->idCpu != 0);
2078 Log2(("EMR3ExecuteVM: VINF_EM_WAIT_SIPI: %d -> %d\n", enmOldState, EMSTATE_WAIT_SIPI));
2079 pVCpu->em.s.enmState = EMSTATE_WAIT_SIPI;
2080 break;
2081
2082
2083 /*
2084 * Suspend.
2085 */
2086 case VINF_EM_SUSPEND:
2087 Log2(("EMR3ExecuteVM: VINF_EM_SUSPEND: %d -> %d\n", enmOldState, EMSTATE_SUSPENDED));
2088 Assert(enmOldState != EMSTATE_SUSPENDED);
2089 pVCpu->em.s.enmPrevState = enmOldState;
2090 pVCpu->em.s.enmState = EMSTATE_SUSPENDED;
2091 break;
2092
2093 /*
2094 * Reset.
2095 * We might end up doing a double reset for now, we'll have to clean up the mess later.
2096 */
2097 case VINF_EM_RESET:
2098 {
2099 if (pVCpu->idCpu == 0)
2100 {
2101 EMSTATE enmState = emR3Reschedule(pVM, pVCpu, pVCpu->em.s.pCtx);
2102 Log2(("EMR3ExecuteVM: VINF_EM_RESET: %d -> %d (%s)\n", enmOldState, enmState, emR3GetStateName(enmState)));
2103 pVCpu->em.s.enmState = enmState;
2104 }
2105 else
2106 {
2107 /* All other VCPUs go into the wait for SIPI state. */
2108 pVCpu->em.s.enmState = EMSTATE_WAIT_SIPI;
2109 }
2110 break;
2111 }
2112
2113 /*
2114 * Power Off.
2115 */
2116 case VINF_EM_OFF:
2117 pVCpu->em.s.enmState = EMSTATE_TERMINATING;
2118 Log2(("EMR3ExecuteVM: returns VINF_EM_OFF (%d -> %d)\n", enmOldState, EMSTATE_TERMINATING));
2119 TMR3NotifySuspend(pVM, pVCpu);
2120 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2121 return rc;
2122
2123 /*
2124 * Terminate the VM.
2125 */
2126 case VINF_EM_TERMINATE:
2127 pVCpu->em.s.enmState = EMSTATE_TERMINATING;
2128 Log(("EMR3ExecuteVM returns VINF_EM_TERMINATE (%d -> %d)\n", enmOldState, EMSTATE_TERMINATING));
2129 if (pVM->enmVMState < VMSTATE_DESTROYING) /* ugly */
2130 TMR3NotifySuspend(pVM, pVCpu);
2131 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2132 return rc;
2133
2134
2135 /*
2136 * Out of memory, suspend the VM and stuff.
2137 */
2138 case VINF_EM_NO_MEMORY:
2139 Log2(("EMR3ExecuteVM: VINF_EM_NO_MEMORY: %d -> %d\n", enmOldState, EMSTATE_SUSPENDED));
2140 Assert(enmOldState != EMSTATE_SUSPENDED);
2141 pVCpu->em.s.enmPrevState = enmOldState;
2142 pVCpu->em.s.enmState = EMSTATE_SUSPENDED;
2143 TMR3NotifySuspend(pVM, pVCpu);
2144 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2145
2146 rc = VMSetRuntimeError(pVM, VMSETRTERR_FLAGS_SUSPEND, "HostMemoryLow",
2147 N_("Unable to allocate and lock memory. The virtual machine will be paused. Please close applications to free up memory or close the VM"));
2148 if (rc != VINF_EM_SUSPEND)
2149 {
2150 if (RT_SUCCESS_NP(rc))
2151 {
2152 AssertLogRelMsgFailed(("%Rrc\n", rc));
2153 rc = VERR_EM_INTERNAL_ERROR;
2154 }
2155 pVCpu->em.s.enmState = EMSTATE_GURU_MEDITATION;
2156 }
2157 return rc;
2158
2159 /*
2160 * Guest debug events.
2161 */
2162 case VINF_EM_DBG_STEPPED:
2163 AssertMsgFailed(("VINF_EM_DBG_STEPPED cannot be here!"));
2164 case VINF_EM_DBG_STOP:
2165 case VINF_EM_DBG_BREAKPOINT:
2166 case VINF_EM_DBG_STEP:
2167 if (enmOldState == EMSTATE_RAW)
2168 {
2169 Log2(("EMR3ExecuteVM: %Rrc: %d -> %d\n", rc, enmOldState, EMSTATE_DEBUG_GUEST_RAW));
2170 pVCpu->em.s.enmState = EMSTATE_DEBUG_GUEST_RAW;
2171 }
2172 else
2173 {
2174 Log2(("EMR3ExecuteVM: %Rrc: %d -> %d\n", rc, enmOldState, EMSTATE_DEBUG_GUEST_REM));
2175 pVCpu->em.s.enmState = EMSTATE_DEBUG_GUEST_REM;
2176 }
2177 break;
2178
2179 /*
2180 * Hypervisor debug events.
2181 */
2182 case VINF_EM_DBG_HYPER_STEPPED:
2183 case VINF_EM_DBG_HYPER_BREAKPOINT:
2184 case VINF_EM_DBG_HYPER_ASSERTION:
2185 Log2(("EMR3ExecuteVM: %Rrc: %d -> %d\n", rc, enmOldState, EMSTATE_DEBUG_HYPER));
2186 pVCpu->em.s.enmState = EMSTATE_DEBUG_HYPER;
2187 break;
2188
2189 /*
2190 * Guru mediations.
2191 */
2192 case VERR_VMM_RING0_ASSERTION:
2193 Log(("EMR3ExecuteVM: %Rrc: %d -> %d (EMSTATE_GURU_MEDITATION)\n", rc, enmOldState, EMSTATE_GURU_MEDITATION));
2194 pVCpu->em.s.enmState = EMSTATE_GURU_MEDITATION;
2195 break;
2196
2197 /*
2198 * Any error code showing up here other than the ones we
2199 * know and process above are considered to be FATAL.
2200 *
2201 * Unknown warnings and informational status codes are also
2202 * included in this.
2203 */
2204 default:
2205 if (RT_SUCCESS_NP(rc))
2206 {
2207 AssertMsgFailed(("Unexpected warning or informational status code %Rra!\n", rc));
2208 rc = VERR_EM_INTERNAL_ERROR;
2209 }
2210 Log(("EMR3ExecuteVM: %Rrc: %d -> %d (EMSTATE_GURU_MEDITATION)\n", rc, enmOldState, EMSTATE_GURU_MEDITATION));
2211 pVCpu->em.s.enmState = EMSTATE_GURU_MEDITATION;
2212 break;
2213 }
2214
2215 /*
2216 * Act on state transition.
2217 */
2218 EMSTATE const enmNewState = pVCpu->em.s.enmState;
2219 if (enmOldState != enmNewState)
2220 {
2221 VBOXVMM_EM_STATE_CHANGED(pVCpu, enmOldState, enmNewState, rc);
2222
2223 /* Clear MWait flags. */
2224 if ( enmOldState == EMSTATE_HALTED
2225 && (pVCpu->em.s.MWait.fWait & EMMWAIT_FLAG_ACTIVE)
2226 && ( enmNewState == EMSTATE_RAW
2227 || enmNewState == EMSTATE_HM
2228 || enmNewState == EMSTATE_REM
2229 || enmNewState == EMSTATE_DEBUG_GUEST_RAW
2230 || enmNewState == EMSTATE_DEBUG_GUEST_HM
2231 || enmNewState == EMSTATE_DEBUG_GUEST_REM) )
2232 {
2233 LogFlow(("EMR3ExecuteVM: Clearing MWAIT\n"));
2234 pVCpu->em.s.MWait.fWait &= ~(EMMWAIT_FLAG_ACTIVE | EMMWAIT_FLAG_BREAKIRQIF0);
2235 }
2236 }
2237 else
2238 VBOXVMM_EM_STATE_UNCHANGED(pVCpu, enmNewState, rc);
2239
2240 STAM_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x); /* (skip this in release) */
2241 STAM_PROFILE_ADV_START(&pVCpu->em.s.StatTotal, x);
2242
2243 /*
2244 * Act on the new state.
2245 */
2246 switch (enmNewState)
2247 {
2248 /*
2249 * Execute raw.
2250 */
2251 case EMSTATE_RAW:
2252#ifndef IEM_VERIFICATION_MODE /* remove later */
2253# ifdef VBOX_WITH_RAW_MODE
2254 rc = emR3RawExecute(pVM, pVCpu, &fFFDone);
2255# else
2256 AssertLogRelMsgFailed(("%Rrc\n", rc));
2257 rc = VERR_EM_INTERNAL_ERROR;
2258# endif
2259 break;
2260#endif
2261
2262 /*
2263 * Execute hardware accelerated raw.
2264 */
2265 case EMSTATE_HM:
2266#ifndef IEM_VERIFICATION_MODE /* remove later */
2267 rc = emR3HmExecute(pVM, pVCpu, &fFFDone);
2268 break;
2269#endif
2270
2271 /*
2272 * Execute recompiled.
2273 */
2274 case EMSTATE_REM:
2275#ifdef IEM_VERIFICATION_MODE
2276# if 1
2277 rc = VBOXSTRICTRC_TODO(IEMExecOne(pVCpu)); fFFDone = false;
2278# else
2279 rc = VBOXSTRICTRC_TODO(REMR3EmulateInstruction(pVM, pVCpu)); fFFDone = false;
2280 if (rc == VINF_EM_RESCHEDULE)
2281 rc = VINF_SUCCESS;
2282# endif
2283#else
2284 rc = emR3RemExecute(pVM, pVCpu, &fFFDone);
2285#endif
2286 Log2(("EMR3ExecuteVM: emR3RemExecute -> %Rrc\n", rc));
2287 break;
2288
2289 /*
2290 * Application processor execution halted until SIPI.
2291 */
2292 case EMSTATE_WAIT_SIPI:
2293 /* no break */
2294 /*
2295 * hlt - execution halted until interrupt.
2296 */
2297 case EMSTATE_HALTED:
2298 {
2299 STAM_REL_PROFILE_START(&pVCpu->em.s.StatHalted, y);
2300 /* MWAIT has a special extension where it's woken up when
2301 an interrupt is pending even when IF=0. */
2302 if ( (pVCpu->em.s.MWait.fWait & (EMMWAIT_FLAG_ACTIVE | EMMWAIT_FLAG_BREAKIRQIF0))
2303 == (EMMWAIT_FLAG_ACTIVE | EMMWAIT_FLAG_BREAKIRQIF0))
2304 {
2305 rc = VMR3WaitHalted(pVM, pVCpu, false /*fIgnoreInterrupts*/);
2306 if ( rc == VINF_SUCCESS
2307 && VMCPU_FF_ISPENDING(pVCpu, VMCPU_FF_INTERRUPT_APIC | VMCPU_FF_INTERRUPT_PIC))
2308 {
2309 Log(("EMR3ExecuteVM: Triggering reschedule on pending IRQ after MWAIT\n"));
2310 rc = VINF_EM_RESCHEDULE;
2311 }
2312 }
2313 else
2314 rc = VMR3WaitHalted(pVM, pVCpu, !(CPUMGetGuestEFlags(pVCpu) & X86_EFL_IF));
2315
2316 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatHalted, y);
2317 break;
2318 }
2319
2320 /*
2321 * Suspended - return to VM.cpp.
2322 */
2323 case EMSTATE_SUSPENDED:
2324 TMR3NotifySuspend(pVM, pVCpu);
2325 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2326 Log(("EMR3ExecuteVM: actually returns %Rrc (state %s / %s)\n", rc, emR3GetStateName(pVCpu->em.s.enmState), emR3GetStateName(enmOldState)));
2327 return VINF_EM_SUSPEND;
2328
2329 /*
2330 * Debugging in the guest.
2331 */
2332 case EMSTATE_DEBUG_GUEST_REM:
2333 case EMSTATE_DEBUG_GUEST_RAW:
2334 TMR3NotifySuspend(pVM, pVCpu);
2335 rc = emR3Debug(pVM, pVCpu, rc);
2336 TMR3NotifyResume(pVM, pVCpu);
2337 Log2(("EMR3ExecuteVM: enmr3Debug -> %Rrc (state %d)\n", rc, pVCpu->em.s.enmState));
2338 break;
2339
2340 /*
2341 * Debugging in the hypervisor.
2342 */
2343 case EMSTATE_DEBUG_HYPER:
2344 {
2345 TMR3NotifySuspend(pVM, pVCpu);
2346 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2347
2348 rc = emR3Debug(pVM, pVCpu, rc);
2349 Log2(("EMR3ExecuteVM: enmr3Debug -> %Rrc (state %d)\n", rc, pVCpu->em.s.enmState));
2350 if (rc != VINF_SUCCESS)
2351 {
2352 /* switch to guru meditation mode */
2353 pVCpu->em.s.enmState = EMSTATE_GURU_MEDITATION;
2354 VMMR3FatalDump(pVM, pVCpu, rc);
2355 Log(("EMR3ExecuteVM: actually returns %Rrc (state %s / %s)\n", rc, emR3GetStateName(pVCpu->em.s.enmState), emR3GetStateName(enmOldState)));
2356 return rc;
2357 }
2358
2359 STAM_REL_PROFILE_ADV_START(&pVCpu->em.s.StatTotal, x);
2360 TMR3NotifyResume(pVM, pVCpu);
2361 break;
2362 }
2363
2364 /*
2365 * Guru meditation takes place in the debugger.
2366 */
2367 case EMSTATE_GURU_MEDITATION:
2368 {
2369 TMR3NotifySuspend(pVM, pVCpu);
2370 VMMR3FatalDump(pVM, pVCpu, rc);
2371 emR3Debug(pVM, pVCpu, rc);
2372 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2373 Log(("EMR3ExecuteVM: actually returns %Rrc (state %s / %s)\n", rc, emR3GetStateName(pVCpu->em.s.enmState), emR3GetStateName(enmOldState)));
2374 return rc;
2375 }
2376
2377 /*
2378 * The states we don't expect here.
2379 */
2380 case EMSTATE_NONE:
2381 case EMSTATE_TERMINATING:
2382 default:
2383 AssertMsgFailed(("EMR3ExecuteVM: Invalid state %d!\n", pVCpu->em.s.enmState));
2384 pVCpu->em.s.enmState = EMSTATE_GURU_MEDITATION;
2385 TMR3NotifySuspend(pVM, pVCpu);
2386 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2387 Log(("EMR3ExecuteVM: actually returns %Rrc (state %s / %s)\n", rc, emR3GetStateName(pVCpu->em.s.enmState), emR3GetStateName(enmOldState)));
2388 return VERR_EM_INTERNAL_ERROR;
2389 }
2390 } /* The Outer Main Loop */
2391 }
2392 else
2393 {
2394 /*
2395 * Fatal error.
2396 */
2397 Log(("EMR3ExecuteVM: returns %Rrc because of longjmp / fatal error; (state %s / %s)\n", rc, emR3GetStateName(pVCpu->em.s.enmState), emR3GetStateName(pVCpu->em.s.enmPrevState)));
2398 TMR3NotifySuspend(pVM, pVCpu);
2399 VMMR3FatalDump(pVM, pVCpu, rc);
2400 emR3Debug(pVM, pVCpu, rc);
2401 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatTotal, x);
2402 /** @todo change the VM state! */
2403 return rc;
2404 }
2405
2406 /* (won't ever get here). */
2407 AssertFailed();
2408}
2409
2410/**
2411 * Notify EM of a state change (used by FTM)
2412 *
2413 * @param pVM Pointer to the VM.
2414 */
2415VMMR3_INT_DECL(int) EMR3NotifySuspend(PVM pVM)
2416{
2417 PVMCPU pVCpu = VMMGetCpu(pVM);
2418
2419 TMR3NotifySuspend(pVM, pVCpu); /* Stop the virtual time. */
2420 pVCpu->em.s.enmPrevState = pVCpu->em.s.enmState;
2421 pVCpu->em.s.enmState = EMSTATE_SUSPENDED;
2422 return VINF_SUCCESS;
2423}
2424
2425/**
2426 * Notify EM of a state change (used by FTM)
2427 *
2428 * @param pVM Pointer to the VM.
2429 */
2430VMMR3_INT_DECL(int) EMR3NotifyResume(PVM pVM)
2431{
2432 PVMCPU pVCpu = VMMGetCpu(pVM);
2433 EMSTATE enmCurState = pVCpu->em.s.enmState;
2434
2435 TMR3NotifyResume(pVM, pVCpu); /* Resume the virtual time. */
2436 pVCpu->em.s.enmState = pVCpu->em.s.enmPrevState;
2437 pVCpu->em.s.enmPrevState = enmCurState;
2438 return VINF_SUCCESS;
2439}
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette