VirtualBox

source: vbox/trunk/src/VBox/VMM/VMMR3/EMR3Nem.cpp@ 72634

Last change on this file since 72634 was 72634, checked in by vboxsync, 6 years ago

EM[R3]: Use pVCpu->cpum.GstCtx and stop keeping and passing pCtx around.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 19.2 KB
Line 
1/* $Id: EMR3Nem.cpp 72634 2018-06-20 16:08:42Z vboxsync $ */
2/** @file
3 * EM - Execution Monitor / Manager - NEM interface.
4 */
5
6/*
7 * Copyright (C) 2006-2018 Oracle Corporation
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 */
17
18
19/*********************************************************************************************************************************
20* Header Files *
21*********************************************************************************************************************************/
22#define LOG_GROUP LOG_GROUP_EM
23#define VMCPU_INCL_CPUM_GST_CTX
24#include <VBox/vmm/em.h>
25#include <VBox/vmm/vmm.h>
26#include <VBox/vmm/csam.h>
27#include <VBox/vmm/selm.h>
28#include <VBox/vmm/trpm.h>
29#include <VBox/vmm/iem.h>
30#include <VBox/vmm/iom.h>
31#include <VBox/vmm/nem.h>
32#include <VBox/vmm/dbgf.h>
33#include <VBox/vmm/pgm.h>
34#ifdef VBOX_WITH_REM
35# include <VBox/vmm/rem.h>
36#endif
37#include <VBox/vmm/tm.h>
38#include <VBox/vmm/mm.h>
39#include <VBox/vmm/ssm.h>
40#include <VBox/vmm/pdmapi.h>
41#include <VBox/vmm/pdmcritsect.h>
42#include <VBox/vmm/pdmqueue.h>
43#include "EMInternal.h"
44#include <VBox/vmm/vm.h>
45#include <VBox/vmm/gim.h>
46#include <VBox/vmm/cpumdis.h>
47#include <VBox/dis.h>
48#include <VBox/disopcode.h>
49#include <VBox/vmm/dbgf.h>
50#include "VMMTracing.h"
51
52#include <iprt/asm.h>
53
54
55/*********************************************************************************************************************************
56* Defined Constants And Macros *
57*********************************************************************************************************************************/
58#if 0 /* Disabled till after 2.1.0 when we've time to test it. */
59#define EM_NOTIFY_HM
60#endif
61
62
63/*********************************************************************************************************************************
64* Internal Functions *
65*********************************************************************************************************************************/
66static int emR3NemHandleRC(PVM pVM, PVMCPU pVCpu, int rc);
67DECLINLINE(int) emR3NemExecuteInstruction(PVM pVM, PVMCPU pVCpu, const char *pszPrefix, int rcGC = VINF_SUCCESS);
68static int emR3NemExecuteIOInstruction(PVM pVM, PVMCPU pVCpu);
69static int emR3NemForcedActions(PVM pVM, PVMCPU pVCpu);
70
71#define EMHANDLERC_WITH_NEM
72#define emR3ExecuteInstruction emR3NemExecuteInstruction
73#define emR3ExecuteIOInstruction emR3NemExecuteIOInstruction
74#include "EMHandleRCTmpl.h"
75
76
77/**
78 * Executes instruction in NEM mode if we can.
79 *
80 * This is somewhat comparable to REMR3EmulateInstruction.
81 *
82 * @returns VBox strict status code.
83 * @retval VINF_EM_DBG_STEPPED on success.
84 * @retval VERR_EM_CANNOT_EXEC_GUEST if we cannot execute guest instructions in
85 * HM right now.
86 *
87 * @param pVM The cross context VM structure.
88 * @param pVCpu The cross context virtual CPU structure for the calling EMT.
89 * @param fFlags Combinations of EM_ONE_INS_FLAGS_XXX.
90 * @thread EMT.
91 */
92VBOXSTRICTRC emR3NemSingleInstruction(PVM pVM, PVMCPU pVCpu, uint32_t fFlags)
93{
94 Assert(!(fFlags & ~EM_ONE_INS_FLAGS_MASK));
95
96 if (!NEMR3CanExecuteGuest(pVM, pVCpu))
97 return VINF_EM_RESCHEDULE;
98
99 uint64_t const uOldRip = pVCpu->cpum.GstCtx.rip;
100 for (;;)
101 {
102 /*
103 * Service necessary FFs before going into HM.
104 */
105 if ( VM_FF_IS_PENDING(pVM, VM_FF_HIGH_PRIORITY_PRE_RAW_MASK)
106 || VMCPU_FF_IS_PENDING(pVCpu, VMCPU_FF_HIGH_PRIORITY_PRE_RAW_MASK))
107 {
108 VBOXSTRICTRC rcStrict = emR3NemForcedActions(pVM, pVCpu);
109 if (rcStrict != VINF_SUCCESS)
110 {
111 Log(("emR3NemSingleInstruction: FFs before -> %Rrc\n", VBOXSTRICTRC_VAL(rcStrict)));
112 return rcStrict;
113 }
114 }
115
116 /*
117 * Go execute it.
118 */
119 bool fOld = NEMR3SetSingleInstruction(pVM, pVCpu, true);
120 VBOXSTRICTRC rcStrict = NEMR3RunGC(pVM, pVCpu);
121 NEMR3SetSingleInstruction(pVM, pVCpu, fOld);
122 LogFlow(("emR3NemSingleInstruction: %Rrc\n", VBOXSTRICTRC_VAL(rcStrict)));
123
124 /*
125 * Handle high priority FFs and informational status codes. We don't do
126 * normal FF processing the caller or the next call can deal with them.
127 */
128 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_RESUME_GUEST_MASK);
129 if ( VM_FF_IS_PENDING(pVM, VM_FF_HIGH_PRIORITY_POST_MASK)
130 || VMCPU_FF_IS_PENDING(pVCpu, VMCPU_FF_HIGH_PRIORITY_POST_MASK))
131 {
132 rcStrict = emR3HighPriorityPostForcedActions(pVM, pVCpu, rcStrict);
133 LogFlow(("emR3NemSingleInstruction: FFs after -> %Rrc\n", VBOXSTRICTRC_VAL(rcStrict)));
134 }
135
136 if (rcStrict != VINF_SUCCESS && (rcStrict < VINF_EM_FIRST || rcStrict > VINF_EM_LAST))
137 {
138 rcStrict = emR3NemHandleRC(pVM, pVCpu, VBOXSTRICTRC_TODO(rcStrict));
139 Log(("emR3NemSingleInstruction: emR3NemHandleRC -> %Rrc\n", VBOXSTRICTRC_VAL(rcStrict)));
140 }
141
142 /*
143 * Done?
144 */
145 CPUM_ASSERT_NOT_EXTRN(pVCpu, CPUMCTX_EXTRN_RIP);
146 if ( (rcStrict != VINF_SUCCESS && rcStrict != VINF_EM_DBG_STEPPED)
147 || !(fFlags & EM_ONE_INS_FLAGS_RIP_CHANGE)
148 || pVCpu->cpum.GstCtx.rip != uOldRip)
149 {
150 if (rcStrict == VINF_SUCCESS && pVCpu->cpum.GstCtx.rip != uOldRip)
151 rcStrict = VINF_EM_DBG_STEPPED;
152 Log(("emR3NemSingleInstruction: returns %Rrc (rip %llx -> %llx)\n",
153 VBOXSTRICTRC_VAL(rcStrict), uOldRip, pVCpu->cpum.GstCtx.rip));
154 CPUM_IMPORT_EXTRN_RET(pVCpu, ~CPUMCTX_EXTRN_KEEPER_MASK);
155 return rcStrict;
156 }
157 }
158}
159
160
161/**
162 * Executes one (or perhaps a few more) instruction(s).
163 *
164 * @returns VBox status code suitable for EM.
165 *
166 * @param pVM The cross context VM structure.
167 * @param pVCpu The cross context virtual CPU structure.
168 * @param rcRC Return code from RC.
169 * @param pszPrefix Disassembly prefix. If not NULL we'll disassemble the
170 * instruction and prefix the log output with this text.
171 */
172#if defined(LOG_ENABLED) || defined(DOXYGEN_RUNNING)
173static int emR3NemExecuteInstructionWorker(PVM pVM, PVMCPU pVCpu, int rcRC, const char *pszPrefix)
174#else
175static int emR3NemExecuteInstructionWorker(PVM pVM, PVMCPU pVCpu, int rcRC)
176#endif
177{
178 NOREF(rcRC);
179
180#ifdef LOG_ENABLED
181 /*
182 * Log it.
183 */
184 Log(("EMINS: %04x:%RGv RSP=%RGv\n", pVCpu->cpum.GstCtx.cs.Sel, (RTGCPTR)pVCpu->cpum.GstCtx.rip, (RTGCPTR)pVCpu->cpum.GstCtx.rsp));
185 if (pszPrefix)
186 {
187 DBGFR3_INFO_LOG(pVM, pVCpu, "cpumguest", pszPrefix);
188 DBGFR3_DISAS_INSTR_CUR_LOG(pVCpu, pszPrefix);
189 }
190#endif
191
192 /*
193 * Use IEM and fallback on REM if the functionality is missing.
194 * Once IEM gets mature enough, nothing should ever fall back.
195 */
196 STAM_PROFILE_START(&pVCpu->em.s.StatIEMEmu, a);
197
198 VBOXSTRICTRC rcStrict;
199 uint32_t idxContinueExitRec = pVCpu->em.s.idxContinueExitRec;
200 RT_UNTRUSTED_NONVOLATILE_COPY_FENCE();
201 if (idxContinueExitRec >= RT_ELEMENTS(pVCpu->em.s.aExitRecords))
202 {
203 CPUM_IMPORT_EXTRN_RET(pVCpu, IEM_CPUMCTX_EXTRN_MUST_MASK);
204 rcStrict = IEMExecOne(pVCpu);
205 }
206 else
207 {
208 RT_UNTRUSTED_VALIDATED_FENCE();
209 rcStrict = EMHistoryExec(pVCpu, &pVCpu->em.s.aExitRecords[idxContinueExitRec], 0);
210 LogFlow(("emR3NemExecuteInstruction: %Rrc (EMHistoryExec)\n", VBOXSTRICTRC_VAL(rcStrict)));
211 }
212
213 STAM_PROFILE_STOP(&pVCpu->em.s.StatIEMEmu, a);
214
215 if ( rcStrict == VERR_IEM_ASPECT_NOT_IMPLEMENTED
216 || rcStrict == VERR_IEM_INSTR_NOT_IMPLEMENTED)
217 {
218#ifdef VBOX_WITH_REM
219 STAM_PROFILE_START(&pVCpu->em.s.StatREMEmu, b);
220 CPUM_IMPORT_EXTRN_RET(pVCpu, ~CPUMCTX_EXTRN_KEEPER_MASK);
221 EMRemLock(pVM);
222 /* Flush the recompiler TLB if the VCPU has changed. */
223 if (pVM->em.s.idLastRemCpu != pVCpu->idCpu)
224 CPUMSetChangedFlags(pVCpu, CPUM_CHANGED_ALL);
225 pVM->em.s.idLastRemCpu = pVCpu->idCpu;
226
227 rcStrict = REMR3EmulateInstruction(pVM, pVCpu);
228 EMRemUnlock(pVM);
229 STAM_PROFILE_STOP(&pVCpu->em.s.StatREMEmu, b);
230#else /* !VBOX_WITH_REM */
231 NOREF(pVM);
232#endif /* !VBOX_WITH_REM */
233 }
234 return VBOXSTRICTRC_TODO(rcStrict);
235}
236
237
238/**
239 * Executes one (or perhaps a few more) instruction(s).
240 * This is just a wrapper for discarding pszPrefix in non-logging builds.
241 *
242 * @returns VBox status code suitable for EM.
243 * @param pVM The cross context VM structure.
244 * @param pVCpu The cross context virtual CPU structure.
245 * @param pszPrefix Disassembly prefix. If not NULL we'll disassemble the
246 * instruction and prefix the log output with this text.
247 * @param rcGC GC return code
248 */
249DECLINLINE(int) emR3NemExecuteInstruction(PVM pVM, PVMCPU pVCpu, const char *pszPrefix, int rcGC)
250{
251#ifdef LOG_ENABLED
252 return emR3NemExecuteInstructionWorker(pVM, pVCpu, rcGC, pszPrefix);
253#else
254 RT_NOREF_PV(pszPrefix);
255 return emR3NemExecuteInstructionWorker(pVM, pVCpu, rcGC);
256#endif
257}
258
259/**
260 * Executes one (or perhaps a few more) IO instruction(s).
261 *
262 * @returns VBox status code suitable for EM.
263 * @param pVM The cross context VM structure.
264 * @param pVCpu The cross context virtual CPU structure.
265 */
266static int emR3NemExecuteIOInstruction(PVM pVM, PVMCPU pVCpu)
267{
268 RT_NOREF_PV(pVM);
269 STAM_PROFILE_START(&pVCpu->em.s.StatIOEmu, a);
270
271 /*
272 * Hand it over to the interpreter.
273 */
274 CPUM_IMPORT_EXTRN_RET(pVCpu, IEM_CPUMCTX_EXTRN_MUST_MASK);
275 VBOXSTRICTRC rcStrict;
276 uint32_t idxContinueExitRec = pVCpu->em.s.idxContinueExitRec;
277 RT_UNTRUSTED_NONVOLATILE_COPY_FENCE();
278 if (idxContinueExitRec >= RT_ELEMENTS(pVCpu->em.s.aExitRecords))
279 {
280 rcStrict = IEMExecOne(pVCpu);
281 LogFlow(("emR3NemExecuteIOInstruction: %Rrc (IEMExecOne)\n", VBOXSTRICTRC_VAL(rcStrict)));
282 STAM_COUNTER_INC(&pVCpu->em.s.CTX_SUFF(pStats)->StatIoIem);
283 }
284 else
285 {
286 RT_UNTRUSTED_VALIDATED_FENCE();
287 rcStrict = EMHistoryExec(pVCpu, &pVCpu->em.s.aExitRecords[idxContinueExitRec], 0);
288 LogFlow(("emR3NemExecuteIOInstruction: %Rrc (EMHistoryExec)\n", VBOXSTRICTRC_VAL(rcStrict)));
289 STAM_COUNTER_INC(&pVCpu->em.s.CTX_SUFF(pStats)->StatIoRestarted);
290 }
291
292 STAM_PROFILE_STOP(&pVCpu->em.s.StatIOEmu, a);
293 return VBOXSTRICTRC_TODO(rcStrict);
294}
295
296
297/**
298 * Process NEM specific forced actions.
299 *
300 * This function is called when any FFs in VM_FF_HIGH_PRIORITY_PRE_RAW_MASK
301 * or/and VMCPU_FF_HIGH_PRIORITY_PRE_RAW_MASK are pending.
302 *
303 * @returns VBox status code. May return VINF_EM_NO_MEMORY but none of the other
304 * EM statuses.
305 * @param pVM The cross context VM structure.
306 * @param pVCpu The cross context virtual CPU structure.
307 */
308static int emR3NemForcedActions(PVM pVM, PVMCPU pVCpu)
309{
310#ifdef VBOX_WITH_RAW_MODE
311 Assert(!VMCPU_FF_IS_PENDING(pVCpu, VMCPU_FF_SELM_SYNC_TSS | VMCPU_FF_SELM_SYNC_GDT | VMCPU_FF_SELM_SYNC_LDT));
312#endif
313
314 /*
315 * Sync page directory should not happen in NEM mode.
316 */
317 if (VMCPU_FF_IS_PENDING(pVCpu, VMCPU_FF_PGM_SYNC_CR3 | VMCPU_FF_PGM_SYNC_CR3_NON_GLOBAL))
318 {
319 Log(("NEM: TODO: Make VMCPU_FF_PGM_SYNC_CR3 / VMCPU_FF_PGM_SYNC_CR3_NON_GLOBAL quiet! (%#x)\n", pVCpu->fLocalForcedActions));
320 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_PGM_SYNC_CR3 | VMCPU_FF_PGM_SYNC_CR3_NON_GLOBAL);
321 }
322
323 /*
324 * Allocate handy pages (just in case the above actions have consumed some pages).
325 */
326 if (VM_FF_IS_PENDING_EXCEPT(pVM, VM_FF_PGM_NEED_HANDY_PAGES, VM_FF_PGM_NO_MEMORY))
327 {
328 int rc = PGMR3PhysAllocateHandyPages(pVM);
329 if (RT_FAILURE(rc))
330 return rc;
331 }
332
333 /*
334 * Check whether we're out of memory now.
335 *
336 * This may stem from some of the above actions or operations that has been executed
337 * since we ran FFs. The allocate handy pages must for instance always be followed by
338 * this check.
339 */
340 if (VM_FF_IS_PENDING(pVM, VM_FF_PGM_NO_MEMORY))
341 return VINF_EM_NO_MEMORY;
342
343 return VINF_SUCCESS;
344}
345
346
347/**
348 * Executes hardware accelerated raw code. (Intel VT-x & AMD-V)
349 *
350 * This function contains the raw-mode version of the inner
351 * execution loop (the outer loop being in EMR3ExecuteVM()).
352 *
353 * @returns VBox status code. The most important ones are: VINF_EM_RESCHEDULE, VINF_EM_RESCHEDULE_RAW,
354 * VINF_EM_RESCHEDULE_REM, VINF_EM_SUSPEND, VINF_EM_RESET and VINF_EM_TERMINATE.
355 *
356 * @param pVM The cross context VM structure.
357 * @param pVCpu The cross context virtual CPU structure.
358 * @param pfFFDone Where to store an indicator telling whether or not
359 * FFs were done before returning.
360 */
361VBOXSTRICTRC emR3NemExecute(PVM pVM, PVMCPU pVCpu, bool *pfFFDone)
362{
363 VBOXSTRICTRC rcStrict = VERR_IPE_UNINITIALIZED_STATUS;
364
365 LogFlow(("emR3NemExecute%d: (cs:eip=%04x:%RGv)\n", pVCpu->idCpu, pVCpu->cpum.GstCtx.cs.Sel, (RTGCPTR)pVCpu->cpum.GstCtx.rip));
366 *pfFFDone = false;
367
368 STAM_REL_COUNTER_INC(&pVCpu->em.s.StatNEMExecuteCalled);
369
370 /*
371 * Spin till we get a forced action which returns anything but VINF_SUCCESS.
372 */
373 for (;;)
374 {
375 STAM_PROFILE_ADV_START(&pVCpu->em.s.StatNEMEntry, a);
376
377#if 0
378 /* Check if a forced reschedule is pending. */
379 if (NEMR3IsRescheduleRequired(pVCpu))
380 {
381 rcStrict = VINF_EM_RESCHEDULE;
382 break;
383 }
384#endif
385
386 /*
387 * Process high priority pre-execution raw-mode FFs.
388 */
389 if ( VM_FF_IS_PENDING(pVM, VM_FF_HIGH_PRIORITY_PRE_RAW_MASK)
390 || VMCPU_FF_IS_PENDING(pVCpu, VMCPU_FF_HIGH_PRIORITY_PRE_RAW_MASK))
391 {
392 rcStrict = emR3NemForcedActions(pVM, pVCpu);
393 if (rcStrict != VINF_SUCCESS)
394 break;
395 }
396
397#ifdef LOG_ENABLED
398 /*
399 * Log important stuff before entering GC.
400 */
401 if (TRPMHasTrap(pVCpu))
402 Log(("CPU%d: Pending hardware interrupt=0x%x cs:rip=%04X:%RGv\n", pVCpu->idCpu, TRPMGetTrapNo(pVCpu), pVCpu->cpum.GstCtx.cs.Sel, (RTGCPTR)pVCpu->cpum.GstCtx.rip));
403
404 uint32_t cpl = CPUMGetGuestCPL(pVCpu);
405 if (pVM->cCpus == 1)
406 {
407 if (pVCpu->cpum.GstCtx.eflags.Bits.u1VM)
408 Log(("NEMV86: %08x IF=%d\n", pVCpu->cpum.GstCtx.eip, pVCpu->cpum.GstCtx.eflags.Bits.u1IF));
409 else if (CPUMIsGuestIn64BitCodeEx(&pVCpu->cpum.GstCtx))
410 Log(("NEMR%d: %04x:%RGv ESP=%RGv IF=%d IOPL=%d CR0=%x CR4=%x EFER=%x\n", cpl, pVCpu->cpum.GstCtx.cs.Sel, (RTGCPTR)pVCpu->cpum.GstCtx.rip, pVCpu->cpum.GstCtx.rsp, pVCpu->cpum.GstCtx.eflags.Bits.u1IF, pVCpu->cpum.GstCtx.eflags.Bits.u2IOPL, (uint32_t)pVCpu->cpum.GstCtx.cr0, (uint32_t)pVCpu->cpum.GstCtx.cr4, (uint32_t)pVCpu->cpum.GstCtx.msrEFER));
411 else
412 Log(("NEMR%d: %04x:%08x ESP=%08X IF=%d IOPL=%d CR0=%x CR4=%x EFER=%x\n", cpl, pVCpu->cpum.GstCtx.cs.Sel, pVCpu->cpum.GstCtx.eip, pVCpu->cpum.GstCtx.esp, pVCpu->cpum.GstCtx.eflags.Bits.u1IF, pVCpu->cpum.GstCtx.eflags.Bits.u2IOPL, (uint32_t)pVCpu->cpum.GstCtx.cr0, (uint32_t)pVCpu->cpum.GstCtx.cr4, (uint32_t)pVCpu->cpum.GstCtx.msrEFER));
413 }
414 else
415 {
416 if (pVCpu->cpum.GstCtx.eflags.Bits.u1VM)
417 Log(("NEMV86-CPU%d: %08x IF=%d\n", pVCpu->idCpu, pVCpu->cpum.GstCtx.eip, pVCpu->cpum.GstCtx.eflags.Bits.u1IF));
418 else if (CPUMIsGuestIn64BitCodeEx(&pVCpu->cpum.GstCtx))
419 Log(("NEMR%d-CPU%d: %04x:%RGv ESP=%RGv IF=%d IOPL=%d CR0=%x CR4=%x EFER=%x\n", cpl, pVCpu->idCpu, pVCpu->cpum.GstCtx.cs.Sel, (RTGCPTR)pVCpu->cpum.GstCtx.rip, pVCpu->cpum.GstCtx.rsp, pVCpu->cpum.GstCtx.eflags.Bits.u1IF, pVCpu->cpum.GstCtx.eflags.Bits.u2IOPL, (uint32_t)pVCpu->cpum.GstCtx.cr0, (uint32_t)pVCpu->cpum.GstCtx.cr4, (uint32_t)pVCpu->cpum.GstCtx.msrEFER));
420 else
421 Log(("NEMR%d-CPU%d: %04x:%08x ESP=%08X IF=%d IOPL=%d CR0=%x CR4=%x EFER=%x\n", cpl, pVCpu->idCpu, pVCpu->cpum.GstCtx.cs.Sel, pVCpu->cpum.GstCtx.eip, pVCpu->cpum.GstCtx.esp, pVCpu->cpum.GstCtx.eflags.Bits.u1IF, pVCpu->cpum.GstCtx.eflags.Bits.u2IOPL, (uint32_t)pVCpu->cpum.GstCtx.cr0, (uint32_t)pVCpu->cpum.GstCtx.cr4, (uint32_t)pVCpu->cpum.GstCtx.msrEFER));
422 }
423#endif /* LOG_ENABLED */
424
425 /*
426 * Execute the code.
427 */
428 if (RT_LIKELY(emR3IsExecutionAllowed(pVM, pVCpu)))
429 {
430 STAM_PROFILE_ADV_STOP(&pVCpu->em.s.StatNEMEntry, a);
431 STAM_REL_PROFILE_START(&pVCpu->em.s.StatNEMExec, x);
432 rcStrict = NEMR3RunGC(pVM, pVCpu);
433 STAM_REL_PROFILE_STOP(&pVCpu->em.s.StatNEMExec, x);
434 }
435 else
436 {
437 /* Give up this time slice; virtual time continues */
438 STAM_PROFILE_ADV_STOP(&pVCpu->em.s.StatNEMEntry, a);
439 STAM_REL_PROFILE_ADV_START(&pVCpu->em.s.StatCapped, u);
440 RTThreadSleep(5);
441 STAM_REL_PROFILE_ADV_STOP(&pVCpu->em.s.StatCapped, u);
442 rcStrict = VINF_SUCCESS;
443 }
444
445
446 /*
447 * Deal with high priority post execution FFs before doing anything else.
448 */
449 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_RESUME_GUEST_MASK);
450 if ( VM_FF_IS_PENDING(pVM, VM_FF_HIGH_PRIORITY_POST_MASK)
451 || VMCPU_FF_IS_PENDING(pVCpu, VMCPU_FF_HIGH_PRIORITY_POST_MASK))
452 rcStrict = emR3HighPriorityPostForcedActions(pVM, pVCpu, rcStrict);
453
454 /*
455 * Process the returned status code.
456 */
457 if (rcStrict >= VINF_EM_FIRST && rcStrict <= VINF_EM_LAST)
458 break;
459
460 rcStrict = emR3NemHandleRC(pVM, pVCpu, VBOXSTRICTRC_TODO(rcStrict));
461 if (rcStrict != VINF_SUCCESS)
462 break;
463
464 /*
465 * Check and execute forced actions.
466 */
467#ifdef VBOX_HIGH_RES_TIMERS_HACK
468 TMTimerPollVoid(pVM, pVCpu);
469#endif
470 if ( VM_FF_IS_PENDING(pVM, VM_FF_ALL_MASK)
471 || VMCPU_FF_IS_PENDING(pVCpu, VMCPU_FF_ALL_MASK))
472 {
473 rcStrict = emR3ForcedActions(pVM, pVCpu, VBOXSTRICTRC_TODO(rcStrict));
474 VBOXVMM_EM_FF_ALL_RET(pVCpu, VBOXSTRICTRC_VAL(rcStrict));
475 if ( rcStrict != VINF_SUCCESS
476 && rcStrict != VINF_EM_RESCHEDULE_HM)
477 {
478 *pfFFDone = true;
479 break;
480 }
481 }
482 }
483
484 /*
485 * Return to outer loop, making sure the fetch all state as we leave.
486 *
487 * Note! Not using CPUM_IMPORT_EXTRN_RET here, to prioritize an rcStrict error
488 * status over import errors.
489 */
490 if (pVCpu->cpum.GstCtx.fExtrn)
491 {
492 int rcImport = NEMImportStateOnDemand(pVCpu, &pVCpu->cpum.GstCtx, pVCpu->cpum.GstCtx.fExtrn);
493 AssertReturn(RT_SUCCESS(rcImport) || RT_FAILURE_NP(rcStrict), rcImport);
494 }
495#if defined(LOG_ENABLED) && defined(DEBUG)
496 RTLogFlush(NULL);
497#endif
498 return rcStrict;
499}
500
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette