VirtualBox

source: vbox/trunk/src/VBox/VMM/VMMR3/HM.cpp@ 46379

Last change on this file since 46379 was 46379, checked in by vboxsync, 12 years ago

VMM/HMVMXR0: Added VMFUNC feature recognition.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id Revision
File size: 137.7 KB
Line 
1/* $Id: HM.cpp 46379 2013-06-04 13:01:04Z vboxsync $ */
2/** @file
3 * HM - Intel/AMD VM Hardware Support Manager.
4 */
5
6/*
7 * Copyright (C) 2006-2013 Oracle Corporation
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 */
17
18
19/*******************************************************************************
20* Header Files *
21*******************************************************************************/
22#define LOG_GROUP LOG_GROUP_HM
23#include <VBox/vmm/cpum.h>
24#include <VBox/vmm/stam.h>
25#include <VBox/vmm/mm.h>
26#include <VBox/vmm/pdmapi.h>
27#include <VBox/vmm/pgm.h>
28#include <VBox/vmm/ssm.h>
29#include <VBox/vmm/trpm.h>
30#include <VBox/vmm/dbgf.h>
31#include <VBox/vmm/iom.h>
32#include <VBox/vmm/patm.h>
33#include <VBox/vmm/csam.h>
34#include <VBox/vmm/selm.h>
35#ifdef VBOX_WITH_REM
36# include <VBox/vmm/rem.h>
37#endif
38#include <VBox/vmm/hm_vmx.h>
39#include <VBox/vmm/hm_svm.h>
40#include "HMInternal.h"
41#include <VBox/vmm/vm.h>
42#include <VBox/vmm/uvm.h>
43#include <VBox/err.h>
44#include <VBox/param.h>
45
46#include <iprt/assert.h>
47#include <VBox/log.h>
48#include <iprt/asm.h>
49#include <iprt/asm-amd64-x86.h>
50#include <iprt/string.h>
51#include <iprt/env.h>
52#include <iprt/thread.h>
53
54
55/*******************************************************************************
56* Global Variables *
57*******************************************************************************/
58#ifdef VBOX_WITH_STATISTICS
59# define EXIT_REASON(def, val, str) #def " - " #val " - " str
60# define EXIT_REASON_NIL() NULL
61/** Exit reason descriptions for VT-x, used to describe statistics. */
62static const char * const g_apszVTxExitReasons[MAX_EXITREASON_STAT] =
63{
64 EXIT_REASON(VMX_EXIT_XCPT_NMI , 0, "Exception or non-maskable interrupt (NMI)."),
65 EXIT_REASON(VMX_EXIT_EXT_INT , 1, "External interrupt."),
66 EXIT_REASON(VMX_EXIT_TRIPLE_FAULT , 2, "Triple fault."),
67 EXIT_REASON(VMX_EXIT_INIT_SIGNAL , 3, "INIT signal."),
68 EXIT_REASON(VMX_EXIT_SIPI , 4, "Start-up IPI (SIPI)."),
69 EXIT_REASON(VMX_EXIT_IO_SMI_IRQ , 5, "I/O system-management interrupt (SMI)."),
70 EXIT_REASON(VMX_EXIT_SMI_IRQ , 6, "Other SMI."),
71 EXIT_REASON(VMX_EXIT_INT_WINDOW , 7, "Interrupt window."),
72 EXIT_REASON_NIL(),
73 EXIT_REASON(VMX_EXIT_TASK_SWITCH , 9, "Task switch."),
74 EXIT_REASON(VMX_EXIT_CPUID , 10, "Guest attempted to execute CPUID."),
75 EXIT_REASON_NIL(),
76 EXIT_REASON(VMX_EXIT_HLT , 12, "Guest attempted to execute HLT."),
77 EXIT_REASON(VMX_EXIT_INVD , 13, "Guest attempted to execute INVD."),
78 EXIT_REASON(VMX_EXIT_INVLPG , 14, "Guest attempted to execute INVLPG."),
79 EXIT_REASON(VMX_EXIT_RDPMC , 15, "Guest attempted to execute RDPMC."),
80 EXIT_REASON(VMX_EXIT_RDTSC , 16, "Guest attempted to execute RDTSC."),
81 EXIT_REASON(VMX_EXIT_RSM , 17, "Guest attempted to execute RSM in SMM."),
82 EXIT_REASON(VMX_EXIT_VMCALL , 18, "Guest attempted to execute VMCALL."),
83 EXIT_REASON(VMX_EXIT_VMCLEAR , 19, "Guest attempted to execute VMCLEAR."),
84 EXIT_REASON(VMX_EXIT_VMLAUNCH , 20, "Guest attempted to execute VMLAUNCH."),
85 EXIT_REASON(VMX_EXIT_VMPTRLD , 21, "Guest attempted to execute VMPTRLD."),
86 EXIT_REASON(VMX_EXIT_VMPTRST , 22, "Guest attempted to execute VMPTRST."),
87 EXIT_REASON(VMX_EXIT_VMREAD , 23, "Guest attempted to execute VMREAD."),
88 EXIT_REASON(VMX_EXIT_VMRESUME , 24, "Guest attempted to execute VMRESUME."),
89 EXIT_REASON(VMX_EXIT_VMWRITE , 25, "Guest attempted to execute VMWRITE."),
90 EXIT_REASON(VMX_EXIT_VMXOFF , 26, "Guest attempted to execute VMXOFF."),
91 EXIT_REASON(VMX_EXIT_VMXON , 27, "Guest attempted to execute VMXON."),
92 EXIT_REASON(VMX_EXIT_MOV_CRX , 28, "Control-register accesses."),
93 EXIT_REASON(VMX_EXIT_MOV_DRX , 29, "Debug-register accesses."),
94 EXIT_REASON(VMX_EXIT_PORT_IO , 30, "I/O instruction."),
95 EXIT_REASON(VMX_EXIT_RDMSR , 31, "Guest attempted to execute RDMSR."),
96 EXIT_REASON(VMX_EXIT_WRMSR , 32, "Guest attempted to execute WRMSR."),
97 EXIT_REASON(VMX_EXIT_ERR_INVALID_GUEST_STATE, 33, "VM-entry failure due to invalid guest state."),
98 EXIT_REASON(VMX_EXIT_ERR_MSR_LOAD , 34, "VM-entry failure due to MSR loading."),
99 EXIT_REASON_NIL(),
100 EXIT_REASON(VMX_EXIT_MWAIT , 36, "Guest executed MWAIT."),
101 EXIT_REASON(VMX_EXIT_MTF , 37, "Monitor Trap Flag."),
102 EXIT_REASON_NIL(),
103 EXIT_REASON(VMX_EXIT_MONITOR , 39, "Guest attempted to execute MONITOR."),
104 EXIT_REASON(VMX_EXIT_PAUSE , 40, "Guest attempted to execute PAUSE."),
105 EXIT_REASON(VMX_EXIT_ERR_MACHINE_CHECK , 41, "VM-entry failure due to machine-check."),
106 EXIT_REASON_NIL(),
107 EXIT_REASON(VMX_EXIT_TPR_BELOW_THRESHOLD, 43, "TPR below threshold. Guest attempted to execute MOV to CR8."),
108 EXIT_REASON(VMX_EXIT_APIC_ACCESS , 44, "APIC access. Guest attempted to access memory at a physical address on the APIC-access page."),
109 EXIT_REASON_NIL(),
110 EXIT_REASON(VMX_EXIT_XDTR_ACCESS , 46, "Access to GDTR or IDTR. Guest attempted to execute LGDT, LIDT, SGDT, or SIDT."),
111 EXIT_REASON(VMX_EXIT_TR_ACCESS , 47, "Access to LDTR or TR. Guest attempted to execute LLDT, LTR, SLDT, or STR."),
112 EXIT_REASON(VMX_EXIT_EPT_VIOLATION , 48, "EPT violation. An attempt to access memory with a guest-physical address was disallowed by the configuration of the EPT paging structures."),
113 EXIT_REASON(VMX_EXIT_EPT_MISCONFIG , 49, "EPT misconfiguration. An attempt to access memory with a guest-physical address encountered a misconfigured EPT paging-structure entry."),
114 EXIT_REASON(VMX_EXIT_INVEPT , 50, "Guest attempted to execute INVEPT."),
115 EXIT_REASON(VMX_EXIT_RDTSCP , 51, "Guest attempted to execute RDTSCP."),
116 EXIT_REASON(VMX_EXIT_PREEMPT_TIMER , 52, "VMX-preemption timer expired."),
117 EXIT_REASON(VMX_EXIT_INVVPID , 53, "Guest attempted to execute INVVPID."),
118 EXIT_REASON(VMX_EXIT_WBINVD , 54, "Guest attempted to execute WBINVD."),
119 EXIT_REASON(VMX_EXIT_XSETBV , 55, "Guest attempted to execute XSETBV."),
120 EXIT_REASON_NIL(),
121 EXIT_REASON(VMX_EXIT_RDRAND , 57, "Guest attempted to execute RDRAND."),
122 EXIT_REASON(VMX_EXIT_INVPCID , 58, "Guest attempted to execute INVPCID."),
123 EXIT_REASON(VMX_EXIT_VMFUNC , 59, "Guest attempted to execute VMFUNC.")
124};
125/** Exit reason descriptions for AMD-V, used to describe statistics. */
126static const char * const g_apszAmdVExitReasons[MAX_EXITREASON_STAT] =
127{
128 EXIT_REASON(SVM_EXIT_READ_CR0 , 0, "Read CR0."),
129 EXIT_REASON(SVM_EXIT_READ_CR1 , 1, "Read CR1."),
130 EXIT_REASON(SVM_EXIT_READ_CR2 , 2, "Read CR2."),
131 EXIT_REASON(SVM_EXIT_READ_CR3 , 3, "Read CR3."),
132 EXIT_REASON(SVM_EXIT_READ_CR4 , 4, "Read CR4."),
133 EXIT_REASON(SVM_EXIT_READ_CR5 , 5, "Read CR5."),
134 EXIT_REASON(SVM_EXIT_READ_CR6 , 6, "Read CR6."),
135 EXIT_REASON(SVM_EXIT_READ_CR7 , 7, "Read CR7."),
136 EXIT_REASON(SVM_EXIT_READ_CR8 , 8, "Read CR8."),
137 EXIT_REASON(SVM_EXIT_READ_CR9 , 9, "Read CR9."),
138 EXIT_REASON(SVM_EXIT_READ_CR10 , 10, "Read CR10."),
139 EXIT_REASON(SVM_EXIT_READ_CR11 , 11, "Read CR11."),
140 EXIT_REASON(SVM_EXIT_READ_CR12 , 12, "Read CR12."),
141 EXIT_REASON(SVM_EXIT_READ_CR13 , 13, "Read CR13."),
142 EXIT_REASON(SVM_EXIT_READ_CR14 , 14, "Read CR14."),
143 EXIT_REASON(SVM_EXIT_READ_CR15 , 15, "Read CR15."),
144 EXIT_REASON(SVM_EXIT_WRITE_CR0 , 16, "Write CR0."),
145 EXIT_REASON(SVM_EXIT_WRITE_CR1 , 17, "Write CR1."),
146 EXIT_REASON(SVM_EXIT_WRITE_CR2 , 18, "Write CR2."),
147 EXIT_REASON(SVM_EXIT_WRITE_CR3 , 19, "Write CR3."),
148 EXIT_REASON(SVM_EXIT_WRITE_CR4 , 20, "Write CR4."),
149 EXIT_REASON(SVM_EXIT_WRITE_CR5 , 21, "Write CR5."),
150 EXIT_REASON(SVM_EXIT_WRITE_CR6 , 22, "Write CR6."),
151 EXIT_REASON(SVM_EXIT_WRITE_CR7 , 23, "Write CR7."),
152 EXIT_REASON(SVM_EXIT_WRITE_CR8 , 24, "Write CR8."),
153 EXIT_REASON(SVM_EXIT_WRITE_CR9 , 25, "Write CR9."),
154 EXIT_REASON(SVM_EXIT_WRITE_CR10 , 26, "Write CR10."),
155 EXIT_REASON(SVM_EXIT_WRITE_CR11 , 27, "Write CR11."),
156 EXIT_REASON(SVM_EXIT_WRITE_CR12 , 28, "Write CR12."),
157 EXIT_REASON(SVM_EXIT_WRITE_CR13 , 29, "Write CR13."),
158 EXIT_REASON(SVM_EXIT_WRITE_CR14 , 30, "Write CR14."),
159 EXIT_REASON(SVM_EXIT_WRITE_CR15 , 31, "Write CR15."),
160 EXIT_REASON(SVM_EXIT_READ_DR0 , 32, "Read DR0."),
161 EXIT_REASON(SVM_EXIT_READ_DR1 , 33, "Read DR1."),
162 EXIT_REASON(SVM_EXIT_READ_DR2 , 34, "Read DR2."),
163 EXIT_REASON(SVM_EXIT_READ_DR3 , 35, "Read DR3."),
164 EXIT_REASON(SVM_EXIT_READ_DR4 , 36, "Read DR4."),
165 EXIT_REASON(SVM_EXIT_READ_DR5 , 37, "Read DR5."),
166 EXIT_REASON(SVM_EXIT_READ_DR6 , 38, "Read DR6."),
167 EXIT_REASON(SVM_EXIT_READ_DR7 , 39, "Read DR7."),
168 EXIT_REASON(SVM_EXIT_READ_DR8 , 40, "Read DR8."),
169 EXIT_REASON(SVM_EXIT_READ_DR9 , 41, "Read DR9."),
170 EXIT_REASON(SVM_EXIT_READ_DR10 , 42, "Read DR10."),
171 EXIT_REASON(SVM_EXIT_READ_DR11 , 43, "Read DR11"),
172 EXIT_REASON(SVM_EXIT_READ_DR12 , 44, "Read DR12."),
173 EXIT_REASON(SVM_EXIT_READ_DR13 , 45, "Read DR13."),
174 EXIT_REASON(SVM_EXIT_READ_DR14 , 46, "Read DR14."),
175 EXIT_REASON(SVM_EXIT_READ_DR15 , 47, "Read DR15."),
176 EXIT_REASON(SVM_EXIT_WRITE_DR0 , 48, "Write DR0."),
177 EXIT_REASON(SVM_EXIT_WRITE_DR1 , 49, "Write DR1."),
178 EXIT_REASON(SVM_EXIT_WRITE_DR2 , 50, "Write DR2."),
179 EXIT_REASON(SVM_EXIT_WRITE_DR3 , 51, "Write DR3."),
180 EXIT_REASON(SVM_EXIT_WRITE_DR4 , 52, "Write DR4."),
181 EXIT_REASON(SVM_EXIT_WRITE_DR5 , 53, "Write DR5."),
182 EXIT_REASON(SVM_EXIT_WRITE_DR6 , 54, "Write DR6."),
183 EXIT_REASON(SVM_EXIT_WRITE_DR7 , 55, "Write DR7."),
184 EXIT_REASON(SVM_EXIT_WRITE_DR8 , 56, "Write DR8."),
185 EXIT_REASON(SVM_EXIT_WRITE_DR9 , 57, "Write DR9."),
186 EXIT_REASON(SVM_EXIT_WRITE_DR10 , 58, "Write DR10."),
187 EXIT_REASON(SVM_EXIT_WRITE_DR11 , 59, "Write DR11."),
188 EXIT_REASON(SVM_EXIT_WRITE_DR12 , 60, "Write DR12."),
189 EXIT_REASON(SVM_EXIT_WRITE_DR13 , 61, "Write DR13."),
190 EXIT_REASON(SVM_EXIT_WRITE_DR14 , 62, "Write DR14."),
191 EXIT_REASON(SVM_EXIT_WRITE_DR15 , 63, "Write DR15."),
192 EXIT_REASON(SVM_EXIT_EXCEPTION_0 , 64, "Exception Vector 0 (0x0)."),
193 EXIT_REASON(SVM_EXIT_EXCEPTION_1 , 65, "Exception Vector 1 (0x1)."),
194 EXIT_REASON(SVM_EXIT_EXCEPTION_2 , 66, "Exception Vector 2 (0x2)."),
195 EXIT_REASON(SVM_EXIT_EXCEPTION_3 , 67, "Exception Vector 3 (0x3)."),
196 EXIT_REASON(SVM_EXIT_EXCEPTION_4 , 68, "Exception Vector 4 (0x4)."),
197 EXIT_REASON(SVM_EXIT_EXCEPTION_5 , 69, "Exception Vector 5 (0x5)."),
198 EXIT_REASON(SVM_EXIT_EXCEPTION_6 , 70, "Exception Vector 6 (0x6)."),
199 EXIT_REASON(SVM_EXIT_EXCEPTION_7 , 71, "Exception Vector 7 (0x7)."),
200 EXIT_REASON(SVM_EXIT_EXCEPTION_8 , 72, "Exception Vector 8 (0x8)."),
201 EXIT_REASON(SVM_EXIT_EXCEPTION_9 , 73, "Exception Vector 9 (0x9)."),
202 EXIT_REASON(SVM_EXIT_EXCEPTION_A , 74, "Exception Vector 10 (0xA)."),
203 EXIT_REASON(SVM_EXIT_EXCEPTION_B , 75, "Exception Vector 11 (0xB)."),
204 EXIT_REASON(SVM_EXIT_EXCEPTION_C , 76, "Exception Vector 12 (0xC)."),
205 EXIT_REASON(SVM_EXIT_EXCEPTION_D , 77, "Exception Vector 13 (0xD)."),
206 EXIT_REASON(SVM_EXIT_EXCEPTION_E , 78, "Exception Vector 14 (0xE)."),
207 EXIT_REASON(SVM_EXIT_EXCEPTION_F , 79, "Exception Vector 15 (0xF)."),
208 EXIT_REASON(SVM_EXIT_EXCEPTION_10 , 80, "Exception Vector 16 (0x10)."),
209 EXIT_REASON(SVM_EXIT_EXCEPTION_11 , 81, "Exception Vector 17 (0x11)."),
210 EXIT_REASON(SVM_EXIT_EXCEPTION_12 , 82, "Exception Vector 18 (0x12)."),
211 EXIT_REASON(SVM_EXIT_EXCEPTION_13 , 83, "Exception Vector 19 (0x13)."),
212 EXIT_REASON(SVM_EXIT_EXCEPTION_14 , 84, "Exception Vector 20 (0x14)."),
213 EXIT_REASON(SVM_EXIT_EXCEPTION_15 , 85, "Exception Vector 22 (0x15)."),
214 EXIT_REASON(SVM_EXIT_EXCEPTION_16 , 86, "Exception Vector 22 (0x16)."),
215 EXIT_REASON(SVM_EXIT_EXCEPTION_17 , 87, "Exception Vector 23 (0x17)."),
216 EXIT_REASON(SVM_EXIT_EXCEPTION_18 , 88, "Exception Vector 24 (0x18)."),
217 EXIT_REASON(SVM_EXIT_EXCEPTION_19 , 89, "Exception Vector 25 (0x19)."),
218 EXIT_REASON(SVM_EXIT_EXCEPTION_1A , 90, "Exception Vector 26 (0x1A)."),
219 EXIT_REASON(SVM_EXIT_EXCEPTION_1B , 91, "Exception Vector 27 (0x1B)."),
220 EXIT_REASON(SVM_EXIT_EXCEPTION_1C , 92, "Exception Vector 28 (0x1C)."),
221 EXIT_REASON(SVM_EXIT_EXCEPTION_1D , 93, "Exception Vector 29 (0x1D)."),
222 EXIT_REASON(SVM_EXIT_EXCEPTION_1E , 94, "Exception Vector 30 (0x1E)."),
223 EXIT_REASON(SVM_EXIT_EXCEPTION_1F , 95, "Exception Vector 31 (0x1F)."),
224 EXIT_REASON(SVM_EXIT_INTR , 96, "Physical maskable interrupt."),
225 EXIT_REASON(SVM_EXIT_NMI , 97, "Physical non-maskable interrupt."),
226 EXIT_REASON(SVM_EXIT_SMI , 98, "System management interrupt."),
227 EXIT_REASON(SVM_EXIT_INIT , 99, "Physical INIT signal."),
228 EXIT_REASON(SVM_EXIT_VINTR ,100, "Virtual interrupt."),
229 EXIT_REASON(SVM_EXIT_CR0_SEL_WRITE ,101, "Write to CR0 that changed any bits other than CR0.TS or CR0.MP."),
230 EXIT_REASON(SVM_EXIT_IDTR_READ ,102, "Read IDTR"),
231 EXIT_REASON(SVM_EXIT_GDTR_READ ,103, "Read GDTR"),
232 EXIT_REASON(SVM_EXIT_LDTR_READ ,104, "Read LDTR."),
233 EXIT_REASON(SVM_EXIT_TR_READ ,105, "Read TR."),
234 EXIT_REASON(SVM_EXIT_TR_READ ,106, "Write IDTR."),
235 EXIT_REASON(SVM_EXIT_TR_READ ,107, "Write GDTR."),
236 EXIT_REASON(SVM_EXIT_TR_READ ,108, "Write LDTR."),
237 EXIT_REASON(SVM_EXIT_TR_READ ,109, "Write TR."),
238 EXIT_REASON(SVM_EXIT_RDTSC ,110, "RDTSC instruction."),
239 EXIT_REASON(SVM_EXIT_RDPMC ,111, "RDPMC instruction."),
240 EXIT_REASON(SVM_EXIT_PUSHF ,112, "PUSHF instruction."),
241 EXIT_REASON(SVM_EXIT_POPF ,113, "POPF instruction."),
242 EXIT_REASON(SVM_EXIT_CPUID ,114, "CPUID instruction."),
243 EXIT_REASON(SVM_EXIT_RSM ,115, "RSM instruction."),
244 EXIT_REASON(SVM_EXIT_IRET ,116, "IRET instruction."),
245 EXIT_REASON(SVM_EXIT_SWINT ,117, "Software interrupt (INTn instructions)."),
246 EXIT_REASON(SVM_EXIT_INVD ,118, "INVD instruction."),
247 EXIT_REASON(SVM_EXIT_PAUSE ,119, "PAUSE instruction."),
248 EXIT_REASON(SVM_EXIT_HLT ,120, "HLT instruction."),
249 EXIT_REASON(SVM_EXIT_INVLPG ,121, "INVLPG instruction."),
250 EXIT_REASON(SVM_EXIT_INVLPGA ,122, "INVLPGA instruction."),
251 EXIT_REASON(SVM_EXIT_IOIO ,123, "IN/OUT accessing protected port (EXITINFO1 field provides more information)."),
252 EXIT_REASON(SVM_EXIT_MSR ,124, "RDMSR or WRMSR access to protected MSR."),
253 EXIT_REASON(SVM_EXIT_TASK_SWITCH ,125, "Task switch."),
254 EXIT_REASON(SVM_EXIT_FERR_FREEZE ,126, "FP legacy handling enabled, and processor is frozen in an x87/mmx instruction waiting for an interrupt"),
255 EXIT_REASON(SVM_EXIT_SHUTDOWN ,127, "Shutdown."),
256 EXIT_REASON(SVM_EXIT_VMRUN ,128, "VMRUN instruction."),
257 EXIT_REASON(SVM_EXIT_VMMCALL ,129, "VMCALL instruction."),
258 EXIT_REASON(SVM_EXIT_VMLOAD ,130, "VMLOAD instruction."),
259 EXIT_REASON(SVM_EXIT_VMSAVE ,131, "VMSAVE instruction."),
260 EXIT_REASON(SVM_EXIT_STGI ,132, "STGI instruction."),
261 EXIT_REASON(SVM_EXIT_CLGI ,133, "CLGI instruction."),
262 EXIT_REASON(SVM_EXIT_SKINIT ,134, "SKINIT instruction."),
263 EXIT_REASON(SVM_EXIT_RDTSCP ,135, "RDTSCP instruction."),
264 EXIT_REASON(SVM_EXIT_ICEBP ,136, "ICEBP instruction."),
265 EXIT_REASON(SVM_EXIT_WBINVD ,137, "WBINVD instruction."),
266 EXIT_REASON(SVM_EXIT_MONITOR ,138, "MONITOR instruction."),
267 EXIT_REASON(SVM_EXIT_MWAIT_UNCOND ,139, "MWAIT instruction unconditional."),
268 EXIT_REASON(SVM_EXIT_MWAIT_ARMED ,140, "MWAIT instruction when armed."),
269 EXIT_REASON(SVM_EXIT_NPF ,1024, "Nested paging: host-level page fault occurred (EXITINFO1 contains fault errorcode; EXITINFO2 contains the guest physical address causing the fault)."),
270 EXIT_REASON_NIL()
271};
272# undef EXIT_REASON
273# undef EXIT_REASON_NIL
274#endif /* VBOX_WITH_STATISTICS */
275
276#define HMVMX_REPORT_FEATURE(allowed1, disallowed0, featflag) \
277 do { \
278 if ((allowed1) & (featflag)) \
279 LogRel(("HM: " #featflag "\n")); \
280 else \
281 LogRel(("HM: " #featflag " *must* be cleared\n")); \
282 if ((disallowed0) & (featflag)) \
283 LogRel(("HM: " #featflag " *must* be set\n")); \
284 } while (0)
285
286#define HMVMX_REPORT_ALLOWED_FEATURE(allowed1, featflag) \
287 do { \
288 if ((allowed1) & (featflag)) \
289 LogRel(("HM: " #featflag "\n")); \
290 else \
291 LogRel(("HM: " #featflag " not supported\n")); \
292 } while (0)
293
294#define HMVMX_REPORT_CAPABILITY(msrcaps, cap) \
295 do { \
296 if ((msrcaps) & (cap)) \
297 LogRel(("HM: " #cap "\n")); \
298 } while (0)
299
300
301/*******************************************************************************
302* Internal Functions *
303*******************************************************************************/
304static DECLCALLBACK(int) hmR3Save(PVM pVM, PSSMHANDLE pSSM);
305static DECLCALLBACK(int) hmR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass);
306static int hmR3InitCPU(PVM pVM);
307static int hmR3InitFinalizeR0(PVM pVM);
308static int hmR3InitFinalizeR0Intel(PVM pVM);
309static int hmR3InitFinalizeR0Amd(PVM pVM);
310static int hmR3TermCPU(PVM pVM);
311
312
313
314/**
315 * Initializes the HM.
316 *
317 * This reads the config and check whether VT-x or AMD-V hardware is available
318 * if configured to use it. This is one of the very first components to be
319 * initialized after CFGM, so that we can fall back to raw-mode early in the
320 * initialization process.
321 *
322 * Note that a lot of the set up work is done in ring-0 and thus postponed till
323 * the ring-3 and ring-0 callback to HMR3InitCompleted.
324 *
325 * @returns VBox status code.
326 * @param pVM Pointer to the VM.
327 *
328 * @remarks Be careful with what we call here, since most of the VMM components
329 * are uninitialized.
330 */
331VMMR3_INT_DECL(int) HMR3Init(PVM pVM)
332{
333 LogFlow(("HMR3Init\n"));
334
335 /*
336 * Assert alignment and sizes.
337 */
338 AssertCompileMemberAlignment(VM, hm.s, 32);
339 AssertCompile(sizeof(pVM->hm.s) <= sizeof(pVM->hm.padding));
340
341 /*
342 * Register the saved state data unit.
343 */
344 int rc = SSMR3RegisterInternal(pVM, "HWACCM", 0, HM_SSM_VERSION, sizeof(HM),
345 NULL, NULL, NULL,
346 NULL, hmR3Save, NULL,
347 NULL, hmR3Load, NULL);
348 if (RT_FAILURE(rc))
349 return rc;
350
351 /*
352 * Misc initialisation.
353 */
354 //pVM->hm.s.vmx.fSupported = false;
355 //pVM->hm.s.svm.fSupported = false;
356 //pVM->hm.s.vmx.fEnabled = false;
357 //pVM->hm.s.svm.fEnabled = false;
358 //pVM->hm.s.fNestedPaging = false;
359
360
361 /*
362 * Read configuration.
363 */
364 PCFGMNODE pCfgHM = CFGMR3GetChild(CFGMR3GetRoot(pVM), "HM/");
365
366 /** @cfgm{/HM/HMForced, bool, false}
367 * Forces hardware virtualization, no falling back on raw-mode. HM must be
368 * enabled, i.e. /HMEnabled must be true. */
369 bool fHMForced;
370#ifdef VBOX_WITH_RAW_MODE
371 rc = CFGMR3QueryBoolDef(pCfgHM, "HMForced", &fHMForced, false);
372 AssertRCReturn(rc, rc);
373 AssertLogRelMsgReturn(!fHMForced || pVM->fHMEnabled, ("Configuration error: HM forced but not enabled!\n"),
374 VERR_INVALID_PARAMETER);
375# if defined(RT_OS_DARWIN)
376 if (pVM->fHMEnabled)
377 fHMForced = true;
378# endif
379 AssertLogRelMsgReturn(pVM->cCpus == 1 || pVM->fHMEnabled, ("Configuration error: SMP requires HM to be enabled!\n"),
380 VERR_INVALID_PARAMETER);
381 if (pVM->cCpus > 1)
382 fHMForced = true;
383#else /* !VBOX_WITH_RAW_MODE */
384 AssertRelease(pVM->fHMEnabled);
385 fHMForced = true;
386#endif /* !VBOX_WITH_RAW_MODE */
387
388 /** @cfgm{/HM/EnableNestedPaging, bool, false}
389 * Enables nested paging (aka extended page tables). */
390 rc = CFGMR3QueryBoolDef(pCfgHM, "EnableNestedPaging", &pVM->hm.s.fAllowNestedPaging, false);
391 AssertRCReturn(rc, rc);
392
393 /** @cfgm{/HM/EnableUX, bool, true}
394 * Enables the VT-x unrestricted execution feature. */
395 rc = CFGMR3QueryBoolDef(pCfgHM, "EnableUX", &pVM->hm.s.vmx.fAllowUnrestricted, true);
396 AssertRCReturn(rc, rc);
397
398 /** @cfgm{/HM/EnableLargePages, bool, false}
399 * Enables using large pages (2 MB) for guest memory, thus saving on (nested)
400 * page table walking and maybe better TLB hit rate in some cases. */
401 rc = CFGMR3QueryBoolDef(pCfgHM, "EnableLargePages", &pVM->hm.s.fLargePages, false);
402 AssertRCReturn(rc, rc);
403
404 /** @cfgm{/HM/EnableVPID, bool, false}
405 * Enables the VT-x VPID feature. */
406 rc = CFGMR3QueryBoolDef(pCfgHM, "EnableVPID", &pVM->hm.s.vmx.fAllowVpid, false);
407 AssertRCReturn(rc, rc);
408
409 /** @cfgm{/HM/TPRPatchingEnabled, bool, false}
410 * Enables TPR patching for 32-bit windows guests with IO-APIC. */
411 rc = CFGMR3QueryBoolDef(pCfgHM, "TPRPatchingEnabled", &pVM->hm.s.fTRPPatchingAllowed, false);
412 AssertRCReturn(rc, rc);
413
414 /** @cfgm{/HM/64bitEnabled, bool, 32-bit:false, 64-bit:true}
415 * Enables AMD64 cpu features.
416 * On 32-bit hosts this isn't default and require host CPU support. 64-bit hosts
417 * already have the support. */
418#ifdef VBOX_ENABLE_64_BITS_GUESTS
419 rc = CFGMR3QueryBoolDef(pCfgHM, "64bitEnabled", &pVM->hm.s.fAllow64BitGuests, HC_ARCH_BITS == 64);
420 AssertLogRelRCReturn(rc, rc);
421#else
422 pVM->hm.s.fAllow64BitGuests = false;
423#endif
424
425 /** @cfgm{/HM/Exclusive, bool}
426 * Determines the init method for AMD-V and VT-x. If set to true, HM will do a
427 * global init for each host CPU. If false, we do local init each time we wish
428 * to execute guest code.
429 *
430 * Default is false for Mac OS X and Windows due to the higher risk of conflicts
431 * with other hypervisors.
432 */
433 rc = CFGMR3QueryBoolDef(pCfgHM, "Exclusive", &pVM->hm.s.fGlobalInit,
434#if defined(RT_OS_DARWIN) || defined(RT_OS_WINDOWS)
435 false
436#else
437 true
438#endif
439 );
440 AssertLogRelRCReturn(rc, rc);
441
442 /** @cfgm{/HM/MaxResumeLoops, uint32_t}
443 * The number of times to resume guest execution before we forcibly return to
444 * ring-3. The return value of RTThreadPreemptIsPendingTrusty in ring-0
445 * determins the default value. */
446 rc = CFGMR3QueryU32Def(pCfgHM, "MaxResumeLoops", &pVM->hm.s.cMaxResumeLoops, 0 /* set by R0 later */);
447 AssertLogRelRCReturn(rc, rc);
448
449 /*
450 * Check if VT-x or AMD-v support according to the users wishes.
451 */
452 /** @todo SUPR3QueryVTCaps won't catch VERR_VMX_IN_VMX_ROOT_MODE or
453 * VERR_SVM_IN_USE. */
454 if (pVM->fHMEnabled)
455 {
456 uint32_t fCaps;
457 rc = SUPR3QueryVTCaps(&fCaps);
458 if (RT_SUCCESS(rc))
459 {
460 if (fCaps & SUPVTCAPS_AMD_V)
461 LogRel(("HMR3Init: AMD-V%s\n", fCaps & SUPVTCAPS_NESTED_PAGING ? " w/ nested paging" : ""));
462 else if (fCaps & SUPVTCAPS_VT_X)
463 {
464 rc = SUPR3QueryVTxSupported();
465 if (RT_SUCCESS(rc))
466 LogRel(("HMR3Init: VT-x%s\n", fCaps & SUPVTCAPS_NESTED_PAGING ? " w/ nested paging" : ""));
467 else
468 {
469#ifdef RT_OS_LINUX
470 const char *pszMinReq = " Linux 2.6.13 or newer required!";
471#else
472 const char *pszMinReq = "";
473#endif
474 if (fHMForced)
475 return VMSetError(pVM, rc, RT_SRC_POS, "The host kernel does not support VT-x.%s\n", pszMinReq);
476
477 /* Fall back to raw-mode. */
478 LogRel(("HMR3Init: Falling back to raw-mode: The host kernel does not support VT-x.%s\n", pszMinReq));
479 pVM->fHMEnabled = false;
480 }
481 }
482 else
483 AssertLogRelMsgFailedReturn(("SUPR3QueryVTCaps didn't return either AMD-V or VT-x flag set (%#x)!\n", fCaps),
484 VERR_INTERNAL_ERROR_5);
485
486 /*
487 * Do we require a little bit or raw-mode for 64-bit guest execution?
488 */
489 pVM->fHMNeedRawModeCtx = HC_ARCH_BITS == 32
490 && pVM->fHMEnabled
491 && pVM->hm.s.fAllow64BitGuests;
492 }
493 else
494 {
495 const char *pszMsg;
496 switch (rc)
497 {
498 case VERR_UNSUPPORTED_CPU:
499 pszMsg = "Unknown CPU, VT-x or AMD-v features cannot be ascertained.";
500 break;
501
502 case VERR_VMX_NO_VMX:
503 pszMsg = "VT-x is not available.";
504 break;
505
506 case VERR_VMX_MSR_LOCKED_OR_DISABLED:
507 pszMsg = "VT-x is disabled in the BIOS (or by the host OS).";
508 break;
509
510 case VERR_SVM_NO_SVM:
511 pszMsg = "AMD-V is not available.";
512 break;
513
514 case VERR_SVM_DISABLED:
515 pszMsg = "AMD-V is disabled in the BIOS (or by the host OS).";
516 break;
517
518 default:
519 pszMsg = NULL;
520 break;
521 }
522 if (fHMForced && pszMsg)
523 return VM_SET_ERROR(pVM, rc, pszMsg);
524 if (!pszMsg)
525 return VMSetError(pVM, rc, RT_SRC_POS, "SUPR3QueryVTCaps failed with %Rrc", rc);
526
527 /* Fall back to raw-mode. */
528 LogRel(("HMR3Init: Falling back to raw-mode: %s\n", pszMsg));
529 pVM->fHMEnabled = false;
530 }
531 }
532
533 /* It's now OK to use the predicate function. */
534 pVM->fHMEnabledFixed = true;
535 return VINF_SUCCESS;
536}
537
538
539/**
540 * Initializes the per-VCPU HM.
541 *
542 * @returns VBox status code.
543 * @param pVM Pointer to the VM.
544 */
545static int hmR3InitCPU(PVM pVM)
546{
547 LogFlow(("HMR3InitCPU\n"));
548
549 if (!HMIsEnabled(pVM))
550 return VINF_SUCCESS;
551
552 for (VMCPUID i = 0; i < pVM->cCpus; i++)
553 {
554 PVMCPU pVCpu = &pVM->aCpus[i];
555 pVCpu->hm.s.fActive = false;
556 }
557
558#ifdef VBOX_WITH_STATISTICS
559 STAM_REG(pVM, &pVM->hm.s.StatTprPatchSuccess, STAMTYPE_COUNTER, "/HM/TPR/Patch/Success", STAMUNIT_OCCURENCES, "Number of times an instruction was successfully patched.");
560 STAM_REG(pVM, &pVM->hm.s.StatTprPatchFailure, STAMTYPE_COUNTER, "/HM/TPR/Patch/Failed", STAMUNIT_OCCURENCES, "Number of unsuccessful patch attempts.");
561 STAM_REG(pVM, &pVM->hm.s.StatTprReplaceSuccess, STAMTYPE_COUNTER, "/HM/TPR/Replace/Success",STAMUNIT_OCCURENCES, "Number of times an instruction was successfully patched.");
562 STAM_REG(pVM, &pVM->hm.s.StatTprReplaceFailure, STAMTYPE_COUNTER, "/HM/TPR/Replace/Failed", STAMUNIT_OCCURENCES, "Number of unsuccessful patch attempts.");
563
564 /*
565 * Statistics.
566 */
567 for (VMCPUID i = 0; i < pVM->cCpus; i++)
568 {
569 PVMCPU pVCpu = &pVM->aCpus[i];
570 int rc;
571
572 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatPoke, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
573 "Profiling of RTMpPokeCpu",
574 "/PROF/CPU%d/HM/Poke", i);
575 AssertRC(rc);
576 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatSpinPoke, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
577 "Profiling of poke wait",
578 "/PROF/CPU%d/HM/PokeWait", i);
579 AssertRC(rc);
580 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatSpinPokeFailed, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
581 "Profiling of poke wait when RTMpPokeCpu fails",
582 "/PROF/CPU%d/HM/PokeWaitFailed", i);
583 AssertRC(rc);
584 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatEntry, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
585 "Profiling of VMXR0RunGuestCode entry",
586 "/PROF/CPU%d/HM/StatEntry", i);
587 AssertRC(rc);
588 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExit1, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
589 "Profiling of VMXR0RunGuestCode exit part 1",
590 "/PROF/CPU%d/HM/SwitchFromGC_1", i);
591 AssertRC(rc);
592 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExit2, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
593 "Profiling of VMXR0RunGuestCode exit part 2",
594 "/PROF/CPU%d/HM/SwitchFromGC_2", i);
595 AssertRC(rc);
596
597 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitIO, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
598 "I/O",
599 "/PROF/CPU%d/HM/SwitchFromGC_2/IO", i);
600 AssertRC(rc);
601 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitMovCRx, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
602 "MOV CRx",
603 "/PROF/CPU%d/HM/SwitchFromGC_2/MovCRx", i);
604 AssertRC(rc);
605 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitXcptNmi, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
606 "Exceptions, NMIs",
607 "/PROF/CPU%d/HM/SwitchFromGC_2/XcptNmi", i);
608 AssertRC(rc);
609
610 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatLoadGuestState, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
611 "Profiling of VMXR0LoadGuestState",
612 "/PROF/CPU%d/HM/StatLoadGuestState", i);
613 AssertRC(rc);
614 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatInGC, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL,
615 "Profiling of VMLAUNCH/VMRESUME.",
616 "/PROF/CPU%d/HM/InGC", i);
617 AssertRC(rc);
618
619# if HC_ARCH_BITS == 32 && defined(VBOX_ENABLE_64_BITS_GUESTS) && !defined(VBOX_WITH_HYBRID_32BIT_KERNEL)
620 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatWorldSwitch3264, STAMTYPE_PROFILE, STAMVISIBILITY_USED,
621 STAMUNIT_TICKS_PER_CALL, "Profiling of the 32/64 switcher.",
622 "/PROF/CPU%d/HM/Switcher3264", i);
623 AssertRC(rc);
624# endif
625
626# ifdef HM_PROFILE_EXIT_DISPATCH
627 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitDispatch, STAMTYPE_PROFILE_ADV, STAMVISIBILITY_USED,
628 STAMUNIT_TICKS_PER_CALL, "Profiling the dispatching of exit handlers.",
629 "/PROF/CPU%d/HM/ExitDispatch", i);
630 AssertRC(rc);
631# endif
632
633# define HM_REG_COUNTER(a, b, desc) \
634 rc = STAMR3RegisterF(pVM, a, STAMTYPE_COUNTER, STAMVISIBILITY_ALWAYS, STAMUNIT_OCCURENCES, desc, b, i); \
635 AssertRC(rc);
636
637 HM_REG_COUNTER(&pVCpu->hm.s.StatExitShadowNM, "/HM/CPU%d/Exit/Trap/Shw/#NM", "Shadow #NM (device not available, no math co-processor) exception.");
638 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestNM, "/HM/CPU%d/Exit/Trap/Gst/#NM", "Guest #NM (device not available, no math co-processor) exception.");
639 HM_REG_COUNTER(&pVCpu->hm.s.StatExitShadowPF, "/HM/CPU%d/Exit/Trap/Shw/#PF", "Shadow #PF (page fault) exception.");
640 HM_REG_COUNTER(&pVCpu->hm.s.StatExitShadowPFEM, "/HM/CPU%d/Exit/Trap/Shw/#PF-EM", "#PF (page fault) exception going back to ring-3 for emulating the instruction.");
641 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestPF, "/HM/CPU%d/Exit/Trap/Gst/#PF", "Guest #PF (page fault) exception.");
642 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestUD, "/HM/CPU%d/Exit/Trap/Gst/#UD", "Guest #UD (undefined opcode) exception.");
643 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestSS, "/HM/CPU%d/Exit/Trap/Gst/#SS", "Guest #SS (stack-segment fault) exception.");
644 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestNP, "/HM/CPU%d/Exit/Trap/Gst/#NP", "Guest #NP (segment not present) exception.");
645 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestGP, "/HM/CPU%d/Exit/Trap/Gst/#GP", "Guest #GP (general protection) execption.");
646 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestMF, "/HM/CPU%d/Exit/Trap/Gst/#MF", "Guest #MF (x87 FPU error, math fault) exception.");
647 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestDE, "/HM/CPU%d/Exit/Trap/Gst/#DE", "Guest #DE (divide error) exception.");
648 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestDB, "/HM/CPU%d/Exit/Trap/Gst/#DB", "Guest #DB (debug) exception.");
649 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestBP, "/HM/CPU%d/Exit/Trap/Gst/#BP", "Guest #BP (breakpoint) exception.");
650 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestXF, "/HM/CPU%d/Exit/Trap/Gst/#XF", "Guest #XF (extended math fault, SIMD FPU) exception.");
651 HM_REG_COUNTER(&pVCpu->hm.s.StatExitGuestXcpUnk, "/HM/CPU%d/Exit/Trap/Gst/Other", "Other guest exceptions.");
652 HM_REG_COUNTER(&pVCpu->hm.s.StatExitInvlpg, "/HM/CPU%d/Exit/Instr/Invlpg", "Guest attempted to execute INVLPG.");
653 HM_REG_COUNTER(&pVCpu->hm.s.StatExitInvd, "/HM/CPU%d/Exit/Instr/Invd", "Guest attempted to execute INVD.");
654 HM_REG_COUNTER(&pVCpu->hm.s.StatExitWbinvd, "/HM/CPU%d/Exit/Instr/Wbinvd", "Guest attempted to execute WBINVD.");
655 HM_REG_COUNTER(&pVCpu->hm.s.StatExitPause, "/HM/CPU%d/Exit/Instr/Pause", "Guest attempted to execute PAUSE.");
656 HM_REG_COUNTER(&pVCpu->hm.s.StatExitCpuid, "/HM/CPU%d/Exit/Instr/Cpuid", "Guest attempted to execute CPUID.");
657 HM_REG_COUNTER(&pVCpu->hm.s.StatExitRdtsc, "/HM/CPU%d/Exit/Instr/Rdtsc", "Guest attempted to execute RDTSC.");
658 HM_REG_COUNTER(&pVCpu->hm.s.StatExitRdtscp, "/HM/CPU%d/Exit/Instr/Rdtscp", "Guest attempted to execute RDTSCP.");
659 HM_REG_COUNTER(&pVCpu->hm.s.StatExitRdpmc, "/HM/CPU%d/Exit/Instr/Rdpmc", "Guest attempted to execute RDPMC.");
660 HM_REG_COUNTER(&pVCpu->hm.s.StatExitRdrand, "/HM/CPU%d/Exit/Instr/Rdrand", "Guest attempted to execute RDRAND.");
661 HM_REG_COUNTER(&pVCpu->hm.s.StatExitRdmsr, "/HM/CPU%d/Exit/Instr/Rdmsr", "Guest attempted to execute RDMSR.");
662 HM_REG_COUNTER(&pVCpu->hm.s.StatExitWrmsr, "/HM/CPU%d/Exit/Instr/Wrmsr", "Guest attempted to execute WRMSR.");
663 HM_REG_COUNTER(&pVCpu->hm.s.StatExitMwait, "/HM/CPU%d/Exit/Instr/Mwait", "Guest attempted to execute MWAIT.");
664 HM_REG_COUNTER(&pVCpu->hm.s.StatExitMonitor, "/HM/CPU%d/Exit/Instr/Monitor", "Guest attempted to execute MONITOR.");
665 HM_REG_COUNTER(&pVCpu->hm.s.StatExitDRxWrite, "/HM/CPU%d/Exit/Instr/DR/Write", "Guest attempted to write a debug register.");
666 HM_REG_COUNTER(&pVCpu->hm.s.StatExitDRxRead, "/HM/CPU%d/Exit/Instr/DR/Read", "Guest attempted to read a debug register.");
667 HM_REG_COUNTER(&pVCpu->hm.s.StatExitClts, "/HM/CPU%d/Exit/Instr/CLTS", "Guest attempted to execute CLTS.");
668 HM_REG_COUNTER(&pVCpu->hm.s.StatExitLmsw, "/HM/CPU%d/Exit/Instr/LMSW", "Guest attempted to execute LMSW.");
669 HM_REG_COUNTER(&pVCpu->hm.s.StatExitCli, "/HM/CPU%d/Exit/Instr/Cli", "Guest attempted to execute CLI.");
670 HM_REG_COUNTER(&pVCpu->hm.s.StatExitSti, "/HM/CPU%d/Exit/Instr/Sti", "Guest attempted to execute STI.");
671 HM_REG_COUNTER(&pVCpu->hm.s.StatExitPushf, "/HM/CPU%d/Exit/Instr/Pushf", "Guest attempted to execute PUSHF.");
672 HM_REG_COUNTER(&pVCpu->hm.s.StatExitPopf, "/HM/CPU%d/Exit/Instr/Popf", "Guest attempted to execute POPF.");
673 HM_REG_COUNTER(&pVCpu->hm.s.StatExitIret, "/HM/CPU%d/Exit/Instr/Iret", "Guest attempted to execute IRET.");
674 HM_REG_COUNTER(&pVCpu->hm.s.StatExitInt, "/HM/CPU%d/Exit/Instr/Int", "Guest attempted to execute INT.");
675 HM_REG_COUNTER(&pVCpu->hm.s.StatExitHlt, "/HM/CPU%d/Exit/Instr/Hlt", "Guest attempted to execute HLT.");
676 HM_REG_COUNTER(&pVCpu->hm.s.StatExitXdtrAccess, "/HM/CPU%d/Exit/Instr/XdtrAccess", "Guest attempted to access descriptor table register (GDTR, IDTR, LDTR).");
677 HM_REG_COUNTER(&pVCpu->hm.s.StatExitIOWrite, "/HM/CPU%d/Exit/IO/Write", "I/O write.");
678 HM_REG_COUNTER(&pVCpu->hm.s.StatExitIORead, "/HM/CPU%d/Exit/IO/Read", "I/O read.");
679 HM_REG_COUNTER(&pVCpu->hm.s.StatExitIOStringWrite, "/HM/CPU%d/Exit/IO/WriteString", "String I/O write.");
680 HM_REG_COUNTER(&pVCpu->hm.s.StatExitIOStringRead, "/HM/CPU%d/Exit/IO/ReadString", "String I/O read.");
681 HM_REG_COUNTER(&pVCpu->hm.s.StatExitIntWindow, "/HM/CPU%d/Exit/IntWindow", "Interrupt-window exit. Guest is ready to receive interrupts again.");
682 HM_REG_COUNTER(&pVCpu->hm.s.StatExitMaxResume, "/HM/CPU%d/Exit/MaxResume", "Maximum VMRESUME inner-loop counter reached.");
683 HM_REG_COUNTER(&pVCpu->hm.s.StatExitExtInt, "/HM/CPU%d/Exit/ExtInt", "Host interrupt received.");
684 HM_REG_COUNTER(&pVCpu->hm.s.StatExitPreemptTimer, "/HM/CPU%d/Exit/PreemptTimer", "VMX-preemption timer expired.");
685 HM_REG_COUNTER(&pVCpu->hm.s.StatExitTprBelowThreshold, "/HM/CPU%d/Exit/TprBelowThreshold", "TPR lowered below threshold by the guest.");
686 HM_REG_COUNTER(&pVCpu->hm.s.StatExitTaskSwitch, "/HM/CPU%d/Exit/TaskSwitch", "Guest attempted a task switch.");
687 HM_REG_COUNTER(&pVCpu->hm.s.StatExitMtf, "/HM/CPU%d/Exit/MonitorTrapFlag", "Monitor Trap Flag.");
688 HM_REG_COUNTER(&pVCpu->hm.s.StatExitApicAccess, "/HM/CPU%d/Exit/ApicAccess", "APIC access. Guest attempted to access memory at a physical address on the APIC-access page.");
689
690 HM_REG_COUNTER(&pVCpu->hm.s.StatSwitchGuestIrq, "/HM/CPU%d/Switch/IrqPending", "PDMGetInterrupt() cleared behind our back!?!.");
691 HM_REG_COUNTER(&pVCpu->hm.s.StatSwitchHmToR3FF, "/HM/CPU%d/Switch/HmToR3FF", "Exit to ring-3 due to pending timers, EMT rendezvous, critical section etc.");
692 HM_REG_COUNTER(&pVCpu->hm.s.StatSwitchExitToR3, "/HM/CPU%d/Switch/ExitToR3", "Exit to ring-3 (total).");
693 HM_REG_COUNTER(&pVCpu->hm.s.StatSwitchLongJmpToR3, "/HM/CPU%d/Switch/LongJmpToR3", "Longjump to ring-3.");
694
695 HM_REG_COUNTER(&pVCpu->hm.s.StatIntInject, "/HM/CPU%d/Irq/Inject", "Injecting hardware interrupt into the guest.");
696 HM_REG_COUNTER(&pVCpu->hm.s.StatIntReinject, "/HM/CPU%d/Irq/Reinject", "Re-injecting an event into the guest.");
697 HM_REG_COUNTER(&pVCpu->hm.s.StatPendingHostIrq, "/HM/CPU%d/Irq/PendingOnHost", "Exiting to ring-3 due to preemption pending on the host.");
698
699 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushPage, "/HM/CPU%d/Flush/Page", "Invalidating a guest page on all guest CPUs.");
700 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushPageManual, "/HM/CPU%d/Flush/Page/Virt", "Invalidating a guest page using guest-virtual address.");
701 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushPhysPageManual, "/HM/CPU%d/Flush/Page/Phys", "Invalidating a guest page using guest-physical address.");
702 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushTlb, "/HM/CPU%d/Flush/TLB", "Forcing a full guest-TLB flush (ring-0).");
703 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushTlbManual, "/HM/CPU%d/Flush/TLB/Manual", "Request a full guest-TLB flush.");
704 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushTlbWorldSwitch, "/HM/CPU%d/Flush/TLB/CpuSwitch", "Forcing a full guest-TLB flush due to host-CPU reschedule or ASID-limit hit by another guest-VCPU.");
705 HM_REG_COUNTER(&pVCpu->hm.s.StatNoFlushTlbWorldSwitch, "/HM/CPU%d/Flush/TLB/Skipped", "No TLB flushing required.");
706 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushAsid, "/HM/CPU%d/Flush/TLB/ASID", "Flushed guest-TLB entries for the current VPID.");
707 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushNestedPaging, "/HM/CPU%d/Flush/TLB/NestedPaging", "Flushed guest-TLB entries for the current EPT.");
708 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushTlbInvlpgVirt, "/HM/CPU%d/Flush/TLB/InvlpgVirt", "Invalidated a guest-TLB entry for a guest-virtual address.");
709 HM_REG_COUNTER(&pVCpu->hm.s.StatFlushTlbInvlpgPhys, "/HM/CPU%d/Flush/TLB/InvlpgPhys", "Currently not possible, flushes entire guest-TLB.");
710 HM_REG_COUNTER(&pVCpu->hm.s.StatTlbShootdown, "/HM/CPU%d/Flush/Shootdown/Page", "Inter-VCPU request to flush queued guest page.");
711 HM_REG_COUNTER(&pVCpu->hm.s.StatTlbShootdownFlush, "/HM/CPU%d/Flush/Shootdown/TLB", "Inter-VCPU request to flush entire guest-TLB.");
712
713 HM_REG_COUNTER(&pVCpu->hm.s.StatTscOffset, "/HM/CPU%d/TSC/Offset", "TSC offsetting is in effect.");
714 HM_REG_COUNTER(&pVCpu->hm.s.StatTscIntercept, "/HM/CPU%d/TSC/Intercept", "Guest is in catchup mode, intercept TSC accesses.");
715 HM_REG_COUNTER(&pVCpu->hm.s.StatTscInterceptOverFlow, "/HM/CPU%d/TSC/InterceptOverflow", "TSC offset overflow, fallback to intercept TSC accesses.");
716
717 HM_REG_COUNTER(&pVCpu->hm.s.StatDRxArmed, "/HM/CPU%d/Debug/Armed", "Loaded guest-debug state while loading guest-state.");
718 HM_REG_COUNTER(&pVCpu->hm.s.StatDRxContextSwitch, "/HM/CPU%d/Debug/ContextSwitch", "Loaded guest-debug state on MOV DRx.");
719 HM_REG_COUNTER(&pVCpu->hm.s.StatDRxIoCheck, "/HM/CPU%d/Debug/IOCheck", "Checking for I/O breakpoint.");
720
721 HM_REG_COUNTER(&pVCpu->hm.s.StatLoadMinimal, "/HM/CPU%d/Load/Minimal", "VM-entry loading just RIP (+RSP, RFLAGs for old VT-x code).");
722 HM_REG_COUNTER(&pVCpu->hm.s.StatLoadFull, "/HM/CPU%d/Load/Full", "VM-entry loading more of the state.");
723
724 HM_REG_COUNTER(&pVCpu->hm.s.StatVmxCheckBadRmSelBase, "/HM/CPU%d/VMXCheck/RMSelBase", "Could not use VMX due to unsuitable real-mode selector base.");
725 HM_REG_COUNTER(&pVCpu->hm.s.StatVmxCheckBadRmSelLimit, "/HM/CPU%d/VMXCheck/RMSelLimit", "Could not use VMX due to unsuitable real-mode selector limit.");
726 HM_REG_COUNTER(&pVCpu->hm.s.StatVmxCheckRmOk, "/HM/CPU%d/VMXCheck/VMX_RM", "VMX execution in real (V86) mode OK.");
727
728 HM_REG_COUNTER(&pVCpu->hm.s.StatVmxCheckBadSel, "/HM/CPU%d/VMXCheck/Selector", "Could not use VMX due to unsuitable selector.");
729 HM_REG_COUNTER(&pVCpu->hm.s.StatVmxCheckBadRpl, "/HM/CPU%d/VMXCheck/RPL", "Could not use VMX due to unsuitable RPL.");
730 HM_REG_COUNTER(&pVCpu->hm.s.StatVmxCheckBadLdt, "/HM/CPU%d/VMXCheck/LDT", "Could not use VMX due to unsuitable LDT.");
731 HM_REG_COUNTER(&pVCpu->hm.s.StatVmxCheckBadTr, "/HM/CPU%d/VMXCheck/TR", "Could not use VMX due to unsuitable TR.");
732 HM_REG_COUNTER(&pVCpu->hm.s.StatVmxCheckPmOk, "/HM/CPU%d/VMXCheck/VMX_PM", "VMX execution in protected mode OK.");
733
734#if HC_ARCH_BITS == 32 && defined(VBOX_ENABLE_64_BITS_GUESTS) && !defined(VBOX_WITH_HYBRID_32BIT_KERNEL)
735 HM_REG_COUNTER(&pVCpu->hm.s.StatFpu64SwitchBack, "/HM/CPU%d/Switch64/Fpu", "Saving guest FPU/XMM state.");
736 HM_REG_COUNTER(&pVCpu->hm.s.StatDebug64SwitchBack, "/HM/CPU%d/Switch64/Debug", "Saving guest debug state.");
737#endif
738
739 for (unsigned j = 0; j < RT_ELEMENTS(pVCpu->hm.s.StatExitCRxWrite); j++)
740 {
741 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitCRxWrite[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED,
742 STAMUNIT_OCCURENCES, "Profiling of CRx writes",
743 "/HM/CPU%d/Exit/Instr/CR/Write/%x", i, j);
744 AssertRC(rc);
745 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitCRxRead[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED,
746 STAMUNIT_OCCURENCES, "Profiling of CRx reads",
747 "/HM/CPU%d/Exit/Instr/CR/Read/%x", i, j);
748 AssertRC(rc);
749 }
750
751#undef HM_REG_COUNTER
752
753 pVCpu->hm.s.paStatExitReason = NULL;
754
755 rc = MMHyperAlloc(pVM, MAX_EXITREASON_STAT*sizeof(*pVCpu->hm.s.paStatExitReason), 0, MM_TAG_HM,
756 (void **)&pVCpu->hm.s.paStatExitReason);
757 AssertRC(rc);
758 if (RT_SUCCESS(rc))
759 {
760 const char * const *papszDesc = ASMIsIntelCpu() ? &g_apszVTxExitReasons[0] : &g_apszAmdVExitReasons[0];
761 for (int j = 0; j < MAX_EXITREASON_STAT; j++)
762 {
763 if (papszDesc[j])
764 {
765 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.paStatExitReason[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED,
766 STAMUNIT_OCCURENCES, papszDesc[j], "/HM/CPU%d/Exit/Reason/%02x", i, j);
767 AssertRC(rc);
768 }
769 }
770 rc = STAMR3RegisterF(pVM, &pVCpu->hm.s.StatExitReasonNpf, STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES,
771 "Nested page fault", "/HM/CPU%d/Exit/Reason/#NPF", i);
772 AssertRC(rc);
773 }
774 pVCpu->hm.s.paStatExitReasonR0 = MMHyperR3ToR0(pVM, pVCpu->hm.s.paStatExitReason);
775# ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
776 Assert(pVCpu->hm.s.paStatExitReasonR0 != NIL_RTR0PTR || !HMIsEnabled(pVM));
777# else
778 Assert(pVCpu->hm.s.paStatExitReasonR0 != NIL_RTR0PTR);
779# endif
780
781 rc = MMHyperAlloc(pVM, sizeof(STAMCOUNTER) * 256, 8, MM_TAG_HM, (void **)&pVCpu->hm.s.paStatInjectedIrqs);
782 AssertRCReturn(rc, rc);
783 pVCpu->hm.s.paStatInjectedIrqsR0 = MMHyperR3ToR0(pVM, pVCpu->hm.s.paStatInjectedIrqs);
784# ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
785 Assert(pVCpu->hm.s.paStatInjectedIrqsR0 != NIL_RTR0PTR || !HMIsEnabled(pVM));
786# else
787 Assert(pVCpu->hm.s.paStatInjectedIrqsR0 != NIL_RTR0PTR);
788# endif
789 for (unsigned j = 0; j < 255; j++)
790 {
791 STAMR3RegisterF(pVM, &pVCpu->hm.s.paStatInjectedIrqs[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES,
792 "Forwarded interrupts.",
793 (j < 0x20) ? "/HM/CPU%d/Interrupt/Trap/%02X" : "/HM/CPU%d/Interrupt/IRQ/%02X", i, j);
794 }
795
796 }
797#endif /* VBOX_WITH_STATISTICS */
798
799#ifdef VBOX_WITH_CRASHDUMP_MAGIC
800 /*
801 * Magic marker for searching in crash dumps.
802 */
803 for (VMCPUID i = 0; i < pVM->cCpus; i++)
804 {
805 PVMCPU pVCpu = &pVM->aCpus[i];
806
807 PVMCSCACHE pCache = &pVCpu->hm.s.vmx.VMCSCache;
808 strcpy((char *)pCache->aMagic, "VMCSCACHE Magic");
809 pCache->uMagic = UINT64_C(0xDEADBEEFDEADBEEF);
810 }
811#endif
812
813 return VINF_SUCCESS;
814}
815
816
817/**
818 * Called when a init phase has completed.
819 *
820 * @returns VBox status code.
821 * @param pVM The VM.
822 * @param enmWhat The phase that completed.
823 */
824VMMR3_INT_DECL(int) HMR3InitCompleted(PVM pVM, VMINITCOMPLETED enmWhat)
825{
826 switch (enmWhat)
827 {
828 case VMINITCOMPLETED_RING3:
829 return hmR3InitCPU(pVM);
830 case VMINITCOMPLETED_RING0:
831 return hmR3InitFinalizeR0(pVM);
832 default:
833 return VINF_SUCCESS;
834 }
835}
836
837
838/**
839 * Turns off normal raw mode features.
840 *
841 * @param pVM Pointer to the VM.
842 */
843static void hmR3DisableRawMode(PVM pVM)
844{
845 /* Reinit the paging mode to force the new shadow mode. */
846 for (VMCPUID i = 0; i < pVM->cCpus; i++)
847 {
848 PVMCPU pVCpu = &pVM->aCpus[i];
849
850 PGMR3ChangeMode(pVM, pVCpu, PGMMODE_REAL);
851 }
852}
853
854
855/**
856 * Initialize VT-x or AMD-V.
857 *
858 * @returns VBox status code.
859 * @param pVM Pointer to the VM.
860 */
861static int hmR3InitFinalizeR0(PVM pVM)
862{
863 int rc;
864
865 if (!HMIsEnabled(pVM))
866 return VINF_SUCCESS;
867
868 /*
869 * Hack to allow users to work around broken BIOSes that incorrectly set
870 * EFER.SVME, which makes us believe somebody else is already using AMD-V.
871 */
872 if ( !pVM->hm.s.vmx.fSupported
873 && !pVM->hm.s.svm.fSupported
874 && pVM->hm.s.lLastError == VERR_SVM_IN_USE /* implies functional AMD-V */
875 && RTEnvExist("VBOX_HWVIRTEX_IGNORE_SVM_IN_USE"))
876 {
877 LogRel(("HM: VBOX_HWVIRTEX_IGNORE_SVM_IN_USE active!\n"));
878 pVM->hm.s.svm.fSupported = true;
879 pVM->hm.s.svm.fIgnoreInUseError = true;
880 pVM->hm.s.lLastError = VINF_SUCCESS;
881 }
882
883 /*
884 * Report ring-0 init errors.
885 */
886 if ( !pVM->hm.s.vmx.fSupported
887 && !pVM->hm.s.svm.fSupported)
888 {
889 LogRel(("HM: Failed to initialize VT-x / AMD-V: %Rrc\n", pVM->hm.s.lLastError));
890 LogRel(("HM: VMX MSR_IA32_FEATURE_CONTROL=%RX64\n", pVM->hm.s.vmx.msr.feature_ctrl));
891 switch (pVM->hm.s.lLastError)
892 {
893 case VERR_VMX_IN_VMX_ROOT_MODE:
894 return VM_SET_ERROR(pVM, VERR_VMX_IN_VMX_ROOT_MODE, "VT-x is being used by another hypervisor.");
895 case VERR_VMX_NO_VMX:
896 return VM_SET_ERROR(pVM, VERR_VMX_NO_VMX, "VT-x is not available.");
897 case VERR_VMX_MSR_LOCKED_OR_DISABLED:
898 return VM_SET_ERROR(pVM, VERR_VMX_NO_VMX, "VT-x is disabled in the BIOS (or by the host OS).");
899
900 case VERR_SVM_IN_USE:
901 return VM_SET_ERROR(pVM, VERR_SVM_IN_USE, "AMD-V is being used by another hypervisor.");
902 case VERR_SVM_NO_SVM:
903 return VM_SET_ERROR(pVM, VERR_SVM_NO_SVM, "AMD-V is not available.");
904 case VERR_SVM_DISABLED:
905 return VM_SET_ERROR(pVM, VERR_SVM_DISABLED, "AMD-V is disabled in the BIOS.");
906 }
907 return VMSetError(pVM, pVM->hm.s.lLastError, RT_SRC_POS, "HM ring-0 init failed: %Rrc", pVM->hm.s.lLastError);
908 }
909
910 /*
911 * Enable VT-x or AMD-V on all host CPUs.
912 */
913 rc = SUPR3CallVMMR0Ex(pVM->pVMR0, 0 /*idCpu*/, VMMR0_DO_HM_ENABLE, 0, NULL);
914 if (RT_FAILURE(rc))
915 {
916 LogRel(("HMR3InitFinalize: SUPR3CallVMMR0Ex VMMR0_DO_HM_ENABLE failed with %Rrc\n", rc));
917 return rc;
918 }
919
920 /*
921 * No TPR patching is required when the IO-APIC is not enabled for this VM.
922 * (Main should have taken care of this already)
923 */
924 pVM->hm.s.fHasIoApic = PDMHasIoApic(pVM);
925 if (!pVM->hm.s.fHasIoApic)
926 {
927 Assert(!pVM->hm.s.fTRPPatchingAllowed); /* paranoia */
928 pVM->hm.s.fTRPPatchingAllowed = false;
929 }
930
931 /*
932 * Do the vendor specific initalization .
933 * .
934 * Note! We disable release log buffering here since we're doing relatively .
935 * lot of logging and doesn't want to hit the disk with each LogRel .
936 * statement.
937 */
938 AssertLogRelReturn(!pVM->hm.s.fInitialized, VERR_HM_IPE_5);
939 bool fOldBuffered = RTLogRelSetBuffering(true /*fBuffered*/);
940 if (pVM->hm.s.vmx.fSupported)
941 rc = hmR3InitFinalizeR0Intel(pVM);
942 else
943 rc = hmR3InitFinalizeR0Amd(pVM);
944 LogRel(("HM: VT-x/AMD-V init method: %s\n", (pVM->hm.s.fGlobalInit) ? "GLOBAL" : "LOCAL"));
945 RTLogRelSetBuffering(fOldBuffered);
946 pVM->hm.s.fInitialized = true;
947
948 return rc;
949}
950
951
952/**
953 * Finish VT-x initialization (after ring-0 init).
954 *
955 * @returns VBox status code.
956 * @param pVM The cross context VM structure.
957 */
958static int hmR3InitFinalizeR0Intel(PVM pVM)
959{
960 int rc;
961
962 Log(("pVM->hm.s.vmx.fSupported = %d\n", pVM->hm.s.vmx.fSupported));
963 AssertLogRelReturn(pVM->hm.s.vmx.msr.feature_ctrl != 0, VERR_HM_IPE_4);
964
965 uint64_t val;
966 uint64_t zap;
967 RTGCPHYS GCPhys = 0;
968
969#ifndef VBOX_WITH_OLD_VTX_CODE
970 LogRel(("HM: Using VT-x implementation 2.0!\n"));
971#endif
972 LogRel(("HM: Host CR4 = %08X\n", pVM->hm.s.vmx.hostCR4));
973 LogRel(("HM: MSR_IA32_FEATURE_CONTROL = %RX64\n", pVM->hm.s.vmx.msr.feature_ctrl));
974 LogRel(("HM: MSR_IA32_VMX_BASIC_INFO = %RX64\n", pVM->hm.s.vmx.msr.vmx_basic_info));
975 LogRel(("HM: VMCS id = %x\n", MSR_IA32_VMX_BASIC_INFO_VMCS_ID(pVM->hm.s.vmx.msr.vmx_basic_info)));
976 LogRel(("HM: VMCS size = %x\n", MSR_IA32_VMX_BASIC_INFO_VMCS_SIZE(pVM->hm.s.vmx.msr.vmx_basic_info)));
977 LogRel(("HM: VMCS physical address limit = %s\n", MSR_IA32_VMX_BASIC_INFO_VMCS_PHYS_WIDTH(pVM->hm.s.vmx.msr.vmx_basic_info) ? "< 4 GB" : "None"));
978 LogRel(("HM: VMCS memory type = %x\n", MSR_IA32_VMX_BASIC_INFO_VMCS_MEM_TYPE(pVM->hm.s.vmx.msr.vmx_basic_info)));
979 LogRel(("HM: Dual-monitor treatment = %d\n", MSR_IA32_VMX_BASIC_INFO_VMCS_DUAL_MON(pVM->hm.s.vmx.msr.vmx_basic_info)));
980 LogRel(("HM: Max resume loops = %RX32\n", pVM->hm.s.cMaxResumeLoops));
981
982 LogRel(("HM: MSR_IA32_VMX_PINBASED_CTLS = %RX64\n", pVM->hm.s.vmx.msr.vmx_pin_ctls.u));
983 val = pVM->hm.s.vmx.msr.vmx_pin_ctls.n.allowed1;
984 zap = pVM->hm.s.vmx.msr.vmx_pin_ctls.n.disallowed0;
985 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PIN_EXEC_EXT_INT_EXIT);
986 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PIN_EXEC_NMI_EXIT);
987 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PIN_EXEC_VIRTUAL_NMI);
988 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PIN_EXEC_PREEMPT_TIMER);
989
990 LogRel(("HM: MSR_IA32_VMX_PROCBASED_CTLS = %RX64\n", pVM->hm.s.vmx.msr.vmx_proc_ctls.u));
991 val = pVM->hm.s.vmx.msr.vmx_proc_ctls.n.allowed1;
992 zap = pVM->hm.s.vmx.msr.vmx_proc_ctls.n.disallowed0;
993 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_INT_WINDOW_EXIT);
994 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_USE_TSC_OFFSETTING);
995 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_HLT_EXIT);
996 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_INVLPG_EXIT);
997 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_MWAIT_EXIT);
998 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_RDPMC_EXIT);
999 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_RDTSC_EXIT);
1000 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CR3_LOAD_EXIT);
1001 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CR3_STORE_EXIT);
1002 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CR8_LOAD_EXIT);
1003 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_CR8_STORE_EXIT);
1004 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_USE_TPR_SHADOW);
1005 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_NMI_WINDOW_EXIT);
1006 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_MOV_DR_EXIT);
1007 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_UNCOND_IO_EXIT);
1008 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_USE_IO_BITMAPS);
1009 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_MONITOR_TRAP_FLAG);
1010 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_USE_MSR_BITMAPS);
1011 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_MONITOR_EXIT);
1012 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_PAUSE_EXIT);
1013 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL);
1014 if (pVM->hm.s.vmx.msr.vmx_proc_ctls.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL)
1015 {
1016 LogRel(("HM: MSR_IA32_VMX_PROCBASED_CTLS2 = %RX64\n", pVM->hm.s.vmx.msr.vmx_proc_ctls2.u));
1017 val = pVM->hm.s.vmx.msr.vmx_proc_ctls2.n.allowed1;
1018 zap = pVM->hm.s.vmx.msr.vmx_proc_ctls2.n.disallowed0;
1019 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_VIRT_APIC);
1020 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_EPT);
1021 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_DESCRIPTOR_TABLE_EXIT);
1022 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_RDTSCP);
1023 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_VIRT_X2APIC);
1024 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_VPID);
1025 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_WBINVD_EXIT);
1026 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_UNRESTRICTED_GUEST);
1027 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_PAUSE_LOOP_EXIT);
1028 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_RDRAND_EXIT);
1029 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_INVPCID);
1030 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_PROC_EXEC2_VMFUNC);
1031 }
1032
1033 LogRel(("HM: MSR_IA32_VMX_ENTRY_CTLS = %RX64\n", pVM->hm.s.vmx.msr.vmx_entry.u));
1034 val = pVM->hm.s.vmx.msr.vmx_entry.n.allowed1;
1035 zap = pVM->hm.s.vmx.msr.vmx_entry.n.disallowed0;
1036 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_LOAD_DEBUG);
1037 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_IA32E_MODE_GUEST);
1038 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_ENTRY_SMM);
1039 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_DEACTIVATE_DUALMON);
1040 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_LOAD_GUEST_PERF_MSR);
1041 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_LOAD_GUEST_PAT_MSR);
1042 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_ENTRY_LOAD_GUEST_EFER_MSR);
1043
1044 LogRel(("HM: MSR_IA32_VMX_EXIT_CTLS = %RX64\n", pVM->hm.s.vmx.msr.vmx_exit.u));
1045 val = pVM->hm.s.vmx.msr.vmx_exit.n.allowed1;
1046 zap = pVM->hm.s.vmx.msr.vmx_exit.n.disallowed0;
1047 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_SAVE_DEBUG);
1048 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_HOST_ADDR_SPACE_SIZE);
1049 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_LOAD_PERF_MSR);
1050 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_ACK_EXT_INT);
1051 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_SAVE_GUEST_PAT_MSR);
1052 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_LOAD_HOST_PAT_MSR);
1053 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_SAVE_GUEST_EFER_MSR);
1054 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_LOAD_HOST_EFER_MSR);
1055 HMVMX_REPORT_FEATURE(val, zap, VMX_VMCS_CTRL_EXIT_SAVE_VMX_PREEMPT_TIMER);
1056
1057 if (pVM->hm.s.vmx.msr.vmx_ept_vpid_caps)
1058 {
1059 val = pVM->hm.s.vmx.msr.vmx_ept_vpid_caps;
1060 LogRel(("HM: MSR_IA32_VMX_EPT_VPID_CAP = %RX64\n", val));
1061 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_RWX_X_ONLY);
1062 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_RWX_W_ONLY);
1063 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_RWX_WX_ONLY);
1064 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_GAW_21_BITS);
1065 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_GAW_30_BITS);
1066 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_GAW_39_BITS);
1067 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_GAW_48_BITS);
1068 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_GAW_57_BITS);
1069 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_EMT_UC);
1070 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_EMT_WC);
1071 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_EMT_WT);
1072 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_EMT_WP);
1073 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_EMT_WB);
1074 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_SP_21_BITS);
1075 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_SP_30_BITS);
1076 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_SP_39_BITS);
1077 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_SP_48_BITS);
1078 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVEPT);
1079 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVEPT_SINGLE_CONTEXT);
1080 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVEPT_ALL_CONTEXTS);
1081 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVVPID);
1082 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVVPID_INDIV_ADDR);
1083 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVVPID_SINGLE_CONTEXT);
1084 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVVPID_ALL_CONTEXTS);
1085 HMVMX_REPORT_CAPABILITY(val, MSR_IA32_VMX_EPT_VPID_CAP_INVVPID_SINGLE_CONTEXT_RETAIN_GLOBALS);
1086 }
1087
1088 LogRel(("HM: MSR_IA32_VMX_MISC = %RX64\n", pVM->hm.s.vmx.msr.vmx_misc));
1089 if (MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT(pVM->hm.s.vmx.msr.vmx_misc) == pVM->hm.s.vmx.cPreemptTimerShift)
1090 {
1091 LogRel(("HM: MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT = %x\n",
1092 MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT(pVM->hm.s.vmx.msr.vmx_misc)));
1093 }
1094 else
1095 {
1096 LogRel(("HM: MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT = %x - erratum detected, using %x instead\n",
1097 MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT(pVM->hm.s.vmx.msr.vmx_misc), pVM->hm.s.vmx.cPreemptTimerShift));
1098 }
1099
1100 LogRel(("HM: MSR_IA32_VMX_MISC_STORE_EFERLMA_VMEXIT = %x\n", MSR_IA32_VMX_MISC_STORE_EFERLMA_VMEXIT(pVM->hm.s.vmx.msr.vmx_misc)));
1101 LogRel(("HM: MSR_IA32_VMX_MISC_ACTIVITY_STATES = %x\n", MSR_IA32_VMX_MISC_ACTIVITY_STATES(pVM->hm.s.vmx.msr.vmx_misc)));
1102 LogRel(("HM: MSR_IA32_VMX_MISC_CR3_TARGET = %x\n", MSR_IA32_VMX_MISC_CR3_TARGET(pVM->hm.s.vmx.msr.vmx_misc)));
1103 LogRel(("HM: MSR_IA32_VMX_MISC_MAX_MSR = %x\n", MSR_IA32_VMX_MISC_MAX_MSR(pVM->hm.s.vmx.msr.vmx_misc)));
1104 LogRel(("HM: MSR_IA32_VMX_MISC_RDMSR_SMBASE_MSR_SMM = %x\n", MSR_IA32_VMX_MISC_RDMSR_SMBASE_MSR_SMM(pVM->hm.s.vmx.msr.vmx_misc)));
1105 LogRel(("HM: MSR_IA32_VMX_MISC_SMM_MONITOR_CTL_B2 = %x\n", MSR_IA32_VMX_MISC_SMM_MONITOR_CTL_B2(pVM->hm.s.vmx.msr.vmx_misc)));
1106 LogRel(("HM: MSR_IA32_VMX_MISC_VMWRITE_VMEXIT_INFO = %x\n", MSR_IA32_VMX_MISC_VMWRITE_VMEXIT_INFO(pVM->hm.s.vmx.msr.vmx_misc)));
1107 LogRel(("HM: MSR_IA32_VMX_MISC_MSEG_ID = %x\n", MSR_IA32_VMX_MISC_MSEG_ID(pVM->hm.s.vmx.msr.vmx_misc)));
1108
1109 /* Paranoia */
1110 AssertRelease(MSR_IA32_VMX_MISC_MAX_MSR(pVM->hm.s.vmx.msr.vmx_misc) >= 512);
1111
1112 LogRel(("HM: MSR_IA32_VMX_CR0_FIXED0 = %RX64\n", pVM->hm.s.vmx.msr.vmx_cr0_fixed0));
1113 LogRel(("HM: MSR_IA32_VMX_CR0_FIXED1 = %RX64\n", pVM->hm.s.vmx.msr.vmx_cr0_fixed1));
1114 LogRel(("HM: MSR_IA32_VMX_CR4_FIXED0 = %RX64\n", pVM->hm.s.vmx.msr.vmx_cr4_fixed0));
1115 LogRel(("HM: MSR_IA32_VMX_CR4_FIXED1 = %RX64\n", pVM->hm.s.vmx.msr.vmx_cr4_fixed1));
1116 LogRel(("HM: MSR_IA32_VMX_VMCS_ENUM = %RX64\n", pVM->hm.s.vmx.msr.vmx_vmcs_enum));
1117 LogRel(("HM: MSR_IA32_VMX_VMCS_ENUM_HIGHEST_INDEX = %x\n", MSR_IA32_VMX_VMCS_ENUM_HIGHEST_INDEX(pVM->hm.s.vmx.msr.vmx_vmcs_enum)));
1118
1119 val = pVM->hm.s.vmx.msr.vmx_vmfunc;
1120 if (val)
1121 {
1122 LogRel(("HM: MSR_A32_VMX_VMFUNC = %RX64\n", val));
1123 HMVMX_REPORT_ALLOWED_FEATURE(val, VMX_VMCS_CTRL_VMFUNC_EPTP_SWITCHING);
1124 }
1125
1126 LogRel(("HM: APIC-access page physaddr = %RHp\n", pVM->hm.s.vmx.HCPhysApicAccess));
1127
1128 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1129 {
1130 LogRel(("HM: VCPU%3d: MSR bitmap physaddr = %RHp\n", i, pVM->aCpus[i].hm.s.vmx.HCPhysMsrBitmap));
1131 LogRel(("HM: VCPU%3d: VMCS physaddr = %RHp\n", i, pVM->aCpus[i].hm.s.vmx.HCPhysVmcs));
1132 }
1133
1134 if (pVM->hm.s.vmx.msr.vmx_proc_ctls2.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC2_EPT)
1135 pVM->hm.s.fNestedPaging = pVM->hm.s.fAllowNestedPaging;
1136
1137 if (pVM->hm.s.vmx.msr.vmx_proc_ctls2.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC2_VPID)
1138 pVM->hm.s.vmx.fVpid = pVM->hm.s.vmx.fAllowVpid;
1139
1140 /*
1141 * Disallow RDTSCP in the guest if there is no secondary process-based VM execution controls as otherwise
1142 * RDTSCP would cause a #UD. There might be no CPUs out there where this happens, as RDTSCP was introduced
1143 * in Nehalems and secondary VM exec. controls should be supported in all of them, but nonetheless it's Intel...
1144 */
1145 if ( !(pVM->hm.s.vmx.msr.vmx_proc_ctls.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL)
1146 && CPUMGetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_RDTSCP))
1147 {
1148 CPUMClearGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_RDTSCP);
1149 LogRel(("HM: RDTSCP disabled.\n"));
1150 }
1151
1152 /* Unrestricted guest execution also requires EPT. */
1153 if ( pVM->hm.s.vmx.fAllowUnrestricted
1154 && pVM->hm.s.fNestedPaging
1155 && (pVM->hm.s.vmx.msr.vmx_proc_ctls2.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC2_UNRESTRICTED_GUEST))
1156 {
1157 pVM->hm.s.vmx.fUnrestrictedGuest = true;
1158 }
1159
1160 if (!pVM->hm.s.vmx.fUnrestrictedGuest)
1161 {
1162 /* Allocate three pages for the TSS we need for real mode emulation. (2 pages for the IO bitmap) */
1163 rc = PDMR3VmmDevHeapAlloc(pVM, HM_VTX_TOTAL_DEVHEAP_MEM, (RTR3PTR *)&pVM->hm.s.vmx.pRealModeTSS);
1164 if (RT_SUCCESS(rc))
1165 {
1166 /* The I/O bitmap starts right after the virtual interrupt redirection bitmap.
1167 Refer Intel spec. 20.3.3 "Software Interrupt Handling in Virtual-8086 mode"
1168 esp. Figure 20-5.*/
1169 ASMMemZero32(pVM->hm.s.vmx.pRealModeTSS, sizeof(*pVM->hm.s.vmx.pRealModeTSS));
1170 pVM->hm.s.vmx.pRealModeTSS->offIoBitmap = sizeof(*pVM->hm.s.vmx.pRealModeTSS);
1171
1172 /* Bit set to 0 means software interrupts are redirected to the
1173 8086 program interrupt handler rather than switching to
1174 protected-mode handler. */
1175 memset(pVM->hm.s.vmx.pRealModeTSS->IntRedirBitmap, 0, sizeof(pVM->hm.s.vmx.pRealModeTSS->IntRedirBitmap));
1176
1177 /* Allow all port IO, so that port IO instructions do not cause
1178 exceptions and would instead cause a VM-exit (based on VT-x's
1179 IO bitmap which we currently configure to always cause an exit). */
1180 memset(pVM->hm.s.vmx.pRealModeTSS + 1, 0, PAGE_SIZE * 2);
1181 *((unsigned char *)pVM->hm.s.vmx.pRealModeTSS + HM_VTX_TSS_SIZE - 2) = 0xff;
1182
1183 /*
1184 * Construct a 1024 element page directory with 4 MB pages for
1185 * the identity mapped page table used in real and protected mode
1186 * without paging with EPT.
1187 */
1188 pVM->hm.s.vmx.pNonPagingModeEPTPageTable = (PX86PD)((char *)pVM->hm.s.vmx.pRealModeTSS + PAGE_SIZE * 3);
1189 for (uint32_t i = 0; i < X86_PG_ENTRIES; i++)
1190 {
1191 pVM->hm.s.vmx.pNonPagingModeEPTPageTable->a[i].u = _4M * i;
1192 pVM->hm.s.vmx.pNonPagingModeEPTPageTable->a[i].u |= X86_PDE4M_P | X86_PDE4M_RW | X86_PDE4M_US
1193 | X86_PDE4M_A | X86_PDE4M_D | X86_PDE4M_PS
1194 | X86_PDE4M_G;
1195 }
1196
1197 /* We convert it here every time as pci regions could be reconfigured. */
1198 rc = PDMVmmDevHeapR3ToGCPhys(pVM, pVM->hm.s.vmx.pRealModeTSS, &GCPhys);
1199 AssertRCReturn(rc, rc);
1200 LogRel(("HM: Real Mode TSS guest physaddr = %RGp\n", GCPhys));
1201
1202 rc = PDMVmmDevHeapR3ToGCPhys(pVM, pVM->hm.s.vmx.pNonPagingModeEPTPageTable, &GCPhys);
1203 AssertRCReturn(rc, rc);
1204 LogRel(("HM: Non-Paging Mode EPT CR3 = %RGp\n", GCPhys));
1205 }
1206 else
1207 {
1208 /** @todo This cannot possibly work, there are other places which assumes
1209 * this allocation cannot fail (see HMR3CanExecuteGuest()). Make this
1210 * a failure case. */
1211 LogRel(("HM: No real mode VT-x support (PDMR3VMMDevHeapAlloc returned %Rrc)\n", rc));
1212 pVM->hm.s.vmx.pRealModeTSS = NULL;
1213 pVM->hm.s.vmx.pNonPagingModeEPTPageTable = NULL;
1214 }
1215 }
1216
1217 /*
1218 * Call ring-0 to set up the VM.
1219 */
1220 rc = SUPR3CallVMMR0Ex(pVM->pVMR0, 0 /*idCpu*/, VMMR0_DO_HM_SETUP_VM, 0, NULL);
1221 if (rc != VINF_SUCCESS)
1222 {
1223 AssertMsgFailed(("%Rrc\n", rc));
1224 LogRel(("HM: VMX setup failed with rc=%Rrc!\n", rc));
1225 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1226 LogRel(("HM: CPU[%ld] Last instruction error %x\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.u32InstrError));
1227 return VMSetError(pVM, rc, RT_SRC_POS, "VT-x setup failed: %Rrc", rc);
1228 }
1229
1230 LogRel(("HM: VMX enabled!\n"));
1231 pVM->hm.s.vmx.fEnabled = true;
1232
1233 hmR3DisableRawMode(pVM); /** @todo make this go away! */
1234
1235 /*
1236 * Change the CPU features.
1237 */
1238 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SEP);
1239 if (pVM->hm.s.fAllow64BitGuests)
1240 {
1241 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_PAE);
1242 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_LONG_MODE);
1243 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SYSCALL); /* 64 bits only on Intel CPUs */
1244 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_LAHF);
1245 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_NX);
1246#if 0 /** @todo r=bird: This ain't making any sense whatsoever. */
1247#if RT_ARCH_X86
1248 if ( !CPUMGetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_PAE)
1249 || !(pVM->hm.s.vmx.hostEFER & MSR_K6_EFER_NXE))
1250 LogRel(("NX is only supported for 64-bit guests!\n"));
1251#endif
1252#endif
1253 }
1254 /* Turn on NXE if PAE has been enabled *and* the host has turned on NXE
1255 (we reuse the host EFER in the switcher). */
1256 /** @todo this needs to be fixed properly!! */
1257 else if ( CPUMGetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_PAE)
1258 && (pVM->hm.s.vmx.hostEFER & MSR_K6_EFER_NXE))
1259 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_NX);
1260 else
1261 LogRel(("HM: NX not supported by the host.\n"));
1262
1263 /*
1264 * Log configuration details.
1265 */
1266 LogRel((pVM->hm.s.fAllow64BitGuests
1267 ? "HM: Guest support: 32-bit and 64-bit.\n"
1268 : "HM: Guest support: 32-bit only.\n"));
1269 if (pVM->hm.s.fNestedPaging)
1270 {
1271 LogRel(("HM: Nested paging enabled!\n"));
1272 LogRel(("HM: EPT root page physaddr = %RHp\n", PGMGetHyperCR3(VMMGetCpu(pVM))));
1273 if (pVM->hm.s.vmx.enmFlushEpt == VMX_FLUSH_EPT_SINGLE_CONTEXT)
1274 LogRel(("HM: EPT flush type = VMX_FLUSH_EPT_SINGLE_CONTEXT\n"));
1275 else if (pVM->hm.s.vmx.enmFlushEpt == VMX_FLUSH_EPT_ALL_CONTEXTS)
1276 LogRel(("HM: EPT flush type = VMX_FLUSH_EPT_ALL_CONTEXTS\n"));
1277 else if (pVM->hm.s.vmx.enmFlushEpt == VMX_FLUSH_EPT_NOT_SUPPORTED)
1278 LogRel(("HM: EPT flush type = VMX_FLUSH_EPT_NOT_SUPPORTED\n"));
1279 else
1280 LogRel(("HM: EPT flush type = %d\n", pVM->hm.s.vmx.enmFlushEpt));
1281
1282 if (pVM->hm.s.vmx.fUnrestrictedGuest)
1283 LogRel(("HM: Unrestricted guest execution enabled!\n"));
1284
1285#if HC_ARCH_BITS == 64
1286 if (pVM->hm.s.fLargePages)
1287 {
1288 /* Use large (2 MB) pages for our EPT PDEs where possible. */
1289 PGMSetLargePageUsage(pVM, true);
1290 LogRel(("HM: Large page support enabled!\n"));
1291 }
1292#endif
1293 }
1294 else
1295 Assert(!pVM->hm.s.vmx.fUnrestrictedGuest);
1296
1297 if (pVM->hm.s.vmx.fVpid)
1298 {
1299 LogRel(("HM: VPID enabled!\n"));
1300 if (pVM->hm.s.vmx.enmFlushVpid == VMX_FLUSH_VPID_INDIV_ADDR)
1301 LogRel(("HM: VPID flush type = VMX_FLUSH_VPID_INDIV_ADDR\n"));
1302 else if (pVM->hm.s.vmx.enmFlushVpid == VMX_FLUSH_VPID_SINGLE_CONTEXT)
1303 LogRel(("HM: VPID flush type = VMX_FLUSH_VPID_SINGLE_CONTEXT\n"));
1304 else if (pVM->hm.s.vmx.enmFlushVpid == VMX_FLUSH_VPID_ALL_CONTEXTS)
1305 LogRel(("HM: VPID flush type = VMX_FLUSH_VPID_ALL_CONTEXTS\n"));
1306 else if (pVM->hm.s.vmx.enmFlushVpid == VMX_FLUSH_VPID_SINGLE_CONTEXT_RETAIN_GLOBALS)
1307 LogRel(("HM: VPID flush type = VMX_FLUSH_VPID_SINGLE_CONTEXT_RETAIN_GLOBALS\n"));
1308 else
1309 LogRel(("HM: VPID flush type = %d\n", pVM->hm.s.vmx.enmFlushVpid));
1310 }
1311 else if (pVM->hm.s.vmx.enmFlushVpid == VMX_FLUSH_VPID_NOT_SUPPORTED)
1312 LogRel(("HM: Ignoring VPID capabilities of CPU.\n"));
1313
1314 /*
1315 * TPR patching status logging.
1316 */
1317 if (pVM->hm.s.fTRPPatchingAllowed)
1318 {
1319 if ( (pVM->hm.s.vmx.msr.vmx_proc_ctls.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL)
1320 && (pVM->hm.s.vmx.msr.vmx_proc_ctls2.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC2_VIRT_APIC))
1321 {
1322 pVM->hm.s.fTRPPatchingAllowed = false; /* not necessary as we have a hardware solution. */
1323 LogRel(("HM: TPR Patching not required (VMX_VMCS_CTRL_PROC_EXEC2_VIRT_APIC).\n"));
1324 }
1325 else
1326 {
1327 uint32_t u32Eax, u32Dummy;
1328
1329 /* TPR patching needs access to the MSR_K8_LSTAR msr. */
1330 ASMCpuId(0x80000000, &u32Eax, &u32Dummy, &u32Dummy, &u32Dummy);
1331 if ( u32Eax < 0x80000001
1332 || !(ASMCpuId_EDX(0x80000001) & X86_CPUID_EXT_FEATURE_EDX_LONG_MODE))
1333 {
1334 pVM->hm.s.fTRPPatchingAllowed = false;
1335 LogRel(("HM: TPR patching disabled (long mode not supported).\n"));
1336 }
1337 }
1338 }
1339 LogRel(("HM: TPR Patching %s.\n", (pVM->hm.s.fTRPPatchingAllowed) ? "enabled" : "disabled"));
1340
1341 /*
1342 * Check for preemption timer config override and log the state of it.
1343 */
1344 if (pVM->hm.s.vmx.fUsePreemptTimer)
1345 {
1346 PCFGMNODE pCfgHm = CFGMR3GetChild(CFGMR3GetRoot(pVM), "HM");
1347 rc = CFGMR3QueryBoolDef(pCfgHm, "UsePreemptTimer", &pVM->hm.s.vmx.fUsePreemptTimer, true);
1348 AssertLogRelRCReturn(rc, rc);
1349 }
1350 if (pVM->hm.s.vmx.fUsePreemptTimer)
1351 LogRel(("HM: VMX-preemption timer enabled (cPreemptTimerShift=%u).\n", pVM->hm.s.vmx.cPreemptTimerShift));
1352 else
1353 LogRel(("HM: VMX-preemption timer disabled.\n"));
1354
1355 return VINF_SUCCESS;
1356}
1357
1358
1359/**
1360 * Finish AMD-V initialization (after ring-0 init).
1361 *
1362 * @returns VBox status code.
1363 * @param pVM The cross context VM structure.
1364 */
1365static int hmR3InitFinalizeR0Amd(PVM pVM)
1366{
1367 Log(("pVM->hm.s.svm.fSupported = %d\n", pVM->hm.s.svm.fSupported));
1368
1369 uint32_t u32Family;
1370 uint32_t u32Model;
1371 uint32_t u32Stepping;
1372 if (HMAmdIsSubjectToErratum170(&u32Family, &u32Model, &u32Stepping))
1373 LogRel(("HM: AMD Cpu with erratum 170 family %#x model %#x stepping %#x\n", u32Family, u32Model, u32Stepping));
1374 LogRel(("HM: cpuid 0x80000001.u32AMDFeatureECX = %RX32\n", pVM->hm.s.cpuid.u32AMDFeatureECX));
1375 LogRel(("HM: cpuid 0x80000001.u32AMDFeatureEDX = %RX32\n", pVM->hm.s.cpuid.u32AMDFeatureEDX));
1376 LogRel(("HM: AMD HWCR MSR = %RX64\n", pVM->hm.s.svm.msrHwcr));
1377 LogRel(("HM: AMD-V revision = %X\n", pVM->hm.s.svm.u32Rev));
1378 LogRel(("HM: AMD-V max ASID = %d\n", pVM->hm.s.uMaxAsid));
1379 LogRel(("HM: AMD-V features = %X\n", pVM->hm.s.svm.u32Features));
1380
1381 static const struct { uint32_t fFlag; const char *pszName; } s_aSvmFeatures[] =
1382 {
1383#define FLAG_NAME(a_Define) { a_Define, #a_Define }
1384 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_NESTED_PAGING),
1385 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_LBR_VIRT),
1386 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_SVM_LOCK),
1387 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_NRIP_SAVE),
1388 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_TSC_RATE_MSR),
1389 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_VMCB_CLEAN),
1390 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_FLUSH_BY_ASID),
1391 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_DECODE_ASSIST),
1392 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_SSE_3_5_DISABLE),
1393 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_PAUSE_FILTER),
1394 FLAG_NAME(AMD_CPUID_SVM_FEATURE_EDX_PAUSE_FILTER),
1395#undef FLAG_NAME
1396 };
1397 uint32_t fSvmFeatures = pVM->hm.s.svm.u32Features;
1398 for (unsigned i = 0; i < RT_ELEMENTS(s_aSvmFeatures); i++)
1399 if (fSvmFeatures & s_aSvmFeatures[i].fFlag)
1400 {
1401 LogRel(("HM: %s\n", s_aSvmFeatures[i].pszName));
1402 fSvmFeatures &= ~s_aSvmFeatures[i].fFlag;
1403 }
1404 if (fSvmFeatures)
1405 for (unsigned iBit = 0; iBit < 32; iBit++)
1406 if (RT_BIT_32(iBit) & fSvmFeatures)
1407 LogRel(("HM: Reserved bit %u\n", iBit));
1408
1409 /*
1410 * Adjust feature(s).
1411 */
1412 if (pVM->hm.s.svm.u32Features & AMD_CPUID_SVM_FEATURE_EDX_NESTED_PAGING)
1413 pVM->hm.s.fNestedPaging = pVM->hm.s.fAllowNestedPaging;
1414
1415 /*
1416 * Call ring-0 to set up the VM.
1417 */
1418 int rc = SUPR3CallVMMR0Ex(pVM->pVMR0, 0 /*idCpu*/, VMMR0_DO_HM_SETUP_VM, 0, NULL);
1419 if (rc != VINF_SUCCESS)
1420 {
1421 AssertMsgFailed(("%Rrc\n", rc));
1422 LogRel(("HM: AMD-V setup failed with rc=%Rrc!\n", rc));
1423 return VMSetError(pVM, rc, RT_SRC_POS, "AMD-V setup failed: %Rrc", rc);
1424 }
1425
1426 LogRel(("HM: AMD-V enabled!\n"));
1427 pVM->hm.s.svm.fEnabled = true;
1428
1429 if (pVM->hm.s.fNestedPaging)
1430 {
1431 LogRel(("HM: Enabled nested paging!\n"));
1432
1433 /*
1434 * Enable large pages (2 MB) if applicable.
1435 */
1436#if HC_ARCH_BITS == 64
1437 if (pVM->hm.s.fLargePages)
1438 {
1439 PGMSetLargePageUsage(pVM, true);
1440 LogRel(("HM: Large page support enabled!\n"));
1441 }
1442#endif
1443 }
1444
1445 hmR3DisableRawMode(pVM);
1446
1447 /*
1448 * Change the CPU features.
1449 */
1450 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SEP);
1451 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SYSCALL);
1452 if (pVM->hm.s.fAllow64BitGuests)
1453 {
1454 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_PAE);
1455 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_LONG_MODE);
1456 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_NX);
1457 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_LAHF);
1458 }
1459 /* Turn on NXE if PAE has been enabled. */
1460 else if (CPUMGetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_PAE))
1461 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_NX);
1462
1463
1464 LogRel((pVM->hm.s.fAllow64BitGuests
1465 ? "HM: 32-bit and 64-bit guest supported.\n"
1466 : "HM: 32-bit guest supported.\n"));
1467 LogRel(("HM: TPR Patching %s.\n", (pVM->hm.s.fTRPPatchingAllowed) ? "enabled" : "disabled"));
1468
1469 return VINF_SUCCESS;
1470}
1471
1472
1473/**
1474 * Applies relocations to data and code managed by this
1475 * component. This function will be called at init and
1476 * whenever the VMM need to relocate it self inside the GC.
1477 *
1478 * @param pVM The VM.
1479 */
1480VMMR3_INT_DECL(void) HMR3Relocate(PVM pVM)
1481{
1482 Log(("HMR3Relocate to %RGv\n", MMHyperGetArea(pVM, 0)));
1483
1484 /* Fetch the current paging mode during the relocate callback during state loading. */
1485 if (VMR3GetState(pVM) == VMSTATE_LOADING)
1486 {
1487 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1488 {
1489 PVMCPU pVCpu = &pVM->aCpus[i];
1490
1491 pVCpu->hm.s.enmShadowMode = PGMGetShadowMode(pVCpu);
1492#ifdef VBOX_WITH_OLD_VTX_CODE
1493 Assert(pVCpu->hm.s.vmx.enmCurrGuestMode == PGMGetGuestMode(pVCpu));
1494 pVCpu->hm.s.vmx.enmCurrGuestMode = PGMGetGuestMode(pVCpu);
1495#endif
1496 }
1497 }
1498#if HC_ARCH_BITS == 32 && defined(VBOX_ENABLE_64_BITS_GUESTS) && !defined(VBOX_WITH_HYBRID_32BIT_KERNEL)
1499 if (HMIsEnabled(pVM))
1500 {
1501 switch (PGMGetHostMode(pVM))
1502 {
1503 case PGMMODE_32_BIT:
1504 pVM->hm.s.pfnHost32ToGuest64R0 = VMMR3GetHostToGuestSwitcher(pVM, VMMSWITCHER_32_TO_AMD64);
1505 break;
1506
1507 case PGMMODE_PAE:
1508 case PGMMODE_PAE_NX:
1509 pVM->hm.s.pfnHost32ToGuest64R0 = VMMR3GetHostToGuestSwitcher(pVM, VMMSWITCHER_PAE_TO_AMD64);
1510 break;
1511
1512 default:
1513 AssertFailed();
1514 break;
1515 }
1516 }
1517#endif
1518 return;
1519}
1520
1521
1522/**
1523 * Notification callback which is called whenever there is a chance that a CR3
1524 * value might have changed.
1525 *
1526 * This is called by PGM.
1527 *
1528 * @param pVM Pointer to the VM.
1529 * @param pVCpu Pointer to the VMCPU.
1530 * @param enmShadowMode New shadow paging mode.
1531 * @param enmGuestMode New guest paging mode.
1532 */
1533VMMR3_INT_DECL(void) HMR3PagingModeChanged(PVM pVM, PVMCPU pVCpu, PGMMODE enmShadowMode, PGMMODE enmGuestMode)
1534{
1535 /* Ignore page mode changes during state loading. */
1536 if (VMR3GetState(pVCpu->pVMR3) == VMSTATE_LOADING)
1537 return;
1538
1539 pVCpu->hm.s.enmShadowMode = enmShadowMode;
1540
1541#ifdef VBOX_WITH_OLD_VTX_CODE
1542 if ( pVM->hm.s.vmx.fEnabled
1543 && HMIsEnabled(pVM))
1544 {
1545 if ( pVCpu->hm.s.vmx.enmLastSeenGuestMode == PGMMODE_REAL
1546 && enmGuestMode >= PGMMODE_PROTECTED)
1547 {
1548 PCPUMCTX pCtx;
1549
1550 pCtx = CPUMQueryGuestCtxPtr(pVCpu);
1551
1552 /* After a real mode switch to protected mode we must force
1553 CPL to 0. Our real mode emulation had to set it to 3. */
1554 pCtx->ss.Attr.n.u2Dpl = 0;
1555 }
1556 }
1557
1558 if (pVCpu->hm.s.vmx.enmCurrGuestMode != enmGuestMode)
1559 {
1560 /* Keep track of paging mode changes. */
1561 pVCpu->hm.s.vmx.enmPrevGuestMode = pVCpu->hm.s.vmx.enmCurrGuestMode;
1562 pVCpu->hm.s.vmx.enmCurrGuestMode = enmGuestMode;
1563
1564 /* Did we miss a change, because all code was executed in the recompiler? */
1565 if (pVCpu->hm.s.vmx.enmLastSeenGuestMode == enmGuestMode)
1566 {
1567 Log(("HMR3PagingModeChanged missed %s->%s transition (prev %s)\n", PGMGetModeName(pVCpu->hm.s.vmx.enmPrevGuestMode),
1568 PGMGetModeName(pVCpu->hm.s.vmx.enmCurrGuestMode), PGMGetModeName(pVCpu->hm.s.vmx.enmLastSeenGuestMode)));
1569 pVCpu->hm.s.vmx.enmLastSeenGuestMode = pVCpu->hm.s.vmx.enmPrevGuestMode;
1570 }
1571 }
1572#else
1573 /* If the guest left protected mode VMX execution, we'll have to be extra
1574 * careful if/when the guest switches back to protected mode.
1575 */
1576 if (enmGuestMode == PGMMODE_REAL)
1577 {
1578 Log(("HMR3PagingModeChanged indicates real mode execution\n"));
1579 pVCpu->hm.s.vmx.fWasInRealMode = true;
1580 }
1581#endif
1582
1583 /** @todo r=ramshankar: Why do we need to do this? */
1584#ifdef VMX_USE_CACHED_VMCS_ACCESSES
1585 /* Reset the contents of the read cache. */
1586 PVMCSCACHE pCache = &pVCpu->hm.s.vmx.VMCSCache;
1587 for (unsigned j = 0; j < pCache->Read.cValidEntries; j++)
1588 pCache->Read.aFieldVal[j] = 0;
1589#endif
1590}
1591
1592
1593/**
1594 * Terminates the HM.
1595 *
1596 * Termination means cleaning up and freeing all resources,
1597 * the VM itself is, at this point, powered off or suspended.
1598 *
1599 * @returns VBox status code.
1600 * @param pVM Pointer to the VM.
1601 */
1602VMMR3_INT_DECL(int) HMR3Term(PVM pVM)
1603{
1604 if (pVM->hm.s.vmx.pRealModeTSS)
1605 {
1606 PDMR3VmmDevHeapFree(pVM, pVM->hm.s.vmx.pRealModeTSS);
1607 pVM->hm.s.vmx.pRealModeTSS = 0;
1608 }
1609 hmR3TermCPU(pVM);
1610 return 0;
1611}
1612
1613
1614/**
1615 * Terminates the per-VCPU HM.
1616 *
1617 * @returns VBox status code.
1618 * @param pVM Pointer to the VM.
1619 */
1620static int hmR3TermCPU(PVM pVM)
1621{
1622 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1623 {
1624 PVMCPU pVCpu = &pVM->aCpus[i]; NOREF(pVCpu);
1625
1626#ifdef VBOX_WITH_STATISTICS
1627 if (pVCpu->hm.s.paStatExitReason)
1628 {
1629 MMHyperFree(pVM, pVCpu->hm.s.paStatExitReason);
1630 pVCpu->hm.s.paStatExitReason = NULL;
1631 pVCpu->hm.s.paStatExitReasonR0 = NIL_RTR0PTR;
1632 }
1633 if (pVCpu->hm.s.paStatInjectedIrqs)
1634 {
1635 MMHyperFree(pVM, pVCpu->hm.s.paStatInjectedIrqs);
1636 pVCpu->hm.s.paStatInjectedIrqs = NULL;
1637 pVCpu->hm.s.paStatInjectedIrqsR0 = NIL_RTR0PTR;
1638 }
1639#endif
1640
1641#ifdef VBOX_WITH_CRASHDUMP_MAGIC
1642 memset(pVCpu->hm.s.vmx.VMCSCache.aMagic, 0, sizeof(pVCpu->hm.s.vmx.VMCSCache.aMagic));
1643 pVCpu->hm.s.vmx.VMCSCache.uMagic = 0;
1644 pVCpu->hm.s.vmx.VMCSCache.uPos = 0xffffffff;
1645#endif
1646 }
1647 return 0;
1648}
1649
1650
1651/**
1652 * Resets a virtual CPU.
1653 *
1654 * Used by HMR3Reset and CPU hot plugging.
1655 *
1656 * @param pVCpu The CPU to reset.
1657 */
1658VMMR3_INT_DECL(void) HMR3ResetCpu(PVMCPU pVCpu)
1659{
1660 /* On first entry we'll sync everything. */
1661 pVCpu->hm.s.fContextUseFlags = HM_CHANGED_ALL;
1662
1663 pVCpu->hm.s.vmx.u32CR0Mask = 0;
1664 pVCpu->hm.s.vmx.u32CR4Mask = 0;
1665
1666 pVCpu->hm.s.fActive = false;
1667 pVCpu->hm.s.Event.fPending = false;
1668
1669#ifdef VBOX_WITH_OLD_VTX_CODE
1670 /* Reset state information for real-mode emulation in VT-x. */
1671 pVCpu->hm.s.vmx.enmLastSeenGuestMode = PGMMODE_REAL;
1672 pVCpu->hm.s.vmx.enmPrevGuestMode = PGMMODE_REAL;
1673 pVCpu->hm.s.vmx.enmCurrGuestMode = PGMMODE_REAL;
1674#else
1675 pVCpu->hm.s.vmx.fWasInRealMode = true;
1676#endif
1677
1678 /* Reset the contents of the read cache. */
1679 PVMCSCACHE pCache = &pVCpu->hm.s.vmx.VMCSCache;
1680 for (unsigned j = 0; j < pCache->Read.cValidEntries; j++)
1681 pCache->Read.aFieldVal[j] = 0;
1682
1683#ifdef VBOX_WITH_CRASHDUMP_MAGIC
1684 /* Magic marker for searching in crash dumps. */
1685 strcpy((char *)pCache->aMagic, "VMCSCACHE Magic");
1686 pCache->uMagic = UINT64_C(0xDEADBEEFDEADBEEF);
1687#endif
1688}
1689
1690
1691/**
1692 * The VM is being reset.
1693 *
1694 * For the HM component this means that any GDT/LDT/TSS monitors
1695 * needs to be removed.
1696 *
1697 * @param pVM Pointer to the VM.
1698 */
1699VMMR3_INT_DECL(void) HMR3Reset(PVM pVM)
1700{
1701 LogFlow(("HMR3Reset:\n"));
1702
1703 if (HMIsEnabled(pVM))
1704 hmR3DisableRawMode(pVM);
1705
1706 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1707 {
1708 PVMCPU pVCpu = &pVM->aCpus[i];
1709
1710 HMR3ResetCpu(pVCpu);
1711 }
1712
1713 /* Clear all patch information. */
1714 pVM->hm.s.pGuestPatchMem = 0;
1715 pVM->hm.s.pFreeGuestPatchMem = 0;
1716 pVM->hm.s.cbGuestPatchMem = 0;
1717 pVM->hm.s.cPatches = 0;
1718 pVM->hm.s.PatchTree = 0;
1719 pVM->hm.s.fTPRPatchingActive = false;
1720 ASMMemZero32(pVM->hm.s.aPatches, sizeof(pVM->hm.s.aPatches));
1721}
1722
1723
1724/**
1725 * Callback to patch a TPR instruction (vmmcall or mov cr8).
1726 *
1727 * @returns VBox strict status code.
1728 * @param pVM Pointer to the VM.
1729 * @param pVCpu The VMCPU for the EMT we're being called on.
1730 * @param pvUser Unused.
1731 */
1732DECLCALLBACK(VBOXSTRICTRC) hmR3RemovePatches(PVM pVM, PVMCPU pVCpu, void *pvUser)
1733{
1734 VMCPUID idCpu = (VMCPUID)(uintptr_t)pvUser;
1735
1736 /* Only execute the handler on the VCPU the original patch request was issued. */
1737 if (pVCpu->idCpu != idCpu)
1738 return VINF_SUCCESS;
1739
1740 Log(("hmR3RemovePatches\n"));
1741 for (unsigned i = 0; i < pVM->hm.s.cPatches; i++)
1742 {
1743 uint8_t abInstr[15];
1744 PHMTPRPATCH pPatch = &pVM->hm.s.aPatches[i];
1745 RTGCPTR pInstrGC = (RTGCPTR)pPatch->Core.Key;
1746 int rc;
1747
1748#ifdef LOG_ENABLED
1749 char szOutput[256];
1750
1751 rc = DBGFR3DisasInstrEx(pVM->pUVM, pVCpu->idCpu, CPUMGetGuestCS(pVCpu), pInstrGC, DBGF_DISAS_FLAGS_DEFAULT_MODE,
1752 szOutput, sizeof(szOutput), NULL);
1753 if (RT_SUCCESS(rc))
1754 Log(("Patched instr: %s\n", szOutput));
1755#endif
1756
1757 /* Check if the instruction is still the same. */
1758 rc = PGMPhysSimpleReadGCPtr(pVCpu, abInstr, pInstrGC, pPatch->cbNewOp);
1759 if (rc != VINF_SUCCESS)
1760 {
1761 Log(("Patched code removed? (rc=%Rrc0\n", rc));
1762 continue; /* swapped out or otherwise removed; skip it. */
1763 }
1764
1765 if (memcmp(abInstr, pPatch->aNewOpcode, pPatch->cbNewOp))
1766 {
1767 Log(("Patched instruction was changed! (rc=%Rrc0\n", rc));
1768 continue; /* skip it. */
1769 }
1770
1771 rc = PGMPhysSimpleWriteGCPtr(pVCpu, pInstrGC, pPatch->aOpcode, pPatch->cbOp);
1772 AssertRC(rc);
1773
1774#ifdef LOG_ENABLED
1775 rc = DBGFR3DisasInstrEx(pVM->pUVM, pVCpu->idCpu, CPUMGetGuestCS(pVCpu), pInstrGC, DBGF_DISAS_FLAGS_DEFAULT_MODE,
1776 szOutput, sizeof(szOutput), NULL);
1777 if (RT_SUCCESS(rc))
1778 Log(("Original instr: %s\n", szOutput));
1779#endif
1780 }
1781 pVM->hm.s.cPatches = 0;
1782 pVM->hm.s.PatchTree = 0;
1783 pVM->hm.s.pFreeGuestPatchMem = pVM->hm.s.pGuestPatchMem;
1784 pVM->hm.s.fTPRPatchingActive = false;
1785 return VINF_SUCCESS;
1786}
1787
1788
1789/**
1790 * Worker for enabling patching in a VT-x/AMD-V guest.
1791 *
1792 * @returns VBox status code.
1793 * @param pVM Pointer to the VM.
1794 * @param idCpu VCPU to execute hmR3RemovePatches on.
1795 * @param pPatchMem Patch memory range.
1796 * @param cbPatchMem Size of the memory range.
1797 */
1798static int hmR3EnablePatching(PVM pVM, VMCPUID idCpu, RTRCPTR pPatchMem, unsigned cbPatchMem)
1799{
1800 int rc = VMMR3EmtRendezvous(pVM, VMMEMTRENDEZVOUS_FLAGS_TYPE_ONE_BY_ONE, hmR3RemovePatches, (void *)(uintptr_t)idCpu);
1801 AssertRC(rc);
1802
1803 pVM->hm.s.pGuestPatchMem = pPatchMem;
1804 pVM->hm.s.pFreeGuestPatchMem = pPatchMem;
1805 pVM->hm.s.cbGuestPatchMem = cbPatchMem;
1806 return VINF_SUCCESS;
1807}
1808
1809
1810/**
1811 * Enable patching in a VT-x/AMD-V guest
1812 *
1813 * @returns VBox status code.
1814 * @param pVM Pointer to the VM.
1815 * @param pPatchMem Patch memory range.
1816 * @param cbPatchMem Size of the memory range.
1817 */
1818VMMR3_INT_DECL(int) HMR3EnablePatching(PVM pVM, RTGCPTR pPatchMem, unsigned cbPatchMem)
1819{
1820 VM_ASSERT_EMT(pVM);
1821 Log(("HMR3EnablePatching %RGv size %x\n", pPatchMem, cbPatchMem));
1822 if (pVM->cCpus > 1)
1823 {
1824 /* We own the IOM lock here and could cause a deadlock by waiting for a VCPU that is blocking on the IOM lock. */
1825 int rc = VMR3ReqCallNoWait(pVM, VMCPUID_ANY_QUEUE,
1826 (PFNRT)hmR3EnablePatching, 4, pVM, VMMGetCpuId(pVM), (RTRCPTR)pPatchMem, cbPatchMem);
1827 AssertRC(rc);
1828 return rc;
1829 }
1830 return hmR3EnablePatching(pVM, VMMGetCpuId(pVM), (RTRCPTR)pPatchMem, cbPatchMem);
1831}
1832
1833
1834/**
1835 * Disable patching in a VT-x/AMD-V guest.
1836 *
1837 * @returns VBox status code.
1838 * @param pVM Pointer to the VM.
1839 * @param pPatchMem Patch memory range.
1840 * @param cbPatchMem Size of the memory range.
1841 */
1842VMMR3_INT_DECL(int) HMR3DisablePatching(PVM pVM, RTGCPTR pPatchMem, unsigned cbPatchMem)
1843{
1844 Log(("HMR3DisablePatching %RGv size %x\n", pPatchMem, cbPatchMem));
1845
1846 Assert(pVM->hm.s.pGuestPatchMem == pPatchMem);
1847 Assert(pVM->hm.s.cbGuestPatchMem == cbPatchMem);
1848
1849 /* @todo Potential deadlock when other VCPUs are waiting on the IOM lock (we own it)!! */
1850 int rc = VMMR3EmtRendezvous(pVM, VMMEMTRENDEZVOUS_FLAGS_TYPE_ONE_BY_ONE, hmR3RemovePatches,
1851 (void *)(uintptr_t)VMMGetCpuId(pVM));
1852 AssertRC(rc);
1853
1854 pVM->hm.s.pGuestPatchMem = 0;
1855 pVM->hm.s.pFreeGuestPatchMem = 0;
1856 pVM->hm.s.cbGuestPatchMem = 0;
1857 pVM->hm.s.fTPRPatchingActive = false;
1858 return VINF_SUCCESS;
1859}
1860
1861
1862/**
1863 * Callback to patch a TPR instruction (vmmcall or mov cr8).
1864 *
1865 * @returns VBox strict status code.
1866 * @param pVM Pointer to the VM.
1867 * @param pVCpu The VMCPU for the EMT we're being called on.
1868 * @param pvUser User specified CPU context.
1869 *
1870 */
1871DECLCALLBACK(VBOXSTRICTRC) hmR3ReplaceTprInstr(PVM pVM, PVMCPU pVCpu, void *pvUser)
1872{
1873 /*
1874 * Only execute the handler on the VCPU the original patch request was
1875 * issued. (The other CPU(s) might not yet have switched to protected
1876 * mode, nor have the correct memory context.)
1877 */
1878 VMCPUID idCpu = (VMCPUID)(uintptr_t)pvUser;
1879 if (pVCpu->idCpu != idCpu)
1880 return VINF_SUCCESS;
1881
1882 /*
1883 * We're racing other VCPUs here, so don't try patch the instruction twice
1884 * and make sure there is still room for our patch record.
1885 */
1886 PCPUMCTX pCtx = CPUMQueryGuestCtxPtr(pVCpu);
1887 PHMTPRPATCH pPatch = (PHMTPRPATCH)RTAvloU32Get(&pVM->hm.s.PatchTree, (AVLOU32KEY)pCtx->eip);
1888 if (pPatch)
1889 {
1890 Log(("hmR3ReplaceTprInstr: already patched %RGv\n", pCtx->rip));
1891 return VINF_SUCCESS;
1892 }
1893 uint32_t const idx = pVM->hm.s.cPatches;
1894 if (idx >= RT_ELEMENTS(pVM->hm.s.aPatches))
1895 {
1896 Log(("hmR3ReplaceTprInstr: no available patch slots (%RGv)\n", pCtx->rip));
1897 return VINF_SUCCESS;
1898 }
1899 pPatch = &pVM->hm.s.aPatches[idx];
1900
1901 Log(("hmR3ReplaceTprInstr: rip=%RGv idxPatch=%u\n", pCtx->rip, idx));
1902
1903 /*
1904 * Disassembler the instruction and get cracking.
1905 */
1906 DBGFR3_DISAS_INSTR_CUR_LOG(pVCpu, "hmR3ReplaceTprInstr");
1907 PDISCPUSTATE pDis = &pVCpu->hm.s.DisState;
1908 uint32_t cbOp;
1909 int rc = EMInterpretDisasCurrent(pVM, pVCpu, pDis, &cbOp);
1910 AssertRC(rc);
1911 if ( rc == VINF_SUCCESS
1912 && pDis->pCurInstr->uOpcode == OP_MOV
1913 && cbOp >= 3)
1914 {
1915 static uint8_t const s_abVMMCall[3] = { 0x0f, 0x01, 0xd9 };
1916
1917 rc = PGMPhysSimpleReadGCPtr(pVCpu, pPatch->aOpcode, pCtx->rip, cbOp);
1918 AssertRC(rc);
1919
1920 pPatch->cbOp = cbOp;
1921
1922 if (pDis->Param1.fUse == DISUSE_DISPLACEMENT32)
1923 {
1924 /* write. */
1925 if (pDis->Param2.fUse == DISUSE_REG_GEN32)
1926 {
1927 pPatch->enmType = HMTPRINSTR_WRITE_REG;
1928 pPatch->uSrcOperand = pDis->Param2.Base.idxGenReg;
1929 Log(("hmR3ReplaceTprInstr: HMTPRINSTR_WRITE_REG %u\n", pDis->Param2.Base.idxGenReg));
1930 }
1931 else
1932 {
1933 Assert(pDis->Param2.fUse == DISUSE_IMMEDIATE32);
1934 pPatch->enmType = HMTPRINSTR_WRITE_IMM;
1935 pPatch->uSrcOperand = pDis->Param2.uValue;
1936 Log(("hmR3ReplaceTprInstr: HMTPRINSTR_WRITE_IMM %#llx\n", pDis->Param2.uValue));
1937 }
1938 rc = PGMPhysSimpleWriteGCPtr(pVCpu, pCtx->rip, s_abVMMCall, sizeof(s_abVMMCall));
1939 AssertRC(rc);
1940
1941 memcpy(pPatch->aNewOpcode, s_abVMMCall, sizeof(s_abVMMCall));
1942 pPatch->cbNewOp = sizeof(s_abVMMCall);
1943 }
1944 else
1945 {
1946 /*
1947 * TPR Read.
1948 *
1949 * Found:
1950 * mov eax, dword [fffe0080] (5 bytes)
1951 * Check if next instruction is:
1952 * shr eax, 4
1953 */
1954 Assert(pDis->Param1.fUse == DISUSE_REG_GEN32);
1955
1956 uint8_t const idxMmioReg = pDis->Param1.Base.idxGenReg;
1957 uint8_t const cbOpMmio = cbOp;
1958 uint64_t const uSavedRip = pCtx->rip;
1959
1960 pCtx->rip += cbOp;
1961 rc = EMInterpretDisasCurrent(pVM, pVCpu, pDis, &cbOp);
1962 DBGFR3_DISAS_INSTR_CUR_LOG(pVCpu, "Following read");
1963 pCtx->rip = uSavedRip;
1964
1965 if ( rc == VINF_SUCCESS
1966 && pDis->pCurInstr->uOpcode == OP_SHR
1967 && pDis->Param1.fUse == DISUSE_REG_GEN32
1968 && pDis->Param1.Base.idxGenReg == idxMmioReg
1969 && pDis->Param2.fUse == DISUSE_IMMEDIATE8
1970 && pDis->Param2.uValue == 4
1971 && cbOpMmio + cbOp < sizeof(pVM->hm.s.aPatches[idx].aOpcode))
1972 {
1973 uint8_t abInstr[15];
1974
1975 /* Replacing two instructions now. */
1976 rc = PGMPhysSimpleReadGCPtr(pVCpu, &pPatch->aOpcode, pCtx->rip, cbOpMmio + cbOp);
1977 AssertRC(rc);
1978
1979 pPatch->cbOp = cbOpMmio + cbOp;
1980
1981 /* 0xF0, 0x0F, 0x20, 0xC0 = mov eax, cr8 */
1982 abInstr[0] = 0xF0;
1983 abInstr[1] = 0x0F;
1984 abInstr[2] = 0x20;
1985 abInstr[3] = 0xC0 | pDis->Param1.Base.idxGenReg;
1986 for (unsigned i = 4; i < pPatch->cbOp; i++)
1987 abInstr[i] = 0x90; /* nop */
1988
1989 rc = PGMPhysSimpleWriteGCPtr(pVCpu, pCtx->rip, abInstr, pPatch->cbOp);
1990 AssertRC(rc);
1991
1992 memcpy(pPatch->aNewOpcode, abInstr, pPatch->cbOp);
1993 pPatch->cbNewOp = pPatch->cbOp;
1994
1995 Log(("Acceptable read/shr candidate!\n"));
1996 pPatch->enmType = HMTPRINSTR_READ_SHR4;
1997 }
1998 else
1999 {
2000 pPatch->enmType = HMTPRINSTR_READ;
2001 pPatch->uDstOperand = idxMmioReg;
2002
2003 rc = PGMPhysSimpleWriteGCPtr(pVCpu, pCtx->rip, s_abVMMCall, sizeof(s_abVMMCall));
2004 AssertRC(rc);
2005
2006 memcpy(pPatch->aNewOpcode, s_abVMMCall, sizeof(s_abVMMCall));
2007 pPatch->cbNewOp = sizeof(s_abVMMCall);
2008 Log(("hmR3ReplaceTprInstr: HMTPRINSTR_READ %u\n", pPatch->uDstOperand));
2009 }
2010 }
2011
2012 pPatch->Core.Key = pCtx->eip;
2013 rc = RTAvloU32Insert(&pVM->hm.s.PatchTree, &pPatch->Core);
2014 AssertRC(rc);
2015
2016 pVM->hm.s.cPatches++;
2017 STAM_COUNTER_INC(&pVM->hm.s.StatTprReplaceSuccess);
2018 return VINF_SUCCESS;
2019 }
2020
2021 /*
2022 * Save invalid patch, so we will not try again.
2023 */
2024 Log(("hmR3ReplaceTprInstr: Failed to patch instr!\n"));
2025 pPatch->Core.Key = pCtx->eip;
2026 pPatch->enmType = HMTPRINSTR_INVALID;
2027 rc = RTAvloU32Insert(&pVM->hm.s.PatchTree, &pPatch->Core);
2028 AssertRC(rc);
2029 pVM->hm.s.cPatches++;
2030 STAM_COUNTER_INC(&pVM->hm.s.StatTprReplaceFailure);
2031 return VINF_SUCCESS;
2032}
2033
2034
2035/**
2036 * Callback to patch a TPR instruction (jump to generated code).
2037 *
2038 * @returns VBox strict status code.
2039 * @param pVM Pointer to the VM.
2040 * @param pVCpu The VMCPU for the EMT we're being called on.
2041 * @param pvUser User specified CPU context.
2042 *
2043 */
2044DECLCALLBACK(VBOXSTRICTRC) hmR3PatchTprInstr(PVM pVM, PVMCPU pVCpu, void *pvUser)
2045{
2046 /*
2047 * Only execute the handler on the VCPU the original patch request was
2048 * issued. (The other CPU(s) might not yet have switched to protected
2049 * mode, nor have the correct memory context.)
2050 */
2051 VMCPUID idCpu = (VMCPUID)(uintptr_t)pvUser;
2052 if (pVCpu->idCpu != idCpu)
2053 return VINF_SUCCESS;
2054
2055 /*
2056 * We're racing other VCPUs here, so don't try patch the instruction twice
2057 * and make sure there is still room for our patch record.
2058 */
2059 PCPUMCTX pCtx = CPUMQueryGuestCtxPtr(pVCpu);
2060 PHMTPRPATCH pPatch = (PHMTPRPATCH)RTAvloU32Get(&pVM->hm.s.PatchTree, (AVLOU32KEY)pCtx->eip);
2061 if (pPatch)
2062 {
2063 Log(("hmR3PatchTprInstr: already patched %RGv\n", pCtx->rip));
2064 return VINF_SUCCESS;
2065 }
2066 uint32_t const idx = pVM->hm.s.cPatches;
2067 if (idx >= RT_ELEMENTS(pVM->hm.s.aPatches))
2068 {
2069 Log(("hmR3PatchTprInstr: no available patch slots (%RGv)\n", pCtx->rip));
2070 return VINF_SUCCESS;
2071 }
2072 pPatch = &pVM->hm.s.aPatches[idx];
2073
2074 Log(("hmR3PatchTprInstr: rip=%RGv idxPatch=%u\n", pCtx->rip, idx));
2075 DBGFR3_DISAS_INSTR_CUR_LOG(pVCpu, "hmR3PatchTprInstr");
2076
2077 /*
2078 * Disassemble the instruction and get cracking.
2079 */
2080 PDISCPUSTATE pDis = &pVCpu->hm.s.DisState;
2081 uint32_t cbOp;
2082 int rc = EMInterpretDisasCurrent(pVM, pVCpu, pDis, &cbOp);
2083 AssertRC(rc);
2084 if ( rc == VINF_SUCCESS
2085 && pDis->pCurInstr->uOpcode == OP_MOV
2086 && cbOp >= 5)
2087 {
2088 uint8_t aPatch[64];
2089 uint32_t off = 0;
2090
2091 rc = PGMPhysSimpleReadGCPtr(pVCpu, pPatch->aOpcode, pCtx->rip, cbOp);
2092 AssertRC(rc);
2093
2094 pPatch->cbOp = cbOp;
2095 pPatch->enmType = HMTPRINSTR_JUMP_REPLACEMENT;
2096
2097 if (pDis->Param1.fUse == DISUSE_DISPLACEMENT32)
2098 {
2099 /*
2100 * TPR write:
2101 *
2102 * push ECX [51]
2103 * push EDX [52]
2104 * push EAX [50]
2105 * xor EDX,EDX [31 D2]
2106 * mov EAX,EAX [89 C0]
2107 * or
2108 * mov EAX,0000000CCh [B8 CC 00 00 00]
2109 * mov ECX,0C0000082h [B9 82 00 00 C0]
2110 * wrmsr [0F 30]
2111 * pop EAX [58]
2112 * pop EDX [5A]
2113 * pop ECX [59]
2114 * jmp return_address [E9 return_address]
2115 *
2116 */
2117 bool fUsesEax = (pDis->Param2.fUse == DISUSE_REG_GEN32 && pDis->Param2.Base.idxGenReg == DISGREG_EAX);
2118
2119 aPatch[off++] = 0x51; /* push ecx */
2120 aPatch[off++] = 0x52; /* push edx */
2121 if (!fUsesEax)
2122 aPatch[off++] = 0x50; /* push eax */
2123 aPatch[off++] = 0x31; /* xor edx, edx */
2124 aPatch[off++] = 0xD2;
2125 if (pDis->Param2.fUse == DISUSE_REG_GEN32)
2126 {
2127 if (!fUsesEax)
2128 {
2129 aPatch[off++] = 0x89; /* mov eax, src_reg */
2130 aPatch[off++] = MAKE_MODRM(3, pDis->Param2.Base.idxGenReg, DISGREG_EAX);
2131 }
2132 }
2133 else
2134 {
2135 Assert(pDis->Param2.fUse == DISUSE_IMMEDIATE32);
2136 aPatch[off++] = 0xB8; /* mov eax, immediate */
2137 *(uint32_t *)&aPatch[off] = pDis->Param2.uValue;
2138 off += sizeof(uint32_t);
2139 }
2140 aPatch[off++] = 0xB9; /* mov ecx, 0xc0000082 */
2141 *(uint32_t *)&aPatch[off] = MSR_K8_LSTAR;
2142 off += sizeof(uint32_t);
2143
2144 aPatch[off++] = 0x0F; /* wrmsr */
2145 aPatch[off++] = 0x30;
2146 if (!fUsesEax)
2147 aPatch[off++] = 0x58; /* pop eax */
2148 aPatch[off++] = 0x5A; /* pop edx */
2149 aPatch[off++] = 0x59; /* pop ecx */
2150 }
2151 else
2152 {
2153 /*
2154 * TPR read:
2155 *
2156 * push ECX [51]
2157 * push EDX [52]
2158 * push EAX [50]
2159 * mov ECX,0C0000082h [B9 82 00 00 C0]
2160 * rdmsr [0F 32]
2161 * mov EAX,EAX [89 C0]
2162 * pop EAX [58]
2163 * pop EDX [5A]
2164 * pop ECX [59]
2165 * jmp return_address [E9 return_address]
2166 *
2167 */
2168 Assert(pDis->Param1.fUse == DISUSE_REG_GEN32);
2169
2170 if (pDis->Param1.Base.idxGenReg != DISGREG_ECX)
2171 aPatch[off++] = 0x51; /* push ecx */
2172 if (pDis->Param1.Base.idxGenReg != DISGREG_EDX )
2173 aPatch[off++] = 0x52; /* push edx */
2174 if (pDis->Param1.Base.idxGenReg != DISGREG_EAX)
2175 aPatch[off++] = 0x50; /* push eax */
2176
2177 aPatch[off++] = 0x31; /* xor edx, edx */
2178 aPatch[off++] = 0xD2;
2179
2180 aPatch[off++] = 0xB9; /* mov ecx, 0xc0000082 */
2181 *(uint32_t *)&aPatch[off] = MSR_K8_LSTAR;
2182 off += sizeof(uint32_t);
2183
2184 aPatch[off++] = 0x0F; /* rdmsr */
2185 aPatch[off++] = 0x32;
2186
2187 if (pDis->Param1.Base.idxGenReg != DISGREG_EAX)
2188 {
2189 aPatch[off++] = 0x89; /* mov dst_reg, eax */
2190 aPatch[off++] = MAKE_MODRM(3, DISGREG_EAX, pDis->Param1.Base.idxGenReg);
2191 }
2192
2193 if (pDis->Param1.Base.idxGenReg != DISGREG_EAX)
2194 aPatch[off++] = 0x58; /* pop eax */
2195 if (pDis->Param1.Base.idxGenReg != DISGREG_EDX )
2196 aPatch[off++] = 0x5A; /* pop edx */
2197 if (pDis->Param1.Base.idxGenReg != DISGREG_ECX)
2198 aPatch[off++] = 0x59; /* pop ecx */
2199 }
2200 aPatch[off++] = 0xE9; /* jmp return_address */
2201 *(RTRCUINTPTR *)&aPatch[off] = ((RTRCUINTPTR)pCtx->eip + cbOp) - ((RTRCUINTPTR)pVM->hm.s.pFreeGuestPatchMem + off + 4);
2202 off += sizeof(RTRCUINTPTR);
2203
2204 if (pVM->hm.s.pFreeGuestPatchMem + off <= pVM->hm.s.pGuestPatchMem + pVM->hm.s.cbGuestPatchMem)
2205 {
2206 /* Write new code to the patch buffer. */
2207 rc = PGMPhysSimpleWriteGCPtr(pVCpu, pVM->hm.s.pFreeGuestPatchMem, aPatch, off);
2208 AssertRC(rc);
2209
2210#ifdef LOG_ENABLED
2211 uint32_t cbCurInstr;
2212 for (RTGCPTR GCPtrInstr = pVM->hm.s.pFreeGuestPatchMem;
2213 GCPtrInstr < pVM->hm.s.pFreeGuestPatchMem + off;
2214 GCPtrInstr += RT_MAX(cbCurInstr, 1))
2215 {
2216 char szOutput[256];
2217 rc = DBGFR3DisasInstrEx(pVM->pUVM, pVCpu->idCpu, pCtx->cs.Sel, GCPtrInstr, DBGF_DISAS_FLAGS_DEFAULT_MODE,
2218 szOutput, sizeof(szOutput), &cbCurInstr);
2219 if (RT_SUCCESS(rc))
2220 Log(("Patch instr %s\n", szOutput));
2221 else
2222 Log(("%RGv: rc=%Rrc\n", GCPtrInstr, rc));
2223 }
2224#endif
2225
2226 pPatch->aNewOpcode[0] = 0xE9;
2227 *(RTRCUINTPTR *)&pPatch->aNewOpcode[1] = ((RTRCUINTPTR)pVM->hm.s.pFreeGuestPatchMem) - ((RTRCUINTPTR)pCtx->eip + 5);
2228
2229 /* Overwrite the TPR instruction with a jump. */
2230 rc = PGMPhysSimpleWriteGCPtr(pVCpu, pCtx->eip, pPatch->aNewOpcode, 5);
2231 AssertRC(rc);
2232
2233 DBGFR3_DISAS_INSTR_CUR_LOG(pVCpu, "Jump");
2234
2235 pVM->hm.s.pFreeGuestPatchMem += off;
2236 pPatch->cbNewOp = 5;
2237
2238 pPatch->Core.Key = pCtx->eip;
2239 rc = RTAvloU32Insert(&pVM->hm.s.PatchTree, &pPatch->Core);
2240 AssertRC(rc);
2241
2242 pVM->hm.s.cPatches++;
2243 pVM->hm.s.fTPRPatchingActive = true;
2244 STAM_COUNTER_INC(&pVM->hm.s.StatTprPatchSuccess);
2245 return VINF_SUCCESS;
2246 }
2247
2248 Log(("Ran out of space in our patch buffer!\n"));
2249 }
2250 else
2251 Log(("hmR3PatchTprInstr: Failed to patch instr!\n"));
2252
2253
2254 /*
2255 * Save invalid patch, so we will not try again.
2256 */
2257 pPatch = &pVM->hm.s.aPatches[idx];
2258 pPatch->Core.Key = pCtx->eip;
2259 pPatch->enmType = HMTPRINSTR_INVALID;
2260 rc = RTAvloU32Insert(&pVM->hm.s.PatchTree, &pPatch->Core);
2261 AssertRC(rc);
2262 pVM->hm.s.cPatches++;
2263 STAM_COUNTER_INC(&pVM->hm.s.StatTprPatchFailure);
2264 return VINF_SUCCESS;
2265}
2266
2267
2268/**
2269 * Attempt to patch TPR mmio instructions.
2270 *
2271 * @returns VBox status code.
2272 * @param pVM Pointer to the VM.
2273 * @param pVCpu Pointer to the VMCPU.
2274 * @param pCtx Pointer to the guest CPU context.
2275 */
2276VMMR3_INT_DECL(int) HMR3PatchTprInstr(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx)
2277{
2278 NOREF(pCtx);
2279 int rc = VMMR3EmtRendezvous(pVM, VMMEMTRENDEZVOUS_FLAGS_TYPE_ONE_BY_ONE,
2280 pVM->hm.s.pGuestPatchMem ? hmR3PatchTprInstr : hmR3ReplaceTprInstr,
2281 (void *)(uintptr_t)pVCpu->idCpu);
2282 AssertRC(rc);
2283 return rc;
2284}
2285
2286
2287/**
2288 * Checks if a code selector (CS) is suitable for execution
2289 * within VMX when unrestricted execution isn't available.
2290 *
2291 * @returns true if selector is suitable for VMX, otherwise
2292 * false.
2293 * @param pSel Pointer to the selector to check (CS).
2294 * uStackDpl The DPL of the stack segment.
2295 */
2296static bool hmR3IsCodeSelectorOkForVmx(PCPUMSELREG pSel, unsigned uStackDpl)
2297{
2298 bool rc = false;
2299
2300 do
2301 {
2302 /* Segment must be accessed. */
2303 if (!(pSel->Attr.u & X86_SEL_TYPE_ACCESSED))
2304 break;
2305 /* Segment must be a code segment. */
2306 if (!(pSel->Attr.u & X86_SEL_TYPE_CODE))
2307 break;
2308 /* The S bit must be set. */
2309 if (!pSel->Attr.n.u1DescType)
2310 break;
2311 if (pSel->Attr.n.u4Type & X86_SEL_TYPE_CONF)
2312 {
2313 /* For conforming segments, CS.DPL must be <= SS.DPL. */
2314 if (pSel->Attr.n.u2Dpl > uStackDpl)
2315 break;
2316 }
2317 else
2318 {
2319 /* For non-conforming segments, CS.DPL must equal SS.DPL. */
2320 if (pSel->Attr.n.u2Dpl != uStackDpl)
2321 break;
2322 }
2323 /* Segment must be present. */
2324 if (!pSel->Attr.n.u1Present)
2325 break;
2326 /* G bit must be set if any high limit bits are set. */
2327 if ((pSel->u32Limit & 0xfff00000) && !pSel->Attr.n.u1Granularity)
2328 break;
2329 /* G bit must be clear if any low limit bits are clear. */
2330 if ((pSel->u32Limit & 0x0fff) != 0x0fff && pSel->Attr.n.u1Granularity)
2331 break;
2332
2333 rc = true;
2334 } while (0);
2335 return rc;
2336}
2337
2338
2339/**
2340 * Checks if a data selector (DS/ES/FS/GS) is suitable for
2341 * execution within VMX when unrestricted execution isn't
2342 * available.
2343 *
2344 * @returns true if selector is suitable for VMX, otherwise
2345 * false.
2346 * @param pSel Pointer to the selector to check
2347 * (DS/ES/FS/GS).
2348 */
2349static bool hmR3IsDataSelectorOkForVmx(PCPUMSELREG pSel)
2350{
2351 bool rc = false;
2352
2353 /* If attributes are all zero, consider the segment unusable and therefore OK.
2354 * This logic must be in sync with HMVMXR0.cpp!
2355 */
2356 if (!pSel->Attr.u)
2357 return true;
2358
2359 do
2360 {
2361 /* Segment must be accessed. */
2362 if (!(pSel->Attr.u & X86_SEL_TYPE_ACCESSED))
2363 break;
2364 /* Code segments must also be readable. */
2365 if (pSel->Attr.u & X86_SEL_TYPE_CODE && !(pSel->Attr.u & X86_SEL_TYPE_READ))
2366 break;
2367 /* The S bit must be set. */
2368 if (!pSel->Attr.n.u1DescType)
2369 break;
2370 /* Except for conforming segments, DPL >= RPL. */
2371 if (pSel->Attr.n.u4Type <= X86_SEL_TYPE_ER_ACC && pSel->Attr.n.u2Dpl < (pSel->Sel & X86_SEL_RPL))
2372 break;
2373 /* Segment must be present. */
2374 if (!pSel->Attr.n.u1Present)
2375 break;
2376 /* G bit must be set if any high limit bits are set. */
2377 if ((pSel->u32Limit & 0xfff00000) && !pSel->Attr.n.u1Granularity)
2378 break;
2379 /* G bit must be clear if any low limit bits are clear. */
2380 if ((pSel->u32Limit & 0x0fff) != 0x0fff && pSel->Attr.n.u1Granularity)
2381 break;
2382
2383 rc = true;
2384 } while (0);
2385 return rc;
2386}
2387
2388
2389/**
2390 * Checks if the stack selector (SS) is suitable for execution
2391 * within VMX when unrestricted execution isn't available.
2392 *
2393 * @returns true if selector is suitable for VMX, otherwise
2394 * false.
2395 * @param pSel Pointer to the selector to check (SS).
2396 */
2397static bool hmR3IsStackSelectorOkForVmx(PCPUMSELREG pSel)
2398{
2399 bool rc = false;
2400
2401 /* If attributes are all zero, consider the segment unusable and therefore OK.
2402 * This logic must be in sync with HMVMXR0.cpp!
2403 */
2404 if (!pSel->Attr.u)
2405 return true;
2406
2407 do
2408 {
2409 /* Segment must be accessed. */
2410 if (!(pSel->Attr.u & X86_SEL_TYPE_ACCESSED))
2411 break;
2412 /* Segment must be writable. */
2413 if (!(pSel->Attr.u & X86_SEL_TYPE_WRITE))
2414 break;
2415 /* Segment must not be a code segment. */
2416 if (pSel->Attr.u & X86_SEL_TYPE_CODE)
2417 break;
2418 /* The S bit must be set. */
2419 if (!pSel->Attr.n.u1DescType)
2420 break;
2421 /* DPL must equal RPL. */
2422 if (pSel->Attr.n.u2Dpl != (pSel->Sel & X86_SEL_RPL))
2423 break;
2424 /* Segment must be present. */
2425 if (!pSel->Attr.n.u1Present)
2426 break;
2427 /* G bit must be set if any high limit bits are set. */
2428 if ((pSel->u32Limit & 0xfff00000) && !pSel->Attr.n.u1Granularity)
2429 break;
2430 /* G bit must be clear if any low limit bits are clear. */
2431 if ((pSel->u32Limit & 0x0fff) != 0x0fff && pSel->Attr.n.u1Granularity)
2432 break;
2433
2434 rc = true;
2435 } while (0);
2436 return rc;
2437}
2438
2439
2440/**
2441 * Force execution of the current IO code in the recompiler.
2442 *
2443 * @returns VBox status code.
2444 * @param pVM Pointer to the VM.
2445 * @param pCtx Partial VM execution context.
2446 */
2447VMMR3_INT_DECL(int) HMR3EmulateIoBlock(PVM pVM, PCPUMCTX pCtx)
2448{
2449 PVMCPU pVCpu = VMMGetCpu(pVM);
2450
2451 Assert(HMIsEnabled(pVM));
2452 Log(("HMR3EmulateIoBlock\n"));
2453
2454 /* This is primarily intended to speed up Grub, so we don't care about paged protected mode. */
2455 if (HMCanEmulateIoBlockEx(pCtx))
2456 {
2457 Log(("HMR3EmulateIoBlock -> enabled\n"));
2458 pVCpu->hm.s.EmulateIoBlock.fEnabled = true;
2459 pVCpu->hm.s.EmulateIoBlock.GCPtrFunctionEip = pCtx->rip;
2460 pVCpu->hm.s.EmulateIoBlock.cr0 = pCtx->cr0;
2461 return VINF_EM_RESCHEDULE_REM;
2462 }
2463 return VINF_SUCCESS;
2464}
2465
2466
2467/**
2468 * Checks if we can currently use hardware accelerated raw mode.
2469 *
2470 * @returns true if we can currently use hardware acceleration, otherwise false.
2471 * @param pVM Pointer to the VM.
2472 * @param pCtx Partial VM execution context.
2473 */
2474VMMR3DECL(bool) HMR3CanExecuteGuest(PVM pVM, PCPUMCTX pCtx)
2475{
2476 PVMCPU pVCpu = VMMGetCpu(pVM);
2477
2478 Assert(HMIsEnabled(pVM));
2479
2480 /* If we're still executing the IO code, then return false. */
2481 if ( RT_UNLIKELY(pVCpu->hm.s.EmulateIoBlock.fEnabled)
2482 && pCtx->rip < pVCpu->hm.s.EmulateIoBlock.GCPtrFunctionEip + 0x200
2483 && pCtx->rip > pVCpu->hm.s.EmulateIoBlock.GCPtrFunctionEip - 0x200
2484 && pCtx->cr0 == pVCpu->hm.s.EmulateIoBlock.cr0)
2485 return false;
2486
2487 pVCpu->hm.s.EmulateIoBlock.fEnabled = false;
2488
2489 /* AMD-V supports real & protected mode with or without paging. */
2490 if (pVM->hm.s.svm.fEnabled)
2491 {
2492 pVCpu->hm.s.fActive = true;
2493 return true;
2494 }
2495
2496 pVCpu->hm.s.fActive = false;
2497
2498 /* Note! The context supplied by REM is partial. If we add more checks here, be sure to verify that REM provides this info! */
2499 Assert( (pVM->hm.s.vmx.fUnrestrictedGuest && !pVM->hm.s.vmx.pRealModeTSS)
2500 || (!pVM->hm.s.vmx.fUnrestrictedGuest && pVM->hm.s.vmx.pRealModeTSS));
2501
2502 bool fSupportsRealMode = pVM->hm.s.vmx.fUnrestrictedGuest || PDMVmmDevHeapIsEnabled(pVM);
2503 if (!pVM->hm.s.vmx.fUnrestrictedGuest)
2504 {
2505 /*
2506 * The VMM device heap is a requirement for emulating real mode or protected mode without paging with the unrestricted
2507 * guest execution feature i missing (VT-x only).
2508 */
2509 if (fSupportsRealMode)
2510 {
2511 if (CPUMIsGuestInRealModeEx(pCtx))
2512 {
2513 /* In V86 mode (VT-x or not), the CPU enforces real-mode compatible selector
2514 * bases and limits, i.e. limit must be 64K and base must be selector * 16.
2515 * If this is not true, we cannot execute real mode as V86 and have to fall
2516 * back to emulation.
2517 */
2518 if ( pCtx->cs.Sel != (pCtx->cs.u64Base >> 4)
2519 || pCtx->ds.Sel != (pCtx->ds.u64Base >> 4)
2520 || pCtx->es.Sel != (pCtx->es.u64Base >> 4)
2521 || pCtx->ss.Sel != (pCtx->ss.u64Base >> 4)
2522 || pCtx->fs.Sel != (pCtx->fs.u64Base >> 4)
2523 || pCtx->gs.Sel != (pCtx->gs.u64Base >> 4))
2524 {
2525 STAM_COUNTER_INC(&pVCpu->hm.s.StatVmxCheckBadRmSelBase);
2526 return false;
2527 }
2528 if ( (pCtx->cs.u32Limit != 0xffff)
2529 || (pCtx->ds.u32Limit != 0xffff)
2530 || (pCtx->es.u32Limit != 0xffff)
2531 || (pCtx->ss.u32Limit != 0xffff)
2532 || (pCtx->fs.u32Limit != 0xffff)
2533 || (pCtx->gs.u32Limit != 0xffff))
2534 {
2535 STAM_COUNTER_INC(&pVCpu->hm.s.StatVmxCheckBadRmSelLimit);
2536 return false;
2537 }
2538 STAM_COUNTER_INC(&pVCpu->hm.s.StatVmxCheckRmOk);
2539 }
2540 else
2541 {
2542 PGMMODE enmGuestMode = PGMGetGuestMode(pVCpu);
2543 /* Verify the requirements for executing code in protected
2544 mode. VT-x can't handle the CPU state right after a switch
2545 from real to protected mode. (all sorts of RPL & DPL assumptions) */
2546#if VBOX_WITH_OLD_VTX_CODE
2547 if ( pVCpu->hm.s.vmx.enmLastSeenGuestMode == PGMMODE_REAL
2548 && enmGuestMode >= PGMMODE_PROTECTED)
2549#else
2550 if (pVCpu->hm.s.vmx.fWasInRealMode)
2551#endif
2552 {
2553 //@todo: If guest is in V86 mode, these checks should be different!
2554#if VBOX_WITH_OLD_VTX_CODE
2555 if ( (pCtx->cs.Sel & X86_SEL_RPL)
2556 || (pCtx->ds.Sel & X86_SEL_RPL)
2557 || (pCtx->es.Sel & X86_SEL_RPL)
2558 || (pCtx->fs.Sel & X86_SEL_RPL)
2559 || (pCtx->gs.Sel & X86_SEL_RPL)
2560 || (pCtx->ss.Sel & X86_SEL_RPL))
2561 {
2562 STAM_COUNTER_INC(&pVCpu->hm.s.StatVmxCheckBadSel);
2563 return false;
2564 }
2565#else
2566 if ((pCtx->cs.Sel & X86_SEL_RPL) != (pCtx->ss.Sel & X86_SEL_RPL))
2567 {
2568 STAM_COUNTER_INC(&pVCpu->hm.s.StatVmxCheckBadRpl);
2569 return false;
2570 }
2571 if ( !hmR3IsCodeSelectorOkForVmx(&pCtx->cs, pCtx->ss.Attr.n.u2Dpl)
2572 || !hmR3IsDataSelectorOkForVmx(&pCtx->ds)
2573 || !hmR3IsDataSelectorOkForVmx(&pCtx->es)
2574 || !hmR3IsDataSelectorOkForVmx(&pCtx->fs)
2575 || !hmR3IsDataSelectorOkForVmx(&pCtx->gs)
2576 || !hmR3IsStackSelectorOkForVmx(&pCtx->ss))
2577 {
2578 STAM_COUNTER_INC(&pVCpu->hm.s.StatVmxCheckBadSel);
2579 return false;
2580 }
2581#endif
2582 }
2583 /* VT-x also chokes on invalid tr or ldtr selectors (minix) */
2584 if (pCtx->gdtr.cbGdt)
2585 {
2586 if (pCtx->tr.Sel > pCtx->gdtr.cbGdt)
2587 {
2588 STAM_COUNTER_INC(&pVCpu->hm.s.StatVmxCheckBadTr);
2589 return false;
2590 }
2591 else if (pCtx->ldtr.Sel > pCtx->gdtr.cbGdt)
2592 {
2593 STAM_COUNTER_INC(&pVCpu->hm.s.StatVmxCheckBadLdt);
2594 return false;
2595 }
2596 }
2597 STAM_COUNTER_INC(&pVCpu->hm.s.StatVmxCheckPmOk);
2598 }
2599 }
2600 else
2601 {
2602 if ( !CPUMIsGuestInLongModeEx(pCtx)
2603 && !pVM->hm.s.vmx.fUnrestrictedGuest)
2604 {
2605 /** @todo This should (probably) be set on every excursion to the REM,
2606 * however it's too risky right now. So, only apply it when we go
2607 * back to REM for real mode execution. (The XP hack below doesn't
2608 * work reliably without this.)
2609 * Update: Implemented in EM.cpp, see #ifdef EM_NOTIFY_HM. */
2610 for (uint32_t i = 0; i < pVM->cCpus; i++)
2611 pVM->aCpus[i].hm.s.fContextUseFlags |= HM_CHANGED_ALL_GUEST;
2612
2613 if ( !pVM->hm.s.fNestedPaging /* requires a fake PD for real *and* protected mode without paging - stored in the VMM device heap */
2614 || CPUMIsGuestInRealModeEx(pCtx)) /* requires a fake TSS for real mode - stored in the VMM device heap */
2615 return false;
2616
2617 /* Too early for VT-x; Solaris guests will fail with a guru meditation otherwise; same for XP. */
2618 if (pCtx->idtr.pIdt == 0 || pCtx->idtr.cbIdt == 0 || pCtx->tr.Sel == 0)
2619 return false;
2620
2621 /* The guest is about to complete the switch to protected mode. Wait a bit longer. */
2622 /* Windows XP; switch to protected mode; all selectors are marked not present in the
2623 * hidden registers (possible recompiler bug; see load_seg_vm) */
2624 if (pCtx->cs.Attr.n.u1Present == 0)
2625 return false;
2626 if (pCtx->ss.Attr.n.u1Present == 0)
2627 return false;
2628
2629 /* Windows XP: possible same as above, but new recompiler requires new heuristics?
2630 VT-x doesn't seem to like something about the guest state and this stuff avoids it. */
2631 /** @todo This check is actually wrong, it doesn't take the direction of the
2632 * stack segment into account. But, it does the job for now. */
2633 if (pCtx->rsp >= pCtx->ss.u32Limit)
2634 return false;
2635#if 0
2636 if ( pCtx->cs.Sel >= pCtx->gdtr.cbGdt
2637 || pCtx->ss.Sel >= pCtx->gdtr.cbGdt
2638 || pCtx->ds.Sel >= pCtx->gdtr.cbGdt
2639 || pCtx->es.Sel >= pCtx->gdtr.cbGdt
2640 || pCtx->fs.Sel >= pCtx->gdtr.cbGdt
2641 || pCtx->gs.Sel >= pCtx->gdtr.cbGdt)
2642 return false;
2643#endif
2644 }
2645 }
2646 }
2647
2648 if (pVM->hm.s.vmx.fEnabled)
2649 {
2650 uint32_t mask;
2651
2652 /* if bit N is set in cr0_fixed0, then it must be set in the guest's cr0. */
2653 mask = (uint32_t)pVM->hm.s.vmx.msr.vmx_cr0_fixed0;
2654 /* Note: We ignore the NE bit here on purpose; see vmmr0\hmr0.cpp for details. */
2655 mask &= ~X86_CR0_NE;
2656
2657 if (fSupportsRealMode)
2658 {
2659 /* Note: We ignore the PE & PG bits here on purpose; we emulate real and protected mode without paging. */
2660 mask &= ~(X86_CR0_PG|X86_CR0_PE);
2661 }
2662 else
2663 {
2664 /* We support protected mode without paging using identity mapping. */
2665 mask &= ~X86_CR0_PG;
2666 }
2667 if ((pCtx->cr0 & mask) != mask)
2668 return false;
2669
2670 /* if bit N is cleared in cr0_fixed1, then it must be zero in the guest's cr0. */
2671 mask = (uint32_t)~pVM->hm.s.vmx.msr.vmx_cr0_fixed1;
2672 if ((pCtx->cr0 & mask) != 0)
2673 return false;
2674
2675 /* if bit N is set in cr4_fixed0, then it must be set in the guest's cr4. */
2676 mask = (uint32_t)pVM->hm.s.vmx.msr.vmx_cr4_fixed0;
2677 mask &= ~X86_CR4_VMXE;
2678 if ((pCtx->cr4 & mask) != mask)
2679 return false;
2680
2681 /* if bit N is cleared in cr4_fixed1, then it must be zero in the guest's cr4. */
2682 mask = (uint32_t)~pVM->hm.s.vmx.msr.vmx_cr4_fixed1;
2683 if ((pCtx->cr4 & mask) != 0)
2684 return false;
2685
2686 pVCpu->hm.s.fActive = true;
2687 return true;
2688 }
2689
2690 return false;
2691}
2692
2693
2694/**
2695 * Checks if we need to reschedule due to VMM device heap changes.
2696 *
2697 * @returns true if a reschedule is required, otherwise false.
2698 * @param pVM Pointer to the VM.
2699 * @param pCtx VM execution context.
2700 */
2701VMMR3_INT_DECL(bool) HMR3IsRescheduleRequired(PVM pVM, PCPUMCTX pCtx)
2702{
2703 /*
2704 * The VMM device heap is a requirement for emulating real-mode or protected-mode without paging
2705 * when the unrestricted guest execution feature is missing (VT-x only).
2706 */
2707#ifdef VBOX_WITH_OLD_VTX_CODE
2708 if ( pVM->hm.s.vmx.fEnabled
2709 && !pVM->hm.s.vmx.fUnrestrictedGuest
2710 && !CPUMIsGuestInPagedProtectedModeEx(pCtx)
2711 && !PDMVmmDevHeapIsEnabled(pVM)
2712 && (pVM->hm.s.fNestedPaging || CPUMIsGuestInRealModeEx(pCtx)))
2713 return true;
2714#else
2715 if ( pVM->hm.s.vmx.fEnabled
2716 && !pVM->hm.s.vmx.fUnrestrictedGuest
2717 && CPUMIsGuestInRealModeEx(pCtx)
2718 && !PDMVmmDevHeapIsEnabled(pVM))
2719 return true;
2720#endif
2721
2722 return false;
2723}
2724
2725
2726/**
2727 * Notification from EM about a rescheduling into hardware assisted execution
2728 * mode.
2729 *
2730 * @param pVCpu Pointer to the current VMCPU.
2731 */
2732VMMR3_INT_DECL(void) HMR3NotifyScheduled(PVMCPU pVCpu)
2733{
2734 pVCpu->hm.s.fContextUseFlags |= HM_CHANGED_ALL_GUEST;
2735}
2736
2737
2738/**
2739 * Notification from EM about returning from instruction emulation (REM / EM).
2740 *
2741 * @param pVCpu Pointer to the VMCPU.
2742 */
2743VMMR3_INT_DECL(void) HMR3NotifyEmulated(PVMCPU pVCpu)
2744{
2745 pVCpu->hm.s.fContextUseFlags |= HM_CHANGED_ALL_GUEST;
2746}
2747
2748
2749/**
2750 * Checks if we are currently using hardware accelerated raw mode.
2751 *
2752 * @returns true if hardware acceleration is being used, otherwise false.
2753 * @param pVCpu Pointer to the VMCPU.
2754 */
2755VMMR3_INT_DECL(bool) HMR3IsActive(PVMCPU pVCpu)
2756{
2757 return pVCpu->hm.s.fActive;
2758}
2759
2760
2761/**
2762 * External interface for querying whether hardware accelerated raw mode is
2763 * enabled.
2764 *
2765 * @returns true if nested paging is being used, otherwise false.
2766 * @param pUVM The user mode VM handle.
2767 * @sa HMIsEnabled, HMIsEnabledNotMacro.
2768 */
2769VMMR3DECL(bool) HMR3IsEnabled(PUVM pUVM)
2770{
2771 UVM_ASSERT_VALID_EXT_RETURN(pUVM, false);
2772 PVM pVM = pUVM->pVM;
2773 VM_ASSERT_VALID_EXT_RETURN(pVM, false);
2774 return pVM->fHMEnabled; /* Don't use the macro as the GUI may query us very very early. */
2775}
2776
2777
2778/**
2779 * Checks if we are currently using nested paging.
2780 *
2781 * @returns true if nested paging is being used, otherwise false.
2782 * @param pUVM The user mode VM handle.
2783 */
2784VMMR3DECL(bool) HMR3IsNestedPagingActive(PUVM pUVM)
2785{
2786 UVM_ASSERT_VALID_EXT_RETURN(pUVM, false);
2787 PVM pVM = pUVM->pVM;
2788 VM_ASSERT_VALID_EXT_RETURN(pVM, false);
2789 return pVM->hm.s.fNestedPaging;
2790}
2791
2792
2793/**
2794 * Checks if we are currently using VPID in VT-x mode.
2795 *
2796 * @returns true if VPID is being used, otherwise false.
2797 * @param pUVM The user mode VM handle.
2798 */
2799VMMR3DECL(bool) HMR3IsVpidActive(PUVM pUVM)
2800{
2801 UVM_ASSERT_VALID_EXT_RETURN(pUVM, false);
2802 PVM pVM = pUVM->pVM;
2803 VM_ASSERT_VALID_EXT_RETURN(pVM, false);
2804 return pVM->hm.s.vmx.fVpid;
2805}
2806
2807
2808/**
2809 * Checks if we are currently using VT-x unrestricted execution,
2810 * aka UX.
2811 *
2812 * @returns true if UX is being used, otherwise false.
2813 * @param pUVM The user mode VM handle.
2814 */
2815VMMR3DECL(bool) HMR3IsUXActive(PUVM pUVM)
2816{
2817 UVM_ASSERT_VALID_EXT_RETURN(pUVM, false);
2818 PVM pVM = pUVM->pVM;
2819 VM_ASSERT_VALID_EXT_RETURN(pVM, false);
2820 return pVM->hm.s.vmx.fUnrestrictedGuest;
2821}
2822
2823
2824/**
2825 * Checks if internal events are pending. In that case we are not allowed to dispatch interrupts.
2826 *
2827 * @returns true if an internal event is pending, otherwise false.
2828 * @param pVM Pointer to the VM.
2829 */
2830VMMR3_INT_DECL(bool) HMR3IsEventPending(PVMCPU pVCpu)
2831{
2832 return HMIsEnabled(pVCpu->pVMR3) && pVCpu->hm.s.Event.fPending;
2833}
2834
2835
2836/**
2837 * Checks if the VMX-preemption timer is being used.
2838 *
2839 * @returns true if the VMX-preemption timer is being used, otherwise false.
2840 * @param pVM Pointer to the VM.
2841 */
2842VMMR3_INT_DECL(bool) HMR3IsVmxPreemptionTimerUsed(PVM pVM)
2843{
2844 return HMIsEnabled(pVM)
2845 && pVM->hm.s.vmx.fEnabled
2846 && pVM->hm.s.vmx.fUsePreemptTimer;
2847}
2848
2849
2850/**
2851 * Restart an I/O instruction that was refused in ring-0
2852 *
2853 * @returns Strict VBox status code. Informational status codes other than the one documented
2854 * here are to be treated as internal failure. Use IOM_SUCCESS() to check for success.
2855 * @retval VINF_SUCCESS Success.
2856 * @retval VINF_EM_FIRST-VINF_EM_LAST Success with some exceptions (see IOM_SUCCESS()), the
2857 * status code must be passed on to EM.
2858 * @retval VERR_NOT_FOUND if no pending I/O instruction.
2859 *
2860 * @param pVM Pointer to the VM.
2861 * @param pVCpu Pointer to the VMCPU.
2862 * @param pCtx Pointer to the guest CPU context.
2863 */
2864VMMR3_INT_DECL(VBOXSTRICTRC) HMR3RestartPendingIOInstr(PVM pVM, PVMCPU pVCpu, PCPUMCTX pCtx)
2865{
2866 HMPENDINGIO enmType = pVCpu->hm.s.PendingIO.enmType;
2867
2868 pVCpu->hm.s.PendingIO.enmType = HMPENDINGIO_INVALID;
2869
2870 if ( pVCpu->hm.s.PendingIO.GCPtrRip != pCtx->rip
2871 || enmType == HMPENDINGIO_INVALID)
2872 return VERR_NOT_FOUND;
2873
2874 VBOXSTRICTRC rcStrict;
2875 switch (enmType)
2876 {
2877 case HMPENDINGIO_PORT_READ:
2878 {
2879 uint32_t uAndVal = pVCpu->hm.s.PendingIO.s.Port.uAndVal;
2880 uint32_t u32Val = 0;
2881
2882 rcStrict = IOMIOPortRead(pVM, pVCpu, pVCpu->hm.s.PendingIO.s.Port.uPort,
2883 &u32Val,
2884 pVCpu->hm.s.PendingIO.s.Port.cbSize);
2885 if (IOM_SUCCESS(rcStrict))
2886 {
2887 /* Write back to the EAX register. */
2888 pCtx->eax = (pCtx->eax & ~uAndVal) | (u32Val & uAndVal);
2889 pCtx->rip = pVCpu->hm.s.PendingIO.GCPtrRipNext;
2890 }
2891 break;
2892 }
2893
2894 case HMPENDINGIO_PORT_WRITE:
2895 rcStrict = IOMIOPortWrite(pVM, pVCpu, pVCpu->hm.s.PendingIO.s.Port.uPort,
2896 pCtx->eax & pVCpu->hm.s.PendingIO.s.Port.uAndVal,
2897 pVCpu->hm.s.PendingIO.s.Port.cbSize);
2898 if (IOM_SUCCESS(rcStrict))
2899 pCtx->rip = pVCpu->hm.s.PendingIO.GCPtrRipNext;
2900 break;
2901
2902 default:
2903 AssertLogRelFailedReturn(VERR_HM_UNKNOWN_IO_INSTRUCTION);
2904 }
2905
2906 return rcStrict;
2907}
2908
2909
2910/**
2911 * Check fatal VT-x/AMD-V error and produce some meaningful
2912 * log release message.
2913 *
2914 * @param pVM Pointer to the VM.
2915 * @param iStatusCode VBox status code.
2916 */
2917VMMR3_INT_DECL(void) HMR3CheckError(PVM pVM, int iStatusCode)
2918{
2919 for (VMCPUID i = 0; i < pVM->cCpus; i++)
2920 {
2921 switch (iStatusCode)
2922 {
2923 case VERR_VMX_INVALID_VMCS_FIELD:
2924 break;
2925
2926 case VERR_VMX_INVALID_VMCS_PTR:
2927 LogRel(("HM: VERR_VMX_INVALID_VMCS_PTR:\n"));
2928 LogRel(("HM: CPU%d Current pointer %RGp vs %RGp\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.u64VMCSPhys, pVM->aCpus[i].hm.s.vmx.HCPhysVmcs));
2929 LogRel(("HM: CPU%d Current VMCS version %x\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.u32VMCSRevision));
2930 LogRel(("HM: CPU%d Entered Cpu %d\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.idEnteredCpu));
2931 LogRel(("HM: CPU%d Current Cpu %d\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.idCurrentCpu));
2932 break;
2933
2934 case VERR_VMX_UNABLE_TO_START_VM:
2935 LogRel(("HM: VERR_VMX_UNABLE_TO_START_VM:\n"));
2936 LogRel(("HM: CPU%d instruction error %#x\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.u32InstrError));
2937 LogRel(("HM: CPU%d exit reason %#x\n", i, pVM->aCpus[i].hm.s.vmx.lasterror.u32ExitReason));
2938 if (pVM->aCpus[i].hm.s.vmx.lasterror.u32InstrError == VMX_ERROR_VMENTRY_INVALID_CONTROL_FIELDS)
2939 {
2940 LogRel(("HM: Cpu%d PinCtls %#RX32\n", i, pVM->aCpus[i].hm.s.vmx.u32PinCtls));
2941 LogRel(("HM: Cpu%d ProcCtls %#RX32\n", i, pVM->aCpus[i].hm.s.vmx.u32ProcCtls));
2942 LogRel(("HM: Cpu%d ProcCtls2 %#RX32\n", i, pVM->aCpus[i].hm.s.vmx.u32ProcCtls2));
2943 LogRel(("HM: Cpu%d EntryCtls %#RX32\n", i, pVM->aCpus[i].hm.s.vmx.u32EntryCtls));
2944 LogRel(("HM: Cpu%d ExitCtls %#RX32\n", i, pVM->aCpus[i].hm.s.vmx.u32ExitCtls));
2945 LogRel(("HM: Cpu%d MSRBitmapPhys %#RHp\n", i, pVM->aCpus[i].hm.s.vmx.HCPhysMsrBitmap));
2946#ifdef VBOX_WITH_AUTO_MSR_LOAD_RESTORE
2947 LogRel(("HM: Cpu%d GuestMSRPhys %#RHp\n", i, pVM->aCpus[i].hm.s.vmx.HCPhysGuestMsr));
2948 LogRel(("HM: Cpu%d HostMsrPhys %#RHp\n", i, pVM->aCpus[i].hm.s.vmx.HCPhysHostMsr));
2949 LogRel(("HM: Cpu%d cGuestMSRs %u\n", i, pVM->aCpus[i].hm.s.vmx.cGuestMsrs));
2950#endif
2951 }
2952 /** @todo Log VM-entry event injection control fields
2953 * VMX_VMCS_CTRL_ENTRY_IRQ_INFO, VMX_VMCS_CTRL_ENTRY_EXCEPTION_ERRCODE
2954 * and VMX_VMCS_CTRL_ENTRY_INSTR_LENGTH from the VMCS. */
2955 break;
2956
2957 case VERR_VMX_INVALID_VMXON_PTR:
2958 break;
2959 }
2960 }
2961
2962 if (iStatusCode == VERR_VMX_UNABLE_TO_START_VM)
2963 {
2964 LogRel(("VERR_VMX_UNABLE_TO_START_VM: VM-entry allowed %x\n", pVM->hm.s.vmx.msr.vmx_entry.n.allowed1));
2965 LogRel(("VERR_VMX_UNABLE_TO_START_VM: VM-entry disallowed %x\n", pVM->hm.s.vmx.msr.vmx_entry.n.disallowed0));
2966 }
2967}
2968
2969
2970/**
2971 * Execute state save operation.
2972 *
2973 * @returns VBox status code.
2974 * @param pVM Pointer to the VM.
2975 * @param pSSM SSM operation handle.
2976 */
2977static DECLCALLBACK(int) hmR3Save(PVM pVM, PSSMHANDLE pSSM)
2978{
2979 int rc;
2980
2981 Log(("hmR3Save:\n"));
2982
2983 for (VMCPUID i = 0; i < pVM->cCpus; i++)
2984 {
2985 /*
2986 * Save the basic bits - fortunately all the other things can be resynced on load.
2987 */
2988 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hm.s.Event.fPending);
2989 AssertRCReturn(rc, rc);
2990 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hm.s.Event.u32ErrCode);
2991 AssertRCReturn(rc, rc);
2992 rc = SSMR3PutU64(pSSM, pVM->aCpus[i].hm.s.Event.u64IntrInfo);
2993 AssertRCReturn(rc, rc);
2994
2995#ifdef VBOX_WITH_OLD_VTX_CODE
2996 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hm.s.vmx.enmLastSeenGuestMode);
2997 AssertRCReturn(rc, rc);
2998 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hm.s.vmx.enmCurrGuestMode);
2999 AssertRCReturn(rc, rc);
3000 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hm.s.vmx.enmPrevGuestMode);
3001 AssertRCReturn(rc, rc);
3002#else
3003 //@todo: We only need to save pVM->aCpus[i].hm.s.vmx.fWasInRealMode and
3004 // perhaps not even that (the initial value of 'true' is safe).
3005 uint32_t u32Dummy = PGMMODE_REAL;
3006 rc = SSMR3PutU32(pSSM, u32Dummy);
3007 AssertRCReturn(rc, rc);
3008 rc = SSMR3PutU32(pSSM, u32Dummy);
3009 AssertRCReturn(rc, rc);
3010 rc = SSMR3PutU32(pSSM, u32Dummy);
3011 AssertRCReturn(rc, rc);
3012#endif
3013 }
3014#ifdef VBOX_HM_WITH_GUEST_PATCHING
3015 rc = SSMR3PutGCPtr(pSSM, pVM->hm.s.pGuestPatchMem);
3016 AssertRCReturn(rc, rc);
3017 rc = SSMR3PutGCPtr(pSSM, pVM->hm.s.pFreeGuestPatchMem);
3018 AssertRCReturn(rc, rc);
3019 rc = SSMR3PutU32(pSSM, pVM->hm.s.cbGuestPatchMem);
3020 AssertRCReturn(rc, rc);
3021
3022 /* Store all the guest patch records too. */
3023 rc = SSMR3PutU32(pSSM, pVM->hm.s.cPatches);
3024 AssertRCReturn(rc, rc);
3025
3026 for (unsigned i = 0; i < pVM->hm.s.cPatches; i++)
3027 {
3028 PHMTPRPATCH pPatch = &pVM->hm.s.aPatches[i];
3029
3030 rc = SSMR3PutU32(pSSM, pPatch->Core.Key);
3031 AssertRCReturn(rc, rc);
3032
3033 rc = SSMR3PutMem(pSSM, pPatch->aOpcode, sizeof(pPatch->aOpcode));
3034 AssertRCReturn(rc, rc);
3035
3036 rc = SSMR3PutU32(pSSM, pPatch->cbOp);
3037 AssertRCReturn(rc, rc);
3038
3039 rc = SSMR3PutMem(pSSM, pPatch->aNewOpcode, sizeof(pPatch->aNewOpcode));
3040 AssertRCReturn(rc, rc);
3041
3042 rc = SSMR3PutU32(pSSM, pPatch->cbNewOp);
3043 AssertRCReturn(rc, rc);
3044
3045 AssertCompileSize(HMTPRINSTR, 4);
3046 rc = SSMR3PutU32(pSSM, (uint32_t)pPatch->enmType);
3047 AssertRCReturn(rc, rc);
3048
3049 rc = SSMR3PutU32(pSSM, pPatch->uSrcOperand);
3050 AssertRCReturn(rc, rc);
3051
3052 rc = SSMR3PutU32(pSSM, pPatch->uDstOperand);
3053 AssertRCReturn(rc, rc);
3054
3055 rc = SSMR3PutU32(pSSM, pPatch->pJumpTarget);
3056 AssertRCReturn(rc, rc);
3057
3058 rc = SSMR3PutU32(pSSM, pPatch->cFaults);
3059 AssertRCReturn(rc, rc);
3060 }
3061#endif
3062 return VINF_SUCCESS;
3063}
3064
3065
3066/**
3067 * Execute state load operation.
3068 *
3069 * @returns VBox status code.
3070 * @param pVM Pointer to the VM.
3071 * @param pSSM SSM operation handle.
3072 * @param uVersion Data layout version.
3073 * @param uPass The data pass.
3074 */
3075static DECLCALLBACK(int) hmR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass)
3076{
3077 int rc;
3078
3079 Log(("hmR3Load:\n"));
3080 Assert(uPass == SSM_PASS_FINAL); NOREF(uPass);
3081
3082 /*
3083 * Validate version.
3084 */
3085 if ( uVersion != HM_SSM_VERSION
3086 && uVersion != HM_SSM_VERSION_NO_PATCHING
3087 && uVersion != HM_SSM_VERSION_2_0_X)
3088 {
3089 AssertMsgFailed(("hmR3Load: Invalid version uVersion=%d!\n", uVersion));
3090 return VERR_SSM_UNSUPPORTED_DATA_UNIT_VERSION;
3091 }
3092 for (VMCPUID i = 0; i < pVM->cCpus; i++)
3093 {
3094 rc = SSMR3GetU32(pSSM, &pVM->aCpus[i].hm.s.Event.fPending);
3095 AssertRCReturn(rc, rc);
3096 rc = SSMR3GetU32(pSSM, &pVM->aCpus[i].hm.s.Event.u32ErrCode);
3097 AssertRCReturn(rc, rc);
3098 rc = SSMR3GetU64(pSSM, &pVM->aCpus[i].hm.s.Event.u64IntrInfo);
3099 AssertRCReturn(rc, rc);
3100
3101 if (uVersion >= HM_SSM_VERSION_NO_PATCHING)
3102 {
3103 uint32_t val;
3104
3105#ifdef VBOX_WITH_OLD_VTX_CODE
3106 rc = SSMR3GetU32(pSSM, &val);
3107 AssertRCReturn(rc, rc);
3108 pVM->aCpus[i].hm.s.vmx.enmLastSeenGuestMode = (PGMMODE)val;
3109
3110 rc = SSMR3GetU32(pSSM, &val);
3111 AssertRCReturn(rc, rc);
3112 pVM->aCpus[i].hm.s.vmx.enmCurrGuestMode = (PGMMODE)val;
3113
3114 rc = SSMR3GetU32(pSSM, &val);
3115 AssertRCReturn(rc, rc);
3116 pVM->aCpus[i].hm.s.vmx.enmPrevGuestMode = (PGMMODE)val;
3117#else
3118 //@todo: See note above re saving enmLastSeenGuestMode
3119 rc = SSMR3GetU32(pSSM, &val);
3120 AssertRCReturn(rc, rc);
3121 rc = SSMR3GetU32(pSSM, &val);
3122 AssertRCReturn(rc, rc);
3123 rc = SSMR3GetU32(pSSM, &val);
3124 AssertRCReturn(rc, rc);
3125#endif
3126 }
3127 }
3128#ifdef VBOX_HM_WITH_GUEST_PATCHING
3129 if (uVersion > HM_SSM_VERSION_NO_PATCHING)
3130 {
3131 rc = SSMR3GetGCPtr(pSSM, &pVM->hm.s.pGuestPatchMem);
3132 AssertRCReturn(rc, rc);
3133 rc = SSMR3GetGCPtr(pSSM, &pVM->hm.s.pFreeGuestPatchMem);
3134 AssertRCReturn(rc, rc);
3135 rc = SSMR3GetU32(pSSM, &pVM->hm.s.cbGuestPatchMem);
3136 AssertRCReturn(rc, rc);
3137
3138 /* Fetch all TPR patch records. */
3139 rc = SSMR3GetU32(pSSM, &pVM->hm.s.cPatches);
3140 AssertRCReturn(rc, rc);
3141
3142 for (unsigned i = 0; i < pVM->hm.s.cPatches; i++)
3143 {
3144 PHMTPRPATCH pPatch = &pVM->hm.s.aPatches[i];
3145
3146 rc = SSMR3GetU32(pSSM, &pPatch->Core.Key);
3147 AssertRCReturn(rc, rc);
3148
3149 rc = SSMR3GetMem(pSSM, pPatch->aOpcode, sizeof(pPatch->aOpcode));
3150 AssertRCReturn(rc, rc);
3151
3152 rc = SSMR3GetU32(pSSM, &pPatch->cbOp);
3153 AssertRCReturn(rc, rc);
3154
3155 rc = SSMR3GetMem(pSSM, pPatch->aNewOpcode, sizeof(pPatch->aNewOpcode));
3156 AssertRCReturn(rc, rc);
3157
3158 rc = SSMR3GetU32(pSSM, &pPatch->cbNewOp);
3159 AssertRCReturn(rc, rc);
3160
3161 rc = SSMR3GetU32(pSSM, (uint32_t *)&pPatch->enmType);
3162 AssertRCReturn(rc, rc);
3163
3164 if (pPatch->enmType == HMTPRINSTR_JUMP_REPLACEMENT)
3165 pVM->hm.s.fTPRPatchingActive = true;
3166
3167 Assert(pPatch->enmType == HMTPRINSTR_JUMP_REPLACEMENT || pVM->hm.s.fTPRPatchingActive == false);
3168
3169 rc = SSMR3GetU32(pSSM, &pPatch->uSrcOperand);
3170 AssertRCReturn(rc, rc);
3171
3172 rc = SSMR3GetU32(pSSM, &pPatch->uDstOperand);
3173 AssertRCReturn(rc, rc);
3174
3175 rc = SSMR3GetU32(pSSM, &pPatch->cFaults);
3176 AssertRCReturn(rc, rc);
3177
3178 rc = SSMR3GetU32(pSSM, &pPatch->pJumpTarget);
3179 AssertRCReturn(rc, rc);
3180
3181 Log(("hmR3Load: patch %d\n", i));
3182 Log(("Key = %x\n", pPatch->Core.Key));
3183 Log(("cbOp = %d\n", pPatch->cbOp));
3184 Log(("cbNewOp = %d\n", pPatch->cbNewOp));
3185 Log(("type = %d\n", pPatch->enmType));
3186 Log(("srcop = %d\n", pPatch->uSrcOperand));
3187 Log(("dstop = %d\n", pPatch->uDstOperand));
3188 Log(("cFaults = %d\n", pPatch->cFaults));
3189 Log(("target = %x\n", pPatch->pJumpTarget));
3190 rc = RTAvloU32Insert(&pVM->hm.s.PatchTree, &pPatch->Core);
3191 AssertRC(rc);
3192 }
3193 }
3194#endif
3195
3196 return VINF_SUCCESS;
3197}
3198
Note: See TracBrowser for help on using the repository browser.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette