1 | ; $Id: CPUMInternal.mac 82968 2020-02-04 10:35:17Z vboxsync $
|
---|
2 | ;; @file
|
---|
3 | ; CPUM - Internal header file (asm).
|
---|
4 | ;
|
---|
5 |
|
---|
6 | ;
|
---|
7 | ; Copyright (C) 2006-2020 Oracle Corporation
|
---|
8 | ;
|
---|
9 | ; This file is part of VirtualBox Open Source Edition (OSE), as
|
---|
10 | ; available from http://www.virtualbox.org. This file is free software;
|
---|
11 | ; you can redistribute it and/or modify it under the terms of the GNU
|
---|
12 | ; General Public License (GPL) as published by the Free Software
|
---|
13 | ; Foundation, in version 2 as it comes in the "COPYING" file of the
|
---|
14 | ; VirtualBox OSE distribution. VirtualBox OSE is distributed in the
|
---|
15 | ; hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
|
---|
16 | ;
|
---|
17 |
|
---|
18 | %include "VBox/asmdefs.mac"
|
---|
19 | %include "VBox/vmm/cpum.mac"
|
---|
20 |
|
---|
21 | ;; Check sanity.
|
---|
22 | %ifdef VBOX_WITH_KERNEL_USING_XMM
|
---|
23 | %ifndef IN_RING0
|
---|
24 | %error "What? We've got code assuming VBOX_WITH_KERNEL_USING_XMM is only defined in ring-0!"
|
---|
25 | %endif
|
---|
26 | %endif
|
---|
27 |
|
---|
28 | ;; For numeric expressions
|
---|
29 | %ifdef RT_ARCH_AMD64
|
---|
30 | %define CPUM_IS_AMD64 1
|
---|
31 | %else
|
---|
32 | %define CPUM_IS_AMD64 0
|
---|
33 | %endif
|
---|
34 |
|
---|
35 |
|
---|
36 | ;;
|
---|
37 | ; CPU info
|
---|
38 | struc CPUMINFO
|
---|
39 | .cMsrRanges resd 1 ; uint32_t
|
---|
40 | .fMsrMask resd 1 ; uint32_t
|
---|
41 | .fMxCsrMask resd 1 ; uint32_t
|
---|
42 | .cCpuIdLeaves resd 1 ; uint32_t
|
---|
43 | .iFirstExtCpuIdLeaf resd 1 ; uint32_t
|
---|
44 | .enmUnknownCpuIdMethod resd 1 ; CPUMUNKNOWNCPUID
|
---|
45 | .DefCpuId resb CPUMCPUID_size ; CPUMCPUID
|
---|
46 | .uScalableBusFreq resq 1 ; uint64_t
|
---|
47 | .paMsrRangesR0 RTR0PTR_RES 1 ; R0PTRTYPE(PCPUMMSRRANGE)
|
---|
48 | .paCpuIdLeavesR0 RTR0PTR_RES 1 ; R0PTRTYPE(PCPUMCPUIDLEAF)
|
---|
49 | .paMsrRangesR3 RTR3PTR_RES 1 ; R3PTRTYPE(PCPUMMSRRANGE)
|
---|
50 | .paCpuIdLeavesR3 RTR3PTR_RES 1 ; R3PTRTYPE(PCPUMCPUIDLEAF)
|
---|
51 | endstruc
|
---|
52 |
|
---|
53 |
|
---|
54 | %define CPUM_USED_FPU_HOST RT_BIT(0)
|
---|
55 | %define CPUM_USED_FPU_GUEST RT_BIT(10)
|
---|
56 | %define CPUM_USED_FPU_SINCE_REM RT_BIT(1)
|
---|
57 | %define CPUM_USED_MANUAL_XMM_RESTORE RT_BIT(2)
|
---|
58 | %define CPUM_USE_SYSENTER RT_BIT(3)
|
---|
59 | %define CPUM_USE_SYSCALL RT_BIT(4)
|
---|
60 | %define CPUM_USE_DEBUG_REGS_HOST RT_BIT(5)
|
---|
61 | %define CPUM_USED_DEBUG_REGS_HOST RT_BIT(6)
|
---|
62 | %define CPUM_USE_DEBUG_REGS_HYPER RT_BIT(7)
|
---|
63 | %define CPUM_USED_DEBUG_REGS_HYPER RT_BIT(8)
|
---|
64 | %define CPUM_USED_DEBUG_REGS_GUEST RT_BIT(9)
|
---|
65 | %define CPUM_SYNC_FPU_STATE RT_BIT(16)
|
---|
66 | %define CPUM_SYNC_DEBUG_REGS_GUEST RT_BIT(17)
|
---|
67 | %define CPUM_SYNC_DEBUG_REGS_HYPER RT_BIT(18)
|
---|
68 | %define CPUM_USE_FFXSR_LEAKY RT_BIT(19)
|
---|
69 | %define CPUM_USE_SUPPORTS_LONGMODE RT_BIT(20)
|
---|
70 |
|
---|
71 | %define CPUM_HANDLER_DS 1
|
---|
72 | %define CPUM_HANDLER_ES 2
|
---|
73 | %define CPUM_HANDLER_FS 3
|
---|
74 | %define CPUM_HANDLER_GS 4
|
---|
75 | %define CPUM_HANDLER_IRET 5
|
---|
76 | %define CPUM_HANDLER_TYPEMASK 0ffh
|
---|
77 | %define CPUM_HANDLER_CTXCORE_IN_EBP RT_BIT(31)
|
---|
78 |
|
---|
79 |
|
---|
80 | struc CPUM
|
---|
81 | ;...
|
---|
82 | .fHostUseFlags resd 1
|
---|
83 |
|
---|
84 | ; CR4 masks
|
---|
85 | .CR4.AndMask resd 1
|
---|
86 | .CR4.OrMask resd 1
|
---|
87 | .u8PortableCpuIdLevel resb 1
|
---|
88 | .fPendingRestore resb 1
|
---|
89 |
|
---|
90 | alignb 8
|
---|
91 | .fXStateGuestMask resq 1
|
---|
92 | .fXStateHostMask resq 1
|
---|
93 |
|
---|
94 | alignb 64
|
---|
95 | .HostFeatures resb 48
|
---|
96 | .GuestFeatures resb 48
|
---|
97 | .GuestInfo resb RTHCPTR_CB*4 + 4*12
|
---|
98 |
|
---|
99 | ; Patch manager saved state compatability CPUID leaf arrays
|
---|
100 | .aGuestCpuIdPatmStd resb 16*6
|
---|
101 | .aGuestCpuIdPatmExt resb 16*10
|
---|
102 | .aGuestCpuIdPatmCentaur resb 16*4
|
---|
103 |
|
---|
104 | alignb 8
|
---|
105 | .cMsrWrites resq 1
|
---|
106 | .cMsrWritesToIgnoredBits resq 1
|
---|
107 | .cMsrWritesRaiseGp resq 1
|
---|
108 | .cMsrWritesUnknown resq 1
|
---|
109 | .cMsrReads resq 1
|
---|
110 | .cMsrReadsRaiseGp resq 1
|
---|
111 | .cMsrReadsUnknown resq 1
|
---|
112 | endstruc
|
---|
113 |
|
---|
114 | struc CPUMCPU
|
---|
115 | ;
|
---|
116 | ; Guest context state
|
---|
117 | ; (Identical to the .Hyper chunk below and to CPUMCTX in cpum.mac.)
|
---|
118 | ;
|
---|
119 | .Guest resq 0
|
---|
120 | .Guest.eax resq 1
|
---|
121 | .Guest.ecx resq 1
|
---|
122 | .Guest.edx resq 1
|
---|
123 | .Guest.ebx resq 1
|
---|
124 | .Guest.esp resq 1
|
---|
125 | .Guest.ebp resq 1
|
---|
126 | .Guest.esi resq 1
|
---|
127 | .Guest.edi resq 1
|
---|
128 | .Guest.r8 resq 1
|
---|
129 | .Guest.r9 resq 1
|
---|
130 | .Guest.r10 resq 1
|
---|
131 | .Guest.r11 resq 1
|
---|
132 | .Guest.r12 resq 1
|
---|
133 | .Guest.r13 resq 1
|
---|
134 | .Guest.r14 resq 1
|
---|
135 | .Guest.r15 resq 1
|
---|
136 | .Guest.es.Sel resw 1
|
---|
137 | .Guest.es.PaddingSel resw 1
|
---|
138 | .Guest.es.ValidSel resw 1
|
---|
139 | .Guest.es.fFlags resw 1
|
---|
140 | .Guest.es.u64Base resq 1
|
---|
141 | .Guest.es.u32Limit resd 1
|
---|
142 | .Guest.es.Attr resd 1
|
---|
143 | .Guest.cs.Sel resw 1
|
---|
144 | .Guest.cs.PaddingSel resw 1
|
---|
145 | .Guest.cs.ValidSel resw 1
|
---|
146 | .Guest.cs.fFlags resw 1
|
---|
147 | .Guest.cs.u64Base resq 1
|
---|
148 | .Guest.cs.u32Limit resd 1
|
---|
149 | .Guest.cs.Attr resd 1
|
---|
150 | .Guest.ss.Sel resw 1
|
---|
151 | .Guest.ss.PaddingSel resw 1
|
---|
152 | .Guest.ss.ValidSel resw 1
|
---|
153 | .Guest.ss.fFlags resw 1
|
---|
154 | .Guest.ss.u64Base resq 1
|
---|
155 | .Guest.ss.u32Limit resd 1
|
---|
156 | .Guest.ss.Attr resd 1
|
---|
157 | .Guest.ds.Sel resw 1
|
---|
158 | .Guest.ds.PaddingSel resw 1
|
---|
159 | .Guest.ds.ValidSel resw 1
|
---|
160 | .Guest.ds.fFlags resw 1
|
---|
161 | .Guest.ds.u64Base resq 1
|
---|
162 | .Guest.ds.u32Limit resd 1
|
---|
163 | .Guest.ds.Attr resd 1
|
---|
164 | .Guest.fs.Sel resw 1
|
---|
165 | .Guest.fs.PaddingSel resw 1
|
---|
166 | .Guest.fs.ValidSel resw 1
|
---|
167 | .Guest.fs.fFlags resw 1
|
---|
168 | .Guest.fs.u64Base resq 1
|
---|
169 | .Guest.fs.u32Limit resd 1
|
---|
170 | .Guest.fs.Attr resd 1
|
---|
171 | .Guest.gs.Sel resw 1
|
---|
172 | .Guest.gs.PaddingSel resw 1
|
---|
173 | .Guest.gs.ValidSel resw 1
|
---|
174 | .Guest.gs.fFlags resw 1
|
---|
175 | .Guest.gs.u64Base resq 1
|
---|
176 | .Guest.gs.u32Limit resd 1
|
---|
177 | .Guest.gs.Attr resd 1
|
---|
178 | .Guest.eip resq 1
|
---|
179 | .Guest.eflags resq 1
|
---|
180 | .Guest.cr0 resq 1
|
---|
181 | .Guest.cr2 resq 1
|
---|
182 | .Guest.cr3 resq 1
|
---|
183 | .Guest.cr4 resq 1
|
---|
184 | .Guest.dr resq 8
|
---|
185 | .Guest.gdtrPadding resw 3
|
---|
186 | .Guest.gdtr resw 0
|
---|
187 | .Guest.gdtr.cbGdt resw 1
|
---|
188 | .Guest.gdtr.pGdt resq 1
|
---|
189 | .Guest.idtrPadding resw 3
|
---|
190 | .Guest.idtr resw 0
|
---|
191 | .Guest.idtr.cbIdt resw 1
|
---|
192 | .Guest.idtr.pIdt resq 1
|
---|
193 | .Guest.ldtr.Sel resw 1
|
---|
194 | .Guest.ldtr.PaddingSel resw 1
|
---|
195 | .Guest.ldtr.ValidSel resw 1
|
---|
196 | .Guest.ldtr.fFlags resw 1
|
---|
197 | .Guest.ldtr.u64Base resq 1
|
---|
198 | .Guest.ldtr.u32Limit resd 1
|
---|
199 | .Guest.ldtr.Attr resd 1
|
---|
200 | .Guest.tr.Sel resw 1
|
---|
201 | .Guest.tr.PaddingSel resw 1
|
---|
202 | .Guest.tr.ValidSel resw 1
|
---|
203 | .Guest.tr.fFlags resw 1
|
---|
204 | .Guest.tr.u64Base resq 1
|
---|
205 | .Guest.tr.u32Limit resd 1
|
---|
206 | .Guest.tr.Attr resd 1
|
---|
207 | .Guest.SysEnter.cs resb 8
|
---|
208 | .Guest.SysEnter.eip resb 8
|
---|
209 | .Guest.SysEnter.esp resb 8
|
---|
210 | .Guest.msrEFER resb 8
|
---|
211 | .Guest.msrSTAR resb 8
|
---|
212 | .Guest.msrPAT resb 8
|
---|
213 | .Guest.msrLSTAR resb 8
|
---|
214 | .Guest.msrCSTAR resb 8
|
---|
215 | .Guest.msrSFMASK resb 8
|
---|
216 | .Guest.msrKERNELGSBASE resb 8
|
---|
217 | .Guest.uMsrPadding0 resb 8
|
---|
218 | alignb 8
|
---|
219 | .Guest.aXcr resq 2
|
---|
220 | .Guest.fXStateMask resq 1
|
---|
221 | .Guest.pXStateR0 RTR0PTR_RES 1
|
---|
222 | alignb 8
|
---|
223 | .Guest.pXStateR3 RTR3PTR_RES 1
|
---|
224 | alignb 8
|
---|
225 | .Guest.aoffXState resw 64
|
---|
226 | .Guest.fWorldSwitcher resd 1
|
---|
227 | alignb 8
|
---|
228 | .Guest.fExtrn resq 1
|
---|
229 | alignb 8
|
---|
230 | .Guest.hwvirt.svm.uMsrHSavePa resq 1
|
---|
231 | .Guest.hwvirt.svm.GCPhysVmcb resq 1
|
---|
232 | .Guest.hwvirt.svm.pVmcbR0 RTR0PTR_RES 1
|
---|
233 | alignb 8
|
---|
234 | .Guest.hwvirt.svm.pVmcbR3 RTR3PTR_RES 1
|
---|
235 | alignb 8
|
---|
236 | .Guest.hwvirt.svm.HostState resb 184
|
---|
237 | .Guest.hwvirt.svm.uPrevPauseTick resq 1
|
---|
238 | .Guest.hwvirt.svm.cPauseFilter resw 1
|
---|
239 | .Guest.hwvirt.svm.cPauseFilterThreshold resw 1
|
---|
240 | .Guest.hwvirt.svm.fInterceptEvents resb 1
|
---|
241 | alignb 8
|
---|
242 | .Guest.hwvirt.svm.pvMsrBitmapR0 RTR0PTR_RES 1
|
---|
243 | alignb 8
|
---|
244 | .Guest.hwvirt.svm.pvMsrBitmapR3 RTR3PTR_RES 1
|
---|
245 | alignb 8
|
---|
246 | .Guest.hwvirt.svm.pvIoBitmapR0 RTR0PTR_RES 1
|
---|
247 | alignb 8
|
---|
248 | .Guest.hwvirt.svm.pvIoBitmapR3 RTR3PTR_RES 1
|
---|
249 | alignb 8
|
---|
250 | .Guest.hwvirt.svm.HCPhysVmcb RTHCPHYS_RES 1
|
---|
251 | .Guest.hwvirt.svm.abPadding0 resb 272
|
---|
252 | .Guest.hwvirt.enmHwvirt resd 1
|
---|
253 | .Guest.hwvirt.fGif resb 1
|
---|
254 | alignb 8
|
---|
255 | .Guest.hwvirt.fLocalForcedActions resd 1
|
---|
256 | alignb 64
|
---|
257 |
|
---|
258 | .GuestMsrs resq 0
|
---|
259 | .GuestMsrs.au64 resq 64
|
---|
260 |
|
---|
261 | ;
|
---|
262 | ; Other stuff.
|
---|
263 | ;
|
---|
264 | .pNestedVmxPreemptTimerR0 RTR0PTR_RES 1
|
---|
265 | .pNestedVmxPreemptTimerR3 RTR3PTR_RES 1
|
---|
266 |
|
---|
267 | .fUseFlags resd 1
|
---|
268 | .fChanged resd 1
|
---|
269 | .u32RetCode resd 1
|
---|
270 |
|
---|
271 | %ifdef VBOX_WITH_VMMR0_DISABLE_LAPIC_NMI
|
---|
272 | .fApicDisVectors resd 1
|
---|
273 | .pvApicBase RTR0PTR_RES 1
|
---|
274 | .fX2Apic resb 1
|
---|
275 | %else
|
---|
276 | .abPadding3 resb (4 + RTR0PTR_CB + 1)
|
---|
277 | %endif
|
---|
278 |
|
---|
279 | .fRemEntered resb 1
|
---|
280 | .fCpuIdApicFeatureVisible resb 1
|
---|
281 |
|
---|
282 | .abPadding2 resb (64 - (RTR0PTR_CB + RTR3PTR_CB + 12 + 4 + RTR0PTR_CB + 1 + 2))
|
---|
283 |
|
---|
284 | ;
|
---|
285 | ; Host context state
|
---|
286 | ;
|
---|
287 | alignb 64
|
---|
288 | .Host resb 0
|
---|
289 | ;.Host.rax resq 1 - scratch
|
---|
290 | .Host.rbx resq 1
|
---|
291 | ;.Host.rcx resq 1 - scratch
|
---|
292 | ;.Host.rdx resq 1 - scratch
|
---|
293 | .Host.rdi resq 1
|
---|
294 | .Host.rsi resq 1
|
---|
295 | .Host.rbp resq 1
|
---|
296 | .Host.rsp resq 1
|
---|
297 | ;.Host.r8 resq 1 - scratch
|
---|
298 | ;.Host.r9 resq 1 - scratch
|
---|
299 | .Host.r10 resq 1
|
---|
300 | .Host.r11 resq 1
|
---|
301 | .Host.r12 resq 1
|
---|
302 | .Host.r13 resq 1
|
---|
303 | .Host.r14 resq 1
|
---|
304 | .Host.r15 resq 1
|
---|
305 | ;.Host.rip resd 1 - scratch
|
---|
306 | .Host.rflags resq 1
|
---|
307 | .Host.ss resw 1
|
---|
308 | .Host.ssPadding resw 1
|
---|
309 | .Host.gs resw 1
|
---|
310 | .Host.gsPadding resw 1
|
---|
311 | .Host.fs resw 1
|
---|
312 | .Host.fsPadding resw 1
|
---|
313 | .Host.es resw 1
|
---|
314 | .Host.esPadding resw 1
|
---|
315 | .Host.ds resw 1
|
---|
316 | .Host.dsPadding resw 1
|
---|
317 | .Host.cs resw 1
|
---|
318 | .Host.csPadding resw 1
|
---|
319 |
|
---|
320 | .Host.cr0Fpu:
|
---|
321 | .Host.cr0 resq 1
|
---|
322 | ;.Host.cr2 resq 1 - scratch
|
---|
323 | .Host.cr3 resq 1
|
---|
324 | .Host.cr4 resq 1
|
---|
325 | .Host.cr8 resq 1
|
---|
326 |
|
---|
327 | .Host.dr0 resq 1
|
---|
328 | .Host.dr1 resq 1
|
---|
329 | .Host.dr2 resq 1
|
---|
330 | .Host.dr3 resq 1
|
---|
331 | .Host.dr6 resq 1
|
---|
332 | .Host.dr7 resq 1
|
---|
333 |
|
---|
334 | .Host.gdtr resb 10 ; GDT limit + linear address
|
---|
335 | .Host.gdtrPadding resw 1
|
---|
336 | .Host.idtr resb 10 ; IDT limit + linear address
|
---|
337 | .Host.idtrPadding resw 1
|
---|
338 | .Host.ldtr resw 1
|
---|
339 | .Host.ldtrPadding resw 1
|
---|
340 | .Host.tr resw 1
|
---|
341 | .Host.trPadding resw 1
|
---|
342 |
|
---|
343 | .Host.SysEnter.cs resq 1
|
---|
344 | .Host.SysEnter.eip resq 1
|
---|
345 | .Host.SysEnter.esp resq 1
|
---|
346 | .Host.FSbase resq 1
|
---|
347 | .Host.GSbase resq 1
|
---|
348 | .Host.efer resq 1
|
---|
349 | .Host.auPadding resb 4
|
---|
350 | alignb RTR0PTR_CB
|
---|
351 | .Host.pXStateR0 RTR0PTR_RES 1
|
---|
352 | .Host.pXStateR3 RTR3PTR_RES 1
|
---|
353 | alignb 8
|
---|
354 | .Host.xcr0 resq 1
|
---|
355 | .Host.fXStateMask resq 1
|
---|
356 |
|
---|
357 | ;
|
---|
358 | ; Hypervisor Context.
|
---|
359 | ;
|
---|
360 | alignb 64
|
---|
361 | .Hyper resq 0
|
---|
362 | .Hyper.dr resq 8
|
---|
363 | .Hyper.cr3 resq 1
|
---|
364 | alignb 64
|
---|
365 |
|
---|
366 | %ifdef VBOX_WITH_CRASHDUMP_MAGIC
|
---|
367 | .aMagic resb 56
|
---|
368 | .uMagic resq 1
|
---|
369 | %endif
|
---|
370 | endstruc
|
---|
371 |
|
---|
372 |
|
---|
373 |
|
---|
374 | %if 0 ; Currently not used anywhere.
|
---|
375 | ;;
|
---|
376 | ; Macro for FXSAVE/FXRSTOR leaky behaviour on AMD CPUs, see cpumR3CheckLeakyFpu().
|
---|
377 | ;
|
---|
378 | ; Cleans the FPU state, if necessary, before restoring the FPU.
|
---|
379 | ;
|
---|
380 | ; This macro ASSUMES CR0.TS is not set!
|
---|
381 | ;
|
---|
382 | ; @param xDX Pointer to CPUMCPU.
|
---|
383 | ; @uses xAX, EFLAGS
|
---|
384 | ;
|
---|
385 | ; Changes here should also be reflected in CPUMRCA.asm's copy!
|
---|
386 | ;
|
---|
387 | %macro CLEANFPU 0
|
---|
388 | test dword [xDX + CPUMCPU.fUseFlags], CPUM_USE_FFXSR_LEAKY
|
---|
389 | jz .nothing_to_clean
|
---|
390 |
|
---|
391 | xor eax, eax
|
---|
392 | fnstsw ax ; FSW -> AX.
|
---|
393 | test eax, RT_BIT(7) ; If FSW.ES (bit 7) is set, clear it to not cause FPU exceptions
|
---|
394 | ; while clearing & loading the FPU bits in 'clean_fpu' below.
|
---|
395 | jz .clean_fpu
|
---|
396 | fnclex
|
---|
397 |
|
---|
398 | .clean_fpu:
|
---|
399 | ffree st7 ; Clear FPU stack register(7)'s tag entry to prevent overflow if a wraparound occurs.
|
---|
400 | ; for the upcoming push (load)
|
---|
401 | fild dword [g_r32_Zero xWrtRIP] ; Explicit FPU load to overwrite FIP, FOP, FDP registers in the FPU.
|
---|
402 | .nothing_to_clean:
|
---|
403 | %endmacro
|
---|
404 | %endif ; Unused.
|
---|
405 |
|
---|
406 |
|
---|
407 | ;;
|
---|
408 | ; Makes sure we don't trap (#NM) accessing the FPU.
|
---|
409 | ;
|
---|
410 | ; In ring-0 this is a bit of work since we may have try convince the host kernel
|
---|
411 | ; to do the work for us, also, we must report any CR0 changes back to HMR0VMX
|
---|
412 | ; via the VINF_CPUM_HOST_CR0_MODIFIED status code.
|
---|
413 | ;
|
---|
414 | ; If we end up clearing CR0.TS/EM ourselves in ring-0, we'll save the original
|
---|
415 | ; value in CPUMCPU.Host.cr0Fpu. If we don't, we'll store zero there. (See also
|
---|
416 | ; CPUMRZ_RESTORE_CR0_IF_TS_OR_EM_SET.)
|
---|
417 | ;
|
---|
418 | ; In raw-mode we will always have to clear TS and it will be recalculated
|
---|
419 | ; elsewhere and thus needs no saving.
|
---|
420 | ;
|
---|
421 | ; @param %1 Register to return the return status code in.
|
---|
422 | ; @param %2 Temporary scratch register.
|
---|
423 | ; @param %3 Ring-0 only, register pointing to the CPUMCPU structure
|
---|
424 | ; of the EMT we're on.
|
---|
425 | ; @uses EFLAGS, CR0, %1, %2
|
---|
426 | ;
|
---|
427 | %macro CPUMRZ_TOUCH_FPU_CLEAR_CR0_FPU_TRAPS_SET_RC 3
|
---|
428 | ;
|
---|
429 | ; ring-0 - slightly complicated (than old raw-mode).
|
---|
430 | ;
|
---|
431 | xor %1, %1 ; 0 / VINF_SUCCESS. Wishing for no CR0 changes.
|
---|
432 | mov [%3 + CPUMCPU.Host.cr0Fpu], %1
|
---|
433 |
|
---|
434 | mov %2, cr0
|
---|
435 | test %2, X86_CR0_TS | X86_CR0_EM ; Make sure its safe to access the FPU state.
|
---|
436 | jz %%no_cr0_change
|
---|
437 |
|
---|
438 | %ifdef VMM_R0_TOUCH_FPU
|
---|
439 | ; Touch the state and check that the kernel updated CR0 for us.
|
---|
440 | movdqa xmm0, xmm0
|
---|
441 | mov %2, cr0
|
---|
442 | test %2, X86_CR0_TS | X86_CR0_EM
|
---|
443 | jz %%cr0_changed
|
---|
444 | %endif
|
---|
445 |
|
---|
446 | ; Save CR0 and clear them flags ourselves.
|
---|
447 | mov [%3 + CPUMCPU.Host.cr0Fpu], %2
|
---|
448 | and %2, ~(X86_CR0_TS | X86_CR0_EM)
|
---|
449 | mov cr0, %2
|
---|
450 |
|
---|
451 | %%cr0_changed:
|
---|
452 | mov %1, VINF_CPUM_HOST_CR0_MODIFIED
|
---|
453 | %%no_cr0_change:
|
---|
454 | %endmacro
|
---|
455 |
|
---|
456 |
|
---|
457 | ;;
|
---|
458 | ; Restore CR0 if CR0.TS or CR0.EM were non-zero in the original state.
|
---|
459 | ;
|
---|
460 | ; @param %1 The original state to restore (or zero).
|
---|
461 | ;
|
---|
462 | %macro CPUMRZ_RESTORE_CR0_IF_TS_OR_EM_SET 1
|
---|
463 | test %1, X86_CR0_TS | X86_CR0_EM
|
---|
464 | jz %%skip_cr0_restore
|
---|
465 | mov cr0, %1
|
---|
466 | %%skip_cr0_restore:
|
---|
467 | %endmacro
|
---|
468 |
|
---|
469 |
|
---|
470 | ;;
|
---|
471 | ; Saves the host state.
|
---|
472 | ;
|
---|
473 | ; @uses rax, rdx
|
---|
474 | ; @param pCpumCpu Define for the register containing the CPUMCPU pointer.
|
---|
475 | ; @param pXState Define for the register containing the extended state pointer.
|
---|
476 | ;
|
---|
477 | %macro CPUMR0_SAVE_HOST 0
|
---|
478 | ;
|
---|
479 | ; Load a couple of registers we'll use later in all branches.
|
---|
480 | ;
|
---|
481 | %ifdef IN_RING0
|
---|
482 | mov pXState, [pCpumCpu + CPUMCPU.Host.pXStateR0]
|
---|
483 | %else
|
---|
484 | %error "Unsupported context!"
|
---|
485 | %endif
|
---|
486 | mov eax, [pCpumCpu + CPUMCPU.Host.fXStateMask]
|
---|
487 |
|
---|
488 | ;
|
---|
489 | ; XSAVE or FXSAVE?
|
---|
490 | ;
|
---|
491 | or eax, eax
|
---|
492 | jz %%host_fxsave
|
---|
493 |
|
---|
494 | ; XSAVE
|
---|
495 | mov edx, [pCpumCpu + CPUMCPU.Host.fXStateMask + 4]
|
---|
496 | %ifdef RT_ARCH_AMD64
|
---|
497 | o64 xsave [pXState]
|
---|
498 | %else
|
---|
499 | xsave [pXState]
|
---|
500 | %endif
|
---|
501 | jmp %%host_done
|
---|
502 |
|
---|
503 | ; FXSAVE
|
---|
504 | %%host_fxsave:
|
---|
505 | %ifdef RT_ARCH_AMD64
|
---|
506 | o64 fxsave [pXState] ; Use explicit REX prefix. See @bugref{6398}.
|
---|
507 | %else
|
---|
508 | fxsave [pXState]
|
---|
509 | %endif
|
---|
510 |
|
---|
511 | %%host_done:
|
---|
512 | %endmacro ; CPUMR0_SAVE_HOST
|
---|
513 |
|
---|
514 |
|
---|
515 | ;;
|
---|
516 | ; Loads the host state.
|
---|
517 | ;
|
---|
518 | ; @uses rax, rdx
|
---|
519 | ; @param pCpumCpu Define for the register containing the CPUMCPU pointer.
|
---|
520 | ; @param pXState Define for the register containing the extended state pointer.
|
---|
521 | ;
|
---|
522 | %macro CPUMR0_LOAD_HOST 0
|
---|
523 | ;
|
---|
524 | ; Load a couple of registers we'll use later in all branches.
|
---|
525 | ;
|
---|
526 | %ifdef IN_RING0
|
---|
527 | mov pXState, [pCpumCpu + CPUMCPU.Host.pXStateR0]
|
---|
528 | %else
|
---|
529 | %error "Unsupported context!"
|
---|
530 | %endif
|
---|
531 | mov eax, [pCpumCpu + CPUMCPU.Host.fXStateMask]
|
---|
532 |
|
---|
533 | ;
|
---|
534 | ; XRSTOR or FXRSTOR?
|
---|
535 | ;
|
---|
536 | or eax, eax
|
---|
537 | jz %%host_fxrstor
|
---|
538 |
|
---|
539 | ; XRSTOR
|
---|
540 | mov edx, [pCpumCpu + CPUMCPU.Host.fXStateMask + 4]
|
---|
541 | %ifdef RT_ARCH_AMD64
|
---|
542 | o64 xrstor [pXState]
|
---|
543 | %else
|
---|
544 | xrstor [pXState]
|
---|
545 | %endif
|
---|
546 | jmp %%host_done
|
---|
547 |
|
---|
548 | ; FXRSTOR
|
---|
549 | %%host_fxrstor:
|
---|
550 | %ifdef RT_ARCH_AMD64
|
---|
551 | o64 fxrstor [pXState] ; Use explicit REX prefix. See @bugref{6398}.
|
---|
552 | %else
|
---|
553 | fxrstor [pXState]
|
---|
554 | %endif
|
---|
555 |
|
---|
556 | %%host_done:
|
---|
557 | %endmacro ; CPUMR0_LOAD_HOST
|
---|
558 |
|
---|
559 |
|
---|
560 |
|
---|
561 | ;; Macro for XSAVE/FXSAVE for the guest FPU but tries to figure out whether to
|
---|
562 | ; save the 32-bit FPU state or 64-bit FPU state.
|
---|
563 | ;
|
---|
564 | ; @param %1 Pointer to CPUMCPU.
|
---|
565 | ; @param %2 Pointer to XState.
|
---|
566 | ; @param %3 Force AMD64
|
---|
567 | ; @param %4 The instruction to use (xsave or fxsave)
|
---|
568 | ; @uses xAX, xDX, EFLAGS, 20h of stack.
|
---|
569 | ;
|
---|
570 | %macro SAVE_32_OR_64_FPU 4
|
---|
571 | %if CPUM_IS_AMD64 || %3
|
---|
572 | ; Save the guest FPU (32-bit or 64-bit), preserves existing broken state. See @bugref{7138}.
|
---|
573 | test dword [pCpumCpu + CPUMCPU.fUseFlags], CPUM_USE_SUPPORTS_LONGMODE
|
---|
574 | jnz short %%save_long_mode_guest
|
---|
575 | %endif
|
---|
576 | %4 [pXState]
|
---|
577 | %if CPUM_IS_AMD64 || %3
|
---|
578 | jmp %%save_done_32bit_cs_ds
|
---|
579 |
|
---|
580 | %%save_long_mode_guest:
|
---|
581 | o64 %4 [pXState]
|
---|
582 |
|
---|
583 | xor edx, edx
|
---|
584 | cmp dword [pXState + X86FXSTATE.FPUCS], 0
|
---|
585 | jne short %%save_done
|
---|
586 |
|
---|
587 | sub rsp, 20h ; Only need 1ch bytes but keep stack aligned otherwise we #GP(0).
|
---|
588 | fnstenv [rsp]
|
---|
589 | movzx eax, word [rsp + 10h]
|
---|
590 | mov [pXState + X86FXSTATE.FPUCS], eax
|
---|
591 | movzx eax, word [rsp + 18h]
|
---|
592 | add rsp, 20h
|
---|
593 | mov [pXState + X86FXSTATE.FPUDS], eax
|
---|
594 | %endif
|
---|
595 | %%save_done_32bit_cs_ds:
|
---|
596 | mov edx, X86_FXSTATE_RSVD_32BIT_MAGIC
|
---|
597 | %%save_done:
|
---|
598 | mov dword [pXState + X86_OFF_FXSTATE_RSVD], edx
|
---|
599 | %endmacro ; SAVE_32_OR_64_FPU
|
---|
600 |
|
---|
601 |
|
---|
602 | ;;
|
---|
603 | ; Save the guest state.
|
---|
604 | ;
|
---|
605 | ; @uses rax, rdx
|
---|
606 | ; @param pCpumCpu Define for the register containing the CPUMCPU pointer.
|
---|
607 | ; @param pXState Define for the register containing the extended state pointer.
|
---|
608 | ;
|
---|
609 | %macro CPUMR0_SAVE_GUEST 0
|
---|
610 | ;
|
---|
611 | ; Load a couple of registers we'll use later in all branches.
|
---|
612 | ;
|
---|
613 | %ifdef IN_RING0
|
---|
614 | mov pXState, [pCpumCpu + CPUMCPU.Guest.pXStateR0]
|
---|
615 | %else
|
---|
616 | %error "Unsupported context!"
|
---|
617 | %endif
|
---|
618 | mov eax, [pCpumCpu + CPUMCPU.Guest.fXStateMask]
|
---|
619 |
|
---|
620 | ;
|
---|
621 | ; XSAVE or FXSAVE?
|
---|
622 | ;
|
---|
623 | or eax, eax
|
---|
624 | jz %%guest_fxsave
|
---|
625 |
|
---|
626 | ; XSAVE
|
---|
627 | mov edx, [pCpumCpu + CPUMCPU.Guest.fXStateMask + 4]
|
---|
628 | %ifdef VBOX_WITH_KERNEL_USING_XMM
|
---|
629 | and eax, ~CPUM_VOLATILE_XSAVE_GUEST_COMPONENTS ; Already saved in HMR0A.asm.
|
---|
630 | %endif
|
---|
631 | SAVE_32_OR_64_FPU pCpumCpu, pXState, 0, xsave
|
---|
632 | jmp %%guest_done
|
---|
633 |
|
---|
634 | ; FXSAVE
|
---|
635 | %%guest_fxsave:
|
---|
636 | SAVE_32_OR_64_FPU pCpumCpu, pXState, 0, fxsave
|
---|
637 |
|
---|
638 | %%guest_done:
|
---|
639 | %endmacro ; CPUMR0_SAVE_GUEST
|
---|
640 |
|
---|
641 |
|
---|
642 | ;;
|
---|
643 | ; Wrapper for selecting 32-bit or 64-bit XRSTOR/FXRSTOR according to what SAVE_32_OR_64_FPU did.
|
---|
644 | ;
|
---|
645 | ; @param %1 Pointer to CPUMCPU.
|
---|
646 | ; @param %2 Pointer to XState.
|
---|
647 | ; @param %3 Force AMD64.
|
---|
648 | ; @param %4 The instruction to use (xrstor or fxrstor).
|
---|
649 | ; @uses xAX, xDX, EFLAGS
|
---|
650 | ;
|
---|
651 | %macro RESTORE_32_OR_64_FPU 4
|
---|
652 | %if CPUM_IS_AMD64 || %3
|
---|
653 | ; Restore the guest FPU (32-bit or 64-bit), preserves existing broken state. See @bugref{7138}.
|
---|
654 | test dword [pCpumCpu + CPUMCPU.fUseFlags], CPUM_USE_SUPPORTS_LONGMODE
|
---|
655 | jz %%restore_32bit_fpu
|
---|
656 | cmp dword [pXState + X86_OFF_FXSTATE_RSVD], X86_FXSTATE_RSVD_32BIT_MAGIC
|
---|
657 | jne short %%restore_64bit_fpu
|
---|
658 | %%restore_32bit_fpu:
|
---|
659 | %endif
|
---|
660 | %4 [pXState]
|
---|
661 | %if CPUM_IS_AMD64 || %3
|
---|
662 | ; TODO: Restore XMM8-XMM15!
|
---|
663 | jmp short %%restore_fpu_done
|
---|
664 | %%restore_64bit_fpu:
|
---|
665 | o64 %4 [pXState]
|
---|
666 | %%restore_fpu_done:
|
---|
667 | %endif
|
---|
668 | %endmacro ; RESTORE_32_OR_64_FPU
|
---|
669 |
|
---|
670 |
|
---|
671 | ;;
|
---|
672 | ; Loads the guest state.
|
---|
673 | ;
|
---|
674 | ; @uses rax, rdx
|
---|
675 | ; @param pCpumCpu Define for the register containing the CPUMCPU pointer.
|
---|
676 | ; @param pXState Define for the register containing the extended state pointer.
|
---|
677 | ;
|
---|
678 | %macro CPUMR0_LOAD_GUEST 0
|
---|
679 | ;
|
---|
680 | ; Load a couple of registers we'll use later in all branches.
|
---|
681 | ;
|
---|
682 | %ifdef IN_RING0
|
---|
683 | mov pXState, [pCpumCpu + CPUMCPU.Guest.pXStateR0]
|
---|
684 | %else
|
---|
685 | %error "Unsupported context!"
|
---|
686 | %endif
|
---|
687 | mov eax, [pCpumCpu + CPUMCPU.Guest.fXStateMask]
|
---|
688 |
|
---|
689 | ;
|
---|
690 | ; XRSTOR or FXRSTOR?
|
---|
691 | ;
|
---|
692 | or eax, eax
|
---|
693 | jz %%guest_fxrstor
|
---|
694 |
|
---|
695 | ; XRSTOR
|
---|
696 | mov edx, [pCpumCpu + CPUMCPU.Guest.fXStateMask + 4]
|
---|
697 | %ifdef VBOX_WITH_KERNEL_USING_XMM
|
---|
698 | and eax, ~CPUM_VOLATILE_XSAVE_GUEST_COMPONENTS ; Will be loaded by HMR0A.asm.
|
---|
699 | %endif
|
---|
700 | RESTORE_32_OR_64_FPU pCpumCpu, pXState, 0, xrstor
|
---|
701 | jmp %%guest_done
|
---|
702 |
|
---|
703 | ; FXRSTOR
|
---|
704 | %%guest_fxrstor:
|
---|
705 | RESTORE_32_OR_64_FPU pCpumCpu, pXState, 0, fxrstor
|
---|
706 |
|
---|
707 | %%guest_done:
|
---|
708 | %endmacro ; CPUMR0_LOAD_GUEST
|
---|
709 |
|
---|