1 | /* $Id: DevPciIch9.cpp 52530 2014-08-29 15:17:52Z vboxsync $ */
|
---|
2 | /** @file
|
---|
3 | * DevPCI - ICH9 southbridge PCI bus emulation device.
|
---|
4 | *
|
---|
5 | * @note bird: I've cleaned up DevPCI.cpp to some extend, this file has not
|
---|
6 | * be cleaned up and because of pending code merge.
|
---|
7 | */
|
---|
8 |
|
---|
9 | /*
|
---|
10 | * Copyright (C) 2010-2013 Oracle Corporation
|
---|
11 | *
|
---|
12 | * This file is part of VirtualBox Open Source Edition (OSE), as
|
---|
13 | * available from http://www.virtualbox.org. This file is free software;
|
---|
14 | * you can redistribute it and/or modify it under the terms of the GNU
|
---|
15 | * General Public License (GPL) as published by the Free Software
|
---|
16 | * Foundation, in version 2 as it comes in the "COPYING" file of the
|
---|
17 | * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
|
---|
18 | * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
|
---|
19 | */
|
---|
20 |
|
---|
21 | /*******************************************************************************
|
---|
22 | * Header Files *
|
---|
23 | *******************************************************************************/
|
---|
24 | #define LOG_GROUP LOG_GROUP_DEV_PCI
|
---|
25 | /* Hack to get PCIDEVICEINT declared at the right point - include "PCIInternal.h". */
|
---|
26 | #define PCI_INCLUDE_PRIVATE
|
---|
27 | #define PCIBus ICH9PCIBus
|
---|
28 | #include <VBox/pci.h>
|
---|
29 | #include <VBox/msi.h>
|
---|
30 | #include <VBox/vmm/pdmdev.h>
|
---|
31 | #include <iprt/asm.h>
|
---|
32 | #include <iprt/assert.h>
|
---|
33 | #include <iprt/string.h>
|
---|
34 | #ifdef IN_RING3
|
---|
35 | #include <iprt/alloc.h>
|
---|
36 | #endif
|
---|
37 |
|
---|
38 | #include "VBoxDD.h"
|
---|
39 | #include "MsiCommon.h"
|
---|
40 |
|
---|
41 |
|
---|
42 | /*******************************************************************************
|
---|
43 | * Structures and Typedefs *
|
---|
44 | *******************************************************************************/
|
---|
45 | /**
|
---|
46 | * PCI Bus instance.
|
---|
47 | */
|
---|
48 | typedef struct ICH9PCIBus
|
---|
49 | {
|
---|
50 | /** Bus number. */
|
---|
51 | int32_t iBus;
|
---|
52 | /** Number of bridges attached to the bus. */
|
---|
53 | uint32_t cBridges;
|
---|
54 |
|
---|
55 | /** Array of PCI devices. We assume 32 slots, each with 8 functions. */
|
---|
56 | R3PTRTYPE(PPCIDEVICE) apDevices[256];
|
---|
57 | /** Array of bridges attached to the bus. */
|
---|
58 | R3PTRTYPE(PPCIDEVICE *) papBridgesR3;
|
---|
59 |
|
---|
60 | /** R3 pointer to the device instance. */
|
---|
61 | PPDMDEVINSR3 pDevInsR3;
|
---|
62 | /** Pointer to the PCI R3 helpers. */
|
---|
63 | PCPDMPCIHLPR3 pPciHlpR3;
|
---|
64 |
|
---|
65 | /** R0 pointer to the device instance. */
|
---|
66 | PPDMDEVINSR0 pDevInsR0;
|
---|
67 | /** Pointer to the PCI R0 helpers. */
|
---|
68 | PCPDMPCIHLPR0 pPciHlpR0;
|
---|
69 |
|
---|
70 | /** RC pointer to the device instance. */
|
---|
71 | PPDMDEVINSRC pDevInsRC;
|
---|
72 | /** Pointer to the PCI RC helpers. */
|
---|
73 | PCPDMPCIHLPRC pPciHlpRC;
|
---|
74 |
|
---|
75 | /** The PCI device for the PCI bridge. */
|
---|
76 | PCIDEVICE aPciDev;
|
---|
77 |
|
---|
78 | } ICH9PCIBUS, *PICH9PCIBUS;
|
---|
79 |
|
---|
80 |
|
---|
81 | /** @def PCI_APIC_IRQ_PINS
|
---|
82 | * Number of pins for interrupts if the APIC is used.
|
---|
83 | */
|
---|
84 | #define PCI_APIC_IRQ_PINS 8
|
---|
85 |
|
---|
86 | /**
|
---|
87 | * PCI Globals - This is the host-to-pci bridge and the root bus.
|
---|
88 | */
|
---|
89 | typedef struct
|
---|
90 | {
|
---|
91 | /** R3 pointer to the device instance. */
|
---|
92 | PPDMDEVINSR3 pDevInsR3;
|
---|
93 | /** R0 pointer to the device instance. */
|
---|
94 | PPDMDEVINSR0 pDevInsR0;
|
---|
95 | /** RC pointer to the device instance. */
|
---|
96 | PPDMDEVINSRC pDevInsRC;
|
---|
97 |
|
---|
98 | #if HC_ARCH_BITS == 64
|
---|
99 | uint32_t Alignment0;
|
---|
100 | #endif
|
---|
101 |
|
---|
102 | /** Value latched in Configuration Address Port (0CF8h) */
|
---|
103 | uint32_t uConfigReg;
|
---|
104 |
|
---|
105 | /** I/O APIC irq levels */
|
---|
106 | volatile uint32_t uaPciApicIrqLevels[PCI_APIC_IRQ_PINS];
|
---|
107 |
|
---|
108 | #if 1 /* Will be moved into the BIOS soon. */
|
---|
109 | /** The next I/O port address which the PCI BIOS will use. */
|
---|
110 | uint32_t uPciBiosIo;
|
---|
111 | /** The next MMIO address which the PCI BIOS will use. */
|
---|
112 | uint32_t uPciBiosMmio;
|
---|
113 | /** Actual bus number. */
|
---|
114 | uint8_t uBus;
|
---|
115 | #endif
|
---|
116 | /** Physical address of PCI config space MMIO region. */
|
---|
117 | uint64_t u64PciConfigMMioAddress;
|
---|
118 | /** Length of PCI config space MMIO region. */
|
---|
119 | uint64_t u64PciConfigMMioLength;
|
---|
120 |
|
---|
121 | /** PCI bus which is attached to the host-to-PCI bridge. */
|
---|
122 | ICH9PCIBUS aPciBus;
|
---|
123 | } ICH9PCIGLOBALS, *PICH9PCIGLOBALS;
|
---|
124 |
|
---|
125 |
|
---|
126 | /**
|
---|
127 | * PCI configuration space address.
|
---|
128 | */
|
---|
129 | typedef struct
|
---|
130 | {
|
---|
131 | uint8_t iBus;
|
---|
132 | uint8_t iDeviceFunc;
|
---|
133 | uint16_t iRegister;
|
---|
134 | } PciAddress;
|
---|
135 |
|
---|
136 | #ifndef VBOX_DEVICE_STRUCT_TESTCASE
|
---|
137 |
|
---|
138 | /*******************************************************************************
|
---|
139 | * Defined Constants And Macros *
|
---|
140 | *******************************************************************************/
|
---|
141 |
|
---|
142 | /** @def VBOX_ICH9PCI_SAVED_STATE_VERSION
|
---|
143 | * Saved state version of the ICH9 PCI bus device.
|
---|
144 | */
|
---|
145 | #define VBOX_ICH9PCI_SAVED_STATE_VERSION_NOMSI 1
|
---|
146 | #define VBOX_ICH9PCI_SAVED_STATE_VERSION_MSI 2
|
---|
147 | #define VBOX_ICH9PCI_SAVED_STATE_VERSION_CURRENT VBOX_ICH9PCI_SAVED_STATE_VERSION_MSI
|
---|
148 |
|
---|
149 | /** Converts a bus instance pointer to a device instance pointer. */
|
---|
150 | #define PCIBUS_2_DEVINS(pPciBus) ((pPciBus)->CTX_SUFF(pDevIns))
|
---|
151 | /** Converts a device instance pointer to a ICH9PCIGLOBALS pointer. */
|
---|
152 | #define DEVINS_2_PCIGLOBALS(pDevIns) ((PICH9PCIGLOBALS)(PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS)))
|
---|
153 | /** Converts a device instance pointer to a PCIBUS pointer. */
|
---|
154 | #define DEVINS_2_PCIBUS(pDevIns) ((PICH9PCIBUS)(&PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS)->aPciBus))
|
---|
155 | /** Converts a pointer to a PCI root bus instance to a PCIGLOBALS pointer. */
|
---|
156 | #define PCIROOTBUS_2_PCIGLOBALS(pPciBus) ( (PICH9PCIGLOBALS)((uintptr_t)(pPciBus) - RT_OFFSETOF(ICH9PCIGLOBALS, aPciBus)) )
|
---|
157 |
|
---|
158 | /** @def PCI_LOCK
|
---|
159 | * Acquires the PDM lock. This is a NOP if locking is disabled. */
|
---|
160 | /** @def PCI_UNLOCK
|
---|
161 | * Releases the PDM lock. This is a NOP if locking is disabled. */
|
---|
162 | #define PCI_LOCK(pDevIns, rc) \
|
---|
163 | do { \
|
---|
164 | int rc2 = DEVINS_2_PCIBUS(pDevIns)->CTX_SUFF(pPciHlp)->pfnLock((pDevIns), rc); \
|
---|
165 | if (rc2 != VINF_SUCCESS) \
|
---|
166 | return rc2; \
|
---|
167 | } while (0)
|
---|
168 | #define PCI_UNLOCK(pDevIns) \
|
---|
169 | DEVINS_2_PCIBUS(pDevIns)->CTX_SUFF(pPciHlp)->pfnUnlock(pDevIns)
|
---|
170 |
|
---|
171 | /* Prototypes */
|
---|
172 | static void ich9pciSetIrqInternal(PICH9PCIGLOBALS pGlobals, uint8_t uDevFn, PPCIDEVICE pPciDev,
|
---|
173 | int iIrq, int iLevel, uint32_t uTagSrc);
|
---|
174 | #ifdef IN_RING3
|
---|
175 | static void ich9pcibridgeReset(PPDMDEVINS pDevIns);
|
---|
176 | static int ich9pciRegisterInternal(PICH9PCIBUS pBus, int iDev, PPCIDEVICE pPciDev, const char *pszName);
|
---|
177 | static void ich9pciUpdateMappings(PCIDevice *pDev);
|
---|
178 | static DECLCALLBACK(uint32_t) ich9pciConfigReadDev(PCIDevice *aDev, uint32_t u32Address, unsigned len);
|
---|
179 | DECLINLINE(PPCIDEVICE) ich9pciFindBridge(PICH9PCIBUS pBus, uint8_t iBus);
|
---|
180 | static void ich9pciBiosInitDevice(PICH9PCIGLOBALS pGlobals, uint8_t uBus, uint8_t uDevFn);
|
---|
181 | #endif
|
---|
182 |
|
---|
183 | // See 7.2.2. PCI Express Enhanced Configuration Mechanism for details of address
|
---|
184 | // mapping, we take n=6 approach
|
---|
185 | DECLINLINE(void) ich9pciPhysToPciAddr(PICH9PCIGLOBALS pGlobals, RTGCPHYS GCPhysAddr, PciAddress* pPciAddr)
|
---|
186 | {
|
---|
187 | NOREF(pGlobals);
|
---|
188 | pPciAddr->iBus = (GCPhysAddr >> 20) & ((1<<6) - 1);
|
---|
189 | pPciAddr->iDeviceFunc = (GCPhysAddr >> 12) & ((1<<(5+3)) - 1); // 5 bits - device, 3 bits - function
|
---|
190 | pPciAddr->iRegister = (GCPhysAddr >> 0) & ((1<<(6+4+2)) - 1); // 6 bits - register, 4 bits - extended register, 2 bits -Byte Enable
|
---|
191 | }
|
---|
192 |
|
---|
193 | DECLINLINE(void) ich9pciStateToPciAddr(PICH9PCIGLOBALS pGlobals, RTGCPHYS addr, PciAddress* pPciAddr)
|
---|
194 | {
|
---|
195 | pPciAddr->iBus = (pGlobals->uConfigReg >> 16) & 0xff;
|
---|
196 | pPciAddr->iDeviceFunc = (pGlobals->uConfigReg >> 8) & 0xff;
|
---|
197 | pPciAddr->iRegister = (pGlobals->uConfigReg & 0xfc) | (addr & 3);
|
---|
198 | }
|
---|
199 |
|
---|
200 | PDMBOTHCBDECL(void) ich9pciSetIrq(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, int iIrq, int iLevel, uint32_t uTagSrc)
|
---|
201 | {
|
---|
202 | LogFlowFunc(("invoked by %p/%d: iIrq=%d iLevel=%d uTagSrc=%#x\n", pDevIns, pDevIns->iInstance, iIrq, iLevel, uTagSrc));
|
---|
203 | ich9pciSetIrqInternal(PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS), pPciDev->devfn, pPciDev, iIrq, iLevel, uTagSrc);
|
---|
204 | }
|
---|
205 |
|
---|
206 | PDMBOTHCBDECL(void) ich9pcibridgeSetIrq(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, int iIrq, int iLevel, uint32_t uTagSrc)
|
---|
207 | {
|
---|
208 | /*
|
---|
209 | * The PCI-to-PCI bridge specification defines how the interrupt pins
|
---|
210 | * are routed from the secondary to the primary bus (see chapter 9).
|
---|
211 | * iIrq gives the interrupt pin the pci device asserted.
|
---|
212 | * We change iIrq here according to the spec and call the SetIrq function
|
---|
213 | * of our parent passing the device which asserted the interrupt instead of the device of the bridge.
|
---|
214 | */
|
---|
215 | PICH9PCIBUS pBus = PDMINS_2_DATA(pDevIns, PICH9PCIBUS);
|
---|
216 | PPCIDEVICE pPciDevBus = pPciDev;
|
---|
217 | int iIrqPinBridge = iIrq;
|
---|
218 | uint8_t uDevFnBridge = 0;
|
---|
219 |
|
---|
220 | /* Walk the chain until we reach the host bus. */
|
---|
221 | do
|
---|
222 | {
|
---|
223 | uDevFnBridge = pBus->aPciDev.devfn;
|
---|
224 | iIrqPinBridge = ((pPciDevBus->devfn >> 3) + iIrqPinBridge) & 3;
|
---|
225 |
|
---|
226 | /* Get the parent. */
|
---|
227 | pBus = pBus->aPciDev.Int.s.CTX_SUFF(pBus);
|
---|
228 | pPciDevBus = &pBus->aPciDev;
|
---|
229 | } while (pBus->iBus != 0);
|
---|
230 |
|
---|
231 | AssertMsgReturnVoid(pBus->iBus == 0, ("This is not the host pci bus iBus=%d\n", pBus->iBus));
|
---|
232 | ich9pciSetIrqInternal(PCIROOTBUS_2_PCIGLOBALS(pBus), uDevFnBridge, pPciDev, iIrqPinBridge, iLevel, uTagSrc);
|
---|
233 | }
|
---|
234 |
|
---|
235 |
|
---|
236 | /**
|
---|
237 | * Port I/O Handler for PCI address OUT operations.
|
---|
238 | *
|
---|
239 | * Emulates writes to Configuration Address Port at 0CF8h for
|
---|
240 | * Configuration Mechanism #1.
|
---|
241 | *
|
---|
242 | * @returns VBox status code.
|
---|
243 | *
|
---|
244 | * @param pDevIns ICH9 device instance.
|
---|
245 | * @param pvUser User argument - ignored.
|
---|
246 | * @param uPort Port number used for the OUT operation.
|
---|
247 | * @param u32 The value to output.
|
---|
248 | * @param cb The value size in bytes.
|
---|
249 | */
|
---|
250 | PDMBOTHCBDECL(int) ich9pciIOPortAddressWrite(PPDMDEVINS pDevIns, void *pvUser, RTIOPORT Port, uint32_t u32, unsigned cb)
|
---|
251 | {
|
---|
252 | LogFlow(("ich9pciIOPortAddressWrite: Port=%#x u32=%#x cb=%d\n", Port, u32, cb));
|
---|
253 | NOREF(pvUser);
|
---|
254 | if (cb == 4)
|
---|
255 | {
|
---|
256 | PICH9PCIGLOBALS pThis = PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS);
|
---|
257 |
|
---|
258 | /*
|
---|
259 | * bits [1:0] are hard-wired, read-only and must return zeroes
|
---|
260 | * when read.
|
---|
261 | */
|
---|
262 | u32 &= ~3;
|
---|
263 |
|
---|
264 | PCI_LOCK(pDevIns, VINF_IOM_R3_IOPORT_WRITE);
|
---|
265 | pThis->uConfigReg = u32;
|
---|
266 | PCI_UNLOCK(pDevIns);
|
---|
267 | }
|
---|
268 |
|
---|
269 | return VINF_SUCCESS;
|
---|
270 | }
|
---|
271 |
|
---|
272 |
|
---|
273 | /**
|
---|
274 | * Port I/O Handler for PCI address IN operations.
|
---|
275 | *
|
---|
276 | * Emulates reads from Configuration Address Port at 0CF8h for
|
---|
277 | * Configuration Mechanism #1.
|
---|
278 | *
|
---|
279 | * @returns VBox status code.
|
---|
280 | *
|
---|
281 | * @param pDevIns ICH9 device instance.
|
---|
282 | * @param pvUser User argument - ignored.
|
---|
283 | * @param uPort Port number used for the IN operation.
|
---|
284 | * @param pu32 Where to store the result.
|
---|
285 | * @param cb Number of bytes read.
|
---|
286 | */
|
---|
287 | PDMBOTHCBDECL(int) ich9pciIOPortAddressRead(PPDMDEVINS pDevIns, void *pvUser, RTIOPORT Port, uint32_t *pu32, unsigned cb)
|
---|
288 | {
|
---|
289 | NOREF(pvUser);
|
---|
290 | if (cb == 4)
|
---|
291 | {
|
---|
292 | PICH9PCIGLOBALS pThis = PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS);
|
---|
293 |
|
---|
294 | PCI_LOCK(pDevIns, VINF_IOM_R3_IOPORT_READ);
|
---|
295 | *pu32 = pThis->uConfigReg;
|
---|
296 | PCI_UNLOCK(pDevIns);
|
---|
297 |
|
---|
298 | LogFlow(("ich9pciIOPortAddressRead: Port=%#x cb=%d -> %#x\n", Port, cb, *pu32));
|
---|
299 | return VINF_SUCCESS;
|
---|
300 | }
|
---|
301 |
|
---|
302 | Log(("ich9pciIOPortAddressRead: Port=%#x cb=%d VERR_IOM_IOPORT_UNUSED\n", Port, cb));
|
---|
303 | return VERR_IOM_IOPORT_UNUSED;
|
---|
304 | }
|
---|
305 |
|
---|
306 |
|
---|
307 | /*
|
---|
308 | * Perform configuration space write.
|
---|
309 | */
|
---|
310 | static int ich9pciDataWriteAddr(PICH9PCIGLOBALS pGlobals, PciAddress* pAddr,
|
---|
311 | uint32_t val, int cb, int rcReschedule)
|
---|
312 | {
|
---|
313 | int rc = VINF_SUCCESS;
|
---|
314 | #ifdef IN_RING3
|
---|
315 | NOREF(rcReschedule);
|
---|
316 | #endif
|
---|
317 |
|
---|
318 | if (pAddr->iBus != 0) /* forward to subordinate bus */
|
---|
319 | {
|
---|
320 | if (pGlobals->aPciBus.cBridges)
|
---|
321 | {
|
---|
322 | #ifdef IN_RING3 /** @todo do lookup in R0/RC too! */
|
---|
323 | PPCIDEVICE pBridgeDevice = ich9pciFindBridge(&pGlobals->aPciBus, pAddr->iBus);
|
---|
324 | if (pBridgeDevice)
|
---|
325 | {
|
---|
326 | AssertPtr(pBridgeDevice->Int.s.pfnBridgeConfigWrite);
|
---|
327 | pBridgeDevice->Int.s.pfnBridgeConfigWrite(pBridgeDevice->pDevIns, pAddr->iBus, pAddr->iDeviceFunc,
|
---|
328 | pAddr->iRegister, val, cb);
|
---|
329 | }
|
---|
330 | #else
|
---|
331 | rc = rcReschedule;
|
---|
332 | #endif
|
---|
333 | }
|
---|
334 | }
|
---|
335 | else /* forward to directly connected device */
|
---|
336 | {
|
---|
337 | R3PTRTYPE(PCIDevice *) aDev = pGlobals->aPciBus.apDevices[pAddr->iDeviceFunc];
|
---|
338 | if (aDev)
|
---|
339 | {
|
---|
340 | #ifdef IN_RING3
|
---|
341 | aDev->Int.s.pfnConfigWrite(aDev, pAddr->iRegister, val, cb);
|
---|
342 | #else
|
---|
343 | rc = rcReschedule;
|
---|
344 | #endif
|
---|
345 | }
|
---|
346 | }
|
---|
347 |
|
---|
348 | Log2(("ich9pciDataWriteAddr: %02x:%02x:%02x reg %x(%d) %x %Rrc\n",
|
---|
349 | pAddr->iBus, pAddr->iDeviceFunc >> 3, pAddr->iDeviceFunc & 0x7, pAddr->iRegister,
|
---|
350 | cb, val, rc));
|
---|
351 | return rc;
|
---|
352 | }
|
---|
353 |
|
---|
354 |
|
---|
355 | /*
|
---|
356 | * Decode value latched in Configuration Address Port and perform
|
---|
357 | * requsted write to the target configuration space register.
|
---|
358 | *
|
---|
359 | * XXX: This code should be probably moved to its only caller
|
---|
360 | * (ich9pciIOPortDataWrite) to avoid prolifiration of confusingly
|
---|
361 | * similarly named functions.
|
---|
362 | */
|
---|
363 | static int ich9pciDataWrite(PICH9PCIGLOBALS pGlobals, uint32_t addr, uint32_t val, int len)
|
---|
364 | {
|
---|
365 | LogFlow(("ich9pciDataWrite: config=%08x val=%08x len=%d\n", pGlobals->uConfigReg, val, len));
|
---|
366 |
|
---|
367 | /* Configuration space mapping enabled? */
|
---|
368 | if (!(pGlobals->uConfigReg & (1 << 31)))
|
---|
369 | return VINF_SUCCESS;
|
---|
370 |
|
---|
371 | /* Decode target device and configuration space register */
|
---|
372 | PciAddress aPciAddr;
|
---|
373 | ich9pciStateToPciAddr(pGlobals, addr, &aPciAddr);
|
---|
374 |
|
---|
375 | /* Perform configuration space write */
|
---|
376 | return ich9pciDataWriteAddr(pGlobals, &aPciAddr, val, len, VINF_IOM_R3_IOPORT_WRITE);
|
---|
377 | }
|
---|
378 |
|
---|
379 |
|
---|
380 | /**
|
---|
381 | * Port I/O Handler for PCI data OUT operations.
|
---|
382 | *
|
---|
383 | * Emulates writes to Configuration Data Port at 0CFCh for
|
---|
384 | * Configuration Mechanism #1.
|
---|
385 | *
|
---|
386 | * @returns VBox status code.
|
---|
387 | *
|
---|
388 | * @param pDevIns ICH9 device instance.
|
---|
389 | * @param pvUser User argument - ignored.
|
---|
390 | * @param uPort Port number used for the OUT operation.
|
---|
391 | * @param u32 The value to output.
|
---|
392 | * @param cb The value size in bytes.
|
---|
393 | */
|
---|
394 | PDMBOTHCBDECL(int) ich9pciIOPortDataWrite(PPDMDEVINS pDevIns, void *pvUser, RTIOPORT Port, uint32_t u32, unsigned cb)
|
---|
395 | {
|
---|
396 | LogFlow(("ich9pciIOPortDataWrite: Port=%#x u32=%#x cb=%d\n", Port, u32, cb));
|
---|
397 | NOREF(pvUser);
|
---|
398 | int rc = VINF_SUCCESS;
|
---|
399 | if (!(Port % cb))
|
---|
400 | {
|
---|
401 | PICH9PCIGLOBALS pThis = PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS);
|
---|
402 |
|
---|
403 | PCI_LOCK(pDevIns, VINF_IOM_R3_IOPORT_WRITE);
|
---|
404 | rc = ich9pciDataWrite(pThis, Port, u32, cb);
|
---|
405 | PCI_UNLOCK(pDevIns);
|
---|
406 | }
|
---|
407 | else
|
---|
408 | AssertMsgFailed(("Unaligned write to port %#x u32=%#x cb=%d\n", Port, u32, cb));
|
---|
409 | return rc;
|
---|
410 | }
|
---|
411 |
|
---|
412 |
|
---|
413 | static void ich9pciNoMem(void* ptr, int cb)
|
---|
414 | {
|
---|
415 | for (int i = 0; i < cb; i++)
|
---|
416 | ((uint8_t*)ptr)[i] = 0xff;
|
---|
417 | }
|
---|
418 |
|
---|
419 |
|
---|
420 | /*
|
---|
421 | * Perform configuration space read.
|
---|
422 | */
|
---|
423 | static int ich9pciDataReadAddr(PICH9PCIGLOBALS pGlobals, PciAddress* pPciAddr, int cb,
|
---|
424 | uint32_t *pu32, int rcReschedule)
|
---|
425 | {
|
---|
426 | int rc = VINF_SUCCESS;
|
---|
427 | #ifdef IN_RING3
|
---|
428 | NOREF(rcReschedule);
|
---|
429 | #endif
|
---|
430 |
|
---|
431 | if (pPciAddr->iBus != 0) /* forward to subordinate bus */
|
---|
432 | {
|
---|
433 | if (pGlobals->aPciBus.cBridges)
|
---|
434 | {
|
---|
435 | #ifdef IN_RING3 /** @todo do lookup in R0/RC too! */
|
---|
436 | PPCIDEVICE pBridgeDevice = ich9pciFindBridge(&pGlobals->aPciBus, pPciAddr->iBus);
|
---|
437 | if (pBridgeDevice)
|
---|
438 | {
|
---|
439 | AssertPtr(pBridgeDevice->Int.s.pfnBridgeConfigRead);
|
---|
440 | *pu32 = pBridgeDevice->Int.s.pfnBridgeConfigRead(pBridgeDevice->pDevIns, pPciAddr->iBus, pPciAddr->iDeviceFunc, pPciAddr->iRegister, cb);
|
---|
441 | }
|
---|
442 | else
|
---|
443 | ich9pciNoMem(pu32, cb);
|
---|
444 | #else
|
---|
445 | rc = rcReschedule;
|
---|
446 | #endif
|
---|
447 | }
|
---|
448 | else
|
---|
449 | ich9pciNoMem(pu32, cb);
|
---|
450 | }
|
---|
451 | else /* forward to directly connected device */
|
---|
452 | {
|
---|
453 | R3PTRTYPE(PCIDevice *) aDev = pGlobals->aPciBus.apDevices[pPciAddr->iDeviceFunc];
|
---|
454 | if (aDev)
|
---|
455 | {
|
---|
456 | #ifdef IN_RING3
|
---|
457 | *pu32 = aDev->Int.s.pfnConfigRead(aDev, pPciAddr->iRegister, cb);
|
---|
458 | #else
|
---|
459 | rc = rcReschedule;
|
---|
460 | #endif
|
---|
461 | }
|
---|
462 | else
|
---|
463 | ich9pciNoMem(pu32, cb);
|
---|
464 | }
|
---|
465 |
|
---|
466 | Log3(("ich9pciDataReadAddr: %02x:%02x:%02x reg %x(%d) gave %x %Rrc\n",
|
---|
467 | pPciAddr->iBus, pPciAddr->iDeviceFunc >> 3, pPciAddr->iDeviceFunc & 0x7, pPciAddr->iRegister,
|
---|
468 | cb, *pu32, rc));
|
---|
469 | return rc;
|
---|
470 | }
|
---|
471 |
|
---|
472 |
|
---|
473 | /*
|
---|
474 | * Decode value latched in Configuration Address Port and perform
|
---|
475 | * requsted read from the target configuration space register.
|
---|
476 | *
|
---|
477 | * XXX: This code should be probably moved to its only caller
|
---|
478 | * (ich9pciIOPortDataRead) to avoid prolifiration of confusingly
|
---|
479 | * similarly named functions.
|
---|
480 | */
|
---|
481 | static int ich9pciDataRead(PICH9PCIGLOBALS pGlobals, uint32_t addr, int cb, uint32_t *pu32)
|
---|
482 | {
|
---|
483 | LogFlow(("ich9pciDataRead: config=%x cb=%d\n", pGlobals->uConfigReg, cb));
|
---|
484 |
|
---|
485 | *pu32 = 0xffffffff;
|
---|
486 |
|
---|
487 | /* Configuration space mapping enabled? */
|
---|
488 | if (!(pGlobals->uConfigReg & (1 << 31)))
|
---|
489 | return VINF_SUCCESS;
|
---|
490 |
|
---|
491 | /* Decode target device and configuration space register */
|
---|
492 | PciAddress aPciAddr;
|
---|
493 | ich9pciStateToPciAddr(pGlobals, addr, &aPciAddr);
|
---|
494 |
|
---|
495 | /* Perform configuration space read */
|
---|
496 | return ich9pciDataReadAddr(pGlobals, &aPciAddr, cb, pu32, VINF_IOM_R3_IOPORT_READ);
|
---|
497 | }
|
---|
498 |
|
---|
499 |
|
---|
500 | /**
|
---|
501 | * Port I/O Handler for PCI data IN operations.
|
---|
502 | *
|
---|
503 | * Emulates reads from Configuration Data Port at 0CFCh for
|
---|
504 | * Configuration Mechanism #1.
|
---|
505 | *
|
---|
506 | * @returns VBox status code.
|
---|
507 | *
|
---|
508 | * @param pDevIns ICH9 device instance.
|
---|
509 | * @param pvUser User argument - ignored.
|
---|
510 | * @param uPort Port number used for the IN operation.
|
---|
511 | * @param pu32 Where to store the result.
|
---|
512 | * @param cb Number of bytes read.
|
---|
513 | */
|
---|
514 | PDMBOTHCBDECL(int) ich9pciIOPortDataRead(PPDMDEVINS pDevIns, void *pvUser, RTIOPORT Port, uint32_t *pu32, unsigned cb)
|
---|
515 | {
|
---|
516 | NOREF(pvUser);
|
---|
517 | if (!(Port % cb))
|
---|
518 | {
|
---|
519 | PICH9PCIGLOBALS pThis = PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS);
|
---|
520 |
|
---|
521 | PCI_LOCK(pDevIns, VINF_IOM_R3_IOPORT_READ);
|
---|
522 | int rc = ich9pciDataRead(pThis, Port, cb, pu32);
|
---|
523 | PCI_UNLOCK(pDevIns);
|
---|
524 |
|
---|
525 | LogFlow(("ich9pciIOPortDataRead: Port=%#x cb=%#x -> %#x (%Rrc)\n", Port, cb, *pu32, rc));
|
---|
526 | return rc;
|
---|
527 | }
|
---|
528 | AssertMsgFailed(("Unaligned read from port %#x cb=%d\n", Port, cb));
|
---|
529 | return VERR_IOM_IOPORT_UNUSED;
|
---|
530 | }
|
---|
531 |
|
---|
532 |
|
---|
533 | /* Compute mapping of PCI slot and IRQ number to APIC interrupt line */
|
---|
534 | DECLINLINE(int) ich9pciSlot2ApicIrq(uint8_t uSlot, int irq_num)
|
---|
535 | {
|
---|
536 | return (irq_num + uSlot) & 7;
|
---|
537 | }
|
---|
538 |
|
---|
539 | /* return the global irq number corresponding to a given device irq
|
---|
540 | pin. We could also use the bus number to have a more precise
|
---|
541 | mapping. This is the implementation note described in the PCI spec chapter 2.2.6 */
|
---|
542 | DECLINLINE(int) ich9pciSlotGetPirq(uint8_t uBus, uint8_t uDevFn, int iIrqNum)
|
---|
543 | {
|
---|
544 | NOREF(uBus);
|
---|
545 | int iSlotAddend = (uDevFn >> 3) - 1;
|
---|
546 | return (iIrqNum + iSlotAddend) & 3;
|
---|
547 | }
|
---|
548 |
|
---|
549 | /* irqs corresponding to PCI irqs A-D, must match pci_irq_list in rombios.c */
|
---|
550 | static const uint8_t aPciIrqs[4] = { 11, 10, 9, 5 };
|
---|
551 |
|
---|
552 | /* Add one more level up request on APIC input line */
|
---|
553 | DECLINLINE(void) ich9pciApicLevelUp(PICH9PCIGLOBALS pGlobals, int irq_num)
|
---|
554 | {
|
---|
555 | ASMAtomicIncU32(&pGlobals->uaPciApicIrqLevels[irq_num]);
|
---|
556 | }
|
---|
557 |
|
---|
558 | /* Remove one level up request on APIC input line */
|
---|
559 | DECLINLINE(void) ich9pciApicLevelDown(PICH9PCIGLOBALS pGlobals, int irq_num)
|
---|
560 | {
|
---|
561 | ASMAtomicDecU32(&pGlobals->uaPciApicIrqLevels[irq_num]);
|
---|
562 | }
|
---|
563 |
|
---|
564 | static void ich9pciApicSetIrq(PICH9PCIBUS pBus, uint8_t uDevFn, PCIDevice *pPciDev, int irq_num1, int iLevel,
|
---|
565 | uint32_t uTagSrc, int iForcedIrq)
|
---|
566 | {
|
---|
567 | /* This is only allowed to be called with a pointer to the root bus. */
|
---|
568 | AssertMsg(pBus->iBus == 0, ("iBus=%u\n", pBus->iBus));
|
---|
569 |
|
---|
570 | if (iForcedIrq == -1)
|
---|
571 | {
|
---|
572 | int apic_irq, apic_level;
|
---|
573 | PICH9PCIGLOBALS pGlobals = PCIROOTBUS_2_PCIGLOBALS(pBus);
|
---|
574 | int irq_num = ich9pciSlot2ApicIrq(uDevFn >> 3, irq_num1);
|
---|
575 |
|
---|
576 | if ((iLevel & PDM_IRQ_LEVEL_HIGH) == PDM_IRQ_LEVEL_HIGH)
|
---|
577 | ich9pciApicLevelUp(pGlobals, irq_num);
|
---|
578 | else if ((iLevel & PDM_IRQ_LEVEL_HIGH) == PDM_IRQ_LEVEL_LOW)
|
---|
579 | ich9pciApicLevelDown(pGlobals, irq_num);
|
---|
580 |
|
---|
581 | apic_irq = irq_num + 0x10;
|
---|
582 | apic_level = pGlobals->uaPciApicIrqLevels[irq_num] != 0;
|
---|
583 | Log3(("ich9pciApicSetIrq: %s: irq_num1=%d level=%d apic_irq=%d apic_level=%d irq_num1=%d uTagSrc=%#x\n",
|
---|
584 | R3STRING(pPciDev->name), irq_num1, iLevel, apic_irq, apic_level, irq_num, uTagSrc));
|
---|
585 | pBus->CTX_SUFF(pPciHlp)->pfnIoApicSetIrq(pBus->CTX_SUFF(pDevIns), apic_irq, apic_level, uTagSrc);
|
---|
586 |
|
---|
587 | if ((iLevel & PDM_IRQ_LEVEL_FLIP_FLOP) == PDM_IRQ_LEVEL_FLIP_FLOP)
|
---|
588 | {
|
---|
589 | /*
|
---|
590 | * we raised it few lines above, as PDM_IRQ_LEVEL_FLIP_FLOP has
|
---|
591 | * PDM_IRQ_LEVEL_HIGH bit set
|
---|
592 | */
|
---|
593 | ich9pciApicLevelDown(pGlobals, irq_num);
|
---|
594 | pPciDev->Int.s.uIrqPinState = PDM_IRQ_LEVEL_LOW;
|
---|
595 | apic_level = pGlobals->uaPciApicIrqLevels[irq_num] != 0;
|
---|
596 | Log3(("ich9pciApicSetIrq: %s: irq_num1=%d level=%d apic_irq=%d apic_level=%d irq_num1=%d uTagSrc=%#x (flop)\n",
|
---|
597 | R3STRING(pPciDev->name), irq_num1, iLevel, apic_irq, apic_level, irq_num, uTagSrc));
|
---|
598 | pBus->CTX_SUFF(pPciHlp)->pfnIoApicSetIrq(pBus->CTX_SUFF(pDevIns), apic_irq, apic_level, uTagSrc);
|
---|
599 | }
|
---|
600 | } else {
|
---|
601 | Log3(("ich9pciApicSetIrq: (forced) %s: irq_num1=%d level=%d acpi_irq=%d uTagSrc=%#x\n",
|
---|
602 | R3STRING(pPciDev->name), irq_num1, iLevel, iForcedIrq, uTagSrc));
|
---|
603 | pBus->CTX_SUFF(pPciHlp)->pfnIoApicSetIrq(pBus->CTX_SUFF(pDevIns), iForcedIrq, iLevel, uTagSrc);
|
---|
604 | }
|
---|
605 | }
|
---|
606 |
|
---|
607 | static void ich9pciSetIrqInternal(PICH9PCIGLOBALS pGlobals, uint8_t uDevFn, PPCIDEVICE pPciDev,
|
---|
608 | int iIrq, int iLevel, uint32_t uTagSrc)
|
---|
609 | {
|
---|
610 | /* If MSI or MSI-X is enabled, PCI INTx# signals are disabled regardless of the PCI command
|
---|
611 | * register interrupt bit state.
|
---|
612 | * PCI 3.0 (section 6.8) forbids MSI and MSI-X to be enabled at the same time and makes
|
---|
613 | * that undefined behavior. We check for MSI first, then MSI-X.
|
---|
614 | */
|
---|
615 | if (MsiIsEnabled(pPciDev))
|
---|
616 | {
|
---|
617 | Assert(!MsixIsEnabled(pPciDev)); /* Not allowed -- see note above. */
|
---|
618 | LogFlowFunc(("PCI Dev %p : MSI\n", pPciDev));
|
---|
619 | PPDMDEVINS pDevIns = pGlobals->aPciBus.CTX_SUFF(pDevIns);
|
---|
620 | MsiNotify(pDevIns, pGlobals->aPciBus.CTX_SUFF(pPciHlp), pPciDev, iIrq, iLevel, uTagSrc);
|
---|
621 | return;
|
---|
622 | }
|
---|
623 |
|
---|
624 | if (MsixIsEnabled(pPciDev))
|
---|
625 | {
|
---|
626 | LogFlowFunc(("PCI Dev %p : MSI-X\n", pPciDev));
|
---|
627 | PPDMDEVINS pDevIns = pGlobals->aPciBus.CTX_SUFF(pDevIns);
|
---|
628 | MsixNotify(pDevIns, pGlobals->aPciBus.CTX_SUFF(pPciHlp), pPciDev, iIrq, iLevel, uTagSrc);
|
---|
629 | return;
|
---|
630 | }
|
---|
631 |
|
---|
632 | PICH9PCIBUS pBus = &pGlobals->aPciBus;
|
---|
633 | const bool fIsAcpiDevice = PCIDevGetDeviceId(pPciDev) == 0x7113;
|
---|
634 |
|
---|
635 | LogFlowFunc(("PCI Dev %p : IRQ\n", pPciDev));
|
---|
636 | /* Check if the state changed. */
|
---|
637 | if (pPciDev->Int.s.uIrqPinState != iLevel)
|
---|
638 | {
|
---|
639 | pPciDev->Int.s.uIrqPinState = (iLevel & PDM_IRQ_LEVEL_HIGH);
|
---|
640 |
|
---|
641 | /* Send interrupt to I/O APIC only now. */
|
---|
642 | if (fIsAcpiDevice)
|
---|
643 | /*
|
---|
644 | * ACPI needs special treatment since SCI is hardwired and
|
---|
645 | * should not be affected by PCI IRQ routing tables at the
|
---|
646 | * same time SCI IRQ is shared in PCI sense hence this
|
---|
647 | * kludge (i.e. we fetch the hardwired value from ACPIs
|
---|
648 | * PCI device configuration space).
|
---|
649 | */
|
---|
650 | ich9pciApicSetIrq(pBus, uDevFn, pPciDev, -1, iLevel, uTagSrc, PCIDevGetInterruptLine(pPciDev));
|
---|
651 | else
|
---|
652 | ich9pciApicSetIrq(pBus, uDevFn, pPciDev, iIrq, iLevel, uTagSrc, -1);
|
---|
653 | }
|
---|
654 | }
|
---|
655 |
|
---|
656 |
|
---|
657 | /**
|
---|
658 | * Memory mapped I/O Handler for write operations.
|
---|
659 | *
|
---|
660 | * Emulates writes to configuration space.
|
---|
661 | *
|
---|
662 | * @returns VBox status code.
|
---|
663 | *
|
---|
664 | * @param pDevIns The device instance.
|
---|
665 | * @param pvUser User argument.
|
---|
666 | * @param GCPhysAddr Physical address (in GC) where the read starts.
|
---|
667 | * @param pv Where to fetch the result.
|
---|
668 | * @param cb Number of bytes to write.
|
---|
669 | * @remarks Caller enters the device critical section.
|
---|
670 | */
|
---|
671 | PDMBOTHCBDECL(int) ich9pciMcfgMMIOWrite(PPDMDEVINS pDevIns, void *pvUser, RTGCPHYS GCPhysAddr, void const *pv, unsigned cb)
|
---|
672 | {
|
---|
673 | PICH9PCIGLOBALS pGlobals = PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS);
|
---|
674 | uint32_t u32 = 0;
|
---|
675 | NOREF(pvUser);
|
---|
676 |
|
---|
677 | Log2(("ich9pciMcfgMMIOWrite: %RGp(%d) \n", GCPhysAddr, cb));
|
---|
678 |
|
---|
679 | PCI_LOCK(pDevIns, VINF_IOM_R3_MMIO_WRITE);
|
---|
680 |
|
---|
681 | /* Decode target device and configuration space register */
|
---|
682 | PciAddress aDest;
|
---|
683 | ich9pciPhysToPciAddr(pGlobals, GCPhysAddr, &aDest);
|
---|
684 |
|
---|
685 | switch (cb)
|
---|
686 | {
|
---|
687 | case 1:
|
---|
688 | u32 = *(uint8_t*)pv;
|
---|
689 | break;
|
---|
690 | case 2:
|
---|
691 | u32 = *(uint16_t*)pv;
|
---|
692 | break;
|
---|
693 | case 4:
|
---|
694 | u32 = *(uint32_t*)pv;
|
---|
695 | break;
|
---|
696 | default:
|
---|
697 | Assert(false);
|
---|
698 | break;
|
---|
699 | }
|
---|
700 |
|
---|
701 | /* Perform configuration space write */
|
---|
702 | int rc = ich9pciDataWriteAddr(pGlobals, &aDest, u32, cb, VINF_IOM_R3_MMIO_WRITE);
|
---|
703 | PCI_UNLOCK(pDevIns);
|
---|
704 |
|
---|
705 | return rc;
|
---|
706 | }
|
---|
707 |
|
---|
708 |
|
---|
709 | /**
|
---|
710 | * Memory mapped I/O Handler for read operations.
|
---|
711 | *
|
---|
712 | * Emulates reads from configuration space.
|
---|
713 | *
|
---|
714 | * @returns VBox status code.
|
---|
715 | *
|
---|
716 | * @param pDevIns The device instance.
|
---|
717 | * @param pvUser User argument.
|
---|
718 | * @param GCPhysAddr Physical address (in GC) where the read starts.
|
---|
719 | * @param pv Where to store the result.
|
---|
720 | * @param cb Number of bytes read.
|
---|
721 | * @remarks Caller enters the device critical section.
|
---|
722 | */
|
---|
723 | PDMBOTHCBDECL(int) ich9pciMcfgMMIORead (PPDMDEVINS pDevIns, void *pvUser, RTGCPHYS GCPhysAddr, void *pv, unsigned cb)
|
---|
724 | {
|
---|
725 | PICH9PCIGLOBALS pGlobals = PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS);
|
---|
726 | uint32_t rv;
|
---|
727 | NOREF(pvUser);
|
---|
728 |
|
---|
729 | LogFlow(("ich9pciMcfgMMIORead: %RGp(%d) \n", GCPhysAddr, cb));
|
---|
730 |
|
---|
731 | PCI_LOCK(pDevIns, VINF_IOM_R3_MMIO_READ);
|
---|
732 |
|
---|
733 | /* Decode target device and configuration space register */
|
---|
734 | PciAddress aDest;
|
---|
735 | ich9pciPhysToPciAddr(pGlobals, GCPhysAddr, &aDest);
|
---|
736 |
|
---|
737 | /* Perform configuration space read */
|
---|
738 | int rc = ich9pciDataReadAddr(pGlobals, &aDest, cb, &rv, VINF_IOM_R3_MMIO_READ);
|
---|
739 |
|
---|
740 | if (RT_SUCCESS(rc))
|
---|
741 | {
|
---|
742 | switch (cb)
|
---|
743 | {
|
---|
744 | case 1:
|
---|
745 | *(uint8_t*)pv = (uint8_t)rv;
|
---|
746 | break;
|
---|
747 | case 2:
|
---|
748 | *(uint16_t*)pv = (uint16_t)rv;
|
---|
749 | break;
|
---|
750 | case 4:
|
---|
751 | *(uint32_t*)pv = (uint32_t)rv;
|
---|
752 | break;
|
---|
753 | default:
|
---|
754 | Assert(false);
|
---|
755 | break;
|
---|
756 | }
|
---|
757 | }
|
---|
758 | PCI_UNLOCK(pDevIns);
|
---|
759 |
|
---|
760 | return rc;
|
---|
761 | }
|
---|
762 |
|
---|
763 | #ifdef IN_RING3
|
---|
764 |
|
---|
765 | DECLINLINE(PPCIDEVICE) ich9pciFindBridge(PICH9PCIBUS pBus, uint8_t iBus)
|
---|
766 | {
|
---|
767 | /* Search for a fitting bridge. */
|
---|
768 | for (uint32_t iBridge = 0; iBridge < pBus->cBridges; iBridge++)
|
---|
769 | {
|
---|
770 | /*
|
---|
771 | * Examine secondary and subordinate bus number.
|
---|
772 | * If the target bus is in the range we pass the request on to the bridge.
|
---|
773 | */
|
---|
774 | PPCIDEVICE pBridge = pBus->papBridgesR3[iBridge];
|
---|
775 | AssertMsg(pBridge && pciDevIsPci2PciBridge(pBridge),
|
---|
776 | ("Device is not a PCI bridge but on the list of PCI bridges\n"));
|
---|
777 | uint32_t uSecondary = PCIDevGetByte(pBridge, VBOX_PCI_SECONDARY_BUS);
|
---|
778 | uint32_t uSubordinate = PCIDevGetByte(pBridge, VBOX_PCI_SUBORDINATE_BUS);
|
---|
779 | Log3(("ich9pciFindBridge on bus %p, bridge %d: %d in %d..%d\n", pBus, iBridge, iBus, uSecondary, uSubordinate));
|
---|
780 | if (iBus >= uSecondary && iBus <= uSubordinate)
|
---|
781 | return pBridge;
|
---|
782 | }
|
---|
783 |
|
---|
784 | /* Nothing found. */
|
---|
785 | return NULL;
|
---|
786 | }
|
---|
787 |
|
---|
788 | static uint32_t ich9pciGetCfg(PCIDevice* aDev, int32_t iRegister, int cb)
|
---|
789 | {
|
---|
790 | return aDev->Int.s.pfnConfigRead(aDev, iRegister, cb);
|
---|
791 | }
|
---|
792 |
|
---|
793 | static uint8_t ich9pciGetByte(PCIDevice* aDev, int32_t iRegister)
|
---|
794 | {
|
---|
795 | return (uint8_t)ich9pciGetCfg(aDev, iRegister, 1);
|
---|
796 | }
|
---|
797 |
|
---|
798 | static uint16_t ich9pciGetWord(PCIDevice* aDev, int32_t iRegister)
|
---|
799 | {
|
---|
800 | return (uint16_t)ich9pciGetCfg(aDev, iRegister, 2);
|
---|
801 | }
|
---|
802 |
|
---|
803 | static uint32_t ich9pciGetDWord(PCIDevice* aDev, int32_t iRegister)
|
---|
804 | {
|
---|
805 | return (uint32_t)ich9pciGetCfg(aDev, iRegister, 4);
|
---|
806 | }
|
---|
807 |
|
---|
808 | DECLINLINE(uint32_t) ich9pciGetRegionReg(int iRegion)
|
---|
809 | {
|
---|
810 | return (iRegion == VBOX_PCI_ROM_SLOT) ?
|
---|
811 | VBOX_PCI_ROM_ADDRESS : (VBOX_PCI_BASE_ADDRESS_0 + iRegion * 4);
|
---|
812 | }
|
---|
813 |
|
---|
814 | #define INVALID_PCI_ADDRESS ~0U
|
---|
815 |
|
---|
816 | static int ich9pciUnmapRegion(PPCIDEVICE pDev, int iRegion)
|
---|
817 | {
|
---|
818 | PCIIORegion* pRegion = &pDev->Int.s.aIORegions[iRegion];
|
---|
819 | int rc = VINF_SUCCESS;
|
---|
820 | PICH9PCIBUS pBus = pDev->Int.s.CTX_SUFF(pBus);
|
---|
821 |
|
---|
822 | Assert (pRegion->size != 0);
|
---|
823 |
|
---|
824 | if (pRegion->addr != INVALID_PCI_ADDRESS)
|
---|
825 | {
|
---|
826 | if (pRegion->type & PCI_ADDRESS_SPACE_IO)
|
---|
827 | {
|
---|
828 | /* Port IO */
|
---|
829 | rc = PDMDevHlpIOPortDeregister(pDev->pDevIns, pRegion->addr, pRegion->size);
|
---|
830 | AssertRC(rc);
|
---|
831 | }
|
---|
832 | else
|
---|
833 | {
|
---|
834 | RTGCPHYS GCPhysBase = pRegion->addr;
|
---|
835 | if (pBus->pPciHlpR3->pfnIsMMIO2Base(pBus->pDevInsR3, pDev->pDevIns, GCPhysBase))
|
---|
836 | {
|
---|
837 | /* unmap it. */
|
---|
838 | rc = pRegion->map_func(pDev, iRegion, NIL_RTGCPHYS, pRegion->size, (PCIADDRESSSPACE)(pRegion->type));
|
---|
839 | AssertRC(rc);
|
---|
840 | rc = PDMDevHlpMMIO2Unmap(pDev->pDevIns, iRegion, GCPhysBase);
|
---|
841 | }
|
---|
842 | else
|
---|
843 | rc = PDMDevHlpMMIODeregister(pDev->pDevIns, GCPhysBase, pRegion->size);
|
---|
844 | }
|
---|
845 |
|
---|
846 | pRegion->addr = INVALID_PCI_ADDRESS;
|
---|
847 | }
|
---|
848 |
|
---|
849 | return rc;
|
---|
850 | }
|
---|
851 |
|
---|
852 | static void ich9pciUpdateMappings(PCIDevice* pDev)
|
---|
853 | {
|
---|
854 | uint64_t uLast, uNew;
|
---|
855 |
|
---|
856 | int iCmd = ich9pciGetWord(pDev, VBOX_PCI_COMMAND);
|
---|
857 | for (int iRegion = 0; iRegion < PCI_NUM_REGIONS; iRegion++)
|
---|
858 | {
|
---|
859 | PCIIORegion* pRegion = &pDev->Int.s.aIORegions[iRegion];
|
---|
860 | uint32_t uConfigReg = ich9pciGetRegionReg(iRegion);
|
---|
861 | int64_t iRegionSize = pRegion->size;
|
---|
862 | int rc;
|
---|
863 |
|
---|
864 | if (iRegionSize == 0)
|
---|
865 | continue;
|
---|
866 |
|
---|
867 | bool f64Bit = (pRegion->type & PCI_ADDRESS_SPACE_BAR64) != 0;
|
---|
868 |
|
---|
869 | if (pRegion->type & PCI_ADDRESS_SPACE_IO)
|
---|
870 | {
|
---|
871 | /* port IO region */
|
---|
872 | if (iCmd & PCI_COMMAND_IOACCESS)
|
---|
873 | {
|
---|
874 | /* IO access allowed */
|
---|
875 | uNew = ich9pciGetDWord(pDev, uConfigReg);
|
---|
876 | uNew &= ~(iRegionSize - 1);
|
---|
877 | uLast = uNew + iRegionSize - 1;
|
---|
878 | /* only 64K ioports on PC */
|
---|
879 | if (uLast <= uNew || uNew == 0 || uLast >= 0x10000)
|
---|
880 | uNew = INVALID_PCI_ADDRESS;
|
---|
881 | } else
|
---|
882 | uNew = INVALID_PCI_ADDRESS;
|
---|
883 | }
|
---|
884 | else
|
---|
885 | {
|
---|
886 | /* MMIO region */
|
---|
887 | if (iCmd & PCI_COMMAND_MEMACCESS)
|
---|
888 | {
|
---|
889 | uNew = ich9pciGetDWord(pDev, uConfigReg);
|
---|
890 |
|
---|
891 | if (f64Bit)
|
---|
892 | {
|
---|
893 | uNew |= ((uint64_t)ich9pciGetDWord(pDev, uConfigReg+4)) << 32;
|
---|
894 | if (uNew > UINT64_C(0x0000010000000000))
|
---|
895 | {
|
---|
896 | /* Workaround for REM being unhapping with mapping very lange 64-bit addresses */
|
---|
897 | Log(("Ignoring too 64-bit BAR: %llx\n", uNew));
|
---|
898 | uNew = INVALID_PCI_ADDRESS;
|
---|
899 | }
|
---|
900 | }
|
---|
901 |
|
---|
902 | /* the ROM slot has a specific enable bit */
|
---|
903 | if (iRegion == PCI_ROM_SLOT && !(uNew & 1))
|
---|
904 | uNew = INVALID_PCI_ADDRESS;
|
---|
905 | else
|
---|
906 | {
|
---|
907 | uNew &= ~(iRegionSize - 1);
|
---|
908 | uLast = uNew + iRegionSize - 1;
|
---|
909 | /* NOTE: we do not support wrapping */
|
---|
910 | /* XXX: as we cannot support really dynamic
|
---|
911 | mappings, we handle specific values as invalid
|
---|
912 | mappings. */
|
---|
913 | if (uLast <= uNew || uNew == 0 || uLast == INVALID_PCI_ADDRESS)
|
---|
914 | uNew = INVALID_PCI_ADDRESS;
|
---|
915 | }
|
---|
916 | } else
|
---|
917 | uNew = INVALID_PCI_ADDRESS;
|
---|
918 | }
|
---|
919 | /* now do the real mapping */
|
---|
920 | if (uNew != pRegion->addr)
|
---|
921 | {
|
---|
922 | if (pRegion->addr != INVALID_PCI_ADDRESS)
|
---|
923 | ich9pciUnmapRegion(pDev, iRegion);
|
---|
924 |
|
---|
925 | pRegion->addr = uNew;
|
---|
926 | if (pRegion->addr != INVALID_PCI_ADDRESS)
|
---|
927 | {
|
---|
928 |
|
---|
929 | /* finally, map the region */
|
---|
930 | rc = pRegion->map_func(pDev, iRegion,
|
---|
931 | pRegion->addr, pRegion->size,
|
---|
932 | (PCIADDRESSSPACE)(pRegion->type));
|
---|
933 | AssertRC(rc);
|
---|
934 | }
|
---|
935 | }
|
---|
936 | }
|
---|
937 | }
|
---|
938 |
|
---|
939 | static DECLCALLBACK(int) ich9pciRegister(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, const char *pszName, int iDev)
|
---|
940 | {
|
---|
941 | PICH9PCIBUS pBus = DEVINS_2_PCIBUS(pDevIns);
|
---|
942 |
|
---|
943 | /*
|
---|
944 | * Check input.
|
---|
945 | */
|
---|
946 | if ( !pszName
|
---|
947 | || !pPciDev
|
---|
948 | || iDev >= (int)RT_ELEMENTS(pBus->apDevices)
|
---|
949 | )
|
---|
950 | {
|
---|
951 | AssertMsgFailed(("Invalid argument! pszName=%s pPciDev=%p iDev=%d\n", pszName, pPciDev, iDev));
|
---|
952 | return VERR_INVALID_PARAMETER;
|
---|
953 | }
|
---|
954 |
|
---|
955 | /*
|
---|
956 | * Register the device.
|
---|
957 | */
|
---|
958 | return ich9pciRegisterInternal(pBus, iDev, pPciDev, pszName);
|
---|
959 | }
|
---|
960 |
|
---|
961 |
|
---|
962 | static DECLCALLBACK(int) ich9pciRegisterMsi(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, PPDMMSIREG pMsiReg)
|
---|
963 | {
|
---|
964 | NOREF(pDevIns);
|
---|
965 | int rc;
|
---|
966 |
|
---|
967 | rc = MsiInit(pPciDev, pMsiReg);
|
---|
968 | if (RT_FAILURE(rc))
|
---|
969 | return rc;
|
---|
970 |
|
---|
971 | rc = MsixInit(pPciDev->Int.s.CTX_SUFF(pBus)->CTX_SUFF(pPciHlp), pPciDev, pMsiReg);
|
---|
972 | if (RT_FAILURE(rc))
|
---|
973 | return rc;
|
---|
974 |
|
---|
975 | return VINF_SUCCESS;
|
---|
976 | }
|
---|
977 |
|
---|
978 |
|
---|
979 | static DECLCALLBACK(int) ich9pcibridgeRegister(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, const char *pszName, int iDev)
|
---|
980 | {
|
---|
981 |
|
---|
982 | PICH9PCIBUS pBus = PDMINS_2_DATA(pDevIns, PICH9PCIBUS);
|
---|
983 |
|
---|
984 | /*
|
---|
985 | * Check input.
|
---|
986 | */
|
---|
987 | if ( !pszName
|
---|
988 | || !pPciDev
|
---|
989 | || iDev >= (int)RT_ELEMENTS(pBus->apDevices))
|
---|
990 | {
|
---|
991 | AssertMsgFailed(("Invalid argument! pszName=%s pPciDev=%p iDev=%d\n", pszName, pPciDev, iDev));
|
---|
992 | return VERR_INVALID_PARAMETER;
|
---|
993 | }
|
---|
994 |
|
---|
995 | /*
|
---|
996 | * Register the device.
|
---|
997 | */
|
---|
998 | return ich9pciRegisterInternal(pBus, iDev, pPciDev, pszName);
|
---|
999 | }
|
---|
1000 |
|
---|
1001 | static DECLCALLBACK(int) ich9pciIORegionRegister(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, int iRegion, uint32_t cbRegion, PCIADDRESSSPACE enmType, PFNPCIIOREGIONMAP pfnCallback)
|
---|
1002 | {
|
---|
1003 | NOREF(pDevIns);
|
---|
1004 |
|
---|
1005 | /*
|
---|
1006 | * Validate.
|
---|
1007 | */
|
---|
1008 | AssertMsgReturn( enmType == (PCI_ADDRESS_SPACE_MEM | PCI_ADDRESS_SPACE_BAR32)
|
---|
1009 | || enmType == (PCI_ADDRESS_SPACE_MEM_PREFETCH | PCI_ADDRESS_SPACE_BAR32)
|
---|
1010 | || enmType == (PCI_ADDRESS_SPACE_MEM | PCI_ADDRESS_SPACE_BAR64)
|
---|
1011 | || enmType == (PCI_ADDRESS_SPACE_MEM_PREFETCH | PCI_ADDRESS_SPACE_BAR64)
|
---|
1012 | || enmType == PCI_ADDRESS_SPACE_IO
|
---|
1013 | ,
|
---|
1014 | ("Invalid enmType=%#x? Or was this a bitmask after all...\n", enmType),
|
---|
1015 | VERR_INVALID_PARAMETER);
|
---|
1016 | AssertMsgReturn((unsigned)iRegion < PCI_NUM_REGIONS,
|
---|
1017 | ("Invalid iRegion=%d PCI_NUM_REGIONS=%d\n", iRegion, PCI_NUM_REGIONS),
|
---|
1018 | VERR_INVALID_PARAMETER);
|
---|
1019 | int iLastSet = ASMBitLastSetU32(cbRegion);
|
---|
1020 | AssertMsgReturn( iLastSet != 0
|
---|
1021 | && RT_BIT_32(iLastSet - 1) == cbRegion,
|
---|
1022 | ("Invalid cbRegion=%#x iLastSet=%#x (not a power of 2 or 0)\n", cbRegion, iLastSet),
|
---|
1023 | VERR_INVALID_PARAMETER);
|
---|
1024 |
|
---|
1025 | Log(("ich9pciIORegionRegister: %s region %d size %d type %x\n",
|
---|
1026 | pPciDev->name, iRegion, cbRegion, enmType));
|
---|
1027 |
|
---|
1028 | /* Make sure that we haven't marked this region as continuation of 64-bit region. */
|
---|
1029 | Assert(pPciDev->Int.s.aIORegions[iRegion].type != 0xff);
|
---|
1030 |
|
---|
1031 | /*
|
---|
1032 | * Register the I/O region.
|
---|
1033 | */
|
---|
1034 | PPCIIOREGION pRegion = &pPciDev->Int.s.aIORegions[iRegion];
|
---|
1035 | pRegion->addr = INVALID_PCI_ADDRESS;
|
---|
1036 | pRegion->size = cbRegion;
|
---|
1037 | pRegion->type = enmType;
|
---|
1038 | pRegion->map_func = pfnCallback;
|
---|
1039 |
|
---|
1040 | if ((enmType & PCI_ADDRESS_SPACE_BAR64) != 0)
|
---|
1041 | {
|
---|
1042 | AssertMsgReturn(iRegion < 4,
|
---|
1043 | ("Region %d cannot be 64-bit\n", iRegion),
|
---|
1044 | VERR_INVALID_PARAMETER);
|
---|
1045 | /* Mark next region as continuation of this one. */
|
---|
1046 | pPciDev->Int.s.aIORegions[iRegion+1].type = 0xff;
|
---|
1047 | }
|
---|
1048 |
|
---|
1049 | /* Set type in the PCI config space. */
|
---|
1050 | uint32_t u32Value = ((uint32_t)enmType) & (PCI_ADDRESS_SPACE_IO | PCI_ADDRESS_SPACE_BAR64 | PCI_ADDRESS_SPACE_MEM_PREFETCH);
|
---|
1051 | PCIDevSetDWord(pPciDev, ich9pciGetRegionReg(iRegion), u32Value);
|
---|
1052 |
|
---|
1053 | return VINF_SUCCESS;
|
---|
1054 | }
|
---|
1055 |
|
---|
1056 | static DECLCALLBACK(void) ich9pciSetConfigCallbacks(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, PFNPCICONFIGREAD pfnRead, PPFNPCICONFIGREAD ppfnReadOld,
|
---|
1057 | PFNPCICONFIGWRITE pfnWrite, PPFNPCICONFIGWRITE ppfnWriteOld)
|
---|
1058 | {
|
---|
1059 | NOREF(pDevIns);
|
---|
1060 |
|
---|
1061 | if (ppfnReadOld)
|
---|
1062 | *ppfnReadOld = pPciDev->Int.s.pfnConfigRead;
|
---|
1063 | pPciDev->Int.s.pfnConfigRead = pfnRead;
|
---|
1064 |
|
---|
1065 | if (ppfnWriteOld)
|
---|
1066 | *ppfnWriteOld = pPciDev->Int.s.pfnConfigWrite;
|
---|
1067 | pPciDev->Int.s.pfnConfigWrite = pfnWrite;
|
---|
1068 | }
|
---|
1069 |
|
---|
1070 | static int ich9pciR3CommonSaveExec(PICH9PCIBUS pBus, PSSMHANDLE pSSM)
|
---|
1071 | {
|
---|
1072 | /*
|
---|
1073 | * Iterate thru all the devices.
|
---|
1074 | */
|
---|
1075 | for (uint32_t i = 0; i < RT_ELEMENTS(pBus->apDevices); i++)
|
---|
1076 | {
|
---|
1077 | PPCIDEVICE pDev = pBus->apDevices[i];
|
---|
1078 | if (pDev)
|
---|
1079 | {
|
---|
1080 | /* Device position */
|
---|
1081 | SSMR3PutU32(pSSM, i);
|
---|
1082 | /* PCI config registers */
|
---|
1083 | SSMR3PutMem(pSSM, pDev->config, sizeof(pDev->config));
|
---|
1084 |
|
---|
1085 | /* Device flags */
|
---|
1086 | int rc = SSMR3PutU32(pSSM, pDev->Int.s.fFlags);
|
---|
1087 | if (RT_FAILURE(rc))
|
---|
1088 | return rc;
|
---|
1089 |
|
---|
1090 | /* IRQ pin state */
|
---|
1091 | rc = SSMR3PutS32(pSSM, pDev->Int.s.uIrqPinState);
|
---|
1092 | if (RT_FAILURE(rc))
|
---|
1093 | return rc;
|
---|
1094 |
|
---|
1095 | /* MSI info */
|
---|
1096 | rc = SSMR3PutU8(pSSM, pDev->Int.s.u8MsiCapOffset);
|
---|
1097 | if (RT_FAILURE(rc))
|
---|
1098 | return rc;
|
---|
1099 | rc = SSMR3PutU8(pSSM, pDev->Int.s.u8MsiCapSize);
|
---|
1100 | if (RT_FAILURE(rc))
|
---|
1101 | return rc;
|
---|
1102 |
|
---|
1103 | /* MSI-X info */
|
---|
1104 | rc = SSMR3PutU8(pSSM, pDev->Int.s.u8MsixCapOffset);
|
---|
1105 | if (RT_FAILURE(rc))
|
---|
1106 | return rc;
|
---|
1107 | rc = SSMR3PutU8(pSSM, pDev->Int.s.u8MsixCapSize);
|
---|
1108 | if (RT_FAILURE(rc))
|
---|
1109 | return rc;
|
---|
1110 | /* Save MSI-X page state */
|
---|
1111 | if (pDev->Int.s.u8MsixCapOffset != 0)
|
---|
1112 | {
|
---|
1113 | Assert(pDev->Int.s.pMsixPageR3 != NULL);
|
---|
1114 | SSMR3PutMem(pSSM, pDev->Int.s.pMsixPageR3, 0x1000);
|
---|
1115 | if (RT_FAILURE(rc))
|
---|
1116 | return rc;
|
---|
1117 | }
|
---|
1118 | }
|
---|
1119 | }
|
---|
1120 | return SSMR3PutU32(pSSM, UINT32_MAX); /* terminator */
|
---|
1121 | }
|
---|
1122 |
|
---|
1123 | static DECLCALLBACK(int) ich9pciR3SaveExec(PPDMDEVINS pDevIns, PSSMHANDLE pSSM)
|
---|
1124 | {
|
---|
1125 | PICH9PCIGLOBALS pThis = PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS);
|
---|
1126 |
|
---|
1127 | /*
|
---|
1128 | * Bus state data.
|
---|
1129 | */
|
---|
1130 | SSMR3PutU32(pSSM, pThis->uConfigReg);
|
---|
1131 |
|
---|
1132 | /*
|
---|
1133 | * Save IRQ states.
|
---|
1134 | */
|
---|
1135 | for (int i = 0; i < PCI_APIC_IRQ_PINS; i++)
|
---|
1136 | SSMR3PutU32(pSSM, pThis->uaPciApicIrqLevels[i]);
|
---|
1137 |
|
---|
1138 | SSMR3PutU32(pSSM, ~0); /* separator */
|
---|
1139 |
|
---|
1140 | return ich9pciR3CommonSaveExec(&pThis->aPciBus, pSSM);
|
---|
1141 | }
|
---|
1142 |
|
---|
1143 |
|
---|
1144 | static DECLCALLBACK(int) ich9pcibridgeR3SaveExec(PPDMDEVINS pDevIns, PSSMHANDLE pSSM)
|
---|
1145 | {
|
---|
1146 | PICH9PCIBUS pThis = PDMINS_2_DATA(pDevIns, PICH9PCIBUS);
|
---|
1147 | return ich9pciR3CommonSaveExec(pThis, pSSM);
|
---|
1148 | }
|
---|
1149 |
|
---|
1150 |
|
---|
1151 | static void ich9pcibridgeConfigWrite(PPDMDEVINSR3 pDevIns, uint8_t iBus, uint8_t iDevice, uint32_t u32Address, uint32_t u32Value, unsigned cb)
|
---|
1152 | {
|
---|
1153 | PICH9PCIBUS pBus = PDMINS_2_DATA(pDevIns, PICH9PCIBUS);
|
---|
1154 |
|
---|
1155 | LogFlowFunc((": pDevIns=%p iBus=%d iDevice=%d u32Address=%u u32Value=%u cb=%d\n", pDevIns, iBus, iDevice, u32Address, u32Value, cb));
|
---|
1156 |
|
---|
1157 | /* If the current bus is not the target bus search for the bus which contains the device. */
|
---|
1158 | if (iBus != PCIDevGetByte(&pBus->aPciDev, VBOX_PCI_SECONDARY_BUS))
|
---|
1159 | {
|
---|
1160 | PPCIDEVICE pBridgeDevice = ich9pciFindBridge(pBus, iBus);
|
---|
1161 | if (pBridgeDevice)
|
---|
1162 | {
|
---|
1163 | AssertPtr(pBridgeDevice->Int.s.pfnBridgeConfigWrite);
|
---|
1164 | pBridgeDevice->Int.s.pfnBridgeConfigWrite(pBridgeDevice->pDevIns, iBus, iDevice, u32Address, u32Value, cb);
|
---|
1165 | }
|
---|
1166 | }
|
---|
1167 | else
|
---|
1168 | {
|
---|
1169 | /* This is the target bus, pass the write to the device. */
|
---|
1170 | PPCIDEVICE pPciDev = pBus->apDevices[iDevice];
|
---|
1171 | if (pPciDev)
|
---|
1172 | {
|
---|
1173 | Log(("%s: %s: addr=%02x val=%08x len=%d\n", __FUNCTION__, pPciDev->name, u32Address, u32Value, cb));
|
---|
1174 | pPciDev->Int.s.pfnConfigWrite(pPciDev, u32Address, u32Value, cb);
|
---|
1175 | }
|
---|
1176 | }
|
---|
1177 | }
|
---|
1178 |
|
---|
1179 | static uint32_t ich9pcibridgeConfigRead(PPDMDEVINSR3 pDevIns, uint8_t iBus, uint8_t iDevice, uint32_t u32Address, unsigned cb)
|
---|
1180 | {
|
---|
1181 | PICH9PCIBUS pBus = PDMINS_2_DATA(pDevIns, PICH9PCIBUS);
|
---|
1182 | uint32_t u32Value;
|
---|
1183 |
|
---|
1184 | LogFlowFunc((": pDevIns=%p iBus=%d iDevice=%d u32Address=%u cb=%d\n", pDevIns, iBus, iDevice, u32Address, cb));
|
---|
1185 |
|
---|
1186 | /* If the current bus is not the target bus search for the bus which contains the device. */
|
---|
1187 | if (iBus != PCIDevGetByte(&pBus->aPciDev, VBOX_PCI_SECONDARY_BUS))
|
---|
1188 | {
|
---|
1189 | PPCIDEVICE pBridgeDevice = ich9pciFindBridge(pBus, iBus);
|
---|
1190 | if (pBridgeDevice)
|
---|
1191 | {
|
---|
1192 | AssertPtr( pBridgeDevice->Int.s.pfnBridgeConfigRead);
|
---|
1193 | u32Value = pBridgeDevice->Int.s.pfnBridgeConfigRead(pBridgeDevice->pDevIns, iBus, iDevice, u32Address, cb);
|
---|
1194 | }
|
---|
1195 | else
|
---|
1196 | ich9pciNoMem(&u32Value, 4);
|
---|
1197 | }
|
---|
1198 | else
|
---|
1199 | {
|
---|
1200 | /* This is the target bus, pass the read to the device. */
|
---|
1201 | PPCIDEVICE pPciDev = pBus->apDevices[iDevice];
|
---|
1202 | if (pPciDev)
|
---|
1203 | {
|
---|
1204 | u32Value = pPciDev->Int.s.pfnConfigRead(pPciDev, u32Address, cb);
|
---|
1205 | Log(("%s: %s: u32Address=%02x u32Value=%08x cb=%d\n", __FUNCTION__, pPciDev->name, u32Address, u32Value, cb));
|
---|
1206 | }
|
---|
1207 | else
|
---|
1208 | ich9pciNoMem(&u32Value, 4);
|
---|
1209 | }
|
---|
1210 |
|
---|
1211 | return u32Value;
|
---|
1212 | }
|
---|
1213 |
|
---|
1214 |
|
---|
1215 | /**
|
---|
1216 | * Common routine for restoring the config registers of a PCI device.
|
---|
1217 | *
|
---|
1218 | * @param pDev The PCI device.
|
---|
1219 | * @param pbSrcConfig The configuration register values to be loaded.
|
---|
1220 | * @param fIsBridge Whether this is a bridge device or not.
|
---|
1221 | */
|
---|
1222 | static void pciR3CommonRestoreConfig(PPCIDEVICE pDev, uint8_t const *pbSrcConfig, bool fIsBridge)
|
---|
1223 | {
|
---|
1224 | /*
|
---|
1225 | * This table defines the fields for normal devices and bridge devices, and
|
---|
1226 | * the order in which they need to be restored.
|
---|
1227 | */
|
---|
1228 | static const struct PciField
|
---|
1229 | {
|
---|
1230 | uint8_t off;
|
---|
1231 | uint8_t cb;
|
---|
1232 | uint8_t fWritable;
|
---|
1233 | uint8_t fBridge;
|
---|
1234 | const char *pszName;
|
---|
1235 | } s_aFields[] =
|
---|
1236 | {
|
---|
1237 | /* off,cb,fW,fB, pszName */
|
---|
1238 | { 0x00, 2, 0, 3, "VENDOR_ID" },
|
---|
1239 | { 0x02, 2, 0, 3, "DEVICE_ID" },
|
---|
1240 | { 0x06, 2, 1, 3, "STATUS" },
|
---|
1241 | { 0x08, 1, 0, 3, "REVISION_ID" },
|
---|
1242 | { 0x09, 1, 0, 3, "CLASS_PROG" },
|
---|
1243 | { 0x0a, 1, 0, 3, "CLASS_SUB" },
|
---|
1244 | { 0x0b, 1, 0, 3, "CLASS_BASE" },
|
---|
1245 | { 0x0c, 1, 1, 3, "CACHE_LINE_SIZE" },
|
---|
1246 | { 0x0d, 1, 1, 3, "LATENCY_TIMER" },
|
---|
1247 | { 0x0e, 1, 0, 3, "HEADER_TYPE" },
|
---|
1248 | { 0x0f, 1, 1, 3, "BIST" },
|
---|
1249 | { 0x10, 4, 1, 3, "BASE_ADDRESS_0" },
|
---|
1250 | { 0x14, 4, 1, 3, "BASE_ADDRESS_1" },
|
---|
1251 | { 0x18, 4, 1, 1, "BASE_ADDRESS_2" },
|
---|
1252 | { 0x18, 1, 1, 2, "PRIMARY_BUS" }, // fWritable = ??
|
---|
1253 | { 0x19, 1, 1, 2, "SECONDARY_BUS" }, // fWritable = ??
|
---|
1254 | { 0x1a, 1, 1, 2, "SUBORDINATE_BUS" }, // fWritable = ??
|
---|
1255 | { 0x1b, 1, 1, 2, "SEC_LATENCY_TIMER" }, // fWritable = ??
|
---|
1256 | { 0x1c, 4, 1, 1, "BASE_ADDRESS_3" },
|
---|
1257 | { 0x1c, 1, 1, 2, "IO_BASE" }, // fWritable = ??
|
---|
1258 | { 0x1d, 1, 1, 2, "IO_LIMIT" }, // fWritable = ??
|
---|
1259 | { 0x1e, 2, 1, 2, "SEC_STATUS" }, // fWritable = ??
|
---|
1260 | { 0x20, 4, 1, 1, "BASE_ADDRESS_4" },
|
---|
1261 | { 0x20, 2, 1, 2, "MEMORY_BASE" }, // fWritable = ??
|
---|
1262 | { 0x22, 2, 1, 2, "MEMORY_LIMIT" }, // fWritable = ??
|
---|
1263 | { 0x24, 4, 1, 1, "BASE_ADDRESS_5" },
|
---|
1264 | { 0x24, 2, 1, 2, "PREF_MEMORY_BASE" }, // fWritable = ??
|
---|
1265 | { 0x26, 2, 1, 2, "PREF_MEMORY_LIMIT" }, // fWritable = ??
|
---|
1266 | { 0x28, 4, 1, 1, "CARDBUS_CIS" }, // fWritable = ??
|
---|
1267 | { 0x28, 4, 1, 2, "PREF_BASE_UPPER32" }, // fWritable = ??
|
---|
1268 | { 0x2c, 2, 0, 1, "SUBSYSTEM_VENDOR_ID" },// fWritable = !?
|
---|
1269 | { 0x2c, 4, 1, 2, "PREF_LIMIT_UPPER32" },// fWritable = ??
|
---|
1270 | { 0x2e, 2, 0, 1, "SUBSYSTEM_ID" }, // fWritable = !?
|
---|
1271 | { 0x30, 4, 1, 1, "ROM_ADDRESS" }, // fWritable = ?!
|
---|
1272 | { 0x30, 2, 1, 2, "IO_BASE_UPPER16" }, // fWritable = ?!
|
---|
1273 | { 0x32, 2, 1, 2, "IO_LIMIT_UPPER16" }, // fWritable = ?!
|
---|
1274 | { 0x34, 4, 0, 3, "CAPABILITY_LIST" }, // fWritable = !? cb=!?
|
---|
1275 | { 0x38, 4, 1, 1, "RESERVED_38" }, // ???
|
---|
1276 | { 0x38, 4, 1, 2, "ROM_ADDRESS_BR" }, // fWritable = !? cb=!? fBridge=!?
|
---|
1277 | { 0x3c, 1, 1, 3, "INTERRUPT_LINE" }, // fBridge=??
|
---|
1278 | { 0x3d, 1, 0, 3, "INTERRUPT_PIN" }, // fBridge=??
|
---|
1279 | { 0x3e, 1, 0, 1, "MIN_GNT" },
|
---|
1280 | { 0x3e, 2, 1, 2, "BRIDGE_CONTROL" }, // fWritable = !?
|
---|
1281 | { 0x3f, 1, 0, 1, "MAX_LAT" },
|
---|
1282 | /* The COMMAND register must come last as it requires the *ADDRESS*
|
---|
1283 | registers to be restored before we pretent to change it from 0 to
|
---|
1284 | whatever value the guest assigned it. */
|
---|
1285 | { 0x04, 2, 1, 3, "COMMAND" },
|
---|
1286 | };
|
---|
1287 |
|
---|
1288 | #ifdef RT_STRICT
|
---|
1289 | /* Check that we've got full register coverage. */
|
---|
1290 | uint32_t bmDevice[0x40 / 32];
|
---|
1291 | uint32_t bmBridge[0x40 / 32];
|
---|
1292 | RT_ZERO(bmDevice);
|
---|
1293 | RT_ZERO(bmBridge);
|
---|
1294 | for (uint32_t i = 0; i < RT_ELEMENTS(s_aFields); i++)
|
---|
1295 | {
|
---|
1296 | uint8_t off = s_aFields[i].off;
|
---|
1297 | uint8_t cb = s_aFields[i].cb;
|
---|
1298 | uint8_t f = s_aFields[i].fBridge;
|
---|
1299 | while (cb-- > 0)
|
---|
1300 | {
|
---|
1301 | if (f & 1) AssertMsg(!ASMBitTest(bmDevice, off), ("%#x\n", off));
|
---|
1302 | if (f & 2) AssertMsg(!ASMBitTest(bmBridge, off), ("%#x\n", off));
|
---|
1303 | if (f & 1) ASMBitSet(bmDevice, off);
|
---|
1304 | if (f & 2) ASMBitSet(bmBridge, off);
|
---|
1305 | off++;
|
---|
1306 | }
|
---|
1307 | }
|
---|
1308 | for (uint32_t off = 0; off < 0x40; off++)
|
---|
1309 | {
|
---|
1310 | AssertMsg(ASMBitTest(bmDevice, off), ("%#x\n", off));
|
---|
1311 | AssertMsg(ASMBitTest(bmBridge, off), ("%#x\n", off));
|
---|
1312 | }
|
---|
1313 | #endif
|
---|
1314 |
|
---|
1315 | /*
|
---|
1316 | * Loop thru the fields covering the 64 bytes of standard registers.
|
---|
1317 | */
|
---|
1318 | uint8_t const fBridge = fIsBridge ? 2 : 1;
|
---|
1319 | Assert(!pciDevIsPassthrough(pDev));
|
---|
1320 | uint8_t *pbDstConfig = &pDev->config[0];
|
---|
1321 |
|
---|
1322 | for (uint32_t i = 0; i < RT_ELEMENTS(s_aFields); i++)
|
---|
1323 | if (s_aFields[i].fBridge & fBridge)
|
---|
1324 | {
|
---|
1325 | uint8_t const off = s_aFields[i].off;
|
---|
1326 | uint8_t const cb = s_aFields[i].cb;
|
---|
1327 | uint32_t u32Src;
|
---|
1328 | uint32_t u32Dst;
|
---|
1329 | switch (cb)
|
---|
1330 | {
|
---|
1331 | case 1:
|
---|
1332 | u32Src = pbSrcConfig[off];
|
---|
1333 | u32Dst = pbDstConfig[off];
|
---|
1334 | break;
|
---|
1335 | case 2:
|
---|
1336 | u32Src = *(uint16_t const *)&pbSrcConfig[off];
|
---|
1337 | u32Dst = *(uint16_t const *)&pbDstConfig[off];
|
---|
1338 | break;
|
---|
1339 | case 4:
|
---|
1340 | u32Src = *(uint32_t const *)&pbSrcConfig[off];
|
---|
1341 | u32Dst = *(uint32_t const *)&pbDstConfig[off];
|
---|
1342 | break;
|
---|
1343 | default:
|
---|
1344 | AssertFailed();
|
---|
1345 | continue;
|
---|
1346 | }
|
---|
1347 |
|
---|
1348 | if ( u32Src != u32Dst
|
---|
1349 | || off == VBOX_PCI_COMMAND)
|
---|
1350 | {
|
---|
1351 | if (u32Src != u32Dst)
|
---|
1352 | {
|
---|
1353 | if (!s_aFields[i].fWritable)
|
---|
1354 | LogRel(("PCI: %8s/%u: %2u-bit field %s: %x -> %x - !READ ONLY!\n",
|
---|
1355 | pDev->name, pDev->pDevIns->iInstance, cb*8, s_aFields[i].pszName, u32Dst, u32Src));
|
---|
1356 | else
|
---|
1357 | LogRel(("PCI: %8s/%u: %2u-bit field %s: %x -> %x\n",
|
---|
1358 | pDev->name, pDev->pDevIns->iInstance, cb*8, s_aFields[i].pszName, u32Dst, u32Src));
|
---|
1359 | }
|
---|
1360 | if (off == VBOX_PCI_COMMAND)
|
---|
1361 | PCIDevSetCommand(pDev, 0); /* For remapping, see ich9pciR3CommonLoadExec. */
|
---|
1362 | pDev->Int.s.pfnConfigWrite(pDev, off, u32Src, cb);
|
---|
1363 | }
|
---|
1364 | }
|
---|
1365 |
|
---|
1366 | /*
|
---|
1367 | * The device dependent registers.
|
---|
1368 | *
|
---|
1369 | * We will not use ConfigWrite here as we have no clue about the size
|
---|
1370 | * of the registers, so the device is responsible for correctly
|
---|
1371 | * restoring functionality governed by these registers.
|
---|
1372 | */
|
---|
1373 | for (uint32_t off = 0x40; off < sizeof(pDev->config); off++)
|
---|
1374 | if (pbDstConfig[off] != pbSrcConfig[off])
|
---|
1375 | {
|
---|
1376 | LogRel(("PCI: %8s/%u: register %02x: %02x -> %02x\n",
|
---|
1377 | pDev->name, pDev->pDevIns->iInstance, off, pbDstConfig[off], pbSrcConfig[off])); /** @todo make this Log() later. */
|
---|
1378 | pbDstConfig[off] = pbSrcConfig[off];
|
---|
1379 | }
|
---|
1380 | }
|
---|
1381 |
|
---|
1382 | /**
|
---|
1383 | * Common worker for ich9pciR3LoadExec and ich9pcibridgeR3LoadExec.
|
---|
1384 | *
|
---|
1385 | * @returns VBox status code.
|
---|
1386 | * @param pBus The bus which data is being loaded.
|
---|
1387 | * @param pSSM The saved state handle.
|
---|
1388 | * @param uVersion The data version.
|
---|
1389 | * @param uPass The pass.
|
---|
1390 | */
|
---|
1391 | static DECLCALLBACK(int) ich9pciR3CommonLoadExec(PICH9PCIBUS pBus, PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass)
|
---|
1392 | {
|
---|
1393 | uint32_t u32;
|
---|
1394 | uint32_t i;
|
---|
1395 | int rc;
|
---|
1396 |
|
---|
1397 | Assert(uPass == SSM_PASS_FINAL); NOREF(uPass);
|
---|
1398 | if (uVersion != VBOX_ICH9PCI_SAVED_STATE_VERSION_CURRENT)
|
---|
1399 | return VERR_SSM_UNSUPPORTED_DATA_UNIT_VERSION;
|
---|
1400 |
|
---|
1401 | /*
|
---|
1402 | * Iterate thru all the devices and write 0 to the COMMAND register so
|
---|
1403 | * that all the memory is unmapped before we start restoring the saved
|
---|
1404 | * mapping locations.
|
---|
1405 | *
|
---|
1406 | * The register value is restored afterwards so we can do proper
|
---|
1407 | * LogRels in pciR3CommonRestoreConfig.
|
---|
1408 | */
|
---|
1409 | for (i = 0; i < RT_ELEMENTS(pBus->apDevices); i++)
|
---|
1410 | {
|
---|
1411 | PPCIDEVICE pDev = pBus->apDevices[i];
|
---|
1412 | if (pDev)
|
---|
1413 | {
|
---|
1414 | uint16_t u16 = PCIDevGetCommand(pDev);
|
---|
1415 | pDev->Int.s.pfnConfigWrite(pDev, VBOX_PCI_COMMAND, 0, 2);
|
---|
1416 | PCIDevSetCommand(pDev, u16);
|
---|
1417 | Assert(PCIDevGetCommand(pDev) == u16);
|
---|
1418 | }
|
---|
1419 | }
|
---|
1420 |
|
---|
1421 | void *pvMsixPage = RTMemTmpAllocZ(0x1000);
|
---|
1422 | AssertReturn(pvMsixPage, VERR_NO_TMP_MEMORY);
|
---|
1423 |
|
---|
1424 | /*
|
---|
1425 | * Iterate all the devices.
|
---|
1426 | */
|
---|
1427 | for (i = 0;; i++)
|
---|
1428 | {
|
---|
1429 | PPCIDEVICE pDev;
|
---|
1430 | PCIDEVICE DevTmp;
|
---|
1431 |
|
---|
1432 | /* index / terminator */
|
---|
1433 | rc = SSMR3GetU32(pSSM, &u32);
|
---|
1434 | if (RT_FAILURE(rc))
|
---|
1435 | break;
|
---|
1436 | if (u32 == (uint32_t)~0)
|
---|
1437 | break;
|
---|
1438 | AssertMsgBreak(u32 < RT_ELEMENTS(pBus->apDevices) && u32 >= i, ("u32=%#x i=%#x\n", u32, i));
|
---|
1439 |
|
---|
1440 | /* skip forward to the device checking that no new devices are present. */
|
---|
1441 | for (; i < u32; i++)
|
---|
1442 | {
|
---|
1443 | pDev = pBus->apDevices[i];
|
---|
1444 | if (pDev)
|
---|
1445 | {
|
---|
1446 | LogRel(("PCI: New device in slot %#x, %s (vendor=%#06x device=%#06x)\n", i, pDev->name,
|
---|
1447 | PCIDevGetVendorId(pDev), PCIDevGetDeviceId(pDev)));
|
---|
1448 | if (SSMR3HandleGetAfter(pSSM) != SSMAFTER_DEBUG_IT)
|
---|
1449 | {
|
---|
1450 | rc = SSMR3SetCfgError(pSSM, RT_SRC_POS, N_("New device in slot %#x, %s (vendor=%#06x device=%#06x)"),
|
---|
1451 | i, pDev->name, PCIDevGetVendorId(pDev), PCIDevGetDeviceId(pDev));
|
---|
1452 | break;
|
---|
1453 | }
|
---|
1454 | }
|
---|
1455 | }
|
---|
1456 | if (RT_FAILURE(rc))
|
---|
1457 | break;
|
---|
1458 |
|
---|
1459 | /* get the data */
|
---|
1460 | DevTmp.Int.s.fFlags = 0;
|
---|
1461 | DevTmp.Int.s.u8MsiCapOffset = 0;
|
---|
1462 | DevTmp.Int.s.u8MsiCapSize = 0;
|
---|
1463 | DevTmp.Int.s.u8MsixCapOffset = 0;
|
---|
1464 | DevTmp.Int.s.u8MsixCapSize = 0;
|
---|
1465 | DevTmp.Int.s.uIrqPinState = ~0; /* Invalid value in case we have an older saved state to force a state change in pciSetIrq. */
|
---|
1466 | SSMR3GetMem(pSSM, DevTmp.config, sizeof(DevTmp.config));
|
---|
1467 |
|
---|
1468 | SSMR3GetU32(pSSM, &DevTmp.Int.s.fFlags);
|
---|
1469 | SSMR3GetS32(pSSM, &DevTmp.Int.s.uIrqPinState);
|
---|
1470 | SSMR3GetU8(pSSM, &DevTmp.Int.s.u8MsiCapOffset);
|
---|
1471 | SSMR3GetU8(pSSM, &DevTmp.Int.s.u8MsiCapSize);
|
---|
1472 | SSMR3GetU8(pSSM, &DevTmp.Int.s.u8MsixCapOffset);
|
---|
1473 | rc = SSMR3GetU8(pSSM, &DevTmp.Int.s.u8MsixCapSize);
|
---|
1474 | if (RT_FAILURE(rc))
|
---|
1475 | break;
|
---|
1476 |
|
---|
1477 | /* Load MSI-X page state */
|
---|
1478 | if (DevTmp.Int.s.u8MsixCapOffset != 0)
|
---|
1479 | {
|
---|
1480 | Assert(pvMsixPage != NULL);
|
---|
1481 | rc = SSMR3GetMem(pSSM, pvMsixPage, 0x1000);
|
---|
1482 | if (RT_FAILURE(rc))
|
---|
1483 | break;
|
---|
1484 | }
|
---|
1485 |
|
---|
1486 | /* check that it's still around. */
|
---|
1487 | pDev = pBus->apDevices[i];
|
---|
1488 | if (!pDev)
|
---|
1489 | {
|
---|
1490 | LogRel(("PCI: Device in slot %#x has been removed! vendor=%#06x device=%#06x\n", i,
|
---|
1491 | PCIDevGetVendorId(&DevTmp), PCIDevGetDeviceId(&DevTmp)));
|
---|
1492 | if (SSMR3HandleGetAfter(pSSM) != SSMAFTER_DEBUG_IT)
|
---|
1493 | {
|
---|
1494 | rc = SSMR3SetCfgError(pSSM, RT_SRC_POS, N_("Device in slot %#x has been removed! vendor=%#06x device=%#06x"),
|
---|
1495 | i, PCIDevGetVendorId(&DevTmp), PCIDevGetDeviceId(&DevTmp));
|
---|
1496 | break;
|
---|
1497 | }
|
---|
1498 | continue;
|
---|
1499 | }
|
---|
1500 |
|
---|
1501 | /* match the vendor id assuming that this will never be changed. */
|
---|
1502 | if (PCIDevGetVendorId(&DevTmp) != PCIDevGetVendorId(pDev))
|
---|
1503 | {
|
---|
1504 | rc = SSMR3SetCfgError(pSSM, RT_SRC_POS, N_("Device in slot %#x (%s) vendor id mismatch! saved=%.4Rhxs current=%.4Rhxs"),
|
---|
1505 | i, pDev->name, PCIDevGetVendorId(&DevTmp), PCIDevGetVendorId(pDev));
|
---|
1506 | break;
|
---|
1507 | }
|
---|
1508 |
|
---|
1509 | /* commit the loaded device config. */
|
---|
1510 | Assert(!pciDevIsPassthrough(pDev));
|
---|
1511 | pciR3CommonRestoreConfig(pDev, &DevTmp.config[0], false ); /** @todo fix bridge fun! */
|
---|
1512 |
|
---|
1513 | pDev->Int.s.uIrqPinState = DevTmp.Int.s.uIrqPinState;
|
---|
1514 | pDev->Int.s.u8MsiCapOffset = DevTmp.Int.s.u8MsiCapOffset;
|
---|
1515 | pDev->Int.s.u8MsiCapSize = DevTmp.Int.s.u8MsiCapSize;
|
---|
1516 | pDev->Int.s.u8MsixCapOffset = DevTmp.Int.s.u8MsixCapOffset;
|
---|
1517 | pDev->Int.s.u8MsixCapSize = DevTmp.Int.s.u8MsixCapSize;
|
---|
1518 | if (DevTmp.Int.s.u8MsixCapSize != 0)
|
---|
1519 | {
|
---|
1520 | Assert(pDev->Int.s.pMsixPageR3 != NULL);
|
---|
1521 | memcpy(pDev->Int.s.pMsixPageR3, pvMsixPage, 0x1000);
|
---|
1522 | }
|
---|
1523 | }
|
---|
1524 |
|
---|
1525 | RTMemTmpFree(pvMsixPage);
|
---|
1526 |
|
---|
1527 | return rc;
|
---|
1528 | }
|
---|
1529 |
|
---|
1530 | static DECLCALLBACK(int) ich9pciR3LoadExec(PPDMDEVINS pDevIns, PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass)
|
---|
1531 | {
|
---|
1532 | PICH9PCIGLOBALS pThis = PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS);
|
---|
1533 | PICH9PCIBUS pBus = &pThis->aPciBus;
|
---|
1534 | uint32_t u32;
|
---|
1535 | int rc;
|
---|
1536 |
|
---|
1537 | /* We ignore this version as there's no saved state with it anyway */
|
---|
1538 | if (uVersion == VBOX_ICH9PCI_SAVED_STATE_VERSION_NOMSI)
|
---|
1539 | return VERR_SSM_UNSUPPORTED_DATA_UNIT_VERSION;
|
---|
1540 | if (uVersion > VBOX_ICH9PCI_SAVED_STATE_VERSION_MSI)
|
---|
1541 | return VERR_SSM_UNSUPPORTED_DATA_UNIT_VERSION;
|
---|
1542 |
|
---|
1543 | /*
|
---|
1544 | * Bus state data.
|
---|
1545 | */
|
---|
1546 | SSMR3GetU32(pSSM, &pThis->uConfigReg);
|
---|
1547 |
|
---|
1548 | /*
|
---|
1549 | * Load IRQ states.
|
---|
1550 | */
|
---|
1551 | for (int i = 0; i < PCI_APIC_IRQ_PINS; i++)
|
---|
1552 | SSMR3GetU32(pSSM, (uint32_t*)&pThis->uaPciApicIrqLevels[i]);
|
---|
1553 |
|
---|
1554 | /* separator */
|
---|
1555 | rc = SSMR3GetU32(pSSM, &u32);
|
---|
1556 | if (RT_FAILURE(rc))
|
---|
1557 | return rc;
|
---|
1558 | if (u32 != (uint32_t)~0)
|
---|
1559 | AssertMsgFailedReturn(("u32=%#x\n", u32), rc);
|
---|
1560 |
|
---|
1561 | return ich9pciR3CommonLoadExec(pBus, pSSM, uVersion, uPass);
|
---|
1562 | }
|
---|
1563 |
|
---|
1564 | static DECLCALLBACK(int) ich9pcibridgeR3LoadExec(PPDMDEVINS pDevIns, PSSMHANDLE pSSM, uint32_t uVersion, uint32_t uPass)
|
---|
1565 | {
|
---|
1566 | PICH9PCIBUS pThis = PDMINS_2_DATA(pDevIns, PICH9PCIBUS);
|
---|
1567 | if (uVersion > VBOX_ICH9PCI_SAVED_STATE_VERSION_MSI)
|
---|
1568 | return VERR_SSM_UNSUPPORTED_DATA_UNIT_VERSION;
|
---|
1569 | return ich9pciR3CommonLoadExec(pThis, pSSM, uVersion, uPass);
|
---|
1570 | }
|
---|
1571 |
|
---|
1572 |
|
---|
1573 | /*
|
---|
1574 | * Perform imeediate read of configuration space register.
|
---|
1575 | * Cannot be rescheduled, as already in R3.
|
---|
1576 | */
|
---|
1577 | static uint32_t ich9pciConfigRead(PICH9PCIGLOBALS pGlobals, uint8_t uBus, uint8_t uDevFn, uint32_t addr, uint32_t len)
|
---|
1578 | {
|
---|
1579 | PciAddress aPciAddr;
|
---|
1580 | aPciAddr.iBus = uBus;
|
---|
1581 | aPciAddr.iDeviceFunc = uDevFn;
|
---|
1582 | aPciAddr.iRegister = addr;
|
---|
1583 |
|
---|
1584 | uint32_t u32Val;
|
---|
1585 | int rc = ich9pciDataReadAddr(pGlobals, &aPciAddr, len, &u32Val, VERR_INTERNAL_ERROR);
|
---|
1586 | AssertRC(rc);
|
---|
1587 |
|
---|
1588 | return u32Val;
|
---|
1589 | }
|
---|
1590 |
|
---|
1591 |
|
---|
1592 | /*
|
---|
1593 | * Perform imeediate write to configuration space register.
|
---|
1594 | * Cannot be rescheduled, as already in R3.
|
---|
1595 | */
|
---|
1596 | static void ich9pciConfigWrite(PICH9PCIGLOBALS pGlobals, uint8_t uBus, uint8_t uDevFn, uint32_t addr, uint32_t val, uint32_t len)
|
---|
1597 | {
|
---|
1598 | PciAddress aPciAddr;
|
---|
1599 | aPciAddr.iBus = uBus;
|
---|
1600 | aPciAddr.iDeviceFunc = uDevFn;
|
---|
1601 | aPciAddr.iRegister = addr;
|
---|
1602 |
|
---|
1603 | int rc = ich9pciDataWriteAddr(pGlobals, &aPciAddr, val, len, VERR_INTERNAL_ERROR);
|
---|
1604 | AssertRC(rc);
|
---|
1605 | }
|
---|
1606 |
|
---|
1607 |
|
---|
1608 | static void ich9pciSetRegionAddress(PICH9PCIGLOBALS pGlobals, uint8_t uBus, uint8_t uDevFn, int iRegion, uint64_t addr)
|
---|
1609 | {
|
---|
1610 | uint32_t uReg = ich9pciGetRegionReg(iRegion);
|
---|
1611 |
|
---|
1612 | /* Read memory type first. */
|
---|
1613 | uint8_t uResourceType = ich9pciConfigRead(pGlobals, uBus, uDevFn, uReg, 1);
|
---|
1614 | /* Read command register. */
|
---|
1615 | uint16_t uCmd = ich9pciConfigRead(pGlobals, uBus, uDevFn, VBOX_PCI_COMMAND, 2);
|
---|
1616 |
|
---|
1617 | Log(("Set region address: %02x:%02x.%d region %d address=%lld\n",
|
---|
1618 | uBus, uDevFn>>3, uDevFn&7, addr));
|
---|
1619 |
|
---|
1620 | if ( iRegion == PCI_ROM_SLOT )
|
---|
1621 | uCmd |= PCI_COMMAND_MEMACCESS;
|
---|
1622 | else if ((uResourceType & PCI_ADDRESS_SPACE_IO) == PCI_ADDRESS_SPACE_IO)
|
---|
1623 | uCmd |= PCI_COMMAND_IOACCESS; /* Enable I/O space access. */
|
---|
1624 | else /* The region is MMIO. */
|
---|
1625 | uCmd |= PCI_COMMAND_MEMACCESS; /* Enable MMIO access. */
|
---|
1626 |
|
---|
1627 | bool f64Bit = (uResourceType & PCI_ADDRESS_SPACE_BAR64) != 0;
|
---|
1628 |
|
---|
1629 | /* Write address of the device. */
|
---|
1630 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, uReg, (uint32_t)addr, 4);
|
---|
1631 | if (f64Bit)
|
---|
1632 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, uReg + 4, (uint32_t)(addr >> 32), 4);
|
---|
1633 |
|
---|
1634 | /* enable memory mappings */
|
---|
1635 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, VBOX_PCI_COMMAND, uCmd, 2);
|
---|
1636 | }
|
---|
1637 |
|
---|
1638 |
|
---|
1639 | static void ich9pciBiosInitBridge(PICH9PCIGLOBALS pGlobals, uint8_t uBus, uint8_t uDevFn)
|
---|
1640 | {
|
---|
1641 | Log(("BIOS init bridge: %02x::%02x.%d\n", uBus, uDevFn >> 3, uDevFn & 7));
|
---|
1642 |
|
---|
1643 | /*
|
---|
1644 | * The I/O range for the bridge must be aligned to a 4KB boundary.
|
---|
1645 | * This does not change anything really as the access to the device is not going
|
---|
1646 | * through the bridge but we want to be compliant to the spec.
|
---|
1647 | */
|
---|
1648 | if ((pGlobals->uPciBiosIo % 4096) != 0)
|
---|
1649 | {
|
---|
1650 | pGlobals->uPciBiosIo = RT_ALIGN_32(pGlobals->uPciBiosIo, 4*1024);
|
---|
1651 | Log(("%s: Aligned I/O start address. New address %#x\n", __FUNCTION__, pGlobals->uPciBiosIo));
|
---|
1652 | }
|
---|
1653 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, VBOX_PCI_IO_BASE, (pGlobals->uPciBiosIo >> 8) & 0xf0, 1);
|
---|
1654 |
|
---|
1655 | /* The MMIO range for the bridge must be aligned to a 1MB boundary. */
|
---|
1656 | if ((pGlobals->uPciBiosMmio % (1024 * 1024)) != 0)
|
---|
1657 | {
|
---|
1658 | pGlobals->uPciBiosMmio = RT_ALIGN_32(pGlobals->uPciBiosMmio, 1024*1024);
|
---|
1659 | Log(("%s: Aligned MMIO start address. New address %#x\n", __FUNCTION__, pGlobals->uPciBiosMmio));
|
---|
1660 | }
|
---|
1661 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, VBOX_PCI_MEMORY_BASE, (pGlobals->uPciBiosMmio >> 16) & UINT32_C(0xffff0), 2);
|
---|
1662 |
|
---|
1663 | /* Save values to compare later to. */
|
---|
1664 | uint32_t u32IoAddressBase = pGlobals->uPciBiosIo;
|
---|
1665 | uint32_t u32MMIOAddressBase = pGlobals->uPciBiosMmio;
|
---|
1666 | uint8_t uBridgeBus = ich9pciConfigRead(pGlobals, uBus, uDevFn, VBOX_PCI_SECONDARY_BUS, 1);
|
---|
1667 |
|
---|
1668 | /* Init devices behind the bridge and possibly other bridges as well. */
|
---|
1669 | for (int iDev = 0; iDev <= 255; iDev++)
|
---|
1670 | ich9pciBiosInitDevice(pGlobals, uBridgeBus, iDev);
|
---|
1671 |
|
---|
1672 | /*
|
---|
1673 | * Set I/O limit register. If there is no device with I/O space behind the bridge
|
---|
1674 | * we set a lower value than in the base register.
|
---|
1675 | * The result with a real bridge is that no I/O transactions are passed to the secondary
|
---|
1676 | * interface. Again this doesn't really matter here but we want to be compliant to the spec.
|
---|
1677 | */
|
---|
1678 | if ((u32IoAddressBase != pGlobals->uPciBiosIo) && ((pGlobals->uPciBiosIo % 4096) != 0))
|
---|
1679 | {
|
---|
1680 | /* The upper boundary must be one byte less than a 4KB boundary. */
|
---|
1681 | pGlobals->uPciBiosIo = RT_ALIGN_32(pGlobals->uPciBiosIo, 4*1024);
|
---|
1682 | }
|
---|
1683 |
|
---|
1684 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, VBOX_PCI_IO_LIMIT, ((pGlobals->uPciBiosIo >> 8) & 0xf0) - 1, 1);
|
---|
1685 |
|
---|
1686 | /* Same with the MMIO limit register but with 1MB boundary here. */
|
---|
1687 | if ((u32MMIOAddressBase != pGlobals->uPciBiosMmio) && ((pGlobals->uPciBiosMmio % (1024 * 1024)) != 0))
|
---|
1688 | {
|
---|
1689 | /* The upper boundary must be one byte less than a 1MB boundary. */
|
---|
1690 | pGlobals->uPciBiosMmio = RT_ALIGN_32(pGlobals->uPciBiosMmio, 1024*1024);
|
---|
1691 | }
|
---|
1692 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, VBOX_PCI_MEMORY_LIMIT, ((pGlobals->uPciBiosMmio >> 16) & UINT32_C(0xfff0)) - 1, 2);
|
---|
1693 |
|
---|
1694 | /*
|
---|
1695 | * Set the prefetch base and limit registers. We currently have no device with a prefetchable region
|
---|
1696 | * which may be behind a bridge. That's why it is unconditionally disabled here atm by writing a higher value into
|
---|
1697 | * the base register than in the limit register.
|
---|
1698 | */
|
---|
1699 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, VBOX_PCI_PREF_MEMORY_BASE, 0xfff0, 2);
|
---|
1700 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, VBOX_PCI_PREF_MEMORY_LIMIT, 0x0, 2);
|
---|
1701 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, VBOX_PCI_PREF_BASE_UPPER32, 0x00, 4);
|
---|
1702 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, VBOX_PCI_PREF_LIMIT_UPPER32, 0x00, 4);
|
---|
1703 | }
|
---|
1704 |
|
---|
1705 | static void ich9pciBiosInitDevice(PICH9PCIGLOBALS pGlobals, uint8_t uBus, uint8_t uDevFn)
|
---|
1706 | {
|
---|
1707 | uint16_t uDevClass, uVendor, uDevice;
|
---|
1708 | uint8_t uCmd;
|
---|
1709 |
|
---|
1710 | uDevClass = ich9pciConfigRead(pGlobals, uBus, uDevFn, VBOX_PCI_CLASS_DEVICE, 2);
|
---|
1711 | uVendor = ich9pciConfigRead(pGlobals, uBus, uDevFn, VBOX_PCI_VENDOR_ID, 2);
|
---|
1712 | uDevice = ich9pciConfigRead(pGlobals, uBus, uDevFn, VBOX_PCI_DEVICE_ID, 2);
|
---|
1713 |
|
---|
1714 | /* If device is present */
|
---|
1715 | if (uVendor == 0xffff)
|
---|
1716 | return;
|
---|
1717 |
|
---|
1718 | Log(("BIOS init device: %02x:%02x.%d\n", uBus, uDevFn >> 3, uDevFn & 7));
|
---|
1719 |
|
---|
1720 | switch (uDevClass)
|
---|
1721 | {
|
---|
1722 | case 0x0101:
|
---|
1723 | /* IDE controller */
|
---|
1724 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, 0x40, 0x8000, 2); /* enable IDE0 */
|
---|
1725 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, 0x42, 0x8000, 2); /* enable IDE1 */
|
---|
1726 | goto default_map;
|
---|
1727 | break;
|
---|
1728 | case 0x0300:
|
---|
1729 | /* VGA controller */
|
---|
1730 | if (uVendor != 0x80ee)
|
---|
1731 | goto default_map;
|
---|
1732 | /* VGA: map frame buffer to default Bochs VBE address */
|
---|
1733 | ich9pciSetRegionAddress(pGlobals, uBus, uDevFn, 0, 0xE0000000);
|
---|
1734 | /*
|
---|
1735 | * Legacy VGA I/O ports are implicitly decoded by a VGA class device. But
|
---|
1736 | * only the framebuffer (i.e., a memory region) is explicitly registered via
|
---|
1737 | * ich9pciSetRegionAddress, so I/O decoding must be enabled manually.
|
---|
1738 | */
|
---|
1739 | uCmd = ich9pciConfigRead(pGlobals, uBus, uDevFn, VBOX_PCI_COMMAND, 1);
|
---|
1740 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, VBOX_PCI_COMMAND,
|
---|
1741 | /* Enable I/O space access. */
|
---|
1742 | uCmd | PCI_COMMAND_IOACCESS,
|
---|
1743 | 1);
|
---|
1744 | break;
|
---|
1745 | case 0x0604:
|
---|
1746 | /* PCI-to-PCI bridge. */
|
---|
1747 | AssertMsg(pGlobals->uBus < 255, ("Too many bridges on the bus\n"));
|
---|
1748 | ich9pciBiosInitBridge(pGlobals, uBus, uDevFn);
|
---|
1749 | break;
|
---|
1750 | default:
|
---|
1751 | default_map:
|
---|
1752 | {
|
---|
1753 | /* default memory mappings */
|
---|
1754 | /*
|
---|
1755 | * We ignore ROM region here.
|
---|
1756 | */
|
---|
1757 | for (int iRegion = 0; iRegion < (PCI_NUM_REGIONS-1); iRegion++)
|
---|
1758 | {
|
---|
1759 | uint32_t u32Address = ich9pciGetRegionReg(iRegion);
|
---|
1760 |
|
---|
1761 | /* Calculate size - we write all 1s into the BAR, and then evaluate which bits
|
---|
1762 | are cleared. . */
|
---|
1763 | uint8_t u8ResourceType = ich9pciConfigRead(pGlobals, uBus, uDevFn, u32Address, 1);
|
---|
1764 |
|
---|
1765 | bool f64bit = (u8ResourceType & PCI_ADDRESS_SPACE_BAR64) != 0;
|
---|
1766 | bool fIsPio = ((u8ResourceType & PCI_COMMAND_IOACCESS) == PCI_COMMAND_IOACCESS);
|
---|
1767 | uint64_t cbRegSize64 = 0;
|
---|
1768 |
|
---|
1769 | if (f64bit)
|
---|
1770 | {
|
---|
1771 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, u32Address, UINT32_C(0xffffffff), 4);
|
---|
1772 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, u32Address+4, UINT32_C(0xffffffff), 4);
|
---|
1773 | cbRegSize64 = ich9pciConfigRead(pGlobals, uBus, uDevFn, u32Address, 4);
|
---|
1774 | cbRegSize64 |= ((uint64_t)ich9pciConfigRead(pGlobals, uBus, uDevFn, u32Address+4, 4) << 32);
|
---|
1775 | cbRegSize64 &= ~UINT64_C(0x0f);
|
---|
1776 | cbRegSize64 = (~cbRegSize64) + 1;
|
---|
1777 |
|
---|
1778 | /* No 64-bit PIO regions possible. */
|
---|
1779 | #ifndef DEBUG_bird /* EFI triggers this for DevAHCI. */
|
---|
1780 | AssertMsg((u8ResourceType & PCI_COMMAND_IOACCESS) == 0, ("type=%#x rgn=%d\n", u8ResourceType, iRegion));
|
---|
1781 | #endif
|
---|
1782 | }
|
---|
1783 | else
|
---|
1784 | {
|
---|
1785 | uint32_t cbRegSize32;
|
---|
1786 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, u32Address, UINT32_C(0xffffffff), 4);
|
---|
1787 | cbRegSize32 = ich9pciConfigRead(pGlobals, uBus, uDevFn, u32Address, 4);
|
---|
1788 |
|
---|
1789 | /* Clear resource information depending on resource type. */
|
---|
1790 | if (fIsPio) /* PIO */
|
---|
1791 | cbRegSize32 &= ~UINT32_C(0x01);
|
---|
1792 | else /* MMIO */
|
---|
1793 | cbRegSize32 &= ~UINT32_C(0x0f);
|
---|
1794 |
|
---|
1795 | /*
|
---|
1796 | * Invert all bits and add 1 to get size of the region.
|
---|
1797 | * (From PCI implementation note)
|
---|
1798 | */
|
---|
1799 | if (fIsPio && (cbRegSize32 & UINT32_C(0xffff0000)) == 0)
|
---|
1800 | cbRegSize32 = (~(cbRegSize32 | UINT32_C(0xffff0000))) + 1;
|
---|
1801 | else
|
---|
1802 | cbRegSize32 = (~cbRegSize32) + 1;
|
---|
1803 |
|
---|
1804 | cbRegSize64 = cbRegSize32;
|
---|
1805 | }
|
---|
1806 | #ifndef DEBUG_bird /* EFI triggers this for DevAHCI. */
|
---|
1807 | Assert(cbRegSize64 == (uint32_t)cbRegSize64);
|
---|
1808 | #endif
|
---|
1809 | Log2(("%s: Size of region %u for device %d on bus %d is %lld\n", __FUNCTION__, iRegion, uDevFn, uBus, cbRegSize64));
|
---|
1810 |
|
---|
1811 | if (cbRegSize64)
|
---|
1812 | {
|
---|
1813 | uint32_t cbRegSize32 = (uint32_t)cbRegSize64;
|
---|
1814 | uint32_t* paddr = fIsPio ? &pGlobals->uPciBiosIo : &pGlobals->uPciBiosMmio;
|
---|
1815 | *paddr = (*paddr + cbRegSize32 - 1) & ~(cbRegSize32 - 1);
|
---|
1816 | Log(("%s: Start address of %s region %u is %#x\n", __FUNCTION__, (fIsPio ? "I/O" : "MMIO"), iRegion, *paddr));
|
---|
1817 | ich9pciSetRegionAddress(pGlobals, uBus, uDevFn, iRegion, *paddr);
|
---|
1818 | *paddr += cbRegSize32;
|
---|
1819 | Log2(("%s: New address is %#x\n", __FUNCTION__, *paddr));
|
---|
1820 |
|
---|
1821 | if (f64bit)
|
---|
1822 | iRegion++; /* skip next region */
|
---|
1823 | }
|
---|
1824 | }
|
---|
1825 | break;
|
---|
1826 | }
|
---|
1827 | }
|
---|
1828 |
|
---|
1829 | /* map the interrupt */
|
---|
1830 | uint32_t iPin = ich9pciConfigRead(pGlobals, uBus, uDevFn, VBOX_PCI_INTERRUPT_PIN, 1);
|
---|
1831 | if (iPin != 0)
|
---|
1832 | {
|
---|
1833 | iPin--;
|
---|
1834 |
|
---|
1835 | if (uBus != 0)
|
---|
1836 | {
|
---|
1837 | /* Find bus this device attached to. */
|
---|
1838 | PICH9PCIBUS pBus = &pGlobals->aPciBus;
|
---|
1839 | while (1)
|
---|
1840 | {
|
---|
1841 | PPCIDEVICE pBridge = ich9pciFindBridge(pBus, uBus);
|
---|
1842 | if (!pBridge)
|
---|
1843 | {
|
---|
1844 | Assert(false);
|
---|
1845 | break;
|
---|
1846 | }
|
---|
1847 | if (uBus == PCIDevGetByte(pBridge, VBOX_PCI_SECONDARY_BUS))
|
---|
1848 | {
|
---|
1849 | /* OK, found bus this device attached to. */
|
---|
1850 | break;
|
---|
1851 | }
|
---|
1852 | pBus = PDMINS_2_DATA(pBridge->pDevIns, PICH9PCIBUS);
|
---|
1853 | }
|
---|
1854 |
|
---|
1855 | /* We need to go up to the host bus to see which irq pin this
|
---|
1856 | * device will use there. See logic in ich9pcibridgeSetIrq().
|
---|
1857 | */
|
---|
1858 | while (pBus->iBus != 0)
|
---|
1859 | {
|
---|
1860 | /* Get the pin the device would assert on the bridge. */
|
---|
1861 | iPin = ((pBus->aPciDev.devfn >> 3) + iPin) & 3;
|
---|
1862 | pBus = pBus->aPciDev.Int.s.pBusR3;
|
---|
1863 | };
|
---|
1864 | }
|
---|
1865 |
|
---|
1866 | int iIrq = aPciIrqs[ich9pciSlotGetPirq(uBus, uDevFn, iPin)];
|
---|
1867 | Log(("Using pin %d and IRQ %d for device %02x:%02x.%d\n",
|
---|
1868 | iPin, iIrq, uBus, uDevFn>>3, uDevFn&7));
|
---|
1869 | ich9pciConfigWrite(pGlobals, uBus, uDevFn, VBOX_PCI_INTERRUPT_LINE, iIrq, 1);
|
---|
1870 | }
|
---|
1871 | }
|
---|
1872 |
|
---|
1873 | /**
|
---|
1874 | * Initializes bridges registers used for routing.
|
---|
1875 | *
|
---|
1876 | * @returns nothing.
|
---|
1877 | * @param pGlobals Global device instance data used to generate unique bus numbers.
|
---|
1878 | * @param pBus The PCI bus to initialize.
|
---|
1879 | * @param uBusPrimary The primary bus number the bus is connected to.
|
---|
1880 | * @param uBusSecondary The secondary bus number, i.e. the bus number behind the bridge.
|
---|
1881 | */
|
---|
1882 | static void ich9pciInitBridgeTopology(PICH9PCIGLOBALS pGlobals, PICH9PCIBUS pBus, unsigned uBusPrimary,
|
---|
1883 | unsigned uBusSecondary)
|
---|
1884 | {
|
---|
1885 | PPCIDEVICE pBridgeDev = &pBus->aPciDev;
|
---|
1886 |
|
---|
1887 | /* Set only if we are not on the root bus, it has no primary bus attached. */
|
---|
1888 | if (uBusSecondary != 0)
|
---|
1889 | {
|
---|
1890 | PCIDevSetByte(pBridgeDev, VBOX_PCI_PRIMARY_BUS, uBusPrimary);
|
---|
1891 | PCIDevSetByte(pBridgeDev, VBOX_PCI_SECONDARY_BUS, uBusSecondary);
|
---|
1892 | }
|
---|
1893 |
|
---|
1894 | for (uint32_t iBridge = 0; iBridge < pBus->cBridges; iBridge++)
|
---|
1895 | {
|
---|
1896 | PPCIDEVICE pBridge = pBus->papBridgesR3[iBridge];
|
---|
1897 | AssertMsg(pBridge && pciDevIsPci2PciBridge(pBridge),
|
---|
1898 | ("Device is not a PCI bridge but on the list of PCI bridges\n"));
|
---|
1899 | PICH9PCIBUS pChildBus = PDMINS_2_DATA(pBridge->pDevIns, PICH9PCIBUS);
|
---|
1900 | pGlobals->uBus++;
|
---|
1901 | ich9pciInitBridgeTopology(pGlobals, pChildBus, uBusSecondary, pGlobals->uBus);
|
---|
1902 | }
|
---|
1903 | PCIDevSetByte(pBridgeDev, VBOX_PCI_SUBORDINATE_BUS, pGlobals->uBus);
|
---|
1904 | Log2(("ich9pciInitBridgeTopology: for bus %p: primary=%d secondary=%d subordinate=%d\n",
|
---|
1905 | pBus,
|
---|
1906 | PCIDevGetByte(pBridgeDev, VBOX_PCI_PRIMARY_BUS),
|
---|
1907 | PCIDevGetByte(pBridgeDev, VBOX_PCI_SECONDARY_BUS),
|
---|
1908 | PCIDevGetByte(pBridgeDev, VBOX_PCI_SUBORDINATE_BUS)
|
---|
1909 | ));
|
---|
1910 | }
|
---|
1911 |
|
---|
1912 |
|
---|
1913 | static DECLCALLBACK(int) ich9pciFakePCIBIOS(PPDMDEVINS pDevIns)
|
---|
1914 | {
|
---|
1915 | PICH9PCIGLOBALS pGlobals = PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS);
|
---|
1916 | PVM pVM = PDMDevHlpGetVM(pDevIns);
|
---|
1917 | Assert(pVM);
|
---|
1918 |
|
---|
1919 | /*
|
---|
1920 | * Set the start addresses.
|
---|
1921 | */
|
---|
1922 | pGlobals->uPciBiosIo = 0xd000;
|
---|
1923 | pGlobals->uPciBiosMmio = UINT32_C(0xf0000000);
|
---|
1924 | pGlobals->uBus = 0;
|
---|
1925 |
|
---|
1926 | /*
|
---|
1927 | * Assign bridge topology, for further routing to work.
|
---|
1928 | */
|
---|
1929 | PICH9PCIBUS pBus = &pGlobals->aPciBus;
|
---|
1930 | ich9pciInitBridgeTopology(pGlobals, pBus, 0, 0);
|
---|
1931 |
|
---|
1932 | /*
|
---|
1933 | * Init the devices.
|
---|
1934 | */
|
---|
1935 | for (int i = 0; i < 256; i++)
|
---|
1936 | {
|
---|
1937 | ich9pciBiosInitDevice(pGlobals, 0, i);
|
---|
1938 | }
|
---|
1939 |
|
---|
1940 | return VINF_SUCCESS;
|
---|
1941 | }
|
---|
1942 |
|
---|
1943 |
|
---|
1944 | /*
|
---|
1945 | * Configuration space read callback (PCIDEVICEINT::pfnConfigRead) for
|
---|
1946 | * connected devices.
|
---|
1947 | */
|
---|
1948 | static DECLCALLBACK(uint32_t) ich9pciConfigReadDev(PCIDevice *aDev, uint32_t u32Address, unsigned len)
|
---|
1949 | {
|
---|
1950 | if ((u32Address + len) > 256 && (u32Address + len) < 4096)
|
---|
1951 | {
|
---|
1952 | LogRel(("PCI: Read from extended register %d fallen back to generic code\n",
|
---|
1953 | u32Address));
|
---|
1954 | return 0;
|
---|
1955 | }
|
---|
1956 |
|
---|
1957 | AssertMsgReturn(u32Address + len <= 256, ("Read after the end of PCI config space\n"),
|
---|
1958 | 0);
|
---|
1959 | if ( pciDevIsMsiCapable(aDev)
|
---|
1960 | && (u32Address >= aDev->Int.s.u8MsiCapOffset)
|
---|
1961 | && (u32Address < (unsigned)(aDev->Int.s.u8MsiCapOffset + aDev->Int.s.u8MsiCapSize))
|
---|
1962 | )
|
---|
1963 | {
|
---|
1964 | return MsiPciConfigRead(aDev->Int.s.CTX_SUFF(pBus)->CTX_SUFF(pDevIns), aDev, u32Address, len);
|
---|
1965 | }
|
---|
1966 |
|
---|
1967 | if ( pciDevIsMsixCapable(aDev)
|
---|
1968 | && (u32Address >= aDev->Int.s.u8MsixCapOffset)
|
---|
1969 | && (u32Address < (unsigned)(aDev->Int.s.u8MsixCapOffset + aDev->Int.s.u8MsixCapSize))
|
---|
1970 | )
|
---|
1971 | {
|
---|
1972 | return MsixPciConfigRead(aDev->Int.s.CTX_SUFF(pBus)->CTX_SUFF(pDevIns), aDev, u32Address, len);
|
---|
1973 | }
|
---|
1974 |
|
---|
1975 | AssertMsgReturn(u32Address + len <= 256, ("Read after end of PCI config space\n"),
|
---|
1976 | 0);
|
---|
1977 | switch (len)
|
---|
1978 | {
|
---|
1979 | case 1:
|
---|
1980 | return PCIDevGetByte(aDev, u32Address);
|
---|
1981 | case 2:
|
---|
1982 | return PCIDevGetWord(aDev, u32Address);
|
---|
1983 | case 4:
|
---|
1984 | return PCIDevGetDWord(aDev, u32Address);
|
---|
1985 | default:
|
---|
1986 | Assert(false);
|
---|
1987 | return 0;
|
---|
1988 | }
|
---|
1989 | }
|
---|
1990 |
|
---|
1991 |
|
---|
1992 | DECLINLINE(void) ich9pciWriteBarByte(PCIDevice *aDev, int iRegion, int iOffset, uint8_t u8Val)
|
---|
1993 | {
|
---|
1994 | PCIIORegion * pRegion = &aDev->Int.s.aIORegions[iRegion];
|
---|
1995 | int64_t iRegionSize = pRegion->size;
|
---|
1996 |
|
---|
1997 | Log3(("ich9pciWriteBarByte: region=%d off=%d val=%x size=%d\n",
|
---|
1998 | iRegion, iOffset, u8Val, iRegionSize));
|
---|
1999 |
|
---|
2000 | if (iOffset > 3)
|
---|
2001 | Assert((pRegion->type & PCI_ADDRESS_SPACE_BAR64) != 0);
|
---|
2002 |
|
---|
2003 | /* Check if we're writing to upper part of 64-bit BAR. */
|
---|
2004 | if (pRegion->type == 0xff)
|
---|
2005 | {
|
---|
2006 | ich9pciWriteBarByte(aDev, iRegion-1, iOffset+4, u8Val);
|
---|
2007 | return;
|
---|
2008 | }
|
---|
2009 |
|
---|
2010 | /* Region doesn't exist */
|
---|
2011 | if (iRegionSize == 0)
|
---|
2012 | return;
|
---|
2013 |
|
---|
2014 | uint32_t uAddr = ich9pciGetRegionReg(iRegion) + iOffset;
|
---|
2015 | /* Region size must be power of two */
|
---|
2016 | Assert((iRegionSize & (iRegionSize - 1)) == 0);
|
---|
2017 | uint8_t uMask = ((iRegionSize - 1) >> (iOffset*8) ) & 0xff;
|
---|
2018 |
|
---|
2019 | if (iOffset == 0)
|
---|
2020 | {
|
---|
2021 | uMask |= (pRegion->type & PCI_ADDRESS_SPACE_IO) ?
|
---|
2022 | (1 << 2) - 1 /* 2 lowest bits for IO region */ :
|
---|
2023 | (1 << 4) - 1 /* 4 lowest bits for memory region, also ROM enable bit for ROM region */;
|
---|
2024 |
|
---|
2025 | }
|
---|
2026 |
|
---|
2027 | uint8_t u8Old = PCIDevGetByte(aDev, uAddr) & uMask;
|
---|
2028 | u8Val = (u8Old & uMask) | (u8Val & ~uMask);
|
---|
2029 |
|
---|
2030 | Log3(("ich9pciWriteBarByte: was %x writing %x\n", u8Old, u8Val));
|
---|
2031 |
|
---|
2032 | PCIDevSetByte(aDev, uAddr, u8Val);
|
---|
2033 | }
|
---|
2034 |
|
---|
2035 |
|
---|
2036 | /**
|
---|
2037 | * Configuration space write callback (PCIDEVICEINT::pfnConfigWrite)
|
---|
2038 | * for connected devices.
|
---|
2039 | *
|
---|
2040 | * See paragraph 7.5 of PCI Express specification (p. 349) for
|
---|
2041 | * definition of registers and their writability policy.
|
---|
2042 | */
|
---|
2043 | static DECLCALLBACK(void) ich9pciConfigWriteDev(PCIDevice *aDev, uint32_t u32Address,
|
---|
2044 | uint32_t val, unsigned len)
|
---|
2045 | {
|
---|
2046 | Assert(len <= 4);
|
---|
2047 |
|
---|
2048 | if ((u32Address + len) > 256 && (u32Address + len) < 4096)
|
---|
2049 | {
|
---|
2050 | LogRel(("PCI: Write to extended register %d fallen back to generic code\n",
|
---|
2051 | u32Address));
|
---|
2052 | return;
|
---|
2053 | }
|
---|
2054 |
|
---|
2055 | AssertMsgReturnVoid(u32Address + len <= 256, ("Write after end of PCI config space\n"));
|
---|
2056 |
|
---|
2057 | if ( pciDevIsMsiCapable(aDev)
|
---|
2058 | && (u32Address >= aDev->Int.s.u8MsiCapOffset)
|
---|
2059 | && (u32Address < (unsigned)(aDev->Int.s.u8MsiCapOffset + aDev->Int.s.u8MsiCapSize))
|
---|
2060 | )
|
---|
2061 | {
|
---|
2062 | MsiPciConfigWrite(aDev->Int.s.CTX_SUFF(pBus)->CTX_SUFF(pDevIns),
|
---|
2063 | aDev->Int.s.CTX_SUFF(pBus)->CTX_SUFF(pPciHlp),
|
---|
2064 | aDev, u32Address, val, len);
|
---|
2065 | return;
|
---|
2066 | }
|
---|
2067 |
|
---|
2068 | if ( pciDevIsMsixCapable(aDev)
|
---|
2069 | && (u32Address >= aDev->Int.s.u8MsixCapOffset)
|
---|
2070 | && (u32Address < (unsigned)(aDev->Int.s.u8MsixCapOffset + aDev->Int.s.u8MsixCapSize))
|
---|
2071 | )
|
---|
2072 | {
|
---|
2073 | MsixPciConfigWrite(aDev->Int.s.CTX_SUFF(pBus)->CTX_SUFF(pDevIns),
|
---|
2074 | aDev->Int.s.CTX_SUFF(pBus)->CTX_SUFF(pPciHlp),
|
---|
2075 | aDev, u32Address, val, len);
|
---|
2076 | return;
|
---|
2077 | }
|
---|
2078 |
|
---|
2079 | uint32_t addr = u32Address;
|
---|
2080 | bool fUpdateMappings = false;
|
---|
2081 | bool fP2PBridge = false;
|
---|
2082 | /*bool fPassthrough = pciDevIsPassthrough(aDev);*/
|
---|
2083 | uint8_t u8HeaderType = ich9pciGetByte(aDev, VBOX_PCI_HEADER_TYPE);
|
---|
2084 |
|
---|
2085 | for (uint32_t i = 0; i < len; i++)
|
---|
2086 | {
|
---|
2087 | bool fWritable = false;
|
---|
2088 | bool fRom = false;
|
---|
2089 | switch (u8HeaderType)
|
---|
2090 | {
|
---|
2091 | case 0x00: /* normal device */
|
---|
2092 | case 0x80: /* multi-function device */
|
---|
2093 | switch (addr)
|
---|
2094 | {
|
---|
2095 | /* Read-only registers */
|
---|
2096 | case VBOX_PCI_VENDOR_ID: case VBOX_PCI_VENDOR_ID+1:
|
---|
2097 | case VBOX_PCI_DEVICE_ID: case VBOX_PCI_DEVICE_ID+1:
|
---|
2098 | case VBOX_PCI_REVISION_ID:
|
---|
2099 | case VBOX_PCI_CLASS_PROG:
|
---|
2100 | case VBOX_PCI_CLASS_SUB:
|
---|
2101 | case VBOX_PCI_CLASS_BASE:
|
---|
2102 | case VBOX_PCI_HEADER_TYPE:
|
---|
2103 | case VBOX_PCI_SUBSYSTEM_VENDOR_ID: case VBOX_PCI_SUBSYSTEM_VENDOR_ID+1:
|
---|
2104 | case VBOX_PCI_SUBSYSTEM_ID: case VBOX_PCI_SUBSYSTEM_ID+1:
|
---|
2105 | case VBOX_PCI_ROM_ADDRESS: case VBOX_PCI_ROM_ADDRESS+1: case VBOX_PCI_ROM_ADDRESS+2: case VBOX_PCI_ROM_ADDRESS+3:
|
---|
2106 | case VBOX_PCI_CAPABILITY_LIST:
|
---|
2107 | case VBOX_PCI_INTERRUPT_PIN:
|
---|
2108 | fWritable = false;
|
---|
2109 | break;
|
---|
2110 | /* Others can be written */
|
---|
2111 | default:
|
---|
2112 | fWritable = true;
|
---|
2113 | break;
|
---|
2114 | }
|
---|
2115 | break;
|
---|
2116 | case 0x01: /* PCI-PCI bridge */
|
---|
2117 | fP2PBridge = true;
|
---|
2118 | switch (addr)
|
---|
2119 | {
|
---|
2120 | /* Read-only registers */
|
---|
2121 | case VBOX_PCI_VENDOR_ID: case VBOX_PCI_VENDOR_ID+1:
|
---|
2122 | case VBOX_PCI_DEVICE_ID: case VBOX_PCI_DEVICE_ID+1:
|
---|
2123 | case VBOX_PCI_REVISION_ID:
|
---|
2124 | case VBOX_PCI_CLASS_PROG:
|
---|
2125 | case VBOX_PCI_CLASS_SUB:
|
---|
2126 | case VBOX_PCI_CLASS_BASE:
|
---|
2127 | case VBOX_PCI_HEADER_TYPE:
|
---|
2128 | case VBOX_PCI_ROM_ADDRESS_BR: case VBOX_PCI_ROM_ADDRESS_BR+1: case VBOX_PCI_ROM_ADDRESS_BR+2: case VBOX_PCI_ROM_ADDRESS_BR+3:
|
---|
2129 | case VBOX_PCI_INTERRUPT_PIN:
|
---|
2130 | fWritable = false;
|
---|
2131 | break;
|
---|
2132 | default:
|
---|
2133 | fWritable = true;
|
---|
2134 | break;
|
---|
2135 | }
|
---|
2136 | break;
|
---|
2137 | default:
|
---|
2138 | AssertMsgFailed(("Unknown header type %x\n", PCIDevGetHeaderType(aDev)));
|
---|
2139 | fWritable = false;
|
---|
2140 | break;
|
---|
2141 | }
|
---|
2142 |
|
---|
2143 | uint8_t u8Val = (uint8_t)val;
|
---|
2144 | switch (addr)
|
---|
2145 | {
|
---|
2146 | case VBOX_PCI_COMMAND: /* Command register, bits 0-7. */
|
---|
2147 | fUpdateMappings = true;
|
---|
2148 | goto default_case;
|
---|
2149 | case VBOX_PCI_COMMAND+1: /* Command register, bits 8-15. */
|
---|
2150 | /* don't change reserved bits (11-15) */
|
---|
2151 | u8Val &= UINT32_C(~0xf8);
|
---|
2152 | fUpdateMappings = true;
|
---|
2153 | goto default_case;
|
---|
2154 | case VBOX_PCI_STATUS: /* Status register, bits 0-7. */
|
---|
2155 | /* don't change read-only bits => actually all lower bits are read-only */
|
---|
2156 | u8Val &= UINT32_C(~0xff);
|
---|
2157 | /* status register, low part: clear bits by writing a '1' to the corresponding bit */
|
---|
2158 | aDev->config[addr] &= ~u8Val;
|
---|
2159 | break;
|
---|
2160 | case VBOX_PCI_STATUS+1: /* Status register, bits 8-15. */
|
---|
2161 | /* don't change read-only bits */
|
---|
2162 | u8Val &= UINT32_C(~0x06);
|
---|
2163 | /* status register, high part: clear bits by writing a '1' to the corresponding bit */
|
---|
2164 | aDev->config[addr] &= ~u8Val;
|
---|
2165 | break;
|
---|
2166 | case VBOX_PCI_ROM_ADDRESS: case VBOX_PCI_ROM_ADDRESS +1: case VBOX_PCI_ROM_ADDRESS +2: case VBOX_PCI_ROM_ADDRESS +3:
|
---|
2167 | fRom = true;
|
---|
2168 | case VBOX_PCI_BASE_ADDRESS_0: case VBOX_PCI_BASE_ADDRESS_0+1: case VBOX_PCI_BASE_ADDRESS_0+2: case VBOX_PCI_BASE_ADDRESS_0+3:
|
---|
2169 | case VBOX_PCI_BASE_ADDRESS_1: case VBOX_PCI_BASE_ADDRESS_1+1: case VBOX_PCI_BASE_ADDRESS_1+2: case VBOX_PCI_BASE_ADDRESS_1+3:
|
---|
2170 | case VBOX_PCI_BASE_ADDRESS_2: case VBOX_PCI_BASE_ADDRESS_2+1: case VBOX_PCI_BASE_ADDRESS_2+2: case VBOX_PCI_BASE_ADDRESS_2+3:
|
---|
2171 | case VBOX_PCI_BASE_ADDRESS_3: case VBOX_PCI_BASE_ADDRESS_3+1: case VBOX_PCI_BASE_ADDRESS_3+2: case VBOX_PCI_BASE_ADDRESS_3+3:
|
---|
2172 | case VBOX_PCI_BASE_ADDRESS_4: case VBOX_PCI_BASE_ADDRESS_4+1: case VBOX_PCI_BASE_ADDRESS_4+2: case VBOX_PCI_BASE_ADDRESS_4+3:
|
---|
2173 | case VBOX_PCI_BASE_ADDRESS_5: case VBOX_PCI_BASE_ADDRESS_5+1: case VBOX_PCI_BASE_ADDRESS_5+2: case VBOX_PCI_BASE_ADDRESS_5+3:
|
---|
2174 | {
|
---|
2175 | /* We check that, as same PCI register numbers as BARs may mean different registers for bridges */
|
---|
2176 | if (fP2PBridge)
|
---|
2177 | goto default_case;
|
---|
2178 | else
|
---|
2179 | {
|
---|
2180 | int iRegion = fRom ? VBOX_PCI_ROM_SLOT : (addr - VBOX_PCI_BASE_ADDRESS_0) >> 2;
|
---|
2181 | int iOffset = addr & 0x3;
|
---|
2182 | ich9pciWriteBarByte(aDev, iRegion, iOffset, u8Val);
|
---|
2183 | fUpdateMappings = true;
|
---|
2184 | }
|
---|
2185 | break;
|
---|
2186 | }
|
---|
2187 | default:
|
---|
2188 | default_case:
|
---|
2189 | if (fWritable)
|
---|
2190 | PCIDevSetByte(aDev, addr, u8Val);
|
---|
2191 | }
|
---|
2192 | addr++;
|
---|
2193 | val >>= 8;
|
---|
2194 | }
|
---|
2195 |
|
---|
2196 | if (fUpdateMappings)
|
---|
2197 | /* if the command/base address register is modified, we must modify the mappings */
|
---|
2198 | ich9pciUpdateMappings(aDev);
|
---|
2199 | }
|
---|
2200 |
|
---|
2201 | static bool assignPosition(PICH9PCIBUS pBus, PPCIDEVICE pPciDev, const char *pszName, int iDevFn, PciAddress* aPosition)
|
---|
2202 | {
|
---|
2203 | NOREF(pszName);
|
---|
2204 | aPosition->iBus = 0;
|
---|
2205 | aPosition->iDeviceFunc = iDevFn;
|
---|
2206 | aPosition->iRegister = 0; /* N/A */
|
---|
2207 |
|
---|
2208 | /* Explicit slot request */
|
---|
2209 | if (iDevFn >= 0 && iDevFn < (int)RT_ELEMENTS(pBus->apDevices))
|
---|
2210 | return true;
|
---|
2211 |
|
---|
2212 | int iStartPos = 0;
|
---|
2213 |
|
---|
2214 | /* Otherwise when assigning a slot, we need to make sure all its functions are available */
|
---|
2215 | for (int iPos = iStartPos; iPos < (int)RT_ELEMENTS(pBus->apDevices); iPos += 8)
|
---|
2216 | {
|
---|
2217 | if ( !pBus->apDevices[iPos]
|
---|
2218 | && !pBus->apDevices[iPos + 1]
|
---|
2219 | && !pBus->apDevices[iPos + 2]
|
---|
2220 | && !pBus->apDevices[iPos + 3]
|
---|
2221 | && !pBus->apDevices[iPos + 4]
|
---|
2222 | && !pBus->apDevices[iPos + 5]
|
---|
2223 | && !pBus->apDevices[iPos + 6]
|
---|
2224 | && !pBus->apDevices[iPos + 7])
|
---|
2225 | {
|
---|
2226 | pciDevClearRequestedDevfunc(pPciDev);
|
---|
2227 | aPosition->iDeviceFunc = iPos;
|
---|
2228 | return true;
|
---|
2229 | }
|
---|
2230 | }
|
---|
2231 |
|
---|
2232 | return false;
|
---|
2233 | }
|
---|
2234 |
|
---|
2235 | #ifdef SOME_UNUSED_FUNCTION
|
---|
2236 | static bool hasHardAssignedDevsInSlot(PICH9PCIBUS pBus, int iSlot)
|
---|
2237 | {
|
---|
2238 | PCIDevice** aSlot = &pBus->apDevices[iSlot << 3];
|
---|
2239 |
|
---|
2240 | return (aSlot[0] && pciDevIsRequestedDevfunc(aSlot[0]))
|
---|
2241 | || (aSlot[1] && pciDevIsRequestedDevfunc(aSlot[1]))
|
---|
2242 | || (aSlot[2] && pciDevIsRequestedDevfunc(aSlot[2]))
|
---|
2243 | || (aSlot[3] && pciDevIsRequestedDevfunc(aSlot[3]))
|
---|
2244 | || (aSlot[4] && pciDevIsRequestedDevfunc(aSlot[4]))
|
---|
2245 | || (aSlot[5] && pciDevIsRequestedDevfunc(aSlot[5]))
|
---|
2246 | || (aSlot[6] && pciDevIsRequestedDevfunc(aSlot[6]))
|
---|
2247 | || (aSlot[7] && pciDevIsRequestedDevfunc(aSlot[7]))
|
---|
2248 | ;
|
---|
2249 | }
|
---|
2250 | #endif
|
---|
2251 |
|
---|
2252 | static int ich9pciRegisterInternal(PICH9PCIBUS pBus, int iDev, PPCIDEVICE pPciDev, const char *pszName)
|
---|
2253 | {
|
---|
2254 | PciAddress aPosition;
|
---|
2255 | aPosition.iBus = 0;
|
---|
2256 | aPosition.iDeviceFunc = 0;
|
---|
2257 | aPosition.iRegister = 0;
|
---|
2258 |
|
---|
2259 | /*
|
---|
2260 | * Find device position
|
---|
2261 | */
|
---|
2262 | if (!assignPosition(pBus, pPciDev, pszName, iDev, &aPosition))
|
---|
2263 | {
|
---|
2264 | AssertMsgFailed(("Couldn't asssign position!\n"));
|
---|
2265 | return VERR_PDM_TOO_PCI_MANY_DEVICES;
|
---|
2266 | }
|
---|
2267 |
|
---|
2268 | AssertMsgReturn(aPosition.iBus == 0,
|
---|
2269 | ("Assigning behind the bridge not implemented yet\n"),
|
---|
2270 | VERR_PDM_TOO_PCI_MANY_DEVICES);
|
---|
2271 |
|
---|
2272 |
|
---|
2273 | iDev = aPosition.iDeviceFunc;
|
---|
2274 | /*
|
---|
2275 | * Check if we can really take this slot, possibly by relocating
|
---|
2276 | * its current habitant, if it wasn't hard assigned too.
|
---|
2277 | */
|
---|
2278 | if (pciDevIsRequestedDevfunc(pPciDev) &&
|
---|
2279 | pBus->apDevices[iDev] &&
|
---|
2280 | pciDevIsRequestedDevfunc(pBus->apDevices[iDev]))
|
---|
2281 | {
|
---|
2282 | AssertReleaseMsgFailed(("Configuration error:'%s' and '%s' are both configured as device %d\n",
|
---|
2283 | pszName, pBus->apDevices[iDev]->name, iDev));
|
---|
2284 | return VERR_INTERNAL_ERROR;
|
---|
2285 | }
|
---|
2286 |
|
---|
2287 | if (pBus->apDevices[iDev])
|
---|
2288 | {
|
---|
2289 | /* if we got here, we shall (and usually can) relocate the device */
|
---|
2290 | bool assigned = assignPosition(pBus, pBus->apDevices[iDev], pBus->apDevices[iDev]->name, -1, &aPosition);
|
---|
2291 | AssertMsgReturn(aPosition.iBus == 0,
|
---|
2292 | ("Assigning behind the bridge not implemented yet\n"),
|
---|
2293 | VERR_PDM_TOO_PCI_MANY_DEVICES);
|
---|
2294 | int iRelDev = aPosition.iDeviceFunc;
|
---|
2295 | if (!assigned || iRelDev == iDev)
|
---|
2296 | {
|
---|
2297 | AssertMsgFailed(("Couldn't find free spot!\n"));
|
---|
2298 | return VERR_PDM_TOO_PCI_MANY_DEVICES;
|
---|
2299 | }
|
---|
2300 | /* Copy device function by function to its new position */
|
---|
2301 | for (int i = 0; i < 8; i++)
|
---|
2302 | {
|
---|
2303 | if (!pBus->apDevices[iDev + i])
|
---|
2304 | continue;
|
---|
2305 | Log(("PCI: relocating '%s' from slot %#x to %#x\n", pBus->apDevices[iDev + i]->name, iDev + i, iRelDev + i));
|
---|
2306 | pBus->apDevices[iRelDev + i] = pBus->apDevices[iDev + i];
|
---|
2307 | pBus->apDevices[iRelDev + i]->devfn = iRelDev + i;
|
---|
2308 | pBus->apDevices[iDev + i] = NULL;
|
---|
2309 | }
|
---|
2310 | }
|
---|
2311 |
|
---|
2312 | /*
|
---|
2313 | * Fill in device information.
|
---|
2314 | */
|
---|
2315 | pPciDev->devfn = iDev;
|
---|
2316 | pPciDev->name = pszName;
|
---|
2317 | pPciDev->Int.s.pBusR3 = pBus;
|
---|
2318 | pPciDev->Int.s.pBusR0 = MMHyperR3ToR0(PDMDevHlpGetVM(pBus->CTX_SUFF(pDevIns)), pBus);
|
---|
2319 | pPciDev->Int.s.pBusRC = MMHyperR3ToRC(PDMDevHlpGetVM(pBus->CTX_SUFF(pDevIns)), pBus);
|
---|
2320 | pPciDev->Int.s.pfnConfigRead = ich9pciConfigReadDev;
|
---|
2321 | pPciDev->Int.s.pfnConfigWrite = ich9pciConfigWriteDev;
|
---|
2322 | pBus->apDevices[iDev] = pPciDev;
|
---|
2323 | if (pciDevIsPci2PciBridge(pPciDev))
|
---|
2324 | {
|
---|
2325 | AssertMsg(pBus->cBridges < RT_ELEMENTS(pBus->apDevices), ("Number of bridges exceeds the number of possible devices on the bus\n"));
|
---|
2326 | AssertMsg(pPciDev->Int.s.pfnBridgeConfigRead && pPciDev->Int.s.pfnBridgeConfigWrite,
|
---|
2327 | ("device is a bridge but does not implement read/write functions\n"));
|
---|
2328 | Log2(("Setting bridge %d on bus %p\n", pBus->cBridges, pBus));
|
---|
2329 | pBus->papBridgesR3[pBus->cBridges] = pPciDev;
|
---|
2330 | pBus->cBridges++;
|
---|
2331 | }
|
---|
2332 |
|
---|
2333 | Log(("PCI: Registered device %d function %d on bus %d (%#x) '%s'.\n",
|
---|
2334 | iDev >> 3, iDev & 7, pBus->iBus, 0x80000000 | (iDev << 8), pszName));
|
---|
2335 |
|
---|
2336 | return VINF_SUCCESS;
|
---|
2337 | }
|
---|
2338 |
|
---|
2339 | static void printIndent(PCDBGFINFOHLP pHlp, int iIndent)
|
---|
2340 | {
|
---|
2341 | for (int i = 0; i < iIndent; i++)
|
---|
2342 | {
|
---|
2343 | pHlp->pfnPrintf(pHlp, " ");
|
---|
2344 | }
|
---|
2345 | }
|
---|
2346 |
|
---|
2347 | static void ich9pciBusInfo(PICH9PCIBUS pBus, PCDBGFINFOHLP pHlp, int iIndent, bool fRegisters)
|
---|
2348 | {
|
---|
2349 | for (uint32_t iDev = 0; iDev < RT_ELEMENTS(pBus->apDevices); iDev++)
|
---|
2350 | {
|
---|
2351 | PPCIDEVICE pPciDev = pBus->apDevices[iDev];
|
---|
2352 | if (pPciDev != NULL)
|
---|
2353 | {
|
---|
2354 | printIndent(pHlp, iIndent);
|
---|
2355 |
|
---|
2356 | /*
|
---|
2357 | * For passthrough devices MSI/MSI-X mostly reflects the way interrupts delivered to the guest,
|
---|
2358 | * as host driver handles real devices interrupts.
|
---|
2359 | */
|
---|
2360 | pHlp->pfnPrintf(pHlp, "%02x:%02x:%02x %s%s: %04x-%04x",
|
---|
2361 | pBus->iBus, (iDev >> 3) & 0xff, iDev & 0x7,
|
---|
2362 | pPciDev->name,
|
---|
2363 | pciDevIsPassthrough(pPciDev) ? " (PASSTHROUGH)" : "",
|
---|
2364 | ich9pciGetWord(pPciDev, VBOX_PCI_VENDOR_ID), ich9pciGetWord(pPciDev, VBOX_PCI_DEVICE_ID)
|
---|
2365 | );
|
---|
2366 | if (ich9pciGetByte(pPciDev, VBOX_PCI_INTERRUPT_PIN) != 0)
|
---|
2367 | pHlp->pfnPrintf(pHlp, " IRQ%d", ich9pciGetByte(pPciDev, VBOX_PCI_INTERRUPT_LINE));
|
---|
2368 | pHlp->pfnPrintf(pHlp, "\n");
|
---|
2369 |
|
---|
2370 | if (pciDevIsMsiCapable(pPciDev) || pciDevIsMsixCapable(pPciDev))
|
---|
2371 | {
|
---|
2372 | printIndent(pHlp, iIndent + 2);
|
---|
2373 |
|
---|
2374 | if (pciDevIsMsiCapable(pPciDev))
|
---|
2375 | pHlp->pfnPrintf(pHlp, "MSI:%s ", MsiIsEnabled(pPciDev) ? "on" : "off");
|
---|
2376 |
|
---|
2377 | if (pciDevIsMsixCapable(pPciDev))
|
---|
2378 | pHlp->pfnPrintf(pHlp, "MSI-X:%s ", MsixIsEnabled(pPciDev) ? "on" : "off");
|
---|
2379 |
|
---|
2380 | pHlp->pfnPrintf(pHlp, "\n");
|
---|
2381 | }
|
---|
2382 |
|
---|
2383 | uint16_t iCmd = ich9pciGetWord(pPciDev, VBOX_PCI_COMMAND);
|
---|
2384 | if ((iCmd & (VBOX_PCI_COMMAND_IO | VBOX_PCI_COMMAND_MEMORY)) != 0)
|
---|
2385 | {
|
---|
2386 | for (int iRegion = 0; iRegion < PCI_NUM_REGIONS; iRegion++)
|
---|
2387 | {
|
---|
2388 | PCIIORegion* pRegion = &pPciDev->Int.s.aIORegions[iRegion];
|
---|
2389 | uint64_t iRegionSize = pRegion->size;
|
---|
2390 |
|
---|
2391 | if (iRegionSize == 0)
|
---|
2392 | continue;
|
---|
2393 |
|
---|
2394 | uint32_t u32Addr = ich9pciGetDWord(pPciDev, ich9pciGetRegionReg(iRegion));
|
---|
2395 | const char * pszDesc;
|
---|
2396 | char szDescBuf[128];
|
---|
2397 |
|
---|
2398 | bool f64Bit = !!(pRegion->type & PCI_ADDRESS_SPACE_BAR64);
|
---|
2399 | if (pRegion->type & PCI_ADDRESS_SPACE_IO)
|
---|
2400 | {
|
---|
2401 | pszDesc = "IO";
|
---|
2402 | u32Addr &= ~0x3;
|
---|
2403 | }
|
---|
2404 | else
|
---|
2405 | {
|
---|
2406 | RTStrPrintf(szDescBuf, sizeof(szDescBuf), "MMIO%s%s",
|
---|
2407 | f64Bit ? "64" : "32",
|
---|
2408 | (pRegion->type & PCI_ADDRESS_SPACE_MEM_PREFETCH) ? " PREFETCH" : "");
|
---|
2409 | pszDesc = szDescBuf;
|
---|
2410 | u32Addr &= ~0xf;
|
---|
2411 | }
|
---|
2412 |
|
---|
2413 | printIndent(pHlp, iIndent + 2);
|
---|
2414 | pHlp->pfnPrintf(pHlp, "%s region #%d: %x..%x\n",
|
---|
2415 | pszDesc, iRegion, u32Addr, u32Addr+iRegionSize);
|
---|
2416 | if (f64Bit)
|
---|
2417 | iRegion++;
|
---|
2418 | }
|
---|
2419 | }
|
---|
2420 |
|
---|
2421 | printIndent(pHlp, iIndent + 2);
|
---|
2422 | uint16_t iStatus = ich9pciGetWord(pPciDev, VBOX_PCI_STATUS);
|
---|
2423 | pHlp->pfnPrintf(pHlp, "Command: %04X, Status: %04X\n",
|
---|
2424 | iCmd, iStatus);
|
---|
2425 | printIndent(pHlp, iIndent + 2);
|
---|
2426 | pHlp->pfnPrintf(pHlp, "Bus master: %s\n",
|
---|
2427 | iCmd & VBOX_PCI_COMMAND_MASTER ? "Yes" : "No");
|
---|
2428 |
|
---|
2429 | if (fRegisters)
|
---|
2430 | {
|
---|
2431 | printIndent(pHlp, iIndent + 2);
|
---|
2432 | pHlp->pfnPrintf(pHlp, "PCI registers:\n");
|
---|
2433 | for (int iReg = 0; iReg < 0x100; )
|
---|
2434 | {
|
---|
2435 | int iPerLine = 0x10;
|
---|
2436 | Assert (0x100 % iPerLine == 0);
|
---|
2437 | printIndent(pHlp, iIndent + 3);
|
---|
2438 |
|
---|
2439 | while (iPerLine-- > 0)
|
---|
2440 | {
|
---|
2441 | pHlp->pfnPrintf(pHlp, "%02x ", ich9pciGetByte(pPciDev, iReg++));
|
---|
2442 | }
|
---|
2443 | pHlp->pfnPrintf(pHlp, "\n");
|
---|
2444 | }
|
---|
2445 | }
|
---|
2446 | }
|
---|
2447 | }
|
---|
2448 |
|
---|
2449 | if (pBus->cBridges > 0)
|
---|
2450 | {
|
---|
2451 | printIndent(pHlp, iIndent);
|
---|
2452 | pHlp->pfnPrintf(pHlp, "Registered %d bridges, subordinate buses info follows\n", pBus->cBridges);
|
---|
2453 | for (uint32_t iBridge = 0; iBridge < pBus->cBridges; iBridge++)
|
---|
2454 | {
|
---|
2455 | PICH9PCIBUS pBusSub = PDMINS_2_DATA(pBus->papBridgesR3[iBridge]->pDevIns, PICH9PCIBUS);
|
---|
2456 | ich9pciBusInfo(pBusSub, pHlp, iIndent + 1, fRegisters);
|
---|
2457 | }
|
---|
2458 | }
|
---|
2459 | }
|
---|
2460 |
|
---|
2461 | /**
|
---|
2462 | * Info handler, device version.
|
---|
2463 | *
|
---|
2464 | * @param pDevIns Device instance which registered the info.
|
---|
2465 | * @param pHlp Callback functions for doing output.
|
---|
2466 | * @param pszArgs Argument string. Optional and specific to the handler.
|
---|
2467 | */
|
---|
2468 | static DECLCALLBACK(void) ich9pciInfo(PPDMDEVINS pDevIns, PCDBGFINFOHLP pHlp, const char *pszArgs)
|
---|
2469 | {
|
---|
2470 | PICH9PCIBUS pBus = DEVINS_2_PCIBUS(pDevIns);
|
---|
2471 |
|
---|
2472 | if (pszArgs == NULL || !strcmp(pszArgs, "basic"))
|
---|
2473 | {
|
---|
2474 | ich9pciBusInfo(pBus, pHlp, 0, false);
|
---|
2475 | }
|
---|
2476 | else if (!strcmp(pszArgs, "verbose"))
|
---|
2477 | {
|
---|
2478 | ich9pciBusInfo(pBus, pHlp, 0, true);
|
---|
2479 | }
|
---|
2480 | else
|
---|
2481 | {
|
---|
2482 | pHlp->pfnPrintf(pHlp, "Invalid argument. Recognized arguments are 'basic', 'verbose'.\n");
|
---|
2483 | }
|
---|
2484 | }
|
---|
2485 |
|
---|
2486 |
|
---|
2487 | static DECLCALLBACK(int) ich9pciConstruct(PPDMDEVINS pDevIns,
|
---|
2488 | int iInstance,
|
---|
2489 | PCFGMNODE pCfg)
|
---|
2490 | {
|
---|
2491 | Assert(iInstance == 0);
|
---|
2492 | PDMDEV_CHECK_VERSIONS_RETURN(pDevIns);
|
---|
2493 |
|
---|
2494 | /*
|
---|
2495 | * Validate and read configuration.
|
---|
2496 | */
|
---|
2497 | if (!CFGMR3AreValuesValid(pCfg,
|
---|
2498 | "IOAPIC\0"
|
---|
2499 | "GCEnabled\0"
|
---|
2500 | "R0Enabled\0"
|
---|
2501 | "McfgBase\0"
|
---|
2502 | "McfgLength\0"
|
---|
2503 | ))
|
---|
2504 | return VERR_PDM_DEVINS_UNKNOWN_CFG_VALUES;
|
---|
2505 |
|
---|
2506 | /* query whether we got an IOAPIC */
|
---|
2507 | bool fUseIoApic;
|
---|
2508 | int rc = CFGMR3QueryBoolDef(pCfg, "IOAPIC", &fUseIoApic, false);
|
---|
2509 | if (RT_FAILURE(rc))
|
---|
2510 | return PDMDEV_SET_ERROR(pDevIns, rc,
|
---|
2511 | N_("Configuration error: Failed to query boolean value \"IOAPIC\""));
|
---|
2512 |
|
---|
2513 | /* check if RC code is enabled. */
|
---|
2514 | bool fGCEnabled;
|
---|
2515 | rc = CFGMR3QueryBoolDef(pCfg, "GCEnabled", &fGCEnabled, true);
|
---|
2516 | if (RT_FAILURE(rc))
|
---|
2517 | return PDMDEV_SET_ERROR(pDevIns, rc,
|
---|
2518 | N_("Configuration error: Failed to query boolean value \"GCEnabled\""));
|
---|
2519 | /* check if R0 code is enabled. */
|
---|
2520 | bool fR0Enabled;
|
---|
2521 | rc = CFGMR3QueryBoolDef(pCfg, "R0Enabled", &fR0Enabled, true);
|
---|
2522 | if (RT_FAILURE(rc))
|
---|
2523 | return PDMDEV_SET_ERROR(pDevIns, rc,
|
---|
2524 | N_("Configuration error: Failed to query boolean value \"R0Enabled\""));
|
---|
2525 |
|
---|
2526 | Log(("PCI: fUseIoApic=%RTbool fGCEnabled=%RTbool fR0Enabled=%RTbool\n", fUseIoApic, fGCEnabled, fR0Enabled));
|
---|
2527 |
|
---|
2528 | /*
|
---|
2529 | * Init data.
|
---|
2530 | */
|
---|
2531 | PICH9PCIGLOBALS pGlobals = PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS);
|
---|
2532 | PICH9PCIBUS pBus = &pGlobals->aPciBus;
|
---|
2533 | /* Zero out everything */
|
---|
2534 | memset(pGlobals, 0, sizeof(*pGlobals));
|
---|
2535 | /* And fill values */
|
---|
2536 | if (!fUseIoApic)
|
---|
2537 | return PDMDEV_SET_ERROR(pDevIns, rc,
|
---|
2538 | N_("Must use IO-APIC with ICH9 chipset"));
|
---|
2539 | rc = CFGMR3QueryU64Def(pCfg, "McfgBase", &pGlobals->u64PciConfigMMioAddress, 0);
|
---|
2540 | if (RT_FAILURE(rc))
|
---|
2541 | return PDMDEV_SET_ERROR(pDevIns, rc,
|
---|
2542 | N_("Configuration error: Failed to read \"McfgBase\""));
|
---|
2543 | rc = CFGMR3QueryU64Def(pCfg, "McfgLength", &pGlobals->u64PciConfigMMioLength, 0);
|
---|
2544 | if (RT_FAILURE(rc))
|
---|
2545 | return PDMDEV_SET_ERROR(pDevIns, rc,
|
---|
2546 | N_("Configuration error: Failed to read \"McfgLength\""));
|
---|
2547 |
|
---|
2548 | pGlobals->pDevInsR3 = pDevIns;
|
---|
2549 | pGlobals->pDevInsR0 = PDMDEVINS_2_R0PTR(pDevIns);
|
---|
2550 | pGlobals->pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
|
---|
2551 |
|
---|
2552 | pGlobals->aPciBus.pDevInsR3 = pDevIns;
|
---|
2553 | pGlobals->aPciBus.pDevInsR0 = PDMDEVINS_2_R0PTR(pDevIns);
|
---|
2554 | pGlobals->aPciBus.pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
|
---|
2555 | pGlobals->aPciBus.papBridgesR3 = (PPCIDEVICE *)PDMDevHlpMMHeapAllocZ(pDevIns, sizeof(PPCIDEVICE) * RT_ELEMENTS(pGlobals->aPciBus.apDevices));
|
---|
2556 |
|
---|
2557 | /*
|
---|
2558 | * Register bus
|
---|
2559 | */
|
---|
2560 | PDMPCIBUSREG PciBusReg;
|
---|
2561 | PciBusReg.u32Version = PDM_PCIBUSREG_VERSION;
|
---|
2562 | PciBusReg.pfnRegisterR3 = ich9pciRegister;
|
---|
2563 | PciBusReg.pfnRegisterMsiR3 = ich9pciRegisterMsi;
|
---|
2564 | PciBusReg.pfnIORegionRegisterR3 = ich9pciIORegionRegister;
|
---|
2565 | PciBusReg.pfnSetConfigCallbacksR3 = ich9pciSetConfigCallbacks;
|
---|
2566 | PciBusReg.pfnSetIrqR3 = ich9pciSetIrq;
|
---|
2567 | PciBusReg.pfnFakePCIBIOSR3 = ich9pciFakePCIBIOS;
|
---|
2568 | PciBusReg.pszSetIrqRC = fGCEnabled ? "ich9pciSetIrq" : NULL;
|
---|
2569 | PciBusReg.pszSetIrqR0 = fR0Enabled ? "ich9pciSetIrq" : NULL;
|
---|
2570 | rc = PDMDevHlpPCIBusRegister(pDevIns, &PciBusReg, &pBus->pPciHlpR3);
|
---|
2571 | if (RT_FAILURE(rc))
|
---|
2572 | return PDMDEV_SET_ERROR(pDevIns, rc,
|
---|
2573 | N_("Failed to register ourselves as a PCI Bus"));
|
---|
2574 | if (pBus->pPciHlpR3->u32Version != PDM_PCIHLPR3_VERSION)
|
---|
2575 | return PDMDevHlpVMSetError(pDevIns, VERR_VERSION_MISMATCH, RT_SRC_POS,
|
---|
2576 | N_("PCI helper version mismatch; got %#x expected %#x"),
|
---|
2577 | pBus->pPciHlpR3->u32Version, PDM_PCIHLPR3_VERSION);
|
---|
2578 |
|
---|
2579 | pBus->pPciHlpRC = pBus->pPciHlpR3->pfnGetRCHelpers(pDevIns);
|
---|
2580 | pBus->pPciHlpR0 = pBus->pPciHlpR3->pfnGetR0Helpers(pDevIns);
|
---|
2581 |
|
---|
2582 | /*
|
---|
2583 | * Fill in PCI configs and add them to the bus.
|
---|
2584 | */
|
---|
2585 | /** @todo: Disabled for now because this causes error messages with Linux guests.
|
---|
2586 | * The guest loads the x38_edac device which tries to map a memory region
|
---|
2587 | * using an address given at place 0x48 - 0x4f in the PCi config space.
|
---|
2588 | * This fails. because we don't register such a region.
|
---|
2589 | */
|
---|
2590 | #if 0
|
---|
2591 | /* Host bridge device */
|
---|
2592 | PCIDevSetVendorId( &pBus->aPciDev, 0x8086); /* Intel */
|
---|
2593 | PCIDevSetDeviceId( &pBus->aPciDev, 0x29e0); /* Desktop */
|
---|
2594 | PCIDevSetRevisionId(&pBus->aPciDev, 0x01); /* rev. 01 */
|
---|
2595 | PCIDevSetClassBase( &pBus->aPciDev, 0x06); /* bridge */
|
---|
2596 | PCIDevSetClassSub( &pBus->aPciDev, 0x00); /* Host/PCI bridge */
|
---|
2597 | PCIDevSetClassProg( &pBus->aPciDev, 0x00); /* Host/PCI bridge */
|
---|
2598 | PCIDevSetHeaderType(&pBus->aPciDev, 0x00); /* bridge */
|
---|
2599 | PCIDevSetWord(&pBus->aPciDev, VBOX_PCI_SEC_STATUS, 0x0280); /* secondary status */
|
---|
2600 |
|
---|
2601 | pBus->aPciDev.pDevIns = pDevIns;
|
---|
2602 | /* We register Host<->PCI controller on the bus */
|
---|
2603 | ich9pciRegisterInternal(pBus, 0, &pBus->aPciDev, "dram");
|
---|
2604 | #endif
|
---|
2605 |
|
---|
2606 | /*
|
---|
2607 | * Register I/O ports and save state.
|
---|
2608 | */
|
---|
2609 | rc = PDMDevHlpIOPortRegister(pDevIns, 0x0cf8, 1, NULL, ich9pciIOPortAddressWrite, ich9pciIOPortAddressRead, NULL, NULL, "ICH9 (PCI)");
|
---|
2610 | if (RT_FAILURE(rc))
|
---|
2611 | return rc;
|
---|
2612 | rc = PDMDevHlpIOPortRegister(pDevIns, 0x0cfc, 4, NULL, ich9pciIOPortDataWrite, ich9pciIOPortDataRead, NULL, NULL, "ICH9 (PCI)");
|
---|
2613 | if (RT_FAILURE(rc))
|
---|
2614 | return rc;
|
---|
2615 | if (fGCEnabled)
|
---|
2616 | {
|
---|
2617 | rc = PDMDevHlpIOPortRegisterRC(pDevIns, 0x0cf8, 1, NIL_RTGCPTR, "ich9pciIOPortAddressWrite", "ich9pciIOPortAddressRead", NULL, NULL, "ICH9 (PCI)");
|
---|
2618 | if (RT_FAILURE(rc))
|
---|
2619 | return rc;
|
---|
2620 | rc = PDMDevHlpIOPortRegisterRC(pDevIns, 0x0cfc, 4, NIL_RTGCPTR, "ich9pciIOPortDataWrite", "ich9pciIOPortDataRead", NULL, NULL, "ICH9 (PCI)");
|
---|
2621 | if (RT_FAILURE(rc))
|
---|
2622 | return rc;
|
---|
2623 | }
|
---|
2624 | if (fR0Enabled)
|
---|
2625 | {
|
---|
2626 | rc = PDMDevHlpIOPortRegisterR0(pDevIns, 0x0cf8, 1, NIL_RTR0PTR, "ich9pciIOPortAddressWrite", "ich9pciIOPortAddressRead", NULL, NULL, "ICH9 (PCI)");
|
---|
2627 | if (RT_FAILURE(rc))
|
---|
2628 | return rc;
|
---|
2629 | rc = PDMDevHlpIOPortRegisterR0(pDevIns, 0x0cfc, 4, NIL_RTR0PTR, "ich9pciIOPortDataWrite", "ich9pciIOPortDataRead", NULL, NULL, "ICH9 (PCI)");
|
---|
2630 | if (RT_FAILURE(rc))
|
---|
2631 | return rc;
|
---|
2632 | }
|
---|
2633 |
|
---|
2634 | if (pGlobals->u64PciConfigMMioAddress != 0)
|
---|
2635 | {
|
---|
2636 | rc = PDMDevHlpMMIORegister(pDevIns, pGlobals->u64PciConfigMMioAddress, pGlobals->u64PciConfigMMioLength, NULL /*pvUser*/,
|
---|
2637 | IOMMMIO_FLAGS_READ_PASSTHRU | IOMMMIO_FLAGS_WRITE_PASSTHRU,
|
---|
2638 | ich9pciMcfgMMIOWrite, ich9pciMcfgMMIORead, "MCFG ranges");
|
---|
2639 | AssertMsgRCReturn(rc, ("rc=%Rrc %#llx/%#llx\n", rc, pGlobals->u64PciConfigMMioAddress, pGlobals->u64PciConfigMMioLength), rc);
|
---|
2640 |
|
---|
2641 | if (fGCEnabled)
|
---|
2642 | {
|
---|
2643 | rc = PDMDevHlpMMIORegisterRC(pDevIns, pGlobals->u64PciConfigMMioAddress, pGlobals->u64PciConfigMMioLength,
|
---|
2644 | NIL_RTRCPTR /*pvUser*/, "ich9pciMcfgMMIOWrite", "ich9pciMcfgMMIORead");
|
---|
2645 | AssertRCReturn(rc, rc);
|
---|
2646 | }
|
---|
2647 |
|
---|
2648 |
|
---|
2649 | if (fR0Enabled)
|
---|
2650 | {
|
---|
2651 | rc = PDMDevHlpMMIORegisterR0(pDevIns, pGlobals->u64PciConfigMMioAddress, pGlobals->u64PciConfigMMioLength,
|
---|
2652 | NIL_RTR0PTR /*pvUser*/, "ich9pciMcfgMMIOWrite", "ich9pciMcfgMMIORead");
|
---|
2653 | AssertRCReturn(rc, rc);
|
---|
2654 | }
|
---|
2655 | }
|
---|
2656 |
|
---|
2657 | rc = PDMDevHlpSSMRegisterEx(pDevIns, VBOX_ICH9PCI_SAVED_STATE_VERSION_CURRENT,
|
---|
2658 | sizeof(*pBus) + 16*128, "pgm",
|
---|
2659 | NULL, NULL, NULL,
|
---|
2660 | NULL, ich9pciR3SaveExec, NULL,
|
---|
2661 | NULL, ich9pciR3LoadExec, NULL);
|
---|
2662 | if (RT_FAILURE(rc))
|
---|
2663 | return rc;
|
---|
2664 |
|
---|
2665 |
|
---|
2666 | /** @todo: other chipset devices shall be registered too */
|
---|
2667 |
|
---|
2668 | PDMDevHlpDBGFInfoRegister(pDevIns, "pci", "Display PCI bus status. Recognizes 'basic' or 'verbose' "
|
---|
2669 | "as arguments, defaults to 'basic'.", ich9pciInfo);
|
---|
2670 |
|
---|
2671 | return VINF_SUCCESS;
|
---|
2672 | }
|
---|
2673 |
|
---|
2674 | static void ich9pciResetDevice(PPCIDEVICE pDev)
|
---|
2675 | {
|
---|
2676 | /* Clear regions */
|
---|
2677 | for (int iRegion = 0; iRegion < PCI_NUM_REGIONS; iRegion++)
|
---|
2678 | {
|
---|
2679 | PCIIORegion* pRegion = &pDev->Int.s.aIORegions[iRegion];
|
---|
2680 | if (pRegion->size == 0)
|
---|
2681 | continue;
|
---|
2682 |
|
---|
2683 | ich9pciUnmapRegion(pDev, iRegion);
|
---|
2684 | }
|
---|
2685 |
|
---|
2686 | if (pciDevIsPassthrough(pDev))
|
---|
2687 | {
|
---|
2688 | // no reset handler - we can do what we need in PDM reset handler
|
---|
2689 | // @todo: is it correct?
|
---|
2690 | }
|
---|
2691 | else
|
---|
2692 | {
|
---|
2693 | PCIDevSetCommand(pDev,
|
---|
2694 | PCIDevGetCommand(pDev)
|
---|
2695 | &
|
---|
2696 | ~(VBOX_PCI_COMMAND_IO | VBOX_PCI_COMMAND_MEMORY |
|
---|
2697 | VBOX_PCI_COMMAND_MASTER | VBOX_PCI_COMMAND_SPECIAL |
|
---|
2698 | VBOX_PCI_COMMAND_PARITY | VBOX_PCI_COMMAND_SERR |
|
---|
2699 | VBOX_PCI_COMMAND_FAST_BACK | VBOX_PCI_COMMAND_INTX_DISABLE));
|
---|
2700 |
|
---|
2701 | /* Bridge device reset handlers processed later */
|
---|
2702 | if (!pciDevIsPci2PciBridge(pDev))
|
---|
2703 | {
|
---|
2704 | PCIDevSetByte(pDev, VBOX_PCI_CACHE_LINE_SIZE, 0x0);
|
---|
2705 | PCIDevSetInterruptLine(pDev, 0x0);
|
---|
2706 | }
|
---|
2707 |
|
---|
2708 | /* Reset MSI message control. */
|
---|
2709 | if (pciDevIsMsiCapable(pDev))
|
---|
2710 | {
|
---|
2711 | /* Extracted from MsiPciConfigWrite(). */
|
---|
2712 | pDev->config[pDev->Int.s.u8MsiCapOffset + VBOX_MSI_CAP_MESSAGE_CONTROL] &= 0x8e;
|
---|
2713 | }
|
---|
2714 |
|
---|
2715 | /* Reset MSI-X message control. */
|
---|
2716 | if (pciDevIsMsixCapable(pDev))
|
---|
2717 | {
|
---|
2718 | /* Extracted from MsixPciConfigWrite(); no side effects. */
|
---|
2719 | pDev->config[pDev->Int.s.u8MsixCapOffset + VBOX_MSIX_CAP_MESSAGE_CONTROL + 1] &= 0x3f;
|
---|
2720 | }
|
---|
2721 | }
|
---|
2722 | }
|
---|
2723 |
|
---|
2724 |
|
---|
2725 | /**
|
---|
2726 | * @copydoc FNPDMDEVRESET
|
---|
2727 | */
|
---|
2728 | static DECLCALLBACK(void) ich9pciReset(PPDMDEVINS pDevIns)
|
---|
2729 | {
|
---|
2730 | PICH9PCIGLOBALS pGlobals = PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS);
|
---|
2731 | PICH9PCIBUS pBus = &pGlobals->aPciBus;
|
---|
2732 |
|
---|
2733 | /* PCI-specific reset for each device. */
|
---|
2734 | for (uint32_t i = 0; i < RT_ELEMENTS(pBus->apDevices); i++)
|
---|
2735 | {
|
---|
2736 | if (pBus->apDevices[i])
|
---|
2737 | ich9pciResetDevice(pBus->apDevices[i]);
|
---|
2738 | }
|
---|
2739 |
|
---|
2740 | for (uint32_t iBridge = 0; iBridge < pBus->cBridges; iBridge++)
|
---|
2741 | {
|
---|
2742 | if (pBus->papBridgesR3[iBridge])
|
---|
2743 | ich9pcibridgeReset(pBus->papBridgesR3[iBridge]->pDevIns);
|
---|
2744 | }
|
---|
2745 |
|
---|
2746 | ich9pciFakePCIBIOS(pDevIns);
|
---|
2747 | }
|
---|
2748 |
|
---|
2749 | static void ich9pciRelocateDevice(PPCIDEVICE pDev, RTGCINTPTR offDelta)
|
---|
2750 | {
|
---|
2751 | if (pDev)
|
---|
2752 | {
|
---|
2753 | pDev->Int.s.pBusRC += offDelta;
|
---|
2754 | if (pDev->Int.s.pMsixPageRC)
|
---|
2755 | pDev->Int.s.pMsixPageRC += offDelta;
|
---|
2756 | }
|
---|
2757 | }
|
---|
2758 |
|
---|
2759 | /**
|
---|
2760 | * @copydoc FNPDMDEVRELOCATE
|
---|
2761 | */
|
---|
2762 | static DECLCALLBACK(void) ich9pciRelocate(PPDMDEVINS pDevIns, RTGCINTPTR offDelta)
|
---|
2763 | {
|
---|
2764 | PICH9PCIGLOBALS pGlobals = PDMINS_2_DATA(pDevIns, PICH9PCIGLOBALS);
|
---|
2765 | PICH9PCIBUS pBus = &pGlobals->aPciBus;
|
---|
2766 | pGlobals->pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
|
---|
2767 |
|
---|
2768 | pBus->pPciHlpRC = pBus->pPciHlpR3->pfnGetRCHelpers(pDevIns);
|
---|
2769 | pBus->pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
|
---|
2770 |
|
---|
2771 | /* Relocate RC pointers for the attached pci devices. */
|
---|
2772 | for (uint32_t i = 0; i < RT_ELEMENTS(pBus->apDevices); i++)
|
---|
2773 | ich9pciRelocateDevice(pBus->apDevices[i], offDelta);
|
---|
2774 |
|
---|
2775 | }
|
---|
2776 |
|
---|
2777 | /**
|
---|
2778 | * @interface_method_impl{PDMDEVREG,pfnConstruct}
|
---|
2779 | */
|
---|
2780 | static DECLCALLBACK(int) ich9pcibridgeConstruct(PPDMDEVINS pDevIns,
|
---|
2781 | int iInstance,
|
---|
2782 | PCFGMNODE pCfg)
|
---|
2783 | {
|
---|
2784 | PDMDEV_CHECK_VERSIONS_RETURN(pDevIns);
|
---|
2785 |
|
---|
2786 | /*
|
---|
2787 | * Validate and read configuration.
|
---|
2788 | */
|
---|
2789 | if (!CFGMR3AreValuesValid(pCfg, "GCEnabled\0" "R0Enabled\0"))
|
---|
2790 | return VERR_PDM_DEVINS_UNKNOWN_CFG_VALUES;
|
---|
2791 |
|
---|
2792 | /* check if RC code is enabled. */
|
---|
2793 | bool fGCEnabled;
|
---|
2794 | int rc = CFGMR3QueryBoolDef(pCfg, "GCEnabled", &fGCEnabled, true);
|
---|
2795 | if (RT_FAILURE(rc))
|
---|
2796 | return PDMDEV_SET_ERROR(pDevIns, rc,
|
---|
2797 | N_("Configuration error: Failed to query boolean value \"GCEnabled\""));
|
---|
2798 |
|
---|
2799 | /* check if R0 code is enabled. */
|
---|
2800 | bool fR0Enabled;
|
---|
2801 | rc = CFGMR3QueryBoolDef(pCfg, "R0Enabled", &fR0Enabled, true);
|
---|
2802 | if (RT_FAILURE(rc))
|
---|
2803 | return PDMDEV_SET_ERROR(pDevIns, rc,
|
---|
2804 | N_("Configuration error: Failed to query boolean value \"R0Enabled\""));
|
---|
2805 | Log(("PCI: fGCEnabled=%RTbool fR0Enabled=%RTbool\n", fGCEnabled, fR0Enabled));
|
---|
2806 |
|
---|
2807 | /*
|
---|
2808 | * Init data and register the PCI bus.
|
---|
2809 | */
|
---|
2810 | PICH9PCIBUS pBus = PDMINS_2_DATA(pDevIns, PICH9PCIBUS);
|
---|
2811 | pBus->pDevInsR3 = pDevIns;
|
---|
2812 | pBus->pDevInsR0 = PDMDEVINS_2_R0PTR(pDevIns);
|
---|
2813 | pBus->pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
|
---|
2814 | pBus->papBridgesR3 = (PPCIDEVICE *)PDMDevHlpMMHeapAllocZ(pDevIns, sizeof(PPCIDEVICE) * RT_ELEMENTS(pBus->apDevices));
|
---|
2815 |
|
---|
2816 | PDMPCIBUSREG PciBusReg;
|
---|
2817 | PciBusReg.u32Version = PDM_PCIBUSREG_VERSION;
|
---|
2818 | PciBusReg.pfnRegisterR3 = ich9pcibridgeRegister;
|
---|
2819 | PciBusReg.pfnRegisterMsiR3 = ich9pciRegisterMsi;
|
---|
2820 | PciBusReg.pfnIORegionRegisterR3 = ich9pciIORegionRegister;
|
---|
2821 | PciBusReg.pfnSetConfigCallbacksR3 = ich9pciSetConfigCallbacks;
|
---|
2822 | PciBusReg.pfnSetIrqR3 = ich9pcibridgeSetIrq;
|
---|
2823 | PciBusReg.pfnFakePCIBIOSR3 = NULL; /* Only needed for the first bus. */
|
---|
2824 | PciBusReg.pszSetIrqRC = fGCEnabled ? "ich9pcibridgeSetIrq" : NULL;
|
---|
2825 | PciBusReg.pszSetIrqR0 = fR0Enabled ? "ich9pcibridgeSetIrq" : NULL;
|
---|
2826 | rc = PDMDevHlpPCIBusRegister(pDevIns, &PciBusReg, &pBus->pPciHlpR3);
|
---|
2827 | if (RT_FAILURE(rc))
|
---|
2828 | return PDMDEV_SET_ERROR(pDevIns, rc,
|
---|
2829 | N_("Failed to register ourselves as a PCI Bus"));
|
---|
2830 | if (pBus->pPciHlpR3->u32Version != PDM_PCIHLPR3_VERSION)
|
---|
2831 | return PDMDevHlpVMSetError(pDevIns, VERR_VERSION_MISMATCH, RT_SRC_POS,
|
---|
2832 | N_("PCI helper version mismatch; got %#x expected %#x"),
|
---|
2833 | pBus->pPciHlpR3->u32Version, PDM_PCIHLPR3_VERSION);
|
---|
2834 |
|
---|
2835 | pBus->pPciHlpRC = pBus->pPciHlpR3->pfnGetRCHelpers(pDevIns);
|
---|
2836 | pBus->pPciHlpR0 = pBus->pPciHlpR3->pfnGetR0Helpers(pDevIns);
|
---|
2837 |
|
---|
2838 | /* Disable default device locking. */
|
---|
2839 | rc = PDMDevHlpSetDeviceCritSect(pDevIns, PDMDevHlpCritSectGetNop(pDevIns));
|
---|
2840 | AssertRCReturn(rc, rc);
|
---|
2841 |
|
---|
2842 | /*
|
---|
2843 | * Fill in PCI configs and add them to the bus.
|
---|
2844 | */
|
---|
2845 | PCIDevSetVendorId( &pBus->aPciDev, 0x8086); /* Intel */
|
---|
2846 | PCIDevSetDeviceId( &pBus->aPciDev, 0x2448); /* 82801 Mobile PCI bridge. */
|
---|
2847 | PCIDevSetRevisionId(&pBus->aPciDev, 0xf2);
|
---|
2848 | PCIDevSetClassSub( &pBus->aPciDev, 0x04); /* pci2pci */
|
---|
2849 | PCIDevSetClassBase( &pBus->aPciDev, 0x06); /* PCI_bridge */
|
---|
2850 | PCIDevSetClassProg( &pBus->aPciDev, 0x01); /* Supports subtractive decoding. */
|
---|
2851 | PCIDevSetHeaderType(&pBus->aPciDev, 0x01); /* Single function device which adheres to the PCI-to-PCI bridge spec. */
|
---|
2852 | PCIDevSetCommand( &pBus->aPciDev, 0x00);
|
---|
2853 | PCIDevSetStatus( &pBus->aPciDev, 0x20); /* 66MHz Capable. */
|
---|
2854 | PCIDevSetInterruptLine(&pBus->aPciDev, 0x00); /* This device does not assert interrupts. */
|
---|
2855 |
|
---|
2856 | /*
|
---|
2857 | * This device does not generate interrupts. Interrupt delivery from
|
---|
2858 | * devices attached to the bus is unaffected.
|
---|
2859 | */
|
---|
2860 | PCIDevSetInterruptPin (&pBus->aPciDev, 0x00);
|
---|
2861 |
|
---|
2862 | pBus->aPciDev.pDevIns = pDevIns;
|
---|
2863 |
|
---|
2864 | /* Bridge-specific data */
|
---|
2865 | pciDevSetPci2PciBridge(&pBus->aPciDev);
|
---|
2866 | pBus->aPciDev.Int.s.pfnBridgeConfigRead = ich9pcibridgeConfigRead;
|
---|
2867 | pBus->aPciDev.Int.s.pfnBridgeConfigWrite = ich9pcibridgeConfigWrite;
|
---|
2868 |
|
---|
2869 | /*
|
---|
2870 | * Register this PCI bridge. The called function will take care on which bus we will get registered.
|
---|
2871 | */
|
---|
2872 | rc = PDMDevHlpPCIRegister (pDevIns, &pBus->aPciDev);
|
---|
2873 | if (RT_FAILURE(rc))
|
---|
2874 | return rc;
|
---|
2875 |
|
---|
2876 | /*
|
---|
2877 | * The iBus property doesn't really represent the bus number
|
---|
2878 | * because the guest and the BIOS can choose different bus numbers
|
---|
2879 | * for them.
|
---|
2880 | * The bus number is mainly for the setIrq function to indicate
|
---|
2881 | * when the host bus is reached which will have iBus = 0.
|
---|
2882 | * That's why the + 1.
|
---|
2883 | */
|
---|
2884 | pBus->iBus = iInstance + 1;
|
---|
2885 |
|
---|
2886 | /*
|
---|
2887 | * Register SSM handlers. We use the same saved state version as for the host bridge
|
---|
2888 | * to make changes easier.
|
---|
2889 | */
|
---|
2890 | rc = PDMDevHlpSSMRegisterEx(pDevIns, VBOX_ICH9PCI_SAVED_STATE_VERSION_CURRENT,
|
---|
2891 | sizeof(*pBus) + 16*128,
|
---|
2892 | "pgm" /* before */,
|
---|
2893 | NULL, NULL, NULL,
|
---|
2894 | NULL, ich9pcibridgeR3SaveExec, NULL,
|
---|
2895 | NULL, ich9pcibridgeR3LoadExec, NULL);
|
---|
2896 | if (RT_FAILURE(rc))
|
---|
2897 | return rc;
|
---|
2898 |
|
---|
2899 |
|
---|
2900 | return VINF_SUCCESS;
|
---|
2901 | }
|
---|
2902 |
|
---|
2903 | /**
|
---|
2904 | * @copydoc FNPDMDEVRESET
|
---|
2905 | */
|
---|
2906 | static void ich9pcibridgeReset(PPDMDEVINS pDevIns)
|
---|
2907 | {
|
---|
2908 | PICH9PCIBUS pBus = PDMINS_2_DATA(pDevIns, PICH9PCIBUS);
|
---|
2909 |
|
---|
2910 | /* Reset config space to default values. */
|
---|
2911 | PCIDevSetByte(&pBus->aPciDev, VBOX_PCI_PRIMARY_BUS, 0);
|
---|
2912 | PCIDevSetByte(&pBus->aPciDev, VBOX_PCI_SECONDARY_BUS, 0);
|
---|
2913 | PCIDevSetByte(&pBus->aPciDev, VBOX_PCI_SUBORDINATE_BUS, 0);
|
---|
2914 |
|
---|
2915 | /* PCI-specific reset for each device. */
|
---|
2916 | for (uint32_t i = 0; i < RT_ELEMENTS(pBus->apDevices); i++)
|
---|
2917 | {
|
---|
2918 | if (pBus->apDevices[i])
|
---|
2919 | ich9pciResetDevice(pBus->apDevices[i]);
|
---|
2920 | }
|
---|
2921 | }
|
---|
2922 |
|
---|
2923 |
|
---|
2924 | /**
|
---|
2925 | * @copydoc FNPDMDEVRELOCATE
|
---|
2926 | */
|
---|
2927 | static DECLCALLBACK(void) ich9pcibridgeRelocate(PPDMDEVINS pDevIns, RTGCINTPTR offDelta)
|
---|
2928 | {
|
---|
2929 | PICH9PCIBUS pBus = PDMINS_2_DATA(pDevIns, PICH9PCIBUS);
|
---|
2930 | pBus->pDevInsRC = PDMDEVINS_2_RCPTR(pDevIns);
|
---|
2931 |
|
---|
2932 | /* Relocate RC pointers for the attached pci devices. */
|
---|
2933 | for (uint32_t i = 0; i < RT_ELEMENTS(pBus->apDevices); i++)
|
---|
2934 | ich9pciRelocateDevice(pBus->apDevices[i], offDelta);
|
---|
2935 | }
|
---|
2936 |
|
---|
2937 | /**
|
---|
2938 | * The PCI bus device registration structure.
|
---|
2939 | */
|
---|
2940 | const PDMDEVREG g_DevicePciIch9 =
|
---|
2941 | {
|
---|
2942 | /* u32Version */
|
---|
2943 | PDM_DEVREG_VERSION,
|
---|
2944 | /* szName */
|
---|
2945 | "ich9pci",
|
---|
2946 | /* szRCMod */
|
---|
2947 | "VBoxDDGC.gc",
|
---|
2948 | /* szR0Mod */
|
---|
2949 | "VBoxDDR0.r0",
|
---|
2950 | /* pszDescription */
|
---|
2951 | "ICH9 PCI bridge",
|
---|
2952 | /* fFlags */
|
---|
2953 | PDM_DEVREG_FLAGS_DEFAULT_BITS | PDM_DEVREG_FLAGS_RC | PDM_DEVREG_FLAGS_R0,
|
---|
2954 | /* fClass */
|
---|
2955 | PDM_DEVREG_CLASS_BUS_PCI | PDM_DEVREG_CLASS_BUS_ISA,
|
---|
2956 | /* cMaxInstances */
|
---|
2957 | 1,
|
---|
2958 | /* cbInstance */
|
---|
2959 | sizeof(ICH9PCIGLOBALS),
|
---|
2960 | /* pfnConstruct */
|
---|
2961 | ich9pciConstruct,
|
---|
2962 | /* pfnDestruct */
|
---|
2963 | NULL,
|
---|
2964 | /* pfnRelocate */
|
---|
2965 | ich9pciRelocate,
|
---|
2966 | /* pfnMemSetup */
|
---|
2967 | NULL,
|
---|
2968 | /* pfnPowerOn */
|
---|
2969 | NULL,
|
---|
2970 | /* pfnReset */
|
---|
2971 | ich9pciReset,
|
---|
2972 | /* pfnSuspend */
|
---|
2973 | NULL,
|
---|
2974 | /* pfnResume */
|
---|
2975 | NULL,
|
---|
2976 | /* pfnAttach */
|
---|
2977 | NULL,
|
---|
2978 | /* pfnDetach */
|
---|
2979 | NULL,
|
---|
2980 | /* pfnQueryInterface */
|
---|
2981 | NULL,
|
---|
2982 | /* pfnInitComplete */
|
---|
2983 | NULL,
|
---|
2984 | /* pfnPowerOff */
|
---|
2985 | NULL,
|
---|
2986 | /* pfnSoftReset */
|
---|
2987 | NULL,
|
---|
2988 | /* u32VersionEnd */
|
---|
2989 | PDM_DEVREG_VERSION
|
---|
2990 | };
|
---|
2991 |
|
---|
2992 | /**
|
---|
2993 | * The device registration structure
|
---|
2994 | * for the PCI-to-PCI bridge.
|
---|
2995 | */
|
---|
2996 | const PDMDEVREG g_DevicePciIch9Bridge =
|
---|
2997 | {
|
---|
2998 | /* u32Version */
|
---|
2999 | PDM_DEVREG_VERSION,
|
---|
3000 | /* szName */
|
---|
3001 | "ich9pcibridge",
|
---|
3002 | /* szRCMod */
|
---|
3003 | "VBoxDDGC.gc",
|
---|
3004 | /* szR0Mod */
|
---|
3005 | "VBoxDDR0.r0",
|
---|
3006 | /* pszDescription */
|
---|
3007 | "ICH9 PCI to PCI bridge",
|
---|
3008 | /* fFlags */
|
---|
3009 | PDM_DEVREG_FLAGS_DEFAULT_BITS | PDM_DEVREG_FLAGS_RC | PDM_DEVREG_FLAGS_R0,
|
---|
3010 | /* fClass */
|
---|
3011 | PDM_DEVREG_CLASS_BUS_PCI,
|
---|
3012 | /* cMaxInstances */
|
---|
3013 | ~0U,
|
---|
3014 | /* cbInstance */
|
---|
3015 | sizeof(ICH9PCIBUS),
|
---|
3016 | /* pfnConstruct */
|
---|
3017 | ich9pcibridgeConstruct,
|
---|
3018 | /* pfnDestruct */
|
---|
3019 | NULL,
|
---|
3020 | /* pfnRelocate */
|
---|
3021 | ich9pcibridgeRelocate,
|
---|
3022 | /* pfnMemSetup */
|
---|
3023 | NULL,
|
---|
3024 | /* pfnPowerOn */
|
---|
3025 | NULL,
|
---|
3026 | /* pfnReset */
|
---|
3027 | NULL, /* Must be NULL, to make sure only bus driver handles reset */
|
---|
3028 | /* pfnSuspend */
|
---|
3029 | NULL,
|
---|
3030 | /* pfnResume */
|
---|
3031 | NULL,
|
---|
3032 | /* pfnAttach */
|
---|
3033 | NULL,
|
---|
3034 | /* pfnDetach */
|
---|
3035 | NULL,
|
---|
3036 | /* pfnQueryInterface */
|
---|
3037 | NULL,
|
---|
3038 | /* pfnInitComplete */
|
---|
3039 | NULL,
|
---|
3040 | /* pfnPowerOff */
|
---|
3041 | NULL,
|
---|
3042 | /* pfnSoftReset */
|
---|
3043 | NULL,
|
---|
3044 | /* u32VersionEnd */
|
---|
3045 | PDM_DEVREG_VERSION
|
---|
3046 | };
|
---|
3047 |
|
---|
3048 | #endif /* IN_RING3 */
|
---|
3049 | #endif /* !VBOX_DEVICE_STRUCT_TESTCASE */
|
---|