VirtualBox

source: vbox/trunk/src/VBox/VMM/HWACCM.cpp@ 19812

Last change on this file since 19812 was 19812, checked in by vboxsync, 16 years ago

Implemented HWACCMFlushAllTLBs

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id
File size: 79.3 KB
Line 
1/* $Id: HWACCM.cpp 19812 2009-05-19 11:54:55Z vboxsync $ */
2/** @file
3 * HWACCM - Intel/AMD VM Hardware Support Manager
4 */
5
6/*
7 * Copyright (C) 2006-2007 Sun Microsystems, Inc.
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 *
17 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa
18 * Clara, CA 95054 USA or visit http://www.sun.com if you need
19 * additional information or have any questions.
20 */
21
22/*******************************************************************************
23* Header Files *
24*******************************************************************************/
25#define LOG_GROUP LOG_GROUP_HWACCM
26#include <VBox/cpum.h>
27#include <VBox/stam.h>
28#include <VBox/mm.h>
29#include <VBox/pdm.h>
30#include <VBox/pgm.h>
31#include <VBox/trpm.h>
32#include <VBox/dbgf.h>
33#include <VBox/patm.h>
34#include <VBox/csam.h>
35#include <VBox/selm.h>
36#include <VBox/rem.h>
37#include <VBox/hwacc_vmx.h>
38#include <VBox/hwacc_svm.h>
39#include "HWACCMInternal.h"
40#include <VBox/vm.h>
41#include <VBox/err.h>
42#include <VBox/param.h>
43
44#include <iprt/assert.h>
45#include <VBox/log.h>
46#include <iprt/asm.h>
47#include <iprt/string.h>
48#include <iprt/thread.h>
49
50/*******************************************************************************
51* Global Variables *
52*******************************************************************************/
53#ifdef VBOX_WITH_STATISTICS
54# define EXIT_REASON(def, val, str) #def " - " #val " - " str
55# define EXIT_REASON_NIL() NULL
56/** Exit reason descriptions for VT-x, used to describe statistics. */
57static const char * const g_apszVTxExitReasons[MAX_EXITREASON_STAT] =
58{
59 EXIT_REASON(VMX_EXIT_EXCEPTION , 0, "Exception or non-maskable interrupt (NMI)."),
60 EXIT_REASON(VMX_EXIT_EXTERNAL_IRQ , 1, "External interrupt."),
61 EXIT_REASON(VMX_EXIT_TRIPLE_FAULT , 2, "Triple fault."),
62 EXIT_REASON(VMX_EXIT_INIT_SIGNAL , 3, "INIT signal."),
63 EXIT_REASON(VMX_EXIT_SIPI , 4, "Start-up IPI (SIPI)."),
64 EXIT_REASON(VMX_EXIT_IO_SMI_IRQ , 5, "I/O system-management interrupt (SMI)."),
65 EXIT_REASON(VMX_EXIT_SMI_IRQ , 6, "Other SMI."),
66 EXIT_REASON(VMX_EXIT_IRQ_WINDOW , 7, "Interrupt window."),
67 EXIT_REASON_NIL(),
68 EXIT_REASON(VMX_EXIT_TASK_SWITCH , 9, "Task switch."),
69 EXIT_REASON(VMX_EXIT_CPUID , 10, "Guest software attempted to execute CPUID."),
70 EXIT_REASON_NIL(),
71 EXIT_REASON(VMX_EXIT_HLT , 12, "Guest software attempted to execute HLT."),
72 EXIT_REASON(VMX_EXIT_INVD , 13, "Guest software attempted to execute INVD."),
73 EXIT_REASON(VMX_EXIT_INVPG , 14, "Guest software attempted to execute INVPG."),
74 EXIT_REASON(VMX_EXIT_RDPMC , 15, "Guest software attempted to execute RDPMC."),
75 EXIT_REASON(VMX_EXIT_RDTSC , 16, "Guest software attempted to execute RDTSC."),
76 EXIT_REASON(VMX_EXIT_RSM , 17, "Guest software attempted to execute RSM in SMM."),
77 EXIT_REASON(VMX_EXIT_VMCALL , 18, "Guest software executed VMCALL."),
78 EXIT_REASON(VMX_EXIT_VMCLEAR , 19, "Guest software executed VMCLEAR."),
79 EXIT_REASON(VMX_EXIT_VMLAUNCH , 20, "Guest software executed VMLAUNCH."),
80 EXIT_REASON(VMX_EXIT_VMPTRLD , 21, "Guest software executed VMPTRLD."),
81 EXIT_REASON(VMX_EXIT_VMPTRST , 22, "Guest software executed VMPTRST."),
82 EXIT_REASON(VMX_EXIT_VMREAD , 23, "Guest software executed VMREAD."),
83 EXIT_REASON(VMX_EXIT_VMRESUME , 24, "Guest software executed VMRESUME."),
84 EXIT_REASON(VMX_EXIT_VMWRITE , 25, "Guest software executed VMWRITE."),
85 EXIT_REASON(VMX_EXIT_VMXOFF , 26, "Guest software executed VMXOFF."),
86 EXIT_REASON(VMX_EXIT_VMXON , 27, "Guest software executed VMXON."),
87 EXIT_REASON(VMX_EXIT_CRX_MOVE , 28, "Control-register accesses."),
88 EXIT_REASON(VMX_EXIT_DRX_MOVE , 29, "Debug-register accesses."),
89 EXIT_REASON(VMX_EXIT_PORT_IO , 30, "I/O instruction."),
90 EXIT_REASON(VMX_EXIT_RDMSR , 31, "RDMSR. Guest software attempted to execute RDMSR."),
91 EXIT_REASON(VMX_EXIT_WRMSR , 32, "WRMSR. Guest software attempted to execute WRMSR."),
92 EXIT_REASON(VMX_EXIT_ERR_INVALID_GUEST_STATE, 33, "VM-entry failure due to invalid guest state."),
93 EXIT_REASON(VMX_EXIT_ERR_MSR_LOAD , 34, "VM-entry failure due to MSR loading."),
94 EXIT_REASON_NIL(),
95 EXIT_REASON(VMX_EXIT_MWAIT , 36, "Guest software executed MWAIT."),
96 EXIT_REASON_NIL(),
97 EXIT_REASON_NIL(),
98 EXIT_REASON(VMX_EXIT_MONITOR , 39, "Guest software attempted to execute MONITOR."),
99 EXIT_REASON(VMX_EXIT_PAUSE , 40, "Guest software attempted to execute PAUSE."),
100 EXIT_REASON(VMX_EXIT_ERR_MACHINE_CHECK , 41, "VM-entry failure due to machine-check."),
101 EXIT_REASON_NIL(),
102 EXIT_REASON(VMX_EXIT_TPR , 43, "TPR below threshold. Guest software executed MOV to CR8."),
103 EXIT_REASON(VMX_EXIT_APIC_ACCESS , 44, "APIC access. Guest software attempted to access memory at a physical address on the APIC-access page."),
104 EXIT_REASON_NIL(),
105 EXIT_REASON(VMX_EXIT_XDTR_ACCESS , 46, "Access to GDTR or IDTR. Guest software attempted to execute LGDT, LIDT, SGDT, or SIDT."),
106 EXIT_REASON(VMX_EXIT_TR_ACCESS , 47, "Access to LDTR or TR. Guest software attempted to execute LLDT, LTR, SLDT, or STR."),
107 EXIT_REASON(VMX_EXIT_EPT_VIOLATION , 48, "EPT violation. An attempt to access memory with a guest-physical address was disallowed by the configuration of the EPT paging structures."),
108 EXIT_REASON(VMX_EXIT_EPT_MISCONFIG , 49, "EPT misconfiguration. An attempt to access memory with a guest-physical address encountered a misconfigured EPT paging-structure entry."),
109 EXIT_REASON(VMX_EXIT_INVEPT , 50, "INVEPT. Guest software attempted to execute INVEPT."),
110 EXIT_REASON_NIL(),
111 EXIT_REASON(VMX_EXIT_PREEMPTION_TIMER , 52, "VMX-preemption timer expired. The preemption timer counted down to zero."),
112 EXIT_REASON(VMX_EXIT_INVVPID , 53, "INVVPID. Guest software attempted to execute INVVPID."),
113 EXIT_REASON(VMX_EXIT_WBINVD , 54, "WBINVD. Guest software attempted to execute WBINVD."),
114 EXIT_REASON(VMX_EXIT_XSETBV , 55, "XSETBV. Guest software attempted to execute XSETBV."),
115 EXIT_REASON_NIL()
116};
117/** Exit reason descriptions for AMD-V, used to describe statistics. */
118static const char * const g_apszAmdVExitReasons[MAX_EXITREASON_STAT] =
119{
120 /** @todo fill in these. */
121 EXIT_REASON_NIL()
122};
123# undef EXIT_REASON
124# undef EXIT_REASON_NIL
125#endif /* VBOX_WITH_STATISTICS */
126
127/*******************************************************************************
128* Internal Functions *
129*******************************************************************************/
130static DECLCALLBACK(int) hwaccmR3Save(PVM pVM, PSSMHANDLE pSSM);
131static DECLCALLBACK(int) hwaccmR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t u32Version);
132
133
134/**
135 * Initializes the HWACCM.
136 *
137 * @returns VBox status code.
138 * @param pVM The VM to operate on.
139 */
140VMMR3DECL(int) HWACCMR3Init(PVM pVM)
141{
142 LogFlow(("HWACCMR3Init\n"));
143
144 /*
145 * Assert alignment and sizes.
146 */
147 AssertCompileMemberAlignment(VM, hwaccm.s, 32);
148 AssertCompile(sizeof(pVM->hwaccm.s) <= sizeof(pVM->hwaccm.padding));
149
150 /* Some structure checks. */
151 AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, u8Reserved3) == 0xC0, ("u8Reserved3 offset = %x\n", RT_OFFSETOF(SVM_VMCB, u8Reserved3)));
152 AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, ctrl.EventInject) == 0xA8, ("ctrl.EventInject offset = %x\n", RT_OFFSETOF(SVM_VMCB, ctrl.EventInject)));
153 AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, ctrl.ExitIntInfo) == 0x88, ("ctrl.ExitIntInfo offset = %x\n", RT_OFFSETOF(SVM_VMCB, ctrl.ExitIntInfo)));
154 AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, ctrl.TLBCtrl) == 0x58, ("ctrl.TLBCtrl offset = %x\n", RT_OFFSETOF(SVM_VMCB, ctrl.TLBCtrl)));
155
156 AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, guest) == 0x400, ("guest offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest)));
157 AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, guest.u8Reserved4) == 0x4A0, ("guest.u8Reserved4 offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest.u8Reserved4)));
158 AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, guest.u8Reserved6) == 0x4D8, ("guest.u8Reserved6 offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest.u8Reserved6)));
159 AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, guest.u8Reserved7) == 0x580, ("guest.u8Reserved7 offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest.u8Reserved7)));
160 AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, guest.u8Reserved9) == 0x648, ("guest.u8Reserved9 offset = %x\n", RT_OFFSETOF(SVM_VMCB, guest.u8Reserved9)));
161 AssertReleaseMsg(RT_OFFSETOF(SVM_VMCB, u8Reserved10) == 0x698, ("u8Reserved3 offset = %x\n", RT_OFFSETOF(SVM_VMCB, u8Reserved10)));
162 AssertReleaseMsg(sizeof(SVM_VMCB) == 0x1000, ("SVM_VMCB size = %x\n", sizeof(SVM_VMCB)));
163
164
165 /*
166 * Register the saved state data unit.
167 */
168 int rc = SSMR3RegisterInternal(pVM, "HWACCM", 0, HWACCM_SSM_VERSION, sizeof(HWACCM),
169 NULL, hwaccmR3Save, NULL,
170 NULL, hwaccmR3Load, NULL);
171 if (RT_FAILURE(rc))
172 return rc;
173
174 /* Misc initialisation. */
175 pVM->hwaccm.s.vmx.fSupported = false;
176 pVM->hwaccm.s.svm.fSupported = false;
177 pVM->hwaccm.s.vmx.fEnabled = false;
178 pVM->hwaccm.s.svm.fEnabled = false;
179
180 pVM->hwaccm.s.fNestedPaging = false;
181
182 /* Disabled by default. */
183 pVM->fHWACCMEnabled = false;
184
185 /*
186 * Check CFGM options.
187 */
188 PCFGMNODE pRoot = CFGMR3GetRoot(pVM);
189 PCFGMNODE pHWVirtExt = CFGMR3GetChild(pRoot, "HWVirtExt/");
190 /* Nested paging: disabled by default. */
191 rc = CFGMR3QueryBoolDef(pRoot, "EnableNestedPaging", &pVM->hwaccm.s.fAllowNestedPaging, false);
192 AssertRC(rc);
193
194 /* VT-x VPID: disabled by default. */
195 rc = CFGMR3QueryBoolDef(pRoot, "EnableVPID", &pVM->hwaccm.s.vmx.fAllowVPID, false);
196 AssertRC(rc);
197
198 /* HWACCM support must be explicitely enabled in the configuration file. */
199 rc = CFGMR3QueryBoolDef(pHWVirtExt, "Enabled", &pVM->hwaccm.s.fAllowed, false);
200 AssertRC(rc);
201
202#ifdef RT_OS_DARWIN
203 if (VMMIsHwVirtExtForced(pVM) != pVM->hwaccm.s.fAllowed)
204#else
205 if (VMMIsHwVirtExtForced(pVM) && !pVM->hwaccm.s.fAllowed)
206#endif
207 {
208 AssertLogRelMsgFailed(("VMMIsHwVirtExtForced=%RTbool fAllowed=%RTbool\n",
209 VMMIsHwVirtExtForced(pVM), pVM->hwaccm.s.fAllowed));
210 return VERR_HWACCM_CONFIG_MISMATCH;
211 }
212
213 if (VMMIsHwVirtExtForced(pVM))
214 pVM->fHWACCMEnabled = true;
215
216#if HC_ARCH_BITS == 32
217 /* 64-bit mode is configurable and it depends on both the kernel mode and VT-x.
218 * (To use the default, don't set 64bitEnabled in CFGM.) */
219 rc = CFGMR3QueryBoolDef(pHWVirtExt, "64bitEnabled", &pVM->hwaccm.s.fAllow64BitGuests, false);
220 AssertLogRelRCReturn(rc, rc);
221 if (pVM->hwaccm.s.fAllow64BitGuests)
222 {
223# ifdef RT_OS_DARWIN
224 if (!VMMIsHwVirtExtForced(pVM))
225# else
226 if (!pVM->hwaccm.s.fAllowed)
227# endif
228 return VM_SET_ERROR(pVM, VERR_INVALID_PARAMETER, "64-bit guest support was requested without also enabling HWVirtEx (VT-x/AMD-V).");
229 }
230#else
231 /* On 64-bit hosts 64-bit guest support is enabled by default, but allow this to be overridden
232 * via VBoxInternal/HWVirtExt/64bitEnabled=0. (ConsoleImpl2.cpp doesn't set this to false for 64-bit.) */
233 rc = CFGMR3QueryBoolDef(pHWVirtExt, "64bitEnabled", &pVM->hwaccm.s.fAllow64BitGuests, true);
234 AssertLogRelRCReturn(rc, rc);
235#endif
236
237 return VINF_SUCCESS;
238}
239
240/**
241 * Initializes the per-VCPU HWACCM.
242 *
243 * @returns VBox status code.
244 * @param pVM The VM to operate on.
245 */
246VMMR3DECL(int) HWACCMR3InitCPU(PVM pVM)
247{
248 LogFlow(("HWACCMR3InitCPU\n"));
249
250 for (unsigned i=0;i<pVM->cCPUs;i++)
251 {
252 PVMCPU pVCpu = &pVM->aCpus[i];
253
254 pVCpu->hwaccm.s.fActive = false;
255 }
256
257#ifdef VBOX_WITH_STATISTICS
258 /*
259 * Statistics.
260 */
261 for (unsigned i=0;i<pVM->cCPUs;i++)
262 {
263 PVMCPU pVCpu = &pVM->aCpus[i];
264 int rc;
265
266 rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatEntry, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Profiling of VMXR0RunGuestCode entry",
267 "/PROF/HWACCM/CPU%d/SwitchToGC", i);
268 AssertRC(rc);
269 rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExit1, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Profiling of VMXR0RunGuestCode exit part 1",
270 "/PROF/HWACCM/CPU%d/SwitchFromGC_1", i);
271 AssertRC(rc);
272 rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExit2, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Profiling of VMXR0RunGuestCode exit part 2",
273 "/PROF/HWACCM/CPU%d/SwitchFromGC_2", i);
274 AssertRC(rc);
275# if 1 /* temporary for tracking down darwin holdup. */
276 rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExit2Sub1, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Temporary - I/O",
277 "/PROF/HWACCM/CPU%d/SwitchFromGC_2/Sub1", i);
278 AssertRC(rc);
279 rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExit2Sub2, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Temporary - CRx RWs",
280 "/PROF/HWACCM/CPU%d/SwitchFromGC_2/Sub2", i);
281 AssertRC(rc);
282 rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExit2Sub3, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Temporary - Exceptions",
283 "/PROF/HWACCM/CPU%d/SwitchFromGC_2/Sub3", i);
284 AssertRC(rc);
285# endif
286 rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatInGC, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Profiling of vmlaunch",
287 "/PROF/HWACCM/CPU%d/InGC", i);
288 AssertRC(rc);
289
290# if HC_ARCH_BITS == 32 && defined(VBOX_ENABLE_64_BITS_GUESTS) && !defined(VBOX_WITH_HYBRID_32BIT_KERNEL)
291 rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatWorldSwitch3264, STAMTYPE_PROFILE, STAMVISIBILITY_USED, STAMUNIT_TICKS_PER_CALL, "Profiling of the 32/64 switcher",
292 "/PROF/HWACCM/CPU%d/Switcher3264", i);
293 AssertRC(rc);
294# endif
295
296# define HWACCM_REG_COUNTER(a, b) \
297 rc = STAMR3RegisterF(pVM, a, STAMTYPE_COUNTER, STAMVISIBILITY_ALWAYS, STAMUNIT_OCCURENCES, "Profiling of vmlaunch", b, i); \
298 AssertRC(rc);
299
300 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitShadowNM, "/HWACCM/CPU%d/Exit/Trap/Shw/#NM");
301 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitGuestNM, "/HWACCM/CPU%d/Exit/Trap/Gst/#NM");
302 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitShadowPF, "/HWACCM/CPU%d/Exit/Trap/Shw/#PF");
303 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitGuestPF, "/HWACCM/CPU%d/Exit/Trap/Gst/#PF");
304 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitGuestUD, "/HWACCM/CPU%d/Exit/Trap/Gst/#UD");
305 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitGuestSS, "/HWACCM/CPU%d/Exit/Trap/Gst/#SS");
306 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitGuestNP, "/HWACCM/CPU%d/Exit/Trap/Gst/#NP");
307 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitGuestGP, "/HWACCM/CPU%d/Exit/Trap/Gst/#GP");
308 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitGuestMF, "/HWACCM/CPU%d/Exit/Trap/Gst/#MF");
309 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitGuestDE, "/HWACCM/CPU%d/Exit/Trap/Gst/#DE");
310 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitGuestDB, "/HWACCM/CPU%d/Exit/Trap/Gst/#DB");
311 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitInvpg, "/HWACCM/CPU%d/Exit/Instr/Invlpg");
312 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitInvd, "/HWACCM/CPU%d/Exit/Instr/Invd");
313 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitCpuid, "/HWACCM/CPU%d/Exit/Instr/Cpuid");
314 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitRdtsc, "/HWACCM/CPU%d/Exit/Instr/Rdtsc");
315 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitRdpmc, "/HWACCM/CPU%d/Exit/Instr/Rdpmc");
316 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitRdmsr, "/HWACCM/CPU%d/Exit/Instr/Rdmsr");
317 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitWrmsr, "/HWACCM/CPU%d/Exit/Instr/Wrmsr");
318 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitMwait, "/HWACCM/CPU%d/Exit/Instr/Mwait");
319 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitDRxWrite, "/HWACCM/CPU%d/Exit/Instr/DR/Write");
320 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitDRxRead, "/HWACCM/CPU%d/Exit/Instr/DR/Read");
321 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitCLTS, "/HWACCM/CPU%d/Exit/Instr/CLTS");
322 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitLMSW, "/HWACCM/CPU%d/Exit/Instr/LMSW");
323 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitCli, "/HWACCM/CPU%d/Exit/Instr/Cli");
324 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitSti, "/HWACCM/CPU%d/Exit/Instr/Sti");
325 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitPushf, "/HWACCM/CPU%d/Exit/Instr/Pushf");
326 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitPopf, "/HWACCM/CPU%d/Exit/Instr/Popf");
327 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitIret, "/HWACCM/CPU%d/Exit/Instr/Iret");
328 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitInt, "/HWACCM/CPU%d/Exit/Instr/Int");
329 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitHlt, "/HWACCM/CPU%d/Exit/Instr/Hlt");
330 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitIOWrite, "/HWACCM/CPU%d/Exit/IO/Write");
331 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitIORead, "/HWACCM/CPU%d/Exit/IO/Read");
332 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitIOStringWrite, "/HWACCM/CPU%d/Exit/IO/WriteString");
333 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitIOStringRead, "/HWACCM/CPU%d/Exit/IO/ReadString");
334 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitIrqWindow, "/HWACCM/CPU%d/Exit/IrqWindow");
335 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatExitMaxResume, "/HWACCM/CPU%d/Exit/MaxResume");
336
337 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatSwitchGuestIrq, "/HWACCM/CPU%d/Switch/IrqPending");
338 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatSwitchToR3, "/HWACCM/CPU%d/Switch/ToR3");
339
340 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatIntInject, "/HWACCM/CPU%d/Irq/Inject");
341 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatIntReinject, "/HWACCM/CPU%d/Irq/Reinject");
342 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatPendingHostIrq, "/HWACCM/CPU%d/Irq/PendingOnHost");
343
344 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatFlushPageManual, "/HWACCM/CPU%d/Flush/Page/Virt");
345 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatFlushPhysPageManual, "/HWACCM/CPU%d/Flush/Page/Phys");
346 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatFlushTLBManual, "/HWACCM/CPU%d/Flush/TLB/Manual");
347 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatFlushTLBCRxChange, "/HWACCM/CPU%d/Flush/TLB/CRx");
348 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatFlushPageInvlpg, "/HWACCM/CPU%d/Flush/Page/Invlpg");
349 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatFlushTLBWorldSwitch, "/HWACCM/CPU%d/Flush/TLB/Switch");
350 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatNoFlushTLBWorldSwitch, "/HWACCM/CPU%d/Flush/TLB/Skipped");
351 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatFlushASID, "/HWACCM/CPU%d/Flush/TLB/ASID");
352 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatFlushTLBInvlpga, "/HWACCM/CPU%d/Flush/TLB/PhysInvl");
353 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatTlbShootdown, "/HWACCM/CPU%d/Flush/Shootdown/Page");
354 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatTlbShootdownFlush, "/HWACCM/CPU%d/Flush/Shootdown/TLB");
355
356 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatTSCOffset, "/HWACCM/CPU%d/TSC/Offset");
357 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatTSCIntercept, "/HWACCM/CPU%d/TSC/Intercept");
358
359 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatDRxArmed, "/HWACCM/CPU%d/Debug/Armed");
360 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatDRxContextSwitch, "/HWACCM/CPU%d/Debug/ContextSwitch");
361 HWACCM_REG_COUNTER(&pVCpu->hwaccm.s.StatDRxIOCheck, "/HWACCM/CPU%d/Debug/IOCheck");
362
363 for (unsigned j=0;j<RT_ELEMENTS(pVCpu->hwaccm.s.StatExitCRxWrite);j++)
364 {
365 rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExitCRxWrite[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES, "Profiling of CRx writes",
366 "/HWACCM/CPU%d/Exit/Instr/CR/Write/%x", i, j);
367 AssertRC(rc);
368 rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExitCRxRead[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES, "Profiling of CRx reads",
369 "/HWACCM/CPU%d/Exit/Instr/CR/Read/%x", i, j);
370 AssertRC(rc);
371 }
372
373#undef HWACCM_REG_COUNTER
374
375 pVCpu->hwaccm.s.paStatExitReason = NULL;
376
377 rc = MMHyperAlloc(pVM, MAX_EXITREASON_STAT*sizeof(*pVCpu->hwaccm.s.paStatExitReason), 0, MM_TAG_HWACCM, (void **)&pVCpu->hwaccm.s.paStatExitReason);
378 AssertRC(rc);
379 if (RT_SUCCESS(rc))
380 {
381 const char * const *papszDesc = ASMIsIntelCpu() ? &g_apszVTxExitReasons[0] : &g_apszAmdVExitReasons[0];
382 for (int j=0;j<MAX_EXITREASON_STAT;j++)
383 {
384 rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.paStatExitReason[j], STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES,
385 papszDesc[j] ? papszDesc[j] : "Exit reason",
386 "/HWACCM/CPU%d/Exit/Reason/%02x", i, j);
387 AssertRC(rc);
388 }
389 rc = STAMR3RegisterF(pVM, &pVCpu->hwaccm.s.StatExitReasonNPF, STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES, "Nested page fault", "/HWACCM/CPU%d/Exit/Reason/#NPF", i);
390 AssertRC(rc);
391 }
392 pVCpu->hwaccm.s.paStatExitReasonR0 = MMHyperR3ToR0(pVM, pVCpu->hwaccm.s.paStatExitReason);
393# ifdef VBOX_WITH_2X_4GB_ADDR_SPACE
394 Assert(pVCpu->hwaccm.s.paStatExitReasonR0 != NIL_RTR0PTR || !VMMIsHwVirtExtForced(pVM));
395# else
396 Assert(pVCpu->hwaccm.s.paStatExitReasonR0 != NIL_RTR0PTR);
397# endif
398 }
399#endif /* VBOX_WITH_STATISTICS */
400
401#ifdef VBOX_WITH_CRASHDUMP_MAGIC
402 /* Magic marker for searching in crash dumps. */
403 for (unsigned i=0;i<pVM->cCPUs;i++)
404 {
405 PVMCPU pVCpu = &pVM->aCpus[i];
406
407 PVMCSCACHE pCache = &pVCpu->hwaccm.s.vmx.VMCSCache;
408 strcpy((char *)pCache->aMagic, "VMCSCACHE Magic");
409 pCache->uMagic = UINT64_C(0xDEADBEEFDEADBEEF);
410 }
411#endif
412 return VINF_SUCCESS;
413}
414
415/**
416 * Turns off normal raw mode features
417 *
418 * @param pVM The VM to operate on.
419 */
420static void hwaccmR3DisableRawMode(PVM pVM)
421{
422 /* Disable PATM & CSAM. */
423 PATMR3AllowPatching(pVM, false);
424 CSAMDisableScanning(pVM);
425
426 /* Turn off IDT/LDT/GDT and TSS monitoring and sycing. */
427 SELMR3DisableMonitoring(pVM);
428 TRPMR3DisableMonitoring(pVM);
429
430 /* Disable the switcher code (safety precaution). */
431 VMMR3DisableSwitcher(pVM);
432
433 /* Disable mapping of the hypervisor into the shadow page table. */
434 PGMR3MappingsDisable(pVM);
435
436 /* Disable the switcher */
437 VMMR3DisableSwitcher(pVM);
438
439 /* Reinit the paging mode to force the new shadow mode. */
440 for (unsigned i=0;i<pVM->cCPUs;i++)
441 {
442 PVMCPU pVCpu = &pVM->aCpus[i];
443
444 PGMR3ChangeMode(pVM, pVCpu, PGMMODE_REAL);
445 }
446}
447
448/**
449 * Initialize VT-x or AMD-V.
450 *
451 * @returns VBox status code.
452 * @param pVM The VM handle.
453 */
454VMMR3DECL(int) HWACCMR3InitFinalizeR0(PVM pVM)
455{
456 int rc;
457
458 if ( !pVM->hwaccm.s.vmx.fSupported
459 && !pVM->hwaccm.s.svm.fSupported)
460 {
461 LogRel(("HWACCM: No VT-x or AMD-V CPU extension found. Reason %Rrc\n", pVM->hwaccm.s.lLastError));
462 LogRel(("HWACCM: VMX MSR_IA32_FEATURE_CONTROL=%RX64\n", pVM->hwaccm.s.vmx.msr.feature_ctrl));
463 if (VMMIsHwVirtExtForced(pVM))
464 return VM_SET_ERROR(pVM, VERR_VMX_NO_VMX, "VT-x is not available.");
465 return VINF_SUCCESS;
466 }
467
468 if (!pVM->hwaccm.s.fAllowed)
469 return VINF_SUCCESS; /* nothing to do */
470
471 /* Enable VT-x or AMD-V on all host CPUs. */
472 rc = SUPCallVMMR0Ex(pVM->pVMR0, 0 /* VCPU 0 */, VMMR0_DO_HWACC_ENABLE, 0, NULL);
473 if (RT_FAILURE(rc))
474 {
475 LogRel(("HWACCMR3InitFinalize: SUPCallVMMR0Ex VMMR0_DO_HWACC_ENABLE failed with %Rrc\n", rc));
476 return rc;
477 }
478 Assert(!pVM->fHWACCMEnabled || VMMIsHwVirtExtForced(pVM));
479
480 if (pVM->hwaccm.s.vmx.fSupported)
481 {
482 Log(("pVM->hwaccm.s.vmx.fSupported = %d\n", pVM->hwaccm.s.vmx.fSupported));
483
484 if ( pVM->hwaccm.s.fInitialized == false
485 && pVM->hwaccm.s.vmx.msr.feature_ctrl != 0)
486 {
487 uint64_t val;
488 RTGCPHYS GCPhys = 0;
489
490 LogRel(("HWACCM: Host CR4=%08X\n", pVM->hwaccm.s.vmx.hostCR4));
491 LogRel(("HWACCM: MSR_IA32_FEATURE_CONTROL = %RX64\n", pVM->hwaccm.s.vmx.msr.feature_ctrl));
492 LogRel(("HWACCM: MSR_IA32_VMX_BASIC_INFO = %RX64\n", pVM->hwaccm.s.vmx.msr.vmx_basic_info));
493 LogRel(("HWACCM: VMCS id = %x\n", MSR_IA32_VMX_BASIC_INFO_VMCS_ID(pVM->hwaccm.s.vmx.msr.vmx_basic_info)));
494 LogRel(("HWACCM: VMCS size = %x\n", MSR_IA32_VMX_BASIC_INFO_VMCS_SIZE(pVM->hwaccm.s.vmx.msr.vmx_basic_info)));
495 LogRel(("HWACCM: VMCS physical address limit = %s\n", MSR_IA32_VMX_BASIC_INFO_VMCS_PHYS_WIDTH(pVM->hwaccm.s.vmx.msr.vmx_basic_info) ? "< 4 GB" : "None"));
496 LogRel(("HWACCM: VMCS memory type = %x\n", MSR_IA32_VMX_BASIC_INFO_VMCS_MEM_TYPE(pVM->hwaccm.s.vmx.msr.vmx_basic_info)));
497 LogRel(("HWACCM: Dual monitor treatment = %d\n", MSR_IA32_VMX_BASIC_INFO_VMCS_DUAL_MON(pVM->hwaccm.s.vmx.msr.vmx_basic_info)));
498
499 LogRel(("HWACCM: MSR_IA32_VMX_PINBASED_CTLS = %RX64\n", pVM->hwaccm.s.vmx.msr.vmx_pin_ctls.u));
500 val = pVM->hwaccm.s.vmx.msr.vmx_pin_ctls.n.allowed1;
501 if (val & VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_EXT_INT_EXIT)
502 LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_EXT_INT_EXIT\n"));
503 if (val & VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_NMI_EXIT)
504 LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_NMI_EXIT\n"));
505 if (val & VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_VIRTUAL_NMI)
506 LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_VIRTUAL_NMI\n"));
507 if (val & VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_PREEMPT_TIMER)
508 LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_PREEMPT_TIMER\n"));
509 val = pVM->hwaccm.s.vmx.msr.vmx_pin_ctls.n.disallowed0;
510 if (val & VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_EXT_INT_EXIT)
511 LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_EXT_INT_EXIT *must* be set\n"));
512 if (val & VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_NMI_EXIT)
513 LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_NMI_EXIT *must* be set\n"));
514 if (val & VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_VIRTUAL_NMI)
515 LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_VIRTUAL_NMI *must* be set\n"));
516 if (val & VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_PREEMPT_TIMER)
517 LogRel(("HWACCM: VMX_VMCS_CTRL_PIN_EXEC_CONTROLS_PREEMPT_TIMER *must* be set\n"));
518
519 LogRel(("HWACCM: MSR_IA32_VMX_PROCBASED_CTLS = %RX64\n", pVM->hwaccm.s.vmx.msr.vmx_proc_ctls.u));
520 val = pVM->hwaccm.s.vmx.msr.vmx_proc_ctls.n.allowed1;
521 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_IRQ_WINDOW_EXIT)
522 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_IRQ_WINDOW_EXIT\n"));
523 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_TSC_OFFSET)
524 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_TSC_OFFSET\n"));
525 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_HLT_EXIT)
526 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_HLT_EXIT\n"));
527 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_INVLPG_EXIT)
528 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_INVLPG_EXIT\n"));
529 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MWAIT_EXIT)
530 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MWAIT_EXIT\n"));
531 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDPMC_EXIT)
532 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDPMC_EXIT\n"));
533 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDTSC_EXIT)
534 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDTSC_EXIT\n"));
535 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_LOAD_EXIT)
536 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_LOAD_EXIT\n"));
537 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_STORE_EXIT)
538 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_STORE_EXIT\n"));
539 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_LOAD_EXIT)
540 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_LOAD_EXIT\n"));
541 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_STORE_EXIT)
542 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_STORE_EXIT\n"));
543 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_TPR_SHADOW)
544 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_TPR_SHADOW\n"));
545 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_NMI_WINDOW_EXIT)
546 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_NMI_WINDOW_EXIT\n"));
547 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MOV_DR_EXIT)
548 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MOV_DR_EXIT\n"));
549 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_UNCOND_IO_EXIT)
550 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_UNCOND_IO_EXIT\n"));
551 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_IO_BITMAPS)
552 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_IO_BITMAPS\n"));
553 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_TRAP_FLAG)
554 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_TRAP_FLAG\n"));
555 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_MSR_BITMAPS)
556 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_MSR_BITMAPS\n"));
557 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_EXIT)
558 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_EXIT\n"));
559 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_PAUSE_EXIT)
560 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_PAUSE_EXIT\n"));
561 if (val & VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL)
562 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL\n"));
563
564 val = pVM->hwaccm.s.vmx.msr.vmx_proc_ctls.n.disallowed0;
565 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_IRQ_WINDOW_EXIT)
566 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_IRQ_WINDOW_EXIT *must* be set\n"));
567 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_TSC_OFFSET)
568 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_TSC_OFFSET *must* be set\n"));
569 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_HLT_EXIT)
570 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_HLT_EXIT *must* be set\n"));
571 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_INVLPG_EXIT)
572 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_INVLPG_EXIT *must* be set\n"));
573 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MWAIT_EXIT)
574 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MWAIT_EXIT *must* be set\n"));
575 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDPMC_EXIT)
576 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDPMC_EXIT *must* be set\n"));
577 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDTSC_EXIT)
578 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_RDTSC_EXIT *must* be set\n"));
579 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_LOAD_EXIT)
580 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_LOAD_EXIT *must* be set\n"));
581 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_STORE_EXIT)
582 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR3_STORE_EXIT *must* be set\n"));
583 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_LOAD_EXIT)
584 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_LOAD_EXIT *must* be set\n"));
585 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_STORE_EXIT)
586 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_CR8_STORE_EXIT *must* be set\n"));
587 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_TPR_SHADOW)
588 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_TPR_SHADOW *must* be set\n"));
589 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_NMI_WINDOW_EXIT)
590 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_NMI_WINDOW_EXIT *must* be set\n"));
591 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MOV_DR_EXIT)
592 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MOV_DR_EXIT *must* be set\n"));
593 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_UNCOND_IO_EXIT)
594 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_UNCOND_IO_EXIT *must* be set\n"));
595 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_IO_BITMAPS)
596 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_IO_BITMAPS *must* be set\n"));
597 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_TRAP_FLAG)
598 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_TRAP_FLAG *must* be set\n"));
599 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_MSR_BITMAPS)
600 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_USE_MSR_BITMAPS *must* be set\n"));
601 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_EXIT)
602 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_MONITOR_EXIT *must* be set\n"));
603 if (val & VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_PAUSE_EXIT)
604 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_CONTROLS_PAUSE_EXIT *must* be set\n"));
605 if (val & VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL)
606 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL *must* be set\n"));
607
608 if (pVM->hwaccm.s.vmx.msr.vmx_proc_ctls.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC_USE_SECONDARY_EXEC_CTRL)
609 {
610 LogRel(("HWACCM: MSR_IA32_VMX_PROCBASED_CTLS2 = %RX64\n", pVM->hwaccm.s.vmx.msr.vmx_proc_ctls2.u));
611 val = pVM->hwaccm.s.vmx.msr.vmx_proc_ctls2.n.allowed1;
612 if (val & VMX_VMCS_CTRL_PROC_EXEC2_VIRT_APIC)
613 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_VIRT_APIC\n"));
614 if (val & VMX_VMCS_CTRL_PROC_EXEC2_EPT)
615 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_EPT\n"));
616 if (val & VMX_VMCS_CTRL_PROC_EXEC2_DESCRIPTOR_INSTR_EXIT)
617 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_DESCRIPTOR_INSTR_EXIT\n"));
618 if (val & VMX_VMCS_CTRL_PROC_EXEC2_X2APIC)
619 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_X2APIC\n"));
620 if (val & VMX_VMCS_CTRL_PROC_EXEC2_VPID)
621 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_VPID\n"));
622 if (val & VMX_VMCS_CTRL_PROC_EXEC2_WBINVD_EXIT)
623 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_WBINVD_EXIT\n"));
624
625 val = pVM->hwaccm.s.vmx.msr.vmx_proc_ctls2.n.disallowed0;
626 if (val & VMX_VMCS_CTRL_PROC_EXEC2_VIRT_APIC)
627 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_VIRT_APIC *must* be set\n"));
628 if (val & VMX_VMCS_CTRL_PROC_EXEC2_DESCRIPTOR_INSTR_EXIT)
629 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_DESCRIPTOR_INSTR_EXIT *must* be set\n"));
630 if (val & VMX_VMCS_CTRL_PROC_EXEC2_X2APIC)
631 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_X2APIC *must* be set\n"));
632 if (val & VMX_VMCS_CTRL_PROC_EXEC2_EPT)
633 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_EPT *must* be set\n"));
634 if (val & VMX_VMCS_CTRL_PROC_EXEC2_VPID)
635 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_VPID *must* be set\n"));
636 if (val & VMX_VMCS_CTRL_PROC_EXEC2_WBINVD_EXIT)
637 LogRel(("HWACCM: VMX_VMCS_CTRL_PROC_EXEC2_WBINVD_EXIT *must* be set\n"));
638 }
639
640 LogRel(("HWACCM: MSR_IA32_VMX_ENTRY_CTLS = %RX64\n", pVM->hwaccm.s.vmx.msr.vmx_entry.u));
641 val = pVM->hwaccm.s.vmx.msr.vmx_entry.n.allowed1;
642 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_DEBUG)
643 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_DEBUG\n"));
644 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_IA64_MODE)
645 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_IA64_MODE\n"));
646 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_ENTRY_SMM)
647 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_ENTRY_SMM\n"));
648 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_DEACTIVATE_DUALMON)
649 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_DEACTIVATE_DUALMON\n"));
650 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PERF_MSR)
651 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PERF_MSR\n"));
652 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PAT_MSR)
653 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PAT_MSR\n"));
654 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_EFER_MSR)
655 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_EFER_MSR\n"));
656 val = pVM->hwaccm.s.vmx.msr.vmx_entry.n.disallowed0;
657 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_DEBUG)
658 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_DEBUG *must* be set\n"));
659 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_IA64_MODE)
660 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_IA64_MODE *must* be set\n"));
661 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_ENTRY_SMM)
662 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_ENTRY_SMM *must* be set\n"));
663 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_DEACTIVATE_DUALMON)
664 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_DEACTIVATE_DUALMON *must* be set\n"));
665 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PERF_MSR)
666 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PERF_MSR *must* be set\n"));
667 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PAT_MSR)
668 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_PAT_MSR *must* be set\n"));
669 if (val & VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_EFER_MSR)
670 LogRel(("HWACCM: VMX_VMCS_CTRL_ENTRY_CONTROLS_LOAD_GUEST_EFER_MSR *must* be set\n"));
671
672 LogRel(("HWACCM: MSR_IA32_VMX_EXIT_CTLS = %RX64\n", pVM->hwaccm.s.vmx.msr.vmx_exit.u));
673 val = pVM->hwaccm.s.vmx.msr.vmx_exit.n.allowed1;
674 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_DEBUG)
675 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_DEBUG\n"));
676 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_HOST_AMD64)
677 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_HOST_AMD64\n"));
678 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_ACK_EXTERNAL_IRQ)
679 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_ACK_EXTERNAL_IRQ\n"));
680 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_PAT_MSR)
681 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_PAT_MSR\n"));
682 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_PAT_MSR)
683 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_PAT_MSR\n"));
684 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_EFER_MSR)
685 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_EFER_MSR\n"));
686 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_EFER_MSR)
687 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_EFER_MSR\n"));
688 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_VMX_PREEMPT_TIMER)
689 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_VMX_PREEMPT_TIMER\n"));
690 val = pVM->hwaccm.s.vmx.msr.vmx_exit.n.disallowed0;
691 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_DEBUG)
692 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_DEBUG *must* be set\n"));
693 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_HOST_AMD64)
694 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_HOST_AMD64 *must* be set\n"));
695 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_ACK_EXTERNAL_IRQ)
696 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_ACK_EXTERNAL_IRQ *must* be set\n"));
697 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_PAT_MSR)
698 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_PAT_MSR *must* be set\n"));
699 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_PAT_MSR)
700 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_PAT_MSR *must* be set\n"));
701 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_EFER_MSR)
702 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_GUEST_EFER_MSR *must* be set\n"));
703 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_EFER_MSR)
704 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_LOAD_HOST_EFER_MSR *must* be set\n"));
705 if (val & VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_VMX_PREEMPT_TIMER)
706 LogRel(("HWACCM: VMX_VMCS_CTRL_EXIT_CONTROLS_SAVE_VMX_PREEMPT_TIMER *must* be set\n"));
707
708 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps)
709 {
710 LogRel(("HWACCM: MSR_IA32_VMX_EPT_VPID_CAPS = %RX64\n", pVM->hwaccm.s.vmx.msr.vmx_eptcaps));
711
712 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_RWX_X_ONLY)
713 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_RWX_X_ONLY\n"));
714 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_RWX_W_ONLY)
715 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_RWX_W_ONLY\n"));
716 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_RWX_WX_ONLY)
717 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_RWX_WX_ONLY\n"));
718 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_GAW_21_BITS)
719 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_GAW_21_BITS\n"));
720 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_GAW_30_BITS)
721 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_GAW_30_BITS\n"));
722 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_GAW_39_BITS)
723 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_GAW_39_BITS\n"));
724 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_GAW_48_BITS)
725 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_GAW_48_BITS\n"));
726 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_GAW_57_BITS)
727 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_GAW_57_BITS\n"));
728 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_EMT_UC)
729 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_EMT_UC\n"));
730 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_EMT_WC)
731 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_EMT_WC\n"));
732 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_EMT_WT)
733 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_EMT_WT\n"));
734 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_EMT_WP)
735 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_EMT_WP\n"));
736 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_EMT_WB)
737 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_EMT_WB\n"));
738 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_SP_21_BITS)
739 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_SP_21_BITS\n"));
740 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_SP_30_BITS)
741 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_SP_30_BITS\n"));
742 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_SP_39_BITS)
743 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_SP_39_BITS\n"));
744 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_SP_48_BITS)
745 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_SP_48_BITS\n"));
746 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_INVEPT)
747 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVEPT\n"));
748 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_INVEPT_CAPS_INDIV)
749 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVEPT_CAPS_INDIV\n"));
750 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_INVEPT_CAPS_CONTEXT)
751 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVEPT_CAPS_CONTEXT\n"));
752 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_INVEPT_CAPS_ALL)
753 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVEPT_CAPS_ALL\n"));
754 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_INVVPID)
755 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVVPID\n"));
756 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_INVVPID_CAPS_INDIV)
757 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVVPID_CAPS_INDIV\n"));
758 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_INVVPID_CAPS_CONTEXT)
759 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVVPID_CAPS_CONTEXT\n"));
760 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_INVVPID_CAPS_ALL)
761 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVVPID_CAPS_ALL\n"));
762 if (pVM->hwaccm.s.vmx.msr.vmx_eptcaps & MSR_IA32_VMX_EPT_CAPS_INVVPID_CAPS_CONTEXT_GLOBAL)
763 LogRel(("HWACCM: MSR_IA32_VMX_EPT_CAPS_INVVPID_CAPS_CONTEXT_GLOBAL\n"));
764 }
765
766 LogRel(("HWACCM: MSR_IA32_VMX_MISC = %RX64\n", pVM->hwaccm.s.vmx.msr.vmx_misc));
767 LogRel(("HWACCM: MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT %x\n", MSR_IA32_VMX_MISC_PREEMPT_TSC_BIT(pVM->hwaccm.s.vmx.msr.vmx_misc)));
768 LogRel(("HWACCM: MSR_IA32_VMX_MISC_ACTIVITY_STATES %x\n", MSR_IA32_VMX_MISC_ACTIVITY_STATES(pVM->hwaccm.s.vmx.msr.vmx_misc)));
769 LogRel(("HWACCM: MSR_IA32_VMX_MISC_CR3_TARGET %x\n", MSR_IA32_VMX_MISC_CR3_TARGET(pVM->hwaccm.s.vmx.msr.vmx_misc)));
770 LogRel(("HWACCM: MSR_IA32_VMX_MISC_MAX_MSR %x\n", MSR_IA32_VMX_MISC_MAX_MSR(pVM->hwaccm.s.vmx.msr.vmx_misc)));
771 LogRel(("HWACCM: MSR_IA32_VMX_MISC_MSEG_ID %x\n", MSR_IA32_VMX_MISC_MSEG_ID(pVM->hwaccm.s.vmx.msr.vmx_misc)));
772
773 LogRel(("HWACCM: MSR_IA32_VMX_CR0_FIXED0 = %RX64\n", pVM->hwaccm.s.vmx.msr.vmx_cr0_fixed0));
774 LogRel(("HWACCM: MSR_IA32_VMX_CR0_FIXED1 = %RX64\n", pVM->hwaccm.s.vmx.msr.vmx_cr0_fixed1));
775 LogRel(("HWACCM: MSR_IA32_VMX_CR4_FIXED0 = %RX64\n", pVM->hwaccm.s.vmx.msr.vmx_cr4_fixed0));
776 LogRel(("HWACCM: MSR_IA32_VMX_CR4_FIXED1 = %RX64\n", pVM->hwaccm.s.vmx.msr.vmx_cr4_fixed1));
777 LogRel(("HWACCM: MSR_IA32_VMX_VMCS_ENUM = %RX64\n", pVM->hwaccm.s.vmx.msr.vmx_vmcs_enum));
778
779 LogRel(("HWACCM: TPR shadow physaddr = %RHp\n", pVM->hwaccm.s.vmx.pAPICPhys));
780 LogRel(("HWACCM: MSR bitmap physaddr = %RHp\n", pVM->hwaccm.s.vmx.pMSRBitmapPhys));
781
782 for (unsigned i=0;i<pVM->cCPUs;i++)
783 LogRel(("HWACCM: VMCS physaddr VCPU%d = %RHp\n", i, pVM->aCpus[i].hwaccm.s.vmx.pVMCSPhys));
784
785#ifdef HWACCM_VTX_WITH_EPT
786 if (pVM->hwaccm.s.vmx.msr.vmx_proc_ctls2.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC2_EPT)
787 pVM->hwaccm.s.fNestedPaging = pVM->hwaccm.s.fAllowNestedPaging;
788#endif /* HWACCM_VTX_WITH_EPT */
789#ifdef HWACCM_VTX_WITH_VPID
790 if ( (pVM->hwaccm.s.vmx.msr.vmx_proc_ctls2.n.allowed1 & VMX_VMCS_CTRL_PROC_EXEC2_VPID)
791 && !pVM->hwaccm.s.fNestedPaging) /* VPID and EPT are mutually exclusive. */
792 pVM->hwaccm.s.vmx.fVPID = pVM->hwaccm.s.vmx.fAllowVPID;
793#endif /* HWACCM_VTX_WITH_VPID */
794
795 /* Only try once. */
796 pVM->hwaccm.s.fInitialized = true;
797
798 /* Allocate three pages for the TSS we need for real mode emulation. (2 page for the IO bitmap) */
799#if 1
800 rc = PDMR3VMMDevHeapAlloc(pVM, HWACCM_VTX_TOTAL_DEVHEAP_MEM, (RTR3PTR *)&pVM->hwaccm.s.vmx.pRealModeTSS);
801#else
802 rc = VERR_NO_MEMORY; /* simulation of no VMMDev Heap. */
803#endif
804 if (RT_SUCCESS(rc))
805 {
806 /* The I/O bitmap starts right after the virtual interrupt redirection bitmap. */
807 ASMMemZero32(pVM->hwaccm.s.vmx.pRealModeTSS, sizeof(*pVM->hwaccm.s.vmx.pRealModeTSS));
808 pVM->hwaccm.s.vmx.pRealModeTSS->offIoBitmap = sizeof(*pVM->hwaccm.s.vmx.pRealModeTSS);
809 /* Bit set to 0 means redirection enabled. */
810 memset(pVM->hwaccm.s.vmx.pRealModeTSS->IntRedirBitmap, 0x0, sizeof(pVM->hwaccm.s.vmx.pRealModeTSS->IntRedirBitmap));
811 /* Allow all port IO, so the VT-x IO intercepts do their job. */
812 memset(pVM->hwaccm.s.vmx.pRealModeTSS + 1, 0, PAGE_SIZE*2);
813 *((unsigned char *)pVM->hwaccm.s.vmx.pRealModeTSS + HWACCM_VTX_TSS_SIZE - 2) = 0xff;
814
815 /* Construct a 1024 element page directory with 4 MB pages for the identity mapped page table used in
816 * real and protected mode without paging with EPT.
817 */
818 pVM->hwaccm.s.vmx.pNonPagingModeEPTPageTable = (PX86PD)((char *)pVM->hwaccm.s.vmx.pRealModeTSS + PAGE_SIZE * 3);
819 for (unsigned i=0;i<X86_PG_ENTRIES;i++)
820 {
821 pVM->hwaccm.s.vmx.pNonPagingModeEPTPageTable->a[i].u = _4M * i;
822 pVM->hwaccm.s.vmx.pNonPagingModeEPTPageTable->a[i].u |= X86_PDE4M_P | X86_PDE4M_RW | X86_PDE4M_US | X86_PDE4M_A | X86_PDE4M_D | X86_PDE4M_PS | X86_PDE4M_G;
823 }
824
825 /* We convert it here every time as pci regions could be reconfigured. */
826 rc = PDMVMMDevHeapR3ToGCPhys(pVM, pVM->hwaccm.s.vmx.pRealModeTSS, &GCPhys);
827 AssertRC(rc);
828 LogRel(("HWACCM: Real Mode TSS guest physaddr = %RGp\n", GCPhys));
829
830 rc = PDMVMMDevHeapR3ToGCPhys(pVM, pVM->hwaccm.s.vmx.pNonPagingModeEPTPageTable, &GCPhys);
831 AssertRC(rc);
832 LogRel(("HWACCM: Non-Paging Mode EPT CR3 = %RGp\n", GCPhys));
833 }
834 else
835 {
836 LogRel(("HWACCM: No real mode VT-x support (PDMR3VMMDevHeapAlloc returned %Rrc)\n", rc));
837 pVM->hwaccm.s.vmx.pRealModeTSS = NULL;
838 pVM->hwaccm.s.vmx.pNonPagingModeEPTPageTable = NULL;
839 }
840
841 rc = SUPCallVMMR0Ex(pVM->pVMR0, 0 /* VCPU 0 */, VMMR0_DO_HWACC_SETUP_VM, 0, NULL);
842 AssertRC(rc);
843 if (rc == VINF_SUCCESS)
844 {
845 pVM->fHWACCMEnabled = true;
846 pVM->hwaccm.s.vmx.fEnabled = true;
847 hwaccmR3DisableRawMode(pVM);
848
849 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SEP);
850#ifdef VBOX_ENABLE_64_BITS_GUESTS
851 if (pVM->hwaccm.s.fAllow64BitGuests)
852 {
853 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_PAE);
854 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_LONG_MODE);
855 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SYSCALL); /* 64 bits only on Intel CPUs */
856 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_LAHF);
857 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_NXE);
858 }
859 LogRel((pVM->hwaccm.s.fAllow64BitGuests
860 ? "HWACCM: 32-bit and 64-bit guests supported.\n"
861 : "HWACCM: 32-bit guests supported.\n"));
862#else
863 LogRel(("HWACCM: 32-bit guests supported.\n"));
864#endif
865 LogRel(("HWACCM: VMX enabled!\n"));
866 if (pVM->hwaccm.s.fNestedPaging)
867 {
868 LogRel(("HWACCM: Enabled nested paging\n"));
869 LogRel(("HWACCM: EPT root page = %RHp\n", PGMGetHyperCR3(VMMGetCpu(pVM))));
870 }
871 if (pVM->hwaccm.s.vmx.fVPID)
872 LogRel(("HWACCM: Enabled VPID\n"));
873
874 if ( pVM->hwaccm.s.fNestedPaging
875 || pVM->hwaccm.s.vmx.fVPID)
876 {
877 LogRel(("HWACCM: enmFlushPage %d\n", pVM->hwaccm.s.vmx.enmFlushPage));
878 LogRel(("HWACCM: enmFlushContext %d\n", pVM->hwaccm.s.vmx.enmFlushContext));
879 }
880 }
881 else
882 {
883 LogRel(("HWACCM: VMX setup failed with rc=%Rrc!\n", rc));
884 LogRel(("HWACCM: Last instruction error %x\n", pVM->aCpus[0].hwaccm.s.vmx.lasterror.ulInstrError));
885 pVM->fHWACCMEnabled = false;
886 }
887 }
888 }
889 else
890 if (pVM->hwaccm.s.svm.fSupported)
891 {
892 Log(("pVM->hwaccm.s.svm.fSupported = %d\n", pVM->hwaccm.s.svm.fSupported));
893
894 if (pVM->hwaccm.s.fInitialized == false)
895 {
896 /* Erratum 170 which requires a forced TLB flush for each world switch:
897 * See http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/33610.pdf
898 *
899 * All BH-G1/2 and DH-G1/2 models include a fix:
900 * Athlon X2: 0x6b 1/2
901 * 0x68 1/2
902 * Athlon 64: 0x7f 1
903 * 0x6f 2
904 * Sempron: 0x7f 1/2
905 * 0x6f 2
906 * 0x6c 2
907 * 0x7c 2
908 * Turion 64: 0x68 2
909 *
910 */
911 uint32_t u32Dummy;
912 uint32_t u32Version, u32Family, u32Model, u32Stepping, u32BaseFamily;
913 ASMCpuId(1, &u32Version, &u32Dummy, &u32Dummy, &u32Dummy);
914 u32BaseFamily= (u32Version >> 8) & 0xf;
915 u32Family = u32BaseFamily + (u32BaseFamily == 0xf ? ((u32Version >> 20) & 0x7f) : 0);
916 u32Model = ((u32Version >> 4) & 0xf);
917 u32Model = u32Model | ((u32BaseFamily == 0xf ? (u32Version >> 16) & 0x0f : 0) << 4);
918 u32Stepping = u32Version & 0xf;
919 if ( u32Family == 0xf
920 && !((u32Model == 0x68 || u32Model == 0x6b || u32Model == 0x7f) && u32Stepping >= 1)
921 && !((u32Model == 0x6f || u32Model == 0x6c || u32Model == 0x7c) && u32Stepping >= 2))
922 {
923 LogRel(("HWACMM: AMD cpu with erratum 170 family %x model %x stepping %x\n", u32Family, u32Model, u32Stepping));
924 }
925
926 LogRel(("HWACMM: cpuid 0x80000001.u32AMDFeatureECX = %RX32\n", pVM->hwaccm.s.cpuid.u32AMDFeatureECX));
927 LogRel(("HWACMM: cpuid 0x80000001.u32AMDFeatureEDX = %RX32\n", pVM->hwaccm.s.cpuid.u32AMDFeatureEDX));
928 LogRel(("HWACCM: AMD-V revision = %X\n", pVM->hwaccm.s.svm.u32Rev));
929 LogRel(("HWACCM: AMD-V max ASID = %d\n", pVM->hwaccm.s.uMaxASID));
930 LogRel(("HWACCM: AMD-V features = %X\n", pVM->hwaccm.s.svm.u32Features));
931
932 if (pVM->hwaccm.s.svm.u32Features & AMD_CPUID_SVM_FEATURE_EDX_NESTED_PAGING)
933 LogRel(("HWACCM: AMD_CPUID_SVM_FEATURE_EDX_NESTED_PAGING\n"));
934 if (pVM->hwaccm.s.svm.u32Features & AMD_CPUID_SVM_FEATURE_EDX_LBR_VIRT)
935 LogRel(("HWACCM: AMD_CPUID_SVM_FEATURE_EDX_LBR_VIRT\n"));
936 if (pVM->hwaccm.s.svm.u32Features & AMD_CPUID_SVM_FEATURE_EDX_SVM_LOCK)
937 LogRel(("HWACCM: AMD_CPUID_SVM_FEATURE_EDX_SVM_LOCK\n"));
938 if (pVM->hwaccm.s.svm.u32Features & AMD_CPUID_SVM_FEATURE_EDX_NRIP_SAVE)
939 LogRel(("HWACCM: AMD_CPUID_SVM_FEATURE_EDX_NRIP_SAVE\n"));
940 if (pVM->hwaccm.s.svm.u32Features & AMD_CPUID_SVM_FEATURE_EDX_SSE_3_5_DISABLE)
941 LogRel(("HWACCM: AMD_CPUID_SVM_FEATURE_EDX_SSE_3_5_DISABLE\n"));
942
943 /* Only try once. */
944 pVM->hwaccm.s.fInitialized = true;
945
946 if (pVM->hwaccm.s.svm.u32Features & AMD_CPUID_SVM_FEATURE_EDX_NESTED_PAGING)
947 pVM->hwaccm.s.fNestedPaging = pVM->hwaccm.s.fAllowNestedPaging;
948
949 rc = SUPCallVMMR0Ex(pVM->pVMR0, 0 /* VCPU 0 */, VMMR0_DO_HWACC_SETUP_VM, 0, NULL);
950 AssertRC(rc);
951 if (rc == VINF_SUCCESS)
952 {
953 pVM->fHWACCMEnabled = true;
954 pVM->hwaccm.s.svm.fEnabled = true;
955
956 if (pVM->hwaccm.s.fNestedPaging)
957 LogRel(("HWACCM: Enabled nested paging\n"));
958
959 hwaccmR3DisableRawMode(pVM);
960 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SEP);
961 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_SYSCALL);
962 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_RDTSCP);
963#ifdef VBOX_ENABLE_64_BITS_GUESTS
964 if (pVM->hwaccm.s.fAllow64BitGuests)
965 {
966 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_PAE);
967 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_LONG_MODE);
968 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_NXE);
969 CPUMSetGuestCpuIdFeature(pVM, CPUMCPUIDFEATURE_LAHF);
970 }
971#endif
972 LogRel((pVM->hwaccm.s.fAllow64BitGuests
973 ? "HWACCM: 32-bit and 64-bit guest supported.\n"
974 : "HWACCM: 32-bit guest supported.\n"));
975 }
976 else
977 {
978 pVM->fHWACCMEnabled = false;
979 }
980 }
981 }
982 return VINF_SUCCESS;
983}
984
985/**
986 * Applies relocations to data and code managed by this
987 * component. This function will be called at init and
988 * whenever the VMM need to relocate it self inside the GC.
989 *
990 * @param pVM The VM.
991 */
992VMMR3DECL(void) HWACCMR3Relocate(PVM pVM)
993{
994 Log(("HWACCMR3Relocate to %RGv\n", MMHyperGetArea(pVM, 0)));
995
996 /* Fetch the current paging mode during the relocate callback during state loading. */
997 if (VMR3GetState(pVM) == VMSTATE_LOADING)
998 {
999 for (unsigned i=0;i<pVM->cCPUs;i++)
1000 {
1001 PVMCPU pVCpu = &pVM->aCpus[i];
1002 /* @todo SMP */
1003 pVCpu->hwaccm.s.enmShadowMode = PGMGetShadowMode(pVCpu);
1004 pVCpu->hwaccm.s.vmx.enmLastSeenGuestMode = PGMGetGuestMode(pVCpu);
1005 }
1006 }
1007#if HC_ARCH_BITS == 32 && defined(VBOX_ENABLE_64_BITS_GUESTS) && !defined(VBOX_WITH_HYBRID_32BIT_KERNEL)
1008 if (pVM->fHWACCMEnabled)
1009 {
1010 int rc;
1011
1012 switch(PGMGetHostMode(pVM))
1013 {
1014 case PGMMODE_32_BIT:
1015 pVM->hwaccm.s.pfnHost32ToGuest64R0 = VMMR3GetHostToGuestSwitcher(pVM, VMMSWITCHER_32_TO_AMD64);
1016 break;
1017
1018 case PGMMODE_PAE:
1019 case PGMMODE_PAE_NX:
1020 pVM->hwaccm.s.pfnHost32ToGuest64R0 = VMMR3GetHostToGuestSwitcher(pVM, VMMSWITCHER_PAE_TO_AMD64);
1021 break;
1022
1023 default:
1024 AssertFailed();
1025 break;
1026 }
1027 rc = PDMR3LdrGetSymbolRC(pVM, NULL, "VMXGCStartVM64", &pVM->hwaccm.s.pfnVMXGCStartVM64);
1028 AssertReleaseMsgRC(rc, ("VMXGCStartVM64 -> rc=%Rrc\n", rc));
1029
1030 rc = PDMR3LdrGetSymbolRC(pVM, NULL, "SVMGCVMRun64", &pVM->hwaccm.s.pfnSVMGCVMRun64);
1031 AssertReleaseMsgRC(rc, ("SVMGCVMRun64 -> rc=%Rrc\n", rc));
1032
1033 rc = PDMR3LdrGetSymbolRC(pVM, NULL, "HWACCMSaveGuestFPU64", &pVM->hwaccm.s.pfnSaveGuestFPU64);
1034 AssertReleaseMsgRC(rc, ("HWACCMSetupFPU64 -> rc=%Rrc\n", rc));
1035
1036 rc = PDMR3LdrGetSymbolRC(pVM, NULL, "HWACCMSaveGuestDebug64", &pVM->hwaccm.s.pfnSaveGuestDebug64);
1037 AssertReleaseMsgRC(rc, ("HWACCMSetupDebug64 -> rc=%Rrc\n", rc));
1038
1039# ifdef DEBUG
1040 rc = PDMR3LdrGetSymbolRC(pVM, NULL, "HWACCMTestSwitcher64", &pVM->hwaccm.s.pfnTest64);
1041 AssertReleaseMsgRC(rc, ("HWACCMTestSwitcher64 -> rc=%Rrc\n", rc));
1042# endif
1043 }
1044#endif
1045 return;
1046}
1047
1048/**
1049 * Checks hardware accelerated raw mode is allowed.
1050 *
1051 * @returns boolean
1052 * @param pVM The VM to operate on.
1053 */
1054VMMR3DECL(bool) HWACCMR3IsAllowed(PVM pVM)
1055{
1056 return pVM->hwaccm.s.fAllowed;
1057}
1058
1059/**
1060 * Notification callback which is called whenever there is a chance that a CR3
1061 * value might have changed.
1062 *
1063 * This is called by PGM.
1064 *
1065 * @param pVM The VM to operate on.
1066 * @param pVCpu The VMCPU to operate on.
1067 * @param enmShadowMode New shadow paging mode.
1068 * @param enmGuestMode New guest paging mode.
1069 */
1070VMMR3DECL(void) HWACCMR3PagingModeChanged(PVM pVM, PVMCPU pVCpu, PGMMODE enmShadowMode, PGMMODE enmGuestMode)
1071{
1072 /* Ignore page mode changes during state loading. */
1073 if (VMR3GetState(pVCpu->pVMR3) == VMSTATE_LOADING)
1074 return;
1075
1076 pVCpu->hwaccm.s.enmShadowMode = enmShadowMode;
1077
1078 if ( pVM->hwaccm.s.vmx.fEnabled
1079 && pVM->fHWACCMEnabled)
1080 {
1081 if ( pVCpu->hwaccm.s.vmx.enmLastSeenGuestMode == PGMMODE_REAL
1082 && enmGuestMode >= PGMMODE_PROTECTED)
1083 {
1084 PCPUMCTX pCtx;
1085
1086 pCtx = CPUMQueryGuestCtxPtr(pVCpu);
1087
1088 /* After a real mode switch to protected mode we must force
1089 * CPL to 0. Our real mode emulation had to set it to 3.
1090 */
1091 pCtx->ssHid.Attr.n.u2Dpl = 0;
1092 }
1093 }
1094
1095 if (pVCpu->hwaccm.s.vmx.enmCurrGuestMode != enmGuestMode)
1096 {
1097 /* Keep track of paging mode changes. */
1098 pVCpu->hwaccm.s.vmx.enmPrevGuestMode = pVCpu->hwaccm.s.vmx.enmCurrGuestMode;
1099 pVCpu->hwaccm.s.vmx.enmCurrGuestMode = enmGuestMode;
1100
1101 /* Did we miss a change, because all code was executed in the recompiler? */
1102 if (pVCpu->hwaccm.s.vmx.enmLastSeenGuestMode == enmGuestMode)
1103 {
1104 Log(("HWACCMR3PagingModeChanged missed %s->%s transition (prev %s)\n", PGMGetModeName(pVCpu->hwaccm.s.vmx.enmPrevGuestMode), PGMGetModeName(pVCpu->hwaccm.s.vmx.enmCurrGuestMode), PGMGetModeName(pVCpu->hwaccm.s.vmx.enmLastSeenGuestMode)));
1105 pVCpu->hwaccm.s.vmx.enmLastSeenGuestMode = pVCpu->hwaccm.s.vmx.enmPrevGuestMode;
1106 }
1107 }
1108
1109 /* Reset the contents of the read cache. */
1110 PVMCSCACHE pCache = &pVCpu->hwaccm.s.vmx.VMCSCache;
1111 for (unsigned j=0;j<pCache->Read.cValidEntries;j++)
1112 pCache->Read.aFieldVal[j] = 0;
1113}
1114
1115/**
1116 * Terminates the HWACCM.
1117 *
1118 * Termination means cleaning up and freeing all resources,
1119 * the VM it self is at this point powered off or suspended.
1120 *
1121 * @returns VBox status code.
1122 * @param pVM The VM to operate on.
1123 */
1124VMMR3DECL(int) HWACCMR3Term(PVM pVM)
1125{
1126 if (pVM->hwaccm.s.vmx.pRealModeTSS)
1127 {
1128 PDMR3VMMDevHeapFree(pVM, pVM->hwaccm.s.vmx.pRealModeTSS);
1129 pVM->hwaccm.s.vmx.pRealModeTSS = 0;
1130 }
1131 HWACCMR3TermCPU(pVM);
1132 return 0;
1133}
1134
1135/**
1136 * Terminates the per-VCPU HWACCM.
1137 *
1138 * Termination means cleaning up and freeing all resources,
1139 * the VM it self is at this point powered off or suspended.
1140 *
1141 * @returns VBox status code.
1142 * @param pVM The VM to operate on.
1143 */
1144VMMR3DECL(int) HWACCMR3TermCPU(PVM pVM)
1145{
1146 for (unsigned i=0;i<pVM->cCPUs;i++)
1147 {
1148 PVMCPU pVCpu = &pVM->aCpus[i];
1149
1150 if (pVCpu->hwaccm.s.paStatExitReason)
1151 {
1152 MMHyperFree(pVM, pVCpu->hwaccm.s.paStatExitReason);
1153 pVCpu->hwaccm.s.paStatExitReason = NULL;
1154 pVCpu->hwaccm.s.paStatExitReasonR0 = NIL_RTR0PTR;
1155 }
1156#ifdef VBOX_WITH_CRASHDUMP_MAGIC
1157 memset(pVCpu->hwaccm.s.vmx.VMCSCache.aMagic, 0, sizeof(pVCpu->hwaccm.s.vmx.VMCSCache.aMagic));
1158 pVCpu->hwaccm.s.vmx.VMCSCache.uMagic = 0;
1159 pVCpu->hwaccm.s.vmx.VMCSCache.uPos = 0xffffffff;
1160#endif
1161 }
1162 return 0;
1163}
1164
1165/**
1166 * The VM is being reset.
1167 *
1168 * For the HWACCM component this means that any GDT/LDT/TSS monitors
1169 * needs to be removed.
1170 *
1171 * @param pVM VM handle.
1172 */
1173VMMR3DECL(void) HWACCMR3Reset(PVM pVM)
1174{
1175 LogFlow(("HWACCMR3Reset:\n"));
1176
1177 if (pVM->fHWACCMEnabled)
1178 hwaccmR3DisableRawMode(pVM);
1179
1180 for (unsigned i=0;i<pVM->cCPUs;i++)
1181 {
1182 PVMCPU pVCpu = &pVM->aCpus[i];
1183
1184 /* On first entry we'll sync everything. */
1185 pVCpu->hwaccm.s.fContextUseFlags = HWACCM_CHANGED_ALL;
1186
1187 pVCpu->hwaccm.s.vmx.cr0_mask = 0;
1188 pVCpu->hwaccm.s.vmx.cr4_mask = 0;
1189
1190 pVCpu->hwaccm.s.fActive = false;
1191 pVCpu->hwaccm.s.Event.fPending = false;
1192
1193 /* Reset state information for real-mode emulation in VT-x. */
1194 pVCpu->hwaccm.s.vmx.enmLastSeenGuestMode = PGMMODE_REAL;
1195 pVCpu->hwaccm.s.vmx.enmPrevGuestMode = PGMMODE_REAL;
1196 pVCpu->hwaccm.s.vmx.enmCurrGuestMode = PGMMODE_REAL;
1197
1198 /* Reset the contents of the read cache. */
1199 PVMCSCACHE pCache = &pVCpu->hwaccm.s.vmx.VMCSCache;
1200 for (unsigned j=0;j<pCache->Read.cValidEntries;j++)
1201 pCache->Read.aFieldVal[j] = 0;
1202
1203#ifdef VBOX_WITH_CRASHDUMP_MAGIC
1204 /* Magic marker for searching in crash dumps. */
1205 strcpy((char *)pCache->aMagic, "VMCSCACHE Magic");
1206 pCache->uMagic = UINT64_C(0xDEADBEEFDEADBEEF);
1207#endif
1208 }
1209}
1210
1211/**
1212 * Force execution of the current IO code in the recompiler
1213 *
1214 * @returns VBox status code.
1215 * @param pVM The VM to operate on.
1216 * @param pCtx Partial VM execution context
1217 */
1218VMMR3DECL(int) HWACCMR3EmulateIoBlock(PVM pVM, PCPUMCTX pCtx)
1219{
1220 PVMCPU pVCpu = VMMGetCpu(pVM);
1221
1222 Assert(pVM->fHWACCMEnabled);
1223 Log(("HWACCMR3EmulateIoBlock\n"));
1224
1225 /* This is primarily intended to speed up Grub, so we don't care about paged protected mode. */
1226 if (HWACCMCanEmulateIoBlockEx(pCtx))
1227 {
1228 Log(("HWACCMR3EmulateIoBlock -> enabled\n"));
1229 pVCpu->hwaccm.s.EmulateIoBlock.fEnabled = true;
1230 pVCpu->hwaccm.s.EmulateIoBlock.GCPtrFunctionEip = pCtx->rip;
1231 pVCpu->hwaccm.s.EmulateIoBlock.cr0 = pCtx->cr0;
1232 return VINF_EM_RESCHEDULE_REM;
1233 }
1234 return VINF_SUCCESS;
1235}
1236
1237/**
1238 * Checks if we can currently use hardware accelerated raw mode.
1239 *
1240 * @returns boolean
1241 * @param pVM The VM to operate on.
1242 * @param pCtx Partial VM execution context
1243 */
1244VMMR3DECL(bool) HWACCMR3CanExecuteGuest(PVM pVM, PCPUMCTX pCtx)
1245{
1246 PVMCPU pVCpu = VMMGetCpu(pVM);
1247
1248 Assert(pVM->fHWACCMEnabled);
1249
1250 /* If we're still executing the IO code, then return false. */
1251 if ( RT_UNLIKELY(pVCpu->hwaccm.s.EmulateIoBlock.fEnabled)
1252 && pCtx->rip < pVCpu->hwaccm.s.EmulateIoBlock.GCPtrFunctionEip + 0x200
1253 && pCtx->rip > pVCpu->hwaccm.s.EmulateIoBlock.GCPtrFunctionEip - 0x200
1254 && pCtx->cr0 == pVCpu->hwaccm.s.EmulateIoBlock.cr0)
1255 return false;
1256
1257 pVCpu->hwaccm.s.EmulateIoBlock.fEnabled = false;
1258
1259 /* AMD-V supports real & protected mode with or without paging. */
1260 if (pVM->hwaccm.s.svm.fEnabled)
1261 {
1262 pVCpu->hwaccm.s.fActive = true;
1263 return true;
1264 }
1265
1266 pVCpu->hwaccm.s.fActive = false;
1267
1268 /* Note! The context supplied by REM is partial. If we add more checks here, be sure to verify that REM provides this info! */
1269#ifdef HWACCM_VMX_EMULATE_REALMODE
1270 if (pVM->hwaccm.s.vmx.pRealModeTSS)
1271 {
1272 if (CPUMIsGuestInRealModeEx(pCtx))
1273 {
1274 /* VT-x will not allow high selector bases in v86 mode; fall back to the recompiler in that case.
1275 * The base must also be equal to (sel << 4).
1276 */
1277 if ( ( pCtx->cs != (pCtx->csHid.u64Base >> 4)
1278 && pCtx->csHid.u64Base != 0xffff0000 /* we can deal with the BIOS code as it's also mapped into the lower region. */)
1279 || pCtx->ds != (pCtx->dsHid.u64Base >> 4)
1280 || pCtx->es != (pCtx->esHid.u64Base >> 4)
1281 || pCtx->fs != (pCtx->fsHid.u64Base >> 4)
1282 || pCtx->gs != (pCtx->gsHid.u64Base >> 4)
1283 || pCtx->ss != (pCtx->ssHid.u64Base >> 4))
1284 {
1285 return false;
1286 }
1287 }
1288 else
1289 {
1290 PGMMODE enmGuestMode = PGMGetGuestMode(pVCpu);
1291 /* Verify the requirements for executing code in protected mode. VT-x can't handle the CPU state right after a switch
1292 * from real to protected mode. (all sorts of RPL & DPL assumptions)
1293 */
1294 if ( pVCpu->hwaccm.s.vmx.enmLastSeenGuestMode == PGMMODE_REAL
1295 && enmGuestMode >= PGMMODE_PROTECTED)
1296 {
1297 if ( (pCtx->cs & X86_SEL_RPL)
1298 || (pCtx->ds & X86_SEL_RPL)
1299 || (pCtx->es & X86_SEL_RPL)
1300 || (pCtx->fs & X86_SEL_RPL)
1301 || (pCtx->gs & X86_SEL_RPL)
1302 || (pCtx->ss & X86_SEL_RPL))
1303 {
1304 return false;
1305 }
1306 }
1307 }
1308 }
1309 else
1310#endif /* HWACCM_VMX_EMULATE_REALMODE */
1311 {
1312 if (!CPUMIsGuestInLongModeEx(pCtx))
1313 {
1314 /** @todo This should (probably) be set on every excursion to the REM,
1315 * however it's too risky right now. So, only apply it when we go
1316 * back to REM for real mode execution. (The XP hack below doesn't
1317 * work reliably without this.)
1318 * Update: Implemented in EM.cpp, see #ifdef EM_NOTIFY_HWACCM. */
1319 pVM->aCpus[0].hwaccm.s.fContextUseFlags |= HWACCM_CHANGED_ALL_GUEST;
1320
1321 /* Too early for VT-x; Solaris guests will fail with a guru meditation otherwise; same for XP. */
1322 if (pCtx->idtr.pIdt == 0 || pCtx->idtr.cbIdt == 0 || pCtx->tr == 0)
1323 return false;
1324
1325 /* The guest is about to complete the switch to protected mode. Wait a bit longer. */
1326 /* Windows XP; switch to protected mode; all selectors are marked not present in the
1327 * hidden registers (possible recompiler bug; see load_seg_vm) */
1328 if (pCtx->csHid.Attr.n.u1Present == 0)
1329 return false;
1330 if (pCtx->ssHid.Attr.n.u1Present == 0)
1331 return false;
1332
1333 /* Windows XP: possible same as above, but new recompiler requires new heuristics?
1334 VT-x doesn't seem to like something about the guest state and this stuff avoids it. */
1335 /** @todo This check is actually wrong, it doesn't take the direction of the
1336 * stack segment into account. But, it does the job for now. */
1337 if (pCtx->rsp >= pCtx->ssHid.u32Limit)
1338 return false;
1339#if 0
1340 if ( pCtx->cs >= pCtx->gdtr.cbGdt
1341 || pCtx->ss >= pCtx->gdtr.cbGdt
1342 || pCtx->ds >= pCtx->gdtr.cbGdt
1343 || pCtx->es >= pCtx->gdtr.cbGdt
1344 || pCtx->fs >= pCtx->gdtr.cbGdt
1345 || pCtx->gs >= pCtx->gdtr.cbGdt)
1346 return false;
1347#endif
1348 }
1349 }
1350
1351 if (pVM->hwaccm.s.vmx.fEnabled)
1352 {
1353 uint32_t mask;
1354
1355 /* if bit N is set in cr0_fixed0, then it must be set in the guest's cr0. */
1356 mask = (uint32_t)pVM->hwaccm.s.vmx.msr.vmx_cr0_fixed0;
1357 /* Note: We ignore the NE bit here on purpose; see vmmr0\hwaccmr0.cpp for details. */
1358 mask &= ~X86_CR0_NE;
1359
1360#ifdef HWACCM_VMX_EMULATE_REALMODE
1361 if (pVM->hwaccm.s.vmx.pRealModeTSS)
1362 {
1363 /* Note: We ignore the PE & PG bits here on purpose; we emulate real and protected mode without paging. */
1364 mask &= ~(X86_CR0_PG|X86_CR0_PE);
1365 }
1366 else
1367#endif
1368 {
1369 /* We support protected mode without paging using identity mapping. */
1370 mask &= ~X86_CR0_PG;
1371 }
1372 if ((pCtx->cr0 & mask) != mask)
1373 return false;
1374
1375 /* if bit N is cleared in cr0_fixed1, then it must be zero in the guest's cr0. */
1376 mask = (uint32_t)~pVM->hwaccm.s.vmx.msr.vmx_cr0_fixed1;
1377 if ((pCtx->cr0 & mask) != 0)
1378 return false;
1379
1380 /* if bit N is set in cr4_fixed0, then it must be set in the guest's cr4. */
1381 mask = (uint32_t)pVM->hwaccm.s.vmx.msr.vmx_cr4_fixed0;
1382 mask &= ~X86_CR4_VMXE;
1383 if ((pCtx->cr4 & mask) != mask)
1384 return false;
1385
1386 /* if bit N is cleared in cr4_fixed1, then it must be zero in the guest's cr4. */
1387 mask = (uint32_t)~pVM->hwaccm.s.vmx.msr.vmx_cr4_fixed1;
1388 if ((pCtx->cr4 & mask) != 0)
1389 return false;
1390
1391 pVCpu->hwaccm.s.fActive = true;
1392 return true;
1393 }
1394
1395 return false;
1396}
1397
1398/**
1399 * Notifcation from EM about a rescheduling into hardware assisted execution
1400 * mode.
1401 *
1402 * @param pVCpu Pointer to the current virtual cpu structure.
1403 */
1404VMMR3DECL(void) HWACCMR3NotifyScheduled(PVMCPU pVCpu)
1405{
1406 pVCpu->hwaccm.s.fContextUseFlags |= HWACCM_CHANGED_ALL_GUEST;
1407}
1408
1409/**
1410 * Notifcation from EM about returning from instruction emulation (REM / EM).
1411 *
1412 * @param pVCpu Pointer to the current virtual cpu structure.
1413 */
1414VMMR3DECL(void) HWACCMR3NotifyEmulated(PVMCPU pVCpu)
1415{
1416 pVCpu->hwaccm.s.fContextUseFlags |= HWACCM_CHANGED_ALL_GUEST;
1417}
1418
1419/**
1420 * Checks if we are currently using hardware accelerated raw mode.
1421 *
1422 * @returns boolean
1423 * @param pVCpu The VMCPU to operate on.
1424 */
1425VMMR3DECL(bool) HWACCMR3IsActive(PVMCPU pVCpu)
1426{
1427 return pVCpu->hwaccm.s.fActive;
1428}
1429
1430/**
1431 * Checks if we are currently using nested paging.
1432 *
1433 * @returns boolean
1434 * @param pVM The VM to operate on.
1435 */
1436VMMR3DECL(bool) HWACCMR3IsNestedPagingActive(PVM pVM)
1437{
1438 return pVM->hwaccm.s.fNestedPaging;
1439}
1440
1441/**
1442 * Checks if we are currently using VPID in VT-x mode.
1443 *
1444 * @returns boolean
1445 * @param pVM The VM to operate on.
1446 */
1447VMMR3DECL(bool) HWACCMR3IsVPIDActive(PVM pVM)
1448{
1449 return pVM->hwaccm.s.vmx.fVPID;
1450}
1451
1452
1453/**
1454 * Checks if internal events are pending. In that case we are not allowed to dispatch interrupts.
1455 *
1456 * @returns boolean
1457 * @param pVM The VM to operate on.
1458 */
1459VMMR3DECL(bool) HWACCMR3IsEventPending(PVM pVM)
1460{
1461 /* @todo SMP */
1462 return HWACCMIsEnabled(pVM) && pVM->aCpus[0].hwaccm.s.Event.fPending;
1463}
1464
1465
1466/**
1467 * Inject an NMI into a running VM
1468 *
1469 * @returns boolean
1470 * @param pVM The VM to operate on.
1471 */
1472VMMR3DECL(int) HWACCMR3InjectNMI(PVM pVM)
1473{
1474 pVM->hwaccm.s.fInjectNMI = true;
1475 return VINF_SUCCESS;
1476}
1477
1478/**
1479 * Check fatal VT-x/AMD-V error and produce some meaningful
1480 * log release message.
1481 *
1482 * @param pVM The VM to operate on.
1483 * @param iStatusCode VBox status code
1484 */
1485VMMR3DECL(void) HWACCMR3CheckError(PVM pVM, int iStatusCode)
1486{
1487 for (unsigned i=0;i<pVM->cCPUs;i++)
1488 {
1489 switch(iStatusCode)
1490 {
1491 case VERR_VMX_INVALID_VMCS_FIELD:
1492 break;
1493
1494 case VERR_VMX_INVALID_VMCS_PTR:
1495 LogRel(("VERR_VMX_INVALID_VMCS_PTR: CPU%d Current pointer %RGp vs %RGp\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.u64VMCSPhys, pVM->aCpus[i].hwaccm.s.vmx.pVMCSPhys));
1496 LogRel(("VERR_VMX_INVALID_VMCS_PTR: CPU%d Current VMCS version %x\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.ulVMCSRevision));
1497 LogRel(("VERR_VMX_INVALID_VMCS_PTR: CPU%d Entered Cpu %d\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.idEnteredCpu));
1498 LogRel(("VERR_VMX_INVALID_VMCS_PTR: CPU%d Current Cpu %d\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.idCurrentCpu));
1499 break;
1500
1501 case VERR_VMX_UNABLE_TO_START_VM:
1502 LogRel(("VERR_VMX_UNABLE_TO_START_VM: CPU%d instruction error %x\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.ulInstrError));
1503 LogRel(("VERR_VMX_UNABLE_TO_START_VM: CPU%d exit reason %x\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.ulExitReason));
1504#if 0 /* @todo dump the current control fields to the release log */
1505 if (pVM->aCpus[i].hwaccm.s.vmx.lasterror.ulInstrError == VMX_ERROR_VMENTRY_INVALID_CONTROL_FIELDS)
1506 {
1507
1508 }
1509#endif
1510 break;
1511
1512 case VERR_VMX_UNABLE_TO_RESUME_VM:
1513 LogRel(("VERR_VMX_UNABLE_TO_RESUME_VM: CPU%d instruction error %x\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.ulInstrError));
1514 LogRel(("VERR_VMX_UNABLE_TO_RESUME_VM: CPU%d exit reason %x\n", i, pVM->aCpus[i].hwaccm.s.vmx.lasterror.ulExitReason));
1515 break;
1516
1517 case VERR_VMX_INVALID_VMXON_PTR:
1518 break;
1519 }
1520 }
1521}
1522
1523/**
1524 * Execute state save operation.
1525 *
1526 * @returns VBox status code.
1527 * @param pVM VM Handle.
1528 * @param pSSM SSM operation handle.
1529 */
1530static DECLCALLBACK(int) hwaccmR3Save(PVM pVM, PSSMHANDLE pSSM)
1531{
1532 int rc;
1533
1534 Log(("hwaccmR3Save:\n"));
1535
1536 for (unsigned i=0;i<pVM->cCPUs;i++)
1537 {
1538 /*
1539 * Save the basic bits - fortunately all the other things can be resynced on load.
1540 */
1541 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hwaccm.s.Event.fPending);
1542 AssertRCReturn(rc, rc);
1543 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hwaccm.s.Event.errCode);
1544 AssertRCReturn(rc, rc);
1545 rc = SSMR3PutU64(pSSM, pVM->aCpus[i].hwaccm.s.Event.intInfo);
1546 AssertRCReturn(rc, rc);
1547
1548 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hwaccm.s.vmx.enmLastSeenGuestMode);
1549 AssertRCReturn(rc, rc);
1550 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hwaccm.s.vmx.enmCurrGuestMode);
1551 AssertRCReturn(rc, rc);
1552 rc = SSMR3PutU32(pSSM, pVM->aCpus[i].hwaccm.s.vmx.enmPrevGuestMode);
1553 AssertRCReturn(rc, rc);
1554 }
1555
1556 return VINF_SUCCESS;
1557}
1558
1559/**
1560 * Execute state load operation.
1561 *
1562 * @returns VBox status code.
1563 * @param pVM VM Handle.
1564 * @param pSSM SSM operation handle.
1565 * @param u32Version Data layout version.
1566 */
1567static DECLCALLBACK(int) hwaccmR3Load(PVM pVM, PSSMHANDLE pSSM, uint32_t u32Version)
1568{
1569 int rc;
1570
1571 Log(("hwaccmR3Load:\n"));
1572
1573 /*
1574 * Validate version.
1575 */
1576 if ( u32Version != HWACCM_SSM_VERSION
1577 && u32Version != HWACCM_SSM_VERSION_2_0_X)
1578 {
1579 AssertMsgFailed(("hwaccmR3Load: Invalid version u32Version=%d!\n", u32Version));
1580 return VERR_SSM_UNSUPPORTED_DATA_UNIT_VERSION;
1581 }
1582 for (unsigned i=0;i<pVM->cCPUs;i++)
1583 {
1584 rc = SSMR3GetU32(pSSM, &pVM->aCpus[i].hwaccm.s.Event.fPending);
1585 AssertRCReturn(rc, rc);
1586 rc = SSMR3GetU32(pSSM, &pVM->aCpus[i].hwaccm.s.Event.errCode);
1587 AssertRCReturn(rc, rc);
1588 rc = SSMR3GetU64(pSSM, &pVM->aCpus[i].hwaccm.s.Event.intInfo);
1589 AssertRCReturn(rc, rc);
1590
1591 if (u32Version >= HWACCM_SSM_VERSION)
1592 {
1593 uint32_t val;
1594
1595 rc = SSMR3GetU32(pSSM, &val);
1596 AssertRCReturn(rc, rc);
1597 pVM->aCpus[i].hwaccm.s.vmx.enmLastSeenGuestMode = (PGMMODE)val;
1598
1599 rc = SSMR3GetU32(pSSM, &val);
1600 AssertRCReturn(rc, rc);
1601 pVM->aCpus[i].hwaccm.s.vmx.enmCurrGuestMode = (PGMMODE)val;
1602
1603 rc = SSMR3GetU32(pSSM, &val);
1604 AssertRCReturn(rc, rc);
1605 pVM->aCpus[i].hwaccm.s.vmx.enmPrevGuestMode = (PGMMODE)val;
1606 }
1607 }
1608 return VINF_SUCCESS;
1609}
1610
Note: See TracBrowser for help on using the repository browser.

© 2025 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette