VirtualBox

source: vbox/trunk/src/VBox/Disassembler/DisasmCore-armv8.cpp

Revision Log Mode:


Legend:

Added
Modified
Copied or renamed
Diff Rev Age Author Log Message
(edit) @106754   3 months vboxsync Disassembler: Decode SIMD ldnp/stnp (no allocate register pair) …
(edit) @106751   3 months vboxsync Disassembler: Decode SIMD ldr/str (register offset) instructions, …
(edit) @106746   3 months vboxsync Disassembler: Decode SIMD ldr/str instructions, bugref:10394
(edit) @106744   3 months vboxsync Disassembler: Calculate final displacement in the core already, some …
(edit) @106739   3 months vboxsync Disassembler: Decode more barrier and addg/subg instructions, bugref:10394
(edit) @106662   3 months vboxsync Disassembler: pcbInstr is optional, bugref:10394
(edit) @106652   3 months vboxsync Disassembler: Decode more branch instructions, change the opcode table …
(edit) @106649   3 months vboxsync Disassembler: Decode more branch instructions, change the opcode table …
(edit) @106626   3 months vboxsync Disassembler: Re-arrange the ARMv8 tables to allow for multiple …
(edit) @106618   3 months vboxsync Disassembler: Get rid of fClass member and convert the only real use …
(edit) @106616   3 months vboxsync Disassembler: Fix decoding instructions which take sp as a register …
(edit) @106005   4 months vboxsync Disassembler/ArmV8: Updates and start on floating point and SIMD …
(edit) @106004   4 months vboxsync Disassembler/ArmV8: Updates and start on floating point and SIMD …
(edit) @105858   5 months vboxsync Disassembler/ARMv8: Implement decoding of the ldr/str …
(edit) @105857   5 months vboxsync Disassembler/ARMv8: Implement decoding of the ldr/str (unscaled …
(edit) @105848   5 months vboxsync Disassembler/ARMv8: Support disassembling the load/store register …
(edit) @105832   5 months vboxsync Disassembler/ARMv8: Implement decoding of the ldp/stp unsigned variant …
(edit) @105830   5 months vboxsync Disassembler/ARMv8: Implement decoding of the ldp/stp unsigned variant …
(edit) @105815   5 months vboxsync Disassembler/ARMv8: Started decoding more ldr/str instruction …
(edit) @105810   5 months vboxsync Disassembler/ARMv8: Implement disassembly of ccmp/ccmn register …
(edit) @105806   5 months vboxsync Disassembler/ARMv8: Rework the disassembler tables to allow for an …
(edit) @105796   5 months vboxsync Disassembler/ARMv8: Start some very simple alias conversion for orr -> …
(edit) @105794   5 months vboxsync Disassembler/ARMv8: Build fixes, our ancient compilers on the 32-bit …
(edit) @105789   5 months vboxsync Disassembler/ARMv8: Move the mask bits from the opcode into the class …
(edit) @105785   5 months vboxsync Disassembler/ARMv8: Updates, decode basic ldr/str (unsigned with …
(edit) @105779   5 months vboxsync Disassembler/ARMv8: Updates, decode more instructions, add them to the …
(edit) @105738   5 months vboxsync Disassembler/ARMv8: Build fix and add support conditionals, …
(edit) @105736   5 months vboxsync Disassembler/ARMv8: Build fix and add support conditionals, bugref:10388
(edit) @105734   5 months vboxsync Disassembler/ARMv8: Refactoring and updates, among others make it …
(edit) @105731   5 months vboxsync Disassembler/ARMv8: Refactoring and updates, among others make it …
(edit) @105724   5 months vboxsync Disassembler,VMM,HostDrivers,Debugger,MakeAlternativeSource: Convert …
(edit) @101539   15 months vboxsync DIS,VMM,DBGC,IPRT,++: Some disassembler tweaks and TB disassembly …
(edit) @99334   22 months vboxsync Diassembler: Updates to the ARMv8 disassembler, bugref:10394
(edit) @99319   22 months vboxsync Disassember: Continue work on the ARMv8 disassember, defining the …
(edit) @99242   22 months vboxsync Disassembler: ARMv8 skeleton, bugref:10394 [scm fix]
(add) @99241   22 months vboxsync Disassembler: ARMv8 skeleton, bugref:10394
Note: See TracRevisionLog for help on using the revision log.

© 2024 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette